blob: ad282648fc8b1e70adcd135b5618a56d818823ce [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30#ifndef RADEON_MODE_H
31#define RADEON_MODE_H
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020035#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_dp_helper.h>
Dave Airlie9843ead2015-02-24 09:24:04 +100037#include <drm/drm_dp_mst_helper.h>
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/drm_fixed.h>
39#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040#include <linux/i2c.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041#include <linux/i2c-algo-bit.h>
Jerome Glissec93bb852009-07-13 21:04:08 +020042
Dave Airlie38651672010-03-30 05:34:13 +000043struct radeon_bo;
Jerome Glissec93bb852009-07-13 21:04:08 +020044struct radeon_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045
46#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
47#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
48#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
49#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
50
Stefan Brüns88f39062014-06-29 21:02:20 +020051#define RADEON_MAX_HPD_PINS 7
52#define RADEON_MAX_CRTCS 6
53#define RADEON_MAX_AFMT_BLOCKS 7
54
Jerome Glisse771fe6b2009-06-05 14:42:42 +020055enum radeon_rmx_type {
56 RMX_OFF,
57 RMX_FULL,
58 RMX_CENTER,
59 RMX_ASPECT
60};
61
62enum radeon_tv_std {
63 TV_STD_NTSC,
64 TV_STD_PAL,
65 TV_STD_PAL_M,
66 TV_STD_PAL_60,
67 TV_STD_NTSC_J,
68 TV_STD_SCART_PAL,
69 TV_STD_SECAM,
70 TV_STD_PAL_CN,
Alex Deucherd79766f2009-12-17 19:00:29 -050071 TV_STD_PAL_N,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072};
73
Alex Deucher5b1714d2010-08-03 19:59:20 -040074enum radeon_underscan_type {
75 UNDERSCAN_OFF,
76 UNDERSCAN_ON,
77 UNDERSCAN_AUTO,
78};
79
Alex Deucher8e36ed02010-05-18 19:26:47 -040080enum radeon_hpd_id {
81 RADEON_HPD_1 = 0,
82 RADEON_HPD_2,
83 RADEON_HPD_3,
84 RADEON_HPD_4,
85 RADEON_HPD_5,
86 RADEON_HPD_6,
87 RADEON_HPD_NONE = 0xff,
88};
89
Alex Deucher67ba31d2015-02-23 10:11:49 -050090enum radeon_output_csc {
91 RADEON_OUTPUT_CSC_BYPASS = 0,
92 RADEON_OUTPUT_CSC_TVRGB = 1,
93 RADEON_OUTPUT_CSC_YCBCR601 = 2,
94 RADEON_OUTPUT_CSC_YCBCR709 = 3,
95};
96
Alex Deucherf376b942010-08-05 21:21:16 -040097#define RADEON_MAX_I2C_BUS 16
98
Alex Deucher9b9fe722009-11-10 15:59:44 -050099/* radeon gpio-based i2c
100 * 1. "mask" reg and bits
101 * grabs the gpio pins for software use
102 * 0=not held 1=held
103 * 2. "a" reg and bits
104 * output pin value
105 * 0=low 1=high
106 * 3. "en" reg and bits
107 * sets the pin direction
108 * 0=input 1=output
109 * 4. "y" reg and bits
110 * input pin value
111 * 0=low 1=high
112 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113struct radeon_i2c_bus_rec {
114 bool valid;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500115 /* id used by atom */
116 uint8_t i2c_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500117 /* id used by atom */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400118 enum radeon_hpd_id hpd;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500119 /* can be used with hw i2c engine */
120 bool hw_capable;
121 /* uses multi-media i2c engine */
122 bool mm_i2c;
123 /* regs and bits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 uint32_t mask_clk_reg;
125 uint32_t mask_data_reg;
126 uint32_t a_clk_reg;
127 uint32_t a_data_reg;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500128 uint32_t en_clk_reg;
129 uint32_t en_data_reg;
130 uint32_t y_clk_reg;
131 uint32_t y_data_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 uint32_t mask_clk_mask;
133 uint32_t mask_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134 uint32_t a_clk_mask;
135 uint32_t a_data_mask;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500136 uint32_t en_clk_mask;
137 uint32_t en_data_mask;
138 uint32_t y_clk_mask;
139 uint32_t y_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140};
141
142struct radeon_tmds_pll {
143 uint32_t freq;
144 uint32_t value;
145};
146
147#define RADEON_MAX_BIOS_CONNECTOR 16
148
Alex Deucher7c27f872010-02-02 12:05:01 -0500149/* pll flags */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150#define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
151#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
152#define RADEON_PLL_USE_REF_DIV (1 << 2)
153#define RADEON_PLL_LEGACY (1 << 3)
154#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
155#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
156#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
157#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
158#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
159#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
160#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
Alex Deucherd0e275a2009-07-13 11:08:18 -0400161#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
Alex Deucherfc103322010-01-19 17:16:10 -0500162#define RADEON_PLL_USE_POST_DIV (1 << 12)
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500163#define RADEON_PLL_IS_LCD (1 << 13)
Alex Deucherf523f742011-01-31 16:48:52 -0500164#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165
166struct radeon_pll {
Alex Deucherfc103322010-01-19 17:16:10 -0500167 /* reference frequency */
168 uint32_t reference_freq;
169
170 /* fixed dividers */
171 uint32_t reference_div;
172 uint32_t post_div;
173
174 /* pll in/out limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175 uint32_t pll_in_min;
176 uint32_t pll_in_max;
177 uint32_t pll_out_min;
178 uint32_t pll_out_max;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500179 uint32_t lcd_pll_out_min;
180 uint32_t lcd_pll_out_max;
Alex Deucherfc103322010-01-19 17:16:10 -0500181 uint32_t best_vco;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182
Alex Deucherfc103322010-01-19 17:16:10 -0500183 /* divider limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 uint32_t min_ref_div;
185 uint32_t max_ref_div;
186 uint32_t min_post_div;
187 uint32_t max_post_div;
188 uint32_t min_feedback_div;
189 uint32_t max_feedback_div;
190 uint32_t min_frac_feedback_div;
191 uint32_t max_frac_feedback_div;
Alex Deucherfc103322010-01-19 17:16:10 -0500192
193 /* flags for the current clock */
194 uint32_t flags;
195
196 /* pll id */
197 uint32_t id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198};
199
200struct radeon_i2c_chan {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 struct i2c_adapter adapter;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000202 struct drm_device *dev;
Alex Deucher379dfc22014-04-07 10:33:46 -0400203 struct i2c_algo_bit_data bit;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 struct radeon_i2c_bus_rec rec;
Alex Deucher496263b2014-03-21 10:34:07 -0400205 struct drm_dp_aux aux;
Alex Deucher379dfc22014-04-07 10:33:46 -0400206 bool has_aux;
Alex Deucher831719d62014-05-08 10:58:04 -0400207 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208};
209
210/* mostly for macs, but really any system without connector tables */
211enum radeon_connector_table {
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400212 CT_NONE = 0,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 CT_GENERIC,
214 CT_IBOOK,
215 CT_POWERBOOK_EXTERNAL,
216 CT_POWERBOOK_INTERNAL,
217 CT_POWERBOOK_VGA,
218 CT_MINI_EXTERNAL,
219 CT_MINI_INTERNAL,
220 CT_IMAC_G5_ISIGHT,
221 CT_EMAC,
Dave Airlie76a71422010-06-11 01:09:05 -0400222 CT_RN50_POWER,
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400223 CT_MAC_X800,
Alex Deucher9fad3212011-02-07 13:15:28 -0500224 CT_MAC_G5_9600,
Alex Deuchercafa59b2012-12-20 16:35:47 -0500225 CT_SAM440EP,
226 CT_MAC_G4_SILVER
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227};
228
Alex Deucherfcec5702009-11-10 21:25:07 -0500229enum radeon_dvo_chip {
230 DVO_SIL164,
231 DVO_SIL1178,
232};
233
Dave Airlie8be48d92010-03-30 05:34:14 +0000234struct radeon_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000235
Alex Deucher07839862012-05-14 16:52:29 +0200236struct radeon_afmt {
237 bool enabled;
238 int offset;
239 bool last_buffer_filled_status;
240 int id;
241};
242
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243struct radeon_mode_info {
244 struct atom_context *atom_context;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400245 struct card_info *atom_card_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 enum radeon_connector_table connector_table;
247 bool mode_config_initialized;
Stefan Brüns88f39062014-06-29 21:02:20 +0200248 struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
249 struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie445282d2009-09-09 17:40:54 +1000250 /* DVI-I properties */
251 struct drm_property *coherent_mode_property;
252 /* DAC enable load detect */
253 struct drm_property *load_detect_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400254 /* TV standard */
Dave Airlie445282d2009-09-09 17:40:54 +1000255 struct drm_property *tv_std_property;
256 /* legacy TMDS PLL detect */
257 struct drm_property *tmds_pll_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400258 /* underscan */
259 struct drm_property *underscan_property;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200260 struct drm_property *underscan_hborder_property;
261 struct drm_property *underscan_vborder_property;
Alex Deucher8666c072013-09-03 14:58:44 -0400262 /* audio */
263 struct drm_property *audio_property;
Alex Deucher6214bb72013-09-24 17:26:26 -0400264 /* FMT dithering */
265 struct drm_property *dither_property;
Alex Deucher67ba31d2015-02-23 10:11:49 -0500266 /* Output CSC */
267 struct drm_property *output_csc_property;
Alex Deucher3c537882010-02-05 04:21:19 -0500268 /* hardcoded DFP edid from BIOS */
269 struct edid *bios_hardcoded_edid;
Alex Deucherfafcf942011-03-23 08:10:10 +0000270 int bios_hardcoded_edid_size;
Dave Airlie38651672010-03-30 05:34:13 +0000271
272 /* pointer to fbdev info structure */
Dave Airlie8be48d92010-03-30 05:34:14 +0000273 struct radeon_fbdev *rfbdev;
Alex Deucheraf7912e2012-07-26 09:50:57 -0400274 /* firmware flags */
275 u16 firmware_flags;
Alex Deucherbced76f2012-09-14 09:45:50 -0400276 /* pointer to backlight encoder */
277 struct radeon_encoder *bl_encoder;
Dave Airlie8f0fc082015-02-24 09:24:03 +1000278
279 /* bitmask for active encoder frontends */
280 uint32_t active_encoders;
Jerome Glissec93bb852009-07-13 21:04:08 +0200281};
282
Alex Deucher91030882012-07-26 11:05:22 -0400283#define RADEON_MAX_BL_LEVEL 0xFF
284
Alex Deucherbced76f2012-09-14 09:45:50 -0400285#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
286
Alex Deucher91030882012-07-26 11:05:22 -0400287struct radeon_backlight_privdata {
288 struct radeon_encoder *encoder;
289 uint8_t negative;
290};
291
292#endif
293
Dave Airlie4ce001a2009-08-13 16:32:14 +1000294#define MAX_H_CODE_TIMING_LEN 32
295#define MAX_V_CODE_TIMING_LEN 32
296
297/* need to store these as reading
298 back code tables is excessive */
299struct radeon_tv_regs {
300 uint32_t tv_uv_adr;
301 uint32_t timing_cntl;
302 uint32_t hrestart;
303 uint32_t vrestart;
304 uint32_t frestart;
305 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
306 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
307};
308
Alex Deucher19eca432012-09-13 10:56:16 -0400309struct radeon_atom_ss {
310 uint16_t percentage;
Alex Deucher18f8f522014-01-15 13:41:31 -0500311 uint16_t percentage_divider;
Alex Deucher19eca432012-09-13 10:56:16 -0400312 uint8_t type;
313 uint16_t step;
314 uint8_t delay;
315 uint8_t range;
316 uint8_t refdiv;
317 /* asic_ss */
318 uint16_t rate;
319 uint16_t amount;
320};
321
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900322enum radeon_flip_status {
323 RADEON_FLIP_NONE,
324 RADEON_FLIP_PENDING,
325 RADEON_FLIP_SUBMITTED
326};
327
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328struct radeon_crtc {
329 struct drm_crtc base;
330 int crtc_id;
331 u16 lut_r[256], lut_g[256], lut_b[256];
332 bool enabled;
333 bool can_tile;
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900334 bool cursor_out_of_bounds;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 uint32_t crtc_offset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 struct drm_gem_object *cursor_bo;
337 uint64_t cursor_addr;
Michel Dänzer78b1a602014-11-18 18:00:08 +0900338 int cursor_x;
339 int cursor_y;
340 int cursor_hot_x;
341 int cursor_hot_y;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342 int cursor_width;
343 int cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500344 int max_cursor_width;
345 int max_cursor_height;
Dave Airlie41623382009-07-09 15:04:19 +1000346 uint32_t legacy_display_base_addr;
Jerome Glissec93bb852009-07-13 21:04:08 +0200347 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400348 u8 h_border;
349 u8 v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +0200350 fixed20_12 vsc;
351 fixed20_12 hsc;
Alex Deucherde2103e2009-10-09 15:14:30 -0400352 struct drm_display_mode native_mode;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500353 int pll_id;
Alex Deucher6f34be52010-11-21 10:59:01 -0500354 /* page flipping */
Christian Königfa7f5172014-06-03 18:13:21 -0400355 struct workqueue_struct *flip_queue;
356 struct radeon_flip_work *flip_work;
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900357 enum radeon_flip_status flip_status;
Alex Deucher19eca432012-09-13 10:56:16 -0400358 /* pll sharing */
359 struct radeon_atom_ss ss;
360 bool ss_enabled;
361 u32 adjusted_clock;
362 int bpc;
363 u32 pll_reference_div;
364 u32 pll_post_div;
365 u32 pll_flags;
Alex Deucher5df31962012-09-13 11:52:08 -0400366 struct drm_encoder *encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -0400367 struct drm_connector *connector;
Alex Deucher7178d2a2013-03-21 10:38:49 -0400368 /* for dpm */
369 u32 line_time;
370 u32 wm_low;
371 u32 wm_high;
Mario Kleiner5b5561b2015-11-25 20:14:31 +0100372 u32 lb_vblank_lead_lines;
Alex Deucher66edc1c2013-07-08 11:26:42 -0400373 struct drm_display_mode hw_mode;
Alex Deucher643b1f52015-02-23 10:59:36 -0500374 enum radeon_output_csc output_csc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375};
376
377struct radeon_encoder_primary_dac {
378 /* legacy primary dac */
379 uint32_t ps2_pdac_adj;
380};
381
382struct radeon_encoder_lvds {
383 /* legacy lvds */
384 uint16_t panel_vcc_delay;
385 uint8_t panel_pwr_delay;
386 uint8_t panel_digon_delay;
387 uint8_t panel_blon_delay;
388 uint16_t panel_ref_divider;
389 uint8_t panel_post_divider;
390 uint16_t panel_fb_divider;
391 bool use_bios_dividers;
392 uint32_t lvds_gen_cntl;
393 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400394 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700395 struct backlight_device *bl_dev;
396 int dpms_mode;
397 uint8_t backlight_level;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398};
399
400struct radeon_encoder_tv_dac {
401 /* legacy tv dac */
402 uint32_t ps2_tvdac_adj;
403 uint32_t ntsc_tvdac_adj;
404 uint32_t pal_tvdac_adj;
405
Dave Airlie4ce001a2009-08-13 16:32:14 +1000406 int h_pos;
407 int v_pos;
408 int h_size;
409 int supported_tv_stds;
410 bool tv_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200411 enum radeon_tv_std tv_std;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000412 struct radeon_tv_regs tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413};
414
415struct radeon_encoder_int_tmds {
416 /* legacy int tmds */
417 struct radeon_tmds_pll tmds_pll[4];
418};
419
Alex Deucherfcec5702009-11-10 21:25:07 -0500420struct radeon_encoder_ext_tmds {
421 /* tmds over dvo */
422 struct radeon_i2c_chan *i2c_bus;
423 uint8_t slave_addr;
424 enum radeon_dvo_chip dvo_chip;
425};
426
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400427/* spread spectrum */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428struct radeon_encoder_atom_dig {
Alex Deucher5137ee92010-08-12 18:58:47 -0400429 bool linkb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430 /* atom dig */
431 bool coherent_mode;
Alex Deucherba032a52010-10-04 17:13:01 -0400432 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
433 /* atom lvds/edp */
434 uint32_t lcd_misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435 uint16_t panel_pwr_delay;
Alex Deucherba032a52010-10-04 17:13:01 -0400436 uint32_t lcd_ss_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400438 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700439 struct backlight_device *bl_dev;
440 int dpms_mode;
441 uint8_t backlight_level;
Alex Deucher386d4d72012-01-20 15:01:29 -0500442 int panel_mode;
Alex Deucher07839862012-05-14 16:52:29 +0200443 struct radeon_afmt *afmt;
Alex Deucherd0ea3972015-07-23 10:01:09 -0400444 struct r600_audio_pin *pin;
Dave Airlie9843ead2015-02-24 09:24:04 +1000445 int active_mst_links;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446};
447
Dave Airlie4ce001a2009-08-13 16:32:14 +1000448struct radeon_encoder_atom_dac {
449 enum radeon_tv_std tv_std;
450};
451
Dave Airlie9843ead2015-02-24 09:24:04 +1000452struct radeon_encoder_mst {
453 int crtc;
454 struct radeon_encoder *primary;
455 struct radeon_connector *connector;
456 struct drm_dp_mst_port *port;
457 int pbn;
458 int fe;
459 bool fe_from_be;
460 bool enc_active;
461};
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463struct radeon_encoder {
464 struct drm_encoder base;
Alex Deucher5137ee92010-08-12 18:58:47 -0400465 uint32_t encoder_enum;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466 uint32_t encoder_id;
467 uint32_t devices;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000468 uint32_t active_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469 uint32_t flags;
470 uint32_t pixel_clock;
471 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400472 enum radeon_underscan_type underscan_type;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200473 uint32_t underscan_hborder;
474 uint32_t underscan_vborder;
Alex Deucherde2103e2009-10-09 15:14:30 -0400475 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476 void *enc_priv;
Christian König58bd0862010-04-05 22:14:55 +0200477 int audio_polling_active;
Alex Deucher3e4b9982010-11-16 12:09:42 -0500478 bool is_ext_encoder;
Alex Deucher36868bd2011-01-06 21:19:21 -0500479 u16 caps;
Slava Grigorev1a626b62014-12-01 13:49:39 -0500480 struct radeon_audio_funcs *audio;
Alex Deucher643b1f52015-02-23 10:59:36 -0500481 enum radeon_output_csc output_csc;
Dave Airlie9843ead2015-02-24 09:24:04 +1000482 bool can_mst;
483 uint32_t offset;
484 bool is_mst_encoder;
485 /* front end for this mst encoder */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486};
487
488struct radeon_connector_atom_dig {
489 uint32_t igp_lane_info;
Alex Deucher4143e912009-11-23 18:02:35 -0500490 /* displayport */
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200491 u8 dpcd[DP_RECEIVER_CAP_SIZE];
Alex Deucher4143e912009-11-23 18:02:35 -0500492 u8 dp_sink_type;
Alex Deucher5801ead2009-11-24 13:32:59 -0500493 int dp_clock;
494 int dp_lane_count;
Alex Deucher8b834852010-11-17 02:54:42 -0500495 bool edp_on;
Dave Airlie9843ead2015-02-24 09:24:04 +1000496 bool is_mst;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497};
498
Alex Deuchereed45b32009-12-04 14:45:27 -0500499struct radeon_gpio_rec {
500 bool valid;
501 u8 id;
502 u32 reg;
503 u32 mask;
Alex Deucher727b3d22014-11-07 11:34:57 -0500504 u32 shift;
Alex Deuchereed45b32009-12-04 14:45:27 -0500505};
506
Alex Deuchereed45b32009-12-04 14:45:27 -0500507struct radeon_hpd {
508 enum radeon_hpd_id hpd;
509 u8 plugged_state;
510 struct radeon_gpio_rec gpio;
511};
512
Alex Deucher26b5bc92010-08-05 21:21:18 -0400513struct radeon_router {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400514 u32 router_id;
515 struct radeon_i2c_bus_rec i2c_info;
516 u8 i2c_addr;
Alex Deucherfb939df2010-11-08 16:08:29 +0000517 /* i2c mux */
518 bool ddc_valid;
519 u8 ddc_mux_type;
520 u8 ddc_mux_control_pin;
521 u8 ddc_mux_state;
522 /* clock/data mux */
523 bool cd_valid;
524 u8 cd_mux_type;
525 u8 cd_mux_control_pin;
526 u8 cd_mux_state;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400527};
528
Alex Deucher8666c072013-09-03 14:58:44 -0400529enum radeon_connector_audio {
530 RADEON_AUDIO_DISABLE = 0,
531 RADEON_AUDIO_ENABLE = 1,
532 RADEON_AUDIO_AUTO = 2
533};
534
Alex Deucher6214bb72013-09-24 17:26:26 -0400535enum radeon_connector_dither {
536 RADEON_FMT_DITHER_DISABLE = 0,
537 RADEON_FMT_DITHER_ENABLE = 1,
538};
539
Dave Airlie9843ead2015-02-24 09:24:04 +1000540struct stream_attribs {
541 uint16_t fe;
542 uint16_t slots;
543};
544
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545struct radeon_connector {
546 struct drm_connector base;
547 uint32_t connector_id;
548 uint32_t devices;
549 struct radeon_i2c_chan *ddc_bus;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400550 /* some systems have an hdmi and vga port with a shared ddc line */
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400551 bool shared_ddc;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000552 bool use_digital;
553 /* we need to mind the EDID between detect
554 and get modes due to analog/digital/tvencoder */
555 struct edid *edid;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556 void *con_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000557 bool dac_load_detect;
Alex Deucherd0d0a222011-10-07 14:23:48 -0400558 bool detected_by_load; /* if the connection status was determined by load */
Lyudecb5d4162015-12-03 18:26:07 -0500559 bool detected_hpd_without_ddc; /* if an HPD signal was detected on DVI, but ddc probing failed */
Alex Deucherb75fad02009-11-05 13:16:01 -0500560 uint16_t connector_object_id;
Alex Deuchereed45b32009-12-04 14:45:27 -0500561 struct radeon_hpd hpd;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400562 struct radeon_router router;
563 struct radeon_i2c_chan *router_bus;
Alex Deucher8666c072013-09-03 14:58:44 -0400564 enum radeon_connector_audio audio;
Alex Deucher6214bb72013-09-24 17:26:26 -0400565 enum radeon_connector_dither dither;
Mario Kleinerea292862014-06-05 09:58:24 -0400566 int pixelclock_for_modeset;
Dave Airlie9843ead2015-02-24 09:24:04 +1000567 bool is_mst_connector;
568 struct radeon_connector *mst_port;
569 struct drm_dp_mst_port *port;
570 struct drm_dp_mst_topology_mgr mst_mgr;
571
572 struct radeon_encoder *mst_encoder;
573 struct stream_attribs cur_stream_attribs[6];
574 int enabled_attribs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575};
576
577struct radeon_framebuffer {
578 struct drm_framebuffer base;
579 struct drm_gem_object *obj;
580};
581
Alex Deucher996d5c52011-10-26 15:59:50 -0400582#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
583 ((em) == ATOM_ENCODER_MODE_DP_MST))
Mario Kleiner6383cf72010-10-05 19:57:36 -0400584
Christian König7062ab672013-04-08 12:41:31 +0200585struct atom_clock_dividers {
586 u32 post_div;
587 union {
588 struct {
589#ifdef __BIG_ENDIAN
590 u32 reserved : 6;
591 u32 whole_fb_div : 12;
592 u32 frac_fb_div : 14;
593#else
594 u32 frac_fb_div : 14;
595 u32 whole_fb_div : 12;
596 u32 reserved : 6;
597#endif
598 };
599 u32 fb_div;
600 };
601 u32 ref_div;
602 bool enable_post_div;
603 bool enable_dithen;
604 u32 vco_mode;
605 u32 real_clock;
Alex Deucher9219ed62013-02-19 14:35:34 -0500606 /* added for CI */
607 u32 post_divider;
608 u32 flags;
Christian König7062ab672013-04-08 12:41:31 +0200609};
610
Alex Deuchereaa778a2013-02-13 16:38:25 -0500611struct atom_mpll_param {
612 union {
613 struct {
614#ifdef __BIG_ENDIAN
615 u32 reserved : 8;
616 u32 clkfrac : 12;
617 u32 clkf : 12;
618#else
619 u32 clkf : 12;
620 u32 clkfrac : 12;
621 u32 reserved : 8;
622#endif
623 };
624 u32 fb_div;
625 };
626 u32 post_div;
627 u32 bwcntl;
628 u32 dll_speed;
629 u32 vco_mode;
630 u32 yclk_sel;
631 u32 qdr;
632 u32 half_rate;
633};
634
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400635#define MEM_TYPE_GDDR5 0x50
636#define MEM_TYPE_GDDR4 0x40
637#define MEM_TYPE_GDDR3 0x30
638#define MEM_TYPE_DDR2 0x20
639#define MEM_TYPE_GDDR1 0x10
640#define MEM_TYPE_DDR3 0xb0
641#define MEM_TYPE_MASK 0xf0
642
643struct atom_memory_info {
644 u8 mem_vendor;
645 u8 mem_type;
646};
647
648#define MAX_AC_TIMING_ENTRIES 16
649
650struct atom_memory_clock_range_table
651{
652 u8 num_entries;
653 u8 rsv[3];
654 u32 mclk[MAX_AC_TIMING_ENTRIES];
655};
656
657#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
658#define VBIOS_MAX_AC_TIMING_ENTRIES 20
659
660struct atom_mc_reg_entry {
661 u32 mclk_max;
662 u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
663};
664
665struct atom_mc_register_address {
666 u16 s1;
667 u8 pre_reg_data;
668};
669
670struct atom_mc_reg_table {
671 u8 last;
672 u8 num_entries;
673 struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
674 struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
675};
676
677#define MAX_VOLTAGE_ENTRIES 32
678
679struct atom_voltage_table_entry
680{
681 u16 value;
682 u32 smio_low;
683};
684
685struct atom_voltage_table
686{
687 u32 count;
688 u32 mask_low;
Alex Deucher65171942013-02-13 17:29:54 -0500689 u32 phase_delay;
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400690 struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
691};
692
Mario Kleiner5b5561b2015-11-25 20:14:31 +0100693/* Driver internal use only flags of radeon_get_crtc_scanoutpos() */
694#define USE_REAL_VBLANKSTART (1 << 30)
695#define GET_DISTANCE_TO_VBLANKSTART (1 << 31)
Rashika Kheriaa38eab52014-01-07 13:01:32 -0500696
697extern void
698radeon_add_atom_connector(struct drm_device *dev,
699 uint32_t connector_id,
700 uint32_t supported_device,
701 int connector_type,
702 struct radeon_i2c_bus_rec *i2c_bus,
703 uint32_t igp_lane_info,
704 uint16_t connector_object_id,
705 struct radeon_hpd *hpd,
706 struct radeon_router *router);
707extern void
708radeon_add_legacy_connector(struct drm_device *dev,
709 uint32_t connector_id,
710 uint32_t supported_device,
711 int connector_type,
712 struct radeon_i2c_bus_rec *i2c_bus,
713 uint16_t connector_object_id,
714 struct radeon_hpd *hpd);
Rashika Kheria0091fc12014-01-07 13:06:31 -0500715extern uint32_t
716radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
717 uint8_t dac);
718extern void radeon_link_encoder_connector(struct drm_device *dev);
Rashika Kheriaa38eab52014-01-07 13:01:32 -0500719
Alex Deucherd79766f2009-12-17 19:00:29 -0500720extern enum radeon_tv_std
721radeon_combios_get_tv_info(struct radeon_device *rdev);
722extern enum radeon_tv_std
723radeon_atombios_get_tv_info(struct radeon_device *rdev);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400724extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
Alex Deucher2abba662013-03-25 12:47:23 -0400725 u16 *vddc, u16 *vddci, u16 *mvdd);
Alex Deucherd79766f2009-12-17 19:00:29 -0500726
Alex Deucher84ac68e2014-01-07 12:53:29 -0500727extern void
728radeon_combios_connected_scratch_regs(struct drm_connector *connector,
729 struct drm_encoder *encoder,
730 bool connected);
731extern void
732radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
733 struct drm_encoder *encoder,
734 bool connected);
735
Alex Deucher5b1714d2010-08-03 19:59:20 -0400736extern struct drm_connector *
737radeon_get_connector_for_encoder(struct drm_encoder *encoder);
Alex Deucher9aa59992012-01-20 15:03:30 -0500738extern struct drm_connector *
739radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
740extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
741 u32 pixel_clock);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400742
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400743extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
744extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400745extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
Alex Deuchereccea792012-03-26 15:12:54 -0400746extern int radeon_get_monitor_bpc(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400747
Alex Deucher377bd8a2014-07-15 11:00:47 -0400748extern struct edid *radeon_connector_edid(struct drm_connector *connector);
749
Alex Deucherd4877cf2009-12-04 16:56:37 -0500750extern void radeon_connector_hotplug(struct drm_connector *connector);
Alex Deucher224d94b2011-05-20 04:34:28 -0400751extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
Alex Deucher5801ead2009-11-24 13:32:59 -0500752 struct drm_display_mode *mode);
753extern void radeon_dp_set_link_config(struct drm_connector *connector,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200754 const struct drm_display_mode *mode);
Alex Deucher224d94b2011-05-20 04:34:28 -0400755extern void radeon_dp_link_train(struct drm_encoder *encoder,
756 struct drm_connector *connector);
Alex Deucherd5811e82011-08-13 13:36:13 -0400757extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
Alex Deucher4143e912009-11-23 18:02:35 -0500758extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
Alex Deucher9fa05c92009-11-27 13:01:46 -0500759extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
Alex Deucher386d4d72012-01-20 15:01:29 -0500760extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
761 struct drm_connector *connector);
Alex Deucher092c96a2015-12-17 10:23:34 -0500762extern int radeon_dp_get_dp_link_config(struct drm_connector *connector,
763 const u8 *dpcd,
764 unsigned pix_clock,
765 unsigned *dp_lanes, unsigned *dp_rate);
Alex Deucher2953da12014-03-17 23:48:15 -0400766extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
767 u8 power_state);
Alex Deucher496263b2014-03-21 10:34:07 -0400768extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
Dave Airlie875711f2015-02-20 09:21:36 +1000769extern ssize_t
770radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
771
Alex Deucher558e27d2011-05-20 04:34:27 -0400772extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
Dave Airliebf071902015-02-24 09:24:01 +1000773extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override);
Alex Deucherac89af12011-05-22 13:20:36 -0400774extern void radeon_atom_encoder_init(struct radeon_device *rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -0400775extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
Alex Deucher5801ead2009-11-24 13:32:59 -0500776extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
777 int action, uint8_t lane_num,
778 uint8_t lane_set);
Dave Airliebf071902015-02-24 09:24:01 +1000779extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder,
780 int action, uint8_t lane_num,
781 uint8_t lane_set, int fe);
Dave Airlie9843ead2015-02-24 09:24:04 +1000782extern void atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder,
783 int fe);
Alex Deucher591a10e2011-06-13 17:13:34 -0400784extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400785extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
Rashika Kheria4cf3b492014-01-06 21:16:34 +0530786void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000787
Alex Deucherf376b942010-08-05 21:21:16 -0400788extern void radeon_i2c_init(struct radeon_device *rdev);
789extern void radeon_i2c_fini(struct radeon_device *rdev);
790extern void radeon_combios_i2c_init(struct radeon_device *rdev);
791extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
792extern void radeon_i2c_add(struct radeon_device *rdev,
793 struct radeon_i2c_bus_rec *rec,
794 const char *name);
795extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
796 struct radeon_i2c_bus_rec *i2c_bus);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
798 struct radeon_i2c_bus_rec *rec,
799 const char *name);
800extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500801extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
802 u8 slave_addr,
803 u8 addr,
804 u8 *val);
805extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
806 u8 slave_addr,
807 u8 addr,
808 u8 val);
Alex Deucherfb939df2010-11-08 16:08:29 +0000809extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
810extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100811extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812
Alex Deucherba032a52010-10-04 17:13:01 -0400813extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
814 struct radeon_atom_ss *ss,
815 int id);
816extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
817 struct radeon_atom_ss *ss,
818 int id, u32 clock);
Alex Deucher09e619c2014-11-07 11:16:25 -0500819extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
820 u8 id);
Alex Deucherba032a52010-10-04 17:13:01 -0400821
Alex Deucherf523f742011-01-31 16:48:52 -0500822extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
823 uint64_t freq,
824 uint32_t *dot_clock_p,
825 uint32_t *fb_div_p,
826 uint32_t *frac_fb_div_p,
827 uint32_t *ref_div_p,
828 uint32_t *post_div_p);
829
830extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
831 u32 freq,
832 u32 *dot_clock_p,
833 u32 *fb_div_p,
834 u32 *frac_fb_div_p,
835 u32 *ref_div_p,
836 u32 *post_div_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000838extern void radeon_setup_encoder_clones(struct drm_device *dev);
839
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
841struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
842struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
843struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
844struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
Alex Deucher99999aa2010-11-16 12:09:41 -0500845extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500846extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
Alex Deucher2dafb742011-05-20 04:34:19 -0400848extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000849extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
Alex Deucherd740a932014-09-18 16:27:46 -0400850extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851
852extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
853extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
854 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500855extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
856 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500857 int x, int y,
858 enum mode_set_atomic state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
860 struct drm_display_mode *mode,
861 struct drm_display_mode *adjusted_mode,
862 int x, int y,
863 struct drm_framebuffer *old_fb);
864extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
865
866extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
867 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500868extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
869 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500870 int x, int y,
871 enum mode_set_atomic state);
Chris Ball4dd19b02010-09-26 06:47:23 -0500872extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
873 struct drm_framebuffer *fb,
874 int x, int y, int atomic);
Michel Dänzer78b1a602014-11-18 18:00:08 +0900875extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
876 struct drm_file *file_priv,
877 uint32_t handle,
878 uint32_t width,
879 uint32_t height,
880 int32_t hot_x,
881 int32_t hot_y);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
883 int x, int y);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900884extern void radeon_cursor_reset(struct drm_crtc *crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885
Thierry Reding88e72712015-09-24 18:35:31 +0200886extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
887 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300888 ktime_t *stime, ktime_t *etime,
889 const struct drm_display_mode *mode);
Mario Kleiner6383cf72010-10-05 19:57:36 -0400890
Alex Deucher3c537882010-02-05 04:21:19 -0500891extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
892extern struct edid *
Alex Deucherc324acd2010-12-08 22:13:06 -0500893radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894extern bool radeon_atom_get_clock_info(struct drm_device *dev);
895extern bool radeon_combios_get_clock_info(struct drm_device *dev);
896extern struct radeon_encoder_atom_dig *
897radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500898extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
899 struct radeon_encoder_int_tmds *tmds);
900extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
901 struct radeon_encoder_int_tmds *tmds);
902extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
903 struct radeon_encoder_int_tmds *tmds);
904extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
905 struct radeon_encoder_ext_tmds *tmds);
906extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
907 struct radeon_encoder_ext_tmds *tmds);
Alex Deucher6fe7ac32009-06-12 17:26:08 +0000908extern struct radeon_encoder_primary_dac *
909radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
910extern struct radeon_encoder_tv_dac *
911radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912extern struct radeon_encoder_lvds *
913radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
915extern struct radeon_encoder_tv_dac *
916radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
917extern struct radeon_encoder_primary_dac *
918radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500919extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
920extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
922extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
923extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
924extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000925extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
926extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927extern void
928radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
929extern void
930radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
931extern void
932radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
933extern void
934radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
935extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
936 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000937extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
938 u16 *blue, int regno);
Dave Airlieaaefcd42012-03-06 10:44:40 +0000939int radeon_framebuffer_init(struct drm_device *dev,
Dave Airlie38651672010-03-30 05:34:13 +0000940 struct radeon_framebuffer *rfb,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200941 const struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +0000942 struct drm_gem_object *obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943
944int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
945bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
946bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
947void radeon_atombios_init_crtc(struct drm_device *dev,
948 struct radeon_crtc *radeon_crtc);
949void radeon_legacy_init_crtc(struct drm_device *dev,
950 struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951
952void radeon_get_clock_info(struct drm_device *dev);
953
954extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
955extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
956
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957void radeon_enc_destroy(struct drm_encoder *encoder);
958void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
959void radeon_combios_asic_init(struct drm_device *dev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200960bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200961 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +0200962 struct drm_display_mode *adjusted_mode);
Alex Deucher35153872010-04-30 12:00:44 -0400963void radeon_panel_mode_fixup(struct drm_encoder *encoder,
964 struct drm_display_mode *adjusted_mode);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000965void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966
Dave Airlie4ce001a2009-08-13 16:32:14 +1000967/* legacy tv */
968void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
969 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
970 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
971void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
972 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
973 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
974void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
975 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
976 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
977void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
978 struct drm_display_mode *mode,
979 struct drm_display_mode *adjusted_mode);
Dave Airlie38651672010-03-30 05:34:13 +0000980
Alex Deucher134b4802013-09-23 12:22:11 -0400981/* fmt blocks */
982void avivo_program_fmt(struct drm_encoder *encoder);
983void dce3_program_fmt(struct drm_encoder *encoder);
984void dce4_program_fmt(struct drm_encoder *encoder);
985void dce8_program_fmt(struct drm_encoder *encoder);
986
Dave Airlie38651672010-03-30 05:34:13 +0000987/* fbdev layer */
988int radeon_fbdev_init(struct radeon_device *rdev);
989void radeon_fbdev_fini(struct radeon_device *rdev);
990void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
Dave Airlie38651672010-03-30 05:34:13 +0000991bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
Alex Deucher8c70e1c2015-10-02 16:52:58 -0400992void radeon_fbdev_restore_mode(struct radeon_device *rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000993
994void radeon_fb_output_poll_changed(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500995
Christian König1a0e7912014-05-27 16:49:21 +0200996void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
Dave Airliebb262702015-02-24 09:23:59 +1000997
998void radeon_fb_add_connector(struct radeon_device *rdev, struct drm_connector *connector);
999void radeon_fb_remove_connector(struct radeon_device *rdev, struct drm_connector *connector);
1000
Alex Deucher6f34be52010-11-21 10:59:01 -05001001void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
1002
Dave Airlieff72145b2011-02-07 12:16:14 +10001003int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
Dave Airlie8f0fc082015-02-24 09:24:03 +10001004
Dave Airlie9843ead2015-02-24 09:24:04 +10001005/* mst */
1006int radeon_dp_mst_init(struct radeon_connector *radeon_connector);
1007int radeon_dp_mst_probe(struct radeon_connector *radeon_connector);
1008int radeon_dp_mst_check_status(struct radeon_connector *radeon_connector);
1009int radeon_mst_debugfs_init(struct radeon_device *rdev);
1010void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode);
1011
1012void radeon_setup_mst_connector(struct drm_device *dev);
1013
Dave Airlie8f0fc082015-02-24 09:24:03 +10001014int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx);
1015void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016#endif