blob: 8296632a42358d9055446ea3e547f7a80e9c0788 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30#ifndef RADEON_MODE_H
31#define RADEON_MODE_H
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
35#include <drm/drm_dp_helper.h>
36#include <drm/drm_fixed.h>
37#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include <linux/i2c.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include <linux/i2c-algo-bit.h>
Jerome Glissec93bb852009-07-13 21:04:08 +020040
Dave Airlie38651672010-03-30 05:34:13 +000041struct radeon_bo;
Jerome Glissec93bb852009-07-13 21:04:08 +020042struct radeon_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049enum radeon_rmx_type {
50 RMX_OFF,
51 RMX_FULL,
52 RMX_CENTER,
53 RMX_ASPECT
54};
55
56enum radeon_tv_std {
57 TV_STD_NTSC,
58 TV_STD_PAL,
59 TV_STD_PAL_M,
60 TV_STD_PAL_60,
61 TV_STD_NTSC_J,
62 TV_STD_SCART_PAL,
63 TV_STD_SECAM,
64 TV_STD_PAL_CN,
Alex Deucherd79766f2009-12-17 19:00:29 -050065 TV_STD_PAL_N,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066};
67
Alex Deucher5b1714d2010-08-03 19:59:20 -040068enum radeon_underscan_type {
69 UNDERSCAN_OFF,
70 UNDERSCAN_ON,
71 UNDERSCAN_AUTO,
72};
73
Alex Deucher8e36ed02010-05-18 19:26:47 -040074enum radeon_hpd_id {
75 RADEON_HPD_1 = 0,
76 RADEON_HPD_2,
77 RADEON_HPD_3,
78 RADEON_HPD_4,
79 RADEON_HPD_5,
80 RADEON_HPD_6,
81 RADEON_HPD_NONE = 0xff,
82};
83
Alex Deucherf376b942010-08-05 21:21:16 -040084#define RADEON_MAX_I2C_BUS 16
85
Alex Deucher9b9fe722009-11-10 15:59:44 -050086/* radeon gpio-based i2c
87 * 1. "mask" reg and bits
88 * grabs the gpio pins for software use
89 * 0=not held 1=held
90 * 2. "a" reg and bits
91 * output pin value
92 * 0=low 1=high
93 * 3. "en" reg and bits
94 * sets the pin direction
95 * 0=input 1=output
96 * 4. "y" reg and bits
97 * input pin value
98 * 0=low 1=high
99 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100struct radeon_i2c_bus_rec {
101 bool valid;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500102 /* id used by atom */
103 uint8_t i2c_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500104 /* id used by atom */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400105 enum radeon_hpd_id hpd;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500106 /* can be used with hw i2c engine */
107 bool hw_capable;
108 /* uses multi-media i2c engine */
109 bool mm_i2c;
110 /* regs and bits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111 uint32_t mask_clk_reg;
112 uint32_t mask_data_reg;
113 uint32_t a_clk_reg;
114 uint32_t a_data_reg;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500115 uint32_t en_clk_reg;
116 uint32_t en_data_reg;
117 uint32_t y_clk_reg;
118 uint32_t y_data_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 uint32_t mask_clk_mask;
120 uint32_t mask_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 uint32_t a_clk_mask;
122 uint32_t a_data_mask;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500123 uint32_t en_clk_mask;
124 uint32_t en_data_mask;
125 uint32_t y_clk_mask;
126 uint32_t y_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127};
128
129struct radeon_tmds_pll {
130 uint32_t freq;
131 uint32_t value;
132};
133
134#define RADEON_MAX_BIOS_CONNECTOR 16
135
Alex Deucher7c27f872010-02-02 12:05:01 -0500136/* pll flags */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137#define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
138#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
139#define RADEON_PLL_USE_REF_DIV (1 << 2)
140#define RADEON_PLL_LEGACY (1 << 3)
141#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
142#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
143#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
144#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
145#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
146#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
147#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
Alex Deucherd0e275a2009-07-13 11:08:18 -0400148#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
Alex Deucherfc103322010-01-19 17:16:10 -0500149#define RADEON_PLL_USE_POST_DIV (1 << 12)
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500150#define RADEON_PLL_IS_LCD (1 << 13)
Alex Deucherf523f742011-01-31 16:48:52 -0500151#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152
153struct radeon_pll {
Alex Deucherfc103322010-01-19 17:16:10 -0500154 /* reference frequency */
155 uint32_t reference_freq;
156
157 /* fixed dividers */
158 uint32_t reference_div;
159 uint32_t post_div;
160
161 /* pll in/out limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 uint32_t pll_in_min;
163 uint32_t pll_in_max;
164 uint32_t pll_out_min;
165 uint32_t pll_out_max;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500166 uint32_t lcd_pll_out_min;
167 uint32_t lcd_pll_out_max;
Alex Deucherfc103322010-01-19 17:16:10 -0500168 uint32_t best_vco;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169
Alex Deucherfc103322010-01-19 17:16:10 -0500170 /* divider limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 uint32_t min_ref_div;
172 uint32_t max_ref_div;
173 uint32_t min_post_div;
174 uint32_t max_post_div;
175 uint32_t min_feedback_div;
176 uint32_t max_feedback_div;
177 uint32_t min_frac_feedback_div;
178 uint32_t max_frac_feedback_div;
Alex Deucherfc103322010-01-19 17:16:10 -0500179
180 /* flags for the current clock */
181 uint32_t flags;
182
183 /* pll id */
184 uint32_t id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185};
186
187struct radeon_i2c_chan {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 struct i2c_adapter adapter;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000189 struct drm_device *dev;
190 union {
Alex Deucherac1aade2010-03-14 12:22:44 -0400191 struct i2c_algo_bit_data bit;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000192 struct i2c_algo_dp_aux_data dp;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000193 } algo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 struct radeon_i2c_bus_rec rec;
195};
196
197/* mostly for macs, but really any system without connector tables */
198enum radeon_connector_table {
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400199 CT_NONE = 0,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 CT_GENERIC,
201 CT_IBOOK,
202 CT_POWERBOOK_EXTERNAL,
203 CT_POWERBOOK_INTERNAL,
204 CT_POWERBOOK_VGA,
205 CT_MINI_EXTERNAL,
206 CT_MINI_INTERNAL,
207 CT_IMAC_G5_ISIGHT,
208 CT_EMAC,
Dave Airlie76a71422010-06-11 01:09:05 -0400209 CT_RN50_POWER,
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400210 CT_MAC_X800,
Alex Deucher9fad3212011-02-07 13:15:28 -0500211 CT_MAC_G5_9600,
Alex Deuchercafa59b2012-12-20 16:35:47 -0500212 CT_SAM440EP,
213 CT_MAC_G4_SILVER
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214};
215
Alex Deucherfcec5702009-11-10 21:25:07 -0500216enum radeon_dvo_chip {
217 DVO_SIL164,
218 DVO_SIL1178,
219};
220
Dave Airlie8be48d92010-03-30 05:34:14 +0000221struct radeon_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000222
Alex Deucher07839862012-05-14 16:52:29 +0200223struct radeon_afmt {
224 bool enabled;
225 int offset;
226 bool last_buffer_filled_status;
227 int id;
228};
229
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230struct radeon_mode_info {
231 struct atom_context *atom_context;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400232 struct card_info *atom_card_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 enum radeon_connector_table connector_table;
234 bool mode_config_initialized;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500235 struct radeon_crtc *crtcs[6];
Alex Deucher07839862012-05-14 16:52:29 +0200236 struct radeon_afmt *afmt[6];
Dave Airlie445282d2009-09-09 17:40:54 +1000237 /* DVI-I properties */
238 struct drm_property *coherent_mode_property;
239 /* DAC enable load detect */
240 struct drm_property *load_detect_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400241 /* TV standard */
Dave Airlie445282d2009-09-09 17:40:54 +1000242 struct drm_property *tv_std_property;
243 /* legacy TMDS PLL detect */
244 struct drm_property *tmds_pll_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400245 /* underscan */
246 struct drm_property *underscan_property;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200247 struct drm_property *underscan_hborder_property;
248 struct drm_property *underscan_vborder_property;
Alex Deucher3c537882010-02-05 04:21:19 -0500249 /* hardcoded DFP edid from BIOS */
250 struct edid *bios_hardcoded_edid;
Alex Deucherfafcf942011-03-23 08:10:10 +0000251 int bios_hardcoded_edid_size;
Dave Airlie38651672010-03-30 05:34:13 +0000252
253 /* pointer to fbdev info structure */
Dave Airlie8be48d92010-03-30 05:34:14 +0000254 struct radeon_fbdev *rfbdev;
Alex Deucheraf7912e2012-07-26 09:50:57 -0400255 /* firmware flags */
256 u16 firmware_flags;
Alex Deucherbced76f2012-09-14 09:45:50 -0400257 /* pointer to backlight encoder */
258 struct radeon_encoder *bl_encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +0200259};
260
Alex Deucher91030882012-07-26 11:05:22 -0400261#define RADEON_MAX_BL_LEVEL 0xFF
262
Alex Deucherbced76f2012-09-14 09:45:50 -0400263#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
264
Alex Deucher91030882012-07-26 11:05:22 -0400265struct radeon_backlight_privdata {
266 struct radeon_encoder *encoder;
267 uint8_t negative;
268};
269
270#endif
271
Dave Airlie4ce001a2009-08-13 16:32:14 +1000272#define MAX_H_CODE_TIMING_LEN 32
273#define MAX_V_CODE_TIMING_LEN 32
274
275/* need to store these as reading
276 back code tables is excessive */
277struct radeon_tv_regs {
278 uint32_t tv_uv_adr;
279 uint32_t timing_cntl;
280 uint32_t hrestart;
281 uint32_t vrestart;
282 uint32_t frestart;
283 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
284 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
285};
286
Alex Deucher19eca432012-09-13 10:56:16 -0400287struct radeon_atom_ss {
288 uint16_t percentage;
289 uint8_t type;
290 uint16_t step;
291 uint8_t delay;
292 uint8_t range;
293 uint8_t refdiv;
294 /* asic_ss */
295 uint16_t rate;
296 uint16_t amount;
297};
298
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299struct radeon_crtc {
300 struct drm_crtc base;
301 int crtc_id;
302 u16 lut_r[256], lut_g[256], lut_b[256];
303 bool enabled;
304 bool can_tile;
305 uint32_t crtc_offset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306 struct drm_gem_object *cursor_bo;
307 uint64_t cursor_addr;
308 int cursor_width;
309 int cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500310 int max_cursor_width;
311 int max_cursor_height;
Dave Airlie41623382009-07-09 15:04:19 +1000312 uint32_t legacy_display_base_addr;
Alex Deucherc836e862009-07-13 13:51:03 -0400313 uint32_t legacy_cursor_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200314 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400315 u8 h_border;
316 u8 v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +0200317 fixed20_12 vsc;
318 fixed20_12 hsc;
Alex Deucherde2103e2009-10-09 15:14:30 -0400319 struct drm_display_mode native_mode;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500320 int pll_id;
Alex Deucher6f34be52010-11-21 10:59:01 -0500321 /* page flipping */
322 struct radeon_unpin_work *unpin_work;
323 int deferred_flip_completion;
Alex Deucher19eca432012-09-13 10:56:16 -0400324 /* pll sharing */
325 struct radeon_atom_ss ss;
326 bool ss_enabled;
327 u32 adjusted_clock;
328 int bpc;
329 u32 pll_reference_div;
330 u32 pll_post_div;
331 u32 pll_flags;
Alex Deucher5df31962012-09-13 11:52:08 -0400332 struct drm_encoder *encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -0400333 struct drm_connector *connector;
Alex Deucher7178d2a2013-03-21 10:38:49 -0400334 /* for dpm */
335 u32 line_time;
336 u32 wm_low;
337 u32 wm_high;
Alex Deucher66edc1c2013-07-08 11:26:42 -0400338 struct drm_display_mode hw_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339};
340
341struct radeon_encoder_primary_dac {
342 /* legacy primary dac */
343 uint32_t ps2_pdac_adj;
344};
345
346struct radeon_encoder_lvds {
347 /* legacy lvds */
348 uint16_t panel_vcc_delay;
349 uint8_t panel_pwr_delay;
350 uint8_t panel_digon_delay;
351 uint8_t panel_blon_delay;
352 uint16_t panel_ref_divider;
353 uint8_t panel_post_divider;
354 uint16_t panel_fb_divider;
355 bool use_bios_dividers;
356 uint32_t lvds_gen_cntl;
357 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400358 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700359 struct backlight_device *bl_dev;
360 int dpms_mode;
361 uint8_t backlight_level;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362};
363
364struct radeon_encoder_tv_dac {
365 /* legacy tv dac */
366 uint32_t ps2_tvdac_adj;
367 uint32_t ntsc_tvdac_adj;
368 uint32_t pal_tvdac_adj;
369
Dave Airlie4ce001a2009-08-13 16:32:14 +1000370 int h_pos;
371 int v_pos;
372 int h_size;
373 int supported_tv_stds;
374 bool tv_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 enum radeon_tv_std tv_std;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000376 struct radeon_tv_regs tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377};
378
379struct radeon_encoder_int_tmds {
380 /* legacy int tmds */
381 struct radeon_tmds_pll tmds_pll[4];
382};
383
Alex Deucherfcec5702009-11-10 21:25:07 -0500384struct radeon_encoder_ext_tmds {
385 /* tmds over dvo */
386 struct radeon_i2c_chan *i2c_bus;
387 uint8_t slave_addr;
388 enum radeon_dvo_chip dvo_chip;
389};
390
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400391/* spread spectrum */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392struct radeon_encoder_atom_dig {
Alex Deucher5137ee92010-08-12 18:58:47 -0400393 bool linkb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394 /* atom dig */
395 bool coherent_mode;
Alex Deucherba032a52010-10-04 17:13:01 -0400396 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
397 /* atom lvds/edp */
398 uint32_t lcd_misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 uint16_t panel_pwr_delay;
Alex Deucherba032a52010-10-04 17:13:01 -0400400 uint32_t lcd_ss_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400402 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700403 struct backlight_device *bl_dev;
404 int dpms_mode;
405 uint8_t backlight_level;
Alex Deucher386d4d72012-01-20 15:01:29 -0500406 int panel_mode;
Alex Deucher07839862012-05-14 16:52:29 +0200407 struct radeon_afmt *afmt;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408};
409
Dave Airlie4ce001a2009-08-13 16:32:14 +1000410struct radeon_encoder_atom_dac {
411 enum radeon_tv_std tv_std;
412};
413
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414struct radeon_encoder {
415 struct drm_encoder base;
Alex Deucher5137ee92010-08-12 18:58:47 -0400416 uint32_t encoder_enum;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417 uint32_t encoder_id;
418 uint32_t devices;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000419 uint32_t active_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420 uint32_t flags;
421 uint32_t pixel_clock;
422 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400423 enum radeon_underscan_type underscan_type;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200424 uint32_t underscan_hborder;
425 uint32_t underscan_vborder;
Alex Deucherde2103e2009-10-09 15:14:30 -0400426 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427 void *enc_priv;
Christian König58bd0862010-04-05 22:14:55 +0200428 int audio_polling_active;
Alex Deucher3e4b9982010-11-16 12:09:42 -0500429 bool is_ext_encoder;
Alex Deucher36868bd2011-01-06 21:19:21 -0500430 u16 caps;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431};
432
433struct radeon_connector_atom_dig {
434 uint32_t igp_lane_info;
Alex Deucher4143e912009-11-23 18:02:35 -0500435 /* displayport */
Dave Airlie746c1aa2009-12-08 07:07:28 +1000436 struct radeon_i2c_chan *dp_i2c_bus;
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200437 u8 dpcd[DP_RECEIVER_CAP_SIZE];
Alex Deucher4143e912009-11-23 18:02:35 -0500438 u8 dp_sink_type;
Alex Deucher5801ead2009-11-24 13:32:59 -0500439 int dp_clock;
440 int dp_lane_count;
Alex Deucher8b834852010-11-17 02:54:42 -0500441 bool edp_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200442};
443
Alex Deuchereed45b32009-12-04 14:45:27 -0500444struct radeon_gpio_rec {
445 bool valid;
446 u8 id;
447 u32 reg;
448 u32 mask;
449};
450
Alex Deuchereed45b32009-12-04 14:45:27 -0500451struct radeon_hpd {
452 enum radeon_hpd_id hpd;
453 u8 plugged_state;
454 struct radeon_gpio_rec gpio;
455};
456
Alex Deucher26b5bc92010-08-05 21:21:18 -0400457struct radeon_router {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400458 u32 router_id;
459 struct radeon_i2c_bus_rec i2c_info;
460 u8 i2c_addr;
Alex Deucherfb939df2010-11-08 16:08:29 +0000461 /* i2c mux */
462 bool ddc_valid;
463 u8 ddc_mux_type;
464 u8 ddc_mux_control_pin;
465 u8 ddc_mux_state;
466 /* clock/data mux */
467 bool cd_valid;
468 u8 cd_mux_type;
469 u8 cd_mux_control_pin;
470 u8 cd_mux_state;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400471};
472
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473struct radeon_connector {
474 struct drm_connector base;
475 uint32_t connector_id;
476 uint32_t devices;
477 struct radeon_i2c_chan *ddc_bus;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400478 /* some systems have an hdmi and vga port with a shared ddc line */
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400479 bool shared_ddc;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000480 bool use_digital;
481 /* we need to mind the EDID between detect
482 and get modes due to analog/digital/tvencoder */
483 struct edid *edid;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484 void *con_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000485 bool dac_load_detect;
Alex Deucherd0d0a222011-10-07 14:23:48 -0400486 bool detected_by_load; /* if the connection status was determined by load */
Alex Deucherb75fad02009-11-05 13:16:01 -0500487 uint16_t connector_object_id;
Alex Deuchereed45b32009-12-04 14:45:27 -0500488 struct radeon_hpd hpd;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400489 struct radeon_router router;
490 struct radeon_i2c_chan *router_bus;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491};
492
493struct radeon_framebuffer {
494 struct drm_framebuffer base;
495 struct drm_gem_object *obj;
496};
497
Alex Deucher996d5c52011-10-26 15:59:50 -0400498#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
499 ((em) == ATOM_ENCODER_MODE_DP_MST))
Mario Kleiner6383cf72010-10-05 19:57:36 -0400500
Christian König7062ab672013-04-08 12:41:31 +0200501struct atom_clock_dividers {
502 u32 post_div;
503 union {
504 struct {
505#ifdef __BIG_ENDIAN
506 u32 reserved : 6;
507 u32 whole_fb_div : 12;
508 u32 frac_fb_div : 14;
509#else
510 u32 frac_fb_div : 14;
511 u32 whole_fb_div : 12;
512 u32 reserved : 6;
513#endif
514 };
515 u32 fb_div;
516 };
517 u32 ref_div;
518 bool enable_post_div;
519 bool enable_dithen;
520 u32 vco_mode;
521 u32 real_clock;
Alex Deucher9219ed62013-02-19 14:35:34 -0500522 /* added for CI */
523 u32 post_divider;
524 u32 flags;
Christian König7062ab672013-04-08 12:41:31 +0200525};
526
Alex Deuchereaa778a2013-02-13 16:38:25 -0500527struct atom_mpll_param {
528 union {
529 struct {
530#ifdef __BIG_ENDIAN
531 u32 reserved : 8;
532 u32 clkfrac : 12;
533 u32 clkf : 12;
534#else
535 u32 clkf : 12;
536 u32 clkfrac : 12;
537 u32 reserved : 8;
538#endif
539 };
540 u32 fb_div;
541 };
542 u32 post_div;
543 u32 bwcntl;
544 u32 dll_speed;
545 u32 vco_mode;
546 u32 yclk_sel;
547 u32 qdr;
548 u32 half_rate;
549};
550
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400551#define MEM_TYPE_GDDR5 0x50
552#define MEM_TYPE_GDDR4 0x40
553#define MEM_TYPE_GDDR3 0x30
554#define MEM_TYPE_DDR2 0x20
555#define MEM_TYPE_GDDR1 0x10
556#define MEM_TYPE_DDR3 0xb0
557#define MEM_TYPE_MASK 0xf0
558
559struct atom_memory_info {
560 u8 mem_vendor;
561 u8 mem_type;
562};
563
564#define MAX_AC_TIMING_ENTRIES 16
565
566struct atom_memory_clock_range_table
567{
568 u8 num_entries;
569 u8 rsv[3];
570 u32 mclk[MAX_AC_TIMING_ENTRIES];
571};
572
573#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
574#define VBIOS_MAX_AC_TIMING_ENTRIES 20
575
576struct atom_mc_reg_entry {
577 u32 mclk_max;
578 u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
579};
580
581struct atom_mc_register_address {
582 u16 s1;
583 u8 pre_reg_data;
584};
585
586struct atom_mc_reg_table {
587 u8 last;
588 u8 num_entries;
589 struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
590 struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
591};
592
593#define MAX_VOLTAGE_ENTRIES 32
594
595struct atom_voltage_table_entry
596{
597 u16 value;
598 u32 smio_low;
599};
600
601struct atom_voltage_table
602{
603 u32 count;
604 u32 mask_low;
Alex Deucher65171942013-02-13 17:29:54 -0500605 u32 phase_delay;
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400606 struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
607};
608
Alex Deucherd79766f2009-12-17 19:00:29 -0500609extern enum radeon_tv_std
610radeon_combios_get_tv_info(struct radeon_device *rdev);
611extern enum radeon_tv_std
612radeon_atombios_get_tv_info(struct radeon_device *rdev);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400613extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
Alex Deucher2abba662013-03-25 12:47:23 -0400614 u16 *vddc, u16 *vddci, u16 *mvdd);
Alex Deucherd79766f2009-12-17 19:00:29 -0500615
Alex Deucher5b1714d2010-08-03 19:59:20 -0400616extern struct drm_connector *
617radeon_get_connector_for_encoder(struct drm_encoder *encoder);
Alex Deucher9aa59992012-01-20 15:03:30 -0500618extern struct drm_connector *
619radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
620extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
621 u32 pixel_clock);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400622
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400623extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
624extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400625extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
626extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
Alex Deuchereccea792012-03-26 15:12:54 -0400627extern int radeon_get_monitor_bpc(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400628
Alex Deucherd4877cf2009-12-04 16:56:37 -0500629extern void radeon_connector_hotplug(struct drm_connector *connector);
Alex Deucher224d94b2011-05-20 04:34:28 -0400630extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
Alex Deucher5801ead2009-11-24 13:32:59 -0500631 struct drm_display_mode *mode);
632extern void radeon_dp_set_link_config(struct drm_connector *connector,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200633 const struct drm_display_mode *mode);
Alex Deucher224d94b2011-05-20 04:34:28 -0400634extern void radeon_dp_link_train(struct drm_encoder *encoder,
635 struct drm_connector *connector);
Alex Deucherd5811e82011-08-13 13:36:13 -0400636extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
Alex Deucher4143e912009-11-23 18:02:35 -0500637extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
Alex Deucher9fa05c92009-11-27 13:01:46 -0500638extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
Alex Deucher386d4d72012-01-20 15:01:29 -0500639extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
640 struct drm_connector *connector);
Alex Deucher558e27d2011-05-20 04:34:27 -0400641extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
Alex Deucherac89af12011-05-22 13:20:36 -0400642extern void radeon_atom_encoder_init(struct radeon_device *rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -0400643extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
Alex Deucher5801ead2009-11-24 13:32:59 -0500644extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
645 int action, uint8_t lane_num,
646 uint8_t lane_set);
Alex Deucher591a10e2011-06-13 17:13:34 -0400647extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400648extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000649extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
Alex Deucher834b2902011-05-20 04:34:24 -0400650 u8 write_byte, u8 *read_byte);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000651
Alex Deucherf376b942010-08-05 21:21:16 -0400652extern void radeon_i2c_init(struct radeon_device *rdev);
653extern void radeon_i2c_fini(struct radeon_device *rdev);
654extern void radeon_combios_i2c_init(struct radeon_device *rdev);
655extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
656extern void radeon_i2c_add(struct radeon_device *rdev,
657 struct radeon_i2c_bus_rec *rec,
658 const char *name);
659extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
660 struct radeon_i2c_bus_rec *i2c_bus);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000661extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
Alex Deucher6a93cb22009-11-23 17:39:28 -0500662 struct radeon_i2c_bus_rec *rec,
663 const char *name);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
665 struct radeon_i2c_bus_rec *rec,
666 const char *name);
667extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500668extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
669 u8 slave_addr,
670 u8 addr,
671 u8 *val);
672extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
673 u8 slave_addr,
674 u8 addr,
675 u8 val);
Alex Deucherfb939df2010-11-08 16:08:29 +0000676extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
677extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100678extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
680
681extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
682
Alex Deucherba032a52010-10-04 17:13:01 -0400683extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
684 struct radeon_atom_ss *ss,
685 int id);
686extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
687 struct radeon_atom_ss *ss,
688 int id, u32 clock);
689
Alex Deucherf523f742011-01-31 16:48:52 -0500690extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
691 uint64_t freq,
692 uint32_t *dot_clock_p,
693 uint32_t *fb_div_p,
694 uint32_t *frac_fb_div_p,
695 uint32_t *ref_div_p,
696 uint32_t *post_div_p);
697
698extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
699 u32 freq,
700 u32 *dot_clock_p,
701 u32 *fb_div_p,
702 u32 *frac_fb_div_p,
703 u32 *ref_div_p,
704 u32 *post_div_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200705
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000706extern void radeon_setup_encoder_clones(struct drm_device *dev);
707
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
709struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
710struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
711struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
712struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
Alex Deucher99999aa2010-11-16 12:09:41 -0500713extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500714extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
Alex Deucher2dafb742011-05-20 04:34:19 -0400716extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000717extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200718
719extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
720extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
721 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500722extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
723 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500724 int x, int y,
725 enum mode_set_atomic state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
727 struct drm_display_mode *mode,
728 struct drm_display_mode *adjusted_mode,
729 int x, int y,
730 struct drm_framebuffer *old_fb);
731extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
732
733extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
734 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500735extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
736 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500737 int x, int y,
738 enum mode_set_atomic state);
Chris Ball4dd19b02010-09-26 06:47:23 -0500739extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
740 struct drm_framebuffer *fb,
741 int x, int y, int atomic);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
743 struct drm_file *file_priv,
744 uint32_t handle,
745 uint32_t width,
746 uint32_t height);
747extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
748 int x, int y);
749
Mario Kleinerf5a80202010-10-23 04:42:17 +0200750extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
751 int *vpos, int *hpos);
Mario Kleiner6383cf72010-10-05 19:57:36 -0400752
Alex Deucher3c537882010-02-05 04:21:19 -0500753extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
754extern struct edid *
Alex Deucherc324acd2010-12-08 22:13:06 -0500755radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756extern bool radeon_atom_get_clock_info(struct drm_device *dev);
757extern bool radeon_combios_get_clock_info(struct drm_device *dev);
758extern struct radeon_encoder_atom_dig *
759radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500760extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
761 struct radeon_encoder_int_tmds *tmds);
762extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
763 struct radeon_encoder_int_tmds *tmds);
764extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
765 struct radeon_encoder_int_tmds *tmds);
766extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
767 struct radeon_encoder_ext_tmds *tmds);
768extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
769 struct radeon_encoder_ext_tmds *tmds);
Alex Deucher6fe7ac32009-06-12 17:26:08 +0000770extern struct radeon_encoder_primary_dac *
771radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
772extern struct radeon_encoder_tv_dac *
773radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774extern struct radeon_encoder_lvds *
775radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
777extern struct radeon_encoder_tv_dac *
778radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
779extern struct radeon_encoder_primary_dac *
780radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500781extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
782extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
784extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
785extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
786extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000787extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
788extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789extern void
790radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
791extern void
792radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
793extern void
794radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
795extern void
796radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
797extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
798 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000799extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
800 u16 *blue, int regno);
Dave Airlieaaefcd42012-03-06 10:44:40 +0000801int radeon_framebuffer_init(struct drm_device *dev,
Dave Airlie38651672010-03-30 05:34:13 +0000802 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800803 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +0000804 struct drm_gem_object *obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805
806int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
807bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
808bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
809void radeon_atombios_init_crtc(struct drm_device *dev,
810 struct radeon_crtc *radeon_crtc);
811void radeon_legacy_init_crtc(struct drm_device *dev,
812 struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813
814void radeon_get_clock_info(struct drm_device *dev);
815
816extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
817extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
818
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819void radeon_enc_destroy(struct drm_encoder *encoder);
820void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
821void radeon_combios_asic_init(struct drm_device *dev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200822bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200823 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +0200824 struct drm_display_mode *adjusted_mode);
Alex Deucher35153872010-04-30 12:00:44 -0400825void radeon_panel_mode_fixup(struct drm_encoder *encoder,
826 struct drm_display_mode *adjusted_mode);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000827void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828
Dave Airlie4ce001a2009-08-13 16:32:14 +1000829/* legacy tv */
830void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
831 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
832 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
833void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
834 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
835 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
836void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
837 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
838 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
839void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
840 struct drm_display_mode *mode,
841 struct drm_display_mode *adjusted_mode);
Dave Airlie38651672010-03-30 05:34:13 +0000842
843/* fbdev layer */
844int radeon_fbdev_init(struct radeon_device *rdev);
845void radeon_fbdev_fini(struct radeon_device *rdev);
846void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
847int radeon_fbdev_total_size(struct radeon_device *rdev);
848bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000849
850void radeon_fb_output_poll_changed(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500851
852void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
853
Dave Airlieff72145b2011-02-07 12:16:14 +1000854int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855#endif