blob: 74cb299f5089e7fa00ff50ce4546c0512891f08c [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Changhwan Youn30d8bea2011-03-11 10:39:57 +09002/* linux/arch/arm/mach-exynos4/mct.c
3 *
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * EXYNOS4 MCT(Multi-Core Timer) support
Changhwan Youn30d8bea2011-03-11 10:39:57 +09008*/
9
Changhwan Youn30d8bea2011-03-11 10:39:57 +090010#include <linux/interrupt.h>
11#include <linux/irq.h>
12#include <linux/err.h>
13#include <linux/clk.h>
14#include <linux/clockchips.h>
Stephen Boydee98d272013-02-15 16:40:51 -080015#include <linux/cpu.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090016#include <linux/delay.h>
17#include <linux/percpu.h>
Kukjin Kim2edb36c2012-11-15 15:48:56 +090018#include <linux/of.h>
Thomas Abraham36ba5d52013-03-09 16:01:52 +090019#include <linux/of_irq.h>
20#include <linux/of_address.h>
Thomas Abraham9fbf0c82013-03-09 16:10:03 +090021#include <linux/clocksource.h>
Vincent Guittot93bfb762014-05-02 22:27:01 +090022#include <linux/sched_clock.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090023
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090024#define EXYNOS4_MCTREG(x) (x)
25#define EXYNOS4_MCT_G_CNT_L EXYNOS4_MCTREG(0x100)
26#define EXYNOS4_MCT_G_CNT_U EXYNOS4_MCTREG(0x104)
27#define EXYNOS4_MCT_G_CNT_WSTAT EXYNOS4_MCTREG(0x110)
28#define EXYNOS4_MCT_G_COMP0_L EXYNOS4_MCTREG(0x200)
29#define EXYNOS4_MCT_G_COMP0_U EXYNOS4_MCTREG(0x204)
30#define EXYNOS4_MCT_G_COMP0_ADD_INCR EXYNOS4_MCTREG(0x208)
31#define EXYNOS4_MCT_G_TCON EXYNOS4_MCTREG(0x240)
32#define EXYNOS4_MCT_G_INT_CSTAT EXYNOS4_MCTREG(0x244)
33#define EXYNOS4_MCT_G_INT_ENB EXYNOS4_MCTREG(0x248)
34#define EXYNOS4_MCT_G_WSTAT EXYNOS4_MCTREG(0x24C)
35#define _EXYNOS4_MCT_L_BASE EXYNOS4_MCTREG(0x300)
36#define EXYNOS4_MCT_L_BASE(x) (_EXYNOS4_MCT_L_BASE + (0x100 * x))
37#define EXYNOS4_MCT_L_MASK (0xffffff00)
38
39#define MCT_L_TCNTB_OFFSET (0x00)
40#define MCT_L_ICNTB_OFFSET (0x08)
41#define MCT_L_TCON_OFFSET (0x20)
42#define MCT_L_INT_CSTAT_OFFSET (0x30)
43#define MCT_L_INT_ENB_OFFSET (0x34)
44#define MCT_L_WSTAT_OFFSET (0x40)
45#define MCT_G_TCON_START (1 << 8)
46#define MCT_G_TCON_COMP0_AUTO_INC (1 << 1)
47#define MCT_G_TCON_COMP0_ENABLE (1 << 0)
48#define MCT_L_TCON_INTERVAL_MODE (1 << 2)
49#define MCT_L_TCON_INT_START (1 << 1)
50#define MCT_L_TCON_TIMER_START (1 << 0)
51
Changhwan Youn4d2e4d72012-03-09 15:09:21 -080052#define TICK_BASE_CNT 1
53
Changhwan Youn3a062282011-10-04 17:02:58 +090054enum {
55 MCT_INT_SPI,
56 MCT_INT_PPI
57};
58
Thomas Abrahamc371dc62013-03-09 16:01:50 +090059enum {
60 MCT_G0_IRQ,
61 MCT_G1_IRQ,
62 MCT_G2_IRQ,
63 MCT_G3_IRQ,
64 MCT_L0_IRQ,
65 MCT_L1_IRQ,
66 MCT_L2_IRQ,
67 MCT_L3_IRQ,
Chander Kashyap6c16ded2013-12-02 07:48:23 +090068 MCT_L4_IRQ,
69 MCT_L5_IRQ,
70 MCT_L6_IRQ,
71 MCT_L7_IRQ,
Thomas Abrahamc371dc62013-03-09 16:01:50 +090072 MCT_NR_IRQS,
73};
74
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090075static void __iomem *reg_base;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090076static unsigned long clk_rate;
Changhwan Youn3a062282011-10-04 17:02:58 +090077static unsigned int mct_int_type;
Thomas Abrahamc371dc62013-03-09 16:01:50 +090078static int mct_irqs[MCT_NR_IRQS];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090079
80struct mct_clock_event_device {
Stephen Boydee98d272013-02-15 16:40:51 -080081 struct clock_event_device evt;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090082 unsigned long base;
Changhwan Younc8987472011-10-04 17:09:26 +090083 char name[10];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090084};
85
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090086static void exynos4_mct_write(unsigned int value, unsigned long offset)
Changhwan Youn30d8bea2011-03-11 10:39:57 +090087{
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090088 unsigned long stat_addr;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090089 u32 mask;
90 u32 i;
91
Doug Andersonfdb06f62014-07-05 06:43:20 +090092 writel_relaxed(value, reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +090093
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090094 if (likely(offset >= EXYNOS4_MCT_L_BASE(0))) {
Tobias Jakobi8c38d282014-10-22 03:37:08 +020095 stat_addr = (offset & EXYNOS4_MCT_L_MASK) + MCT_L_WSTAT_OFFSET;
96 switch (offset & ~EXYNOS4_MCT_L_MASK) {
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090097 case MCT_L_TCON_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +090098 mask = 1 << 3; /* L_TCON write status */
99 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900100 case MCT_L_ICNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900101 mask = 1 << 1; /* L_ICNTB write status */
102 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900103 case MCT_L_TCNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900104 mask = 1 << 0; /* L_TCNTB write status */
105 break;
106 default:
107 return;
108 }
109 } else {
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900110 switch (offset) {
111 case EXYNOS4_MCT_G_TCON:
Changhwan Younc8987472011-10-04 17:09:26 +0900112 stat_addr = EXYNOS4_MCT_G_WSTAT;
113 mask = 1 << 16; /* G_TCON write status */
114 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900115 case EXYNOS4_MCT_G_COMP0_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900116 stat_addr = EXYNOS4_MCT_G_WSTAT;
117 mask = 1 << 0; /* G_COMP0_L write status */
118 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900119 case EXYNOS4_MCT_G_COMP0_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900120 stat_addr = EXYNOS4_MCT_G_WSTAT;
121 mask = 1 << 1; /* G_COMP0_U write status */
122 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900123 case EXYNOS4_MCT_G_COMP0_ADD_INCR:
Changhwan Younc8987472011-10-04 17:09:26 +0900124 stat_addr = EXYNOS4_MCT_G_WSTAT;
125 mask = 1 << 2; /* G_COMP0_ADD_INCR w status */
126 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900127 case EXYNOS4_MCT_G_CNT_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900128 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
129 mask = 1 << 0; /* G_CNT_L write status */
130 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900131 case EXYNOS4_MCT_G_CNT_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900132 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
133 mask = 1 << 1; /* G_CNT_U write status */
134 break;
135 default:
136 return;
137 }
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900138 }
139
140 /* Wait maximum 1 ms until written values are applied */
141 for (i = 0; i < loops_per_jiffy / 1000 * HZ; i++)
Doug Andersonfdb06f62014-07-05 06:43:20 +0900142 if (readl_relaxed(reg_base + stat_addr) & mask) {
143 writel_relaxed(mask, reg_base + stat_addr);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900144 return;
145 }
146
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900147 panic("MCT hangs after writing %d (offset:0x%lx)\n", value, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900148}
149
150/* Clocksource handling */
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900151static void exynos4_mct_frc_start(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900152{
153 u32 reg;
154
Doug Andersonfdb06f62014-07-05 06:43:20 +0900155 reg = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900156 reg |= MCT_G_TCON_START;
157 exynos4_mct_write(reg, EXYNOS4_MCT_G_TCON);
158}
159
Doug Anderson3252a642014-07-05 06:43:26 +0900160/**
161 * exynos4_read_count_64 - Read all 64-bits of the global counter
162 *
163 * This will read all 64-bits of the global counter taking care to make sure
164 * that the upper and lower half match. Note that reading the MCT can be quite
165 * slow (hundreds of nanoseconds) so you should use the 32-bit (lower half
166 * only) version when possible.
167 *
168 * Returns the number of cycles in the global counter.
169 */
170static u64 exynos4_read_count_64(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900171{
172 unsigned int lo, hi;
Doug Andersonfdb06f62014-07-05 06:43:20 +0900173 u32 hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900174
175 do {
176 hi = hi2;
Doug Andersonfdb06f62014-07-05 06:43:20 +0900177 lo = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
178 hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900179 } while (hi != hi2);
180
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100181 return ((u64)hi << 32) | lo;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900182}
183
Doug Anderson3252a642014-07-05 06:43:26 +0900184/**
185 * exynos4_read_count_32 - Read the lower 32-bits of the global counter
186 *
187 * This will read just the lower 32-bits of the global counter. This is marked
188 * as notrace so it can be used by the scheduler clock.
189 *
190 * Returns the number of cycles in the global counter (lower 32 bits).
191 */
192static u32 notrace exynos4_read_count_32(void)
193{
194 return readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
195}
196
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100197static u64 exynos4_frc_read(struct clocksource *cs)
Doug Anderson89e6a132014-07-05 06:38:55 +0900198{
Doug Anderson3252a642014-07-05 06:43:26 +0900199 return exynos4_read_count_32();
Doug Anderson89e6a132014-07-05 06:38:55 +0900200}
201
Changhwan Younaa421c12011-09-02 14:10:52 +0900202static void exynos4_frc_resume(struct clocksource *cs)
203{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900204 exynos4_mct_frc_start();
Changhwan Younaa421c12011-09-02 14:10:52 +0900205}
206
Krzysztof Kozlowski6c10bf62015-04-30 13:42:52 +0900207static struct clocksource mct_frc = {
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900208 .name = "mct-frc",
Marek Szyprowski6282edb2019-05-30 12:50:43 +0200209 .rating = 450, /* use value higher than ARM arch timer */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900210 .read = exynos4_frc_read,
Doug Anderson3252a642014-07-05 06:43:26 +0900211 .mask = CLOCKSOURCE_MASK(32),
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900212 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Changhwan Younaa421c12011-09-02 14:10:52 +0900213 .resume = exynos4_frc_resume,
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900214};
215
Vincent Guittot93bfb762014-05-02 22:27:01 +0900216static u64 notrace exynos4_read_sched_clock(void)
217{
Doug Anderson3252a642014-07-05 06:43:26 +0900218 return exynos4_read_count_32();
Vincent Guittot93bfb762014-05-02 22:27:01 +0900219}
220
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900221#if defined(CONFIG_ARM)
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900222static struct delay_timer exynos4_delay_timer;
223
224static cycles_t exynos4_read_current_timer(void)
225{
Doug Anderson3252a642014-07-05 06:43:26 +0900226 BUILD_BUG_ON_MSG(sizeof(cycles_t) != sizeof(u32),
227 "cycles_t needs to move to 32-bit for ARM64 usage");
228 return exynos4_read_count_32();
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900229}
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900230#endif
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900231
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200232static int __init exynos4_clocksource_init(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900233{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900234 exynos4_mct_frc_start();
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900235
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900236#if defined(CONFIG_ARM)
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900237 exynos4_delay_timer.read_current_timer = &exynos4_read_current_timer;
238 exynos4_delay_timer.freq = clk_rate;
239 register_current_timer_delay(&exynos4_delay_timer);
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900240#endif
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900241
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900242 if (clocksource_register_hz(&mct_frc, clk_rate))
243 panic("%s: can't register clocksource\n", mct_frc.name);
Vincent Guittot93bfb762014-05-02 22:27:01 +0900244
Doug Anderson3252a642014-07-05 06:43:26 +0900245 sched_clock_register(exynos4_read_sched_clock, 32, clk_rate);
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200246
247 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900248}
249
250static void exynos4_mct_comp0_stop(void)
251{
252 unsigned int tcon;
253
Doug Andersonfdb06f62014-07-05 06:43:20 +0900254 tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900255 tcon &= ~(MCT_G_TCON_COMP0_ENABLE | MCT_G_TCON_COMP0_AUTO_INC);
256
257 exynos4_mct_write(tcon, EXYNOS4_MCT_G_TCON);
258 exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB);
259}
260
Viresh Kumar79e436d2015-06-18 16:24:20 +0530261static void exynos4_mct_comp0_start(bool periodic, unsigned long cycles)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900262{
263 unsigned int tcon;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100264 u64 comp_cycle;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900265
Doug Andersonfdb06f62014-07-05 06:43:20 +0900266 tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900267
Viresh Kumar79e436d2015-06-18 16:24:20 +0530268 if (periodic) {
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900269 tcon |= MCT_G_TCON_COMP0_AUTO_INC;
270 exynos4_mct_write(cycles, EXYNOS4_MCT_G_COMP0_ADD_INCR);
271 }
272
Doug Anderson3252a642014-07-05 06:43:26 +0900273 comp_cycle = exynos4_read_count_64() + cycles;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900274 exynos4_mct_write((u32)comp_cycle, EXYNOS4_MCT_G_COMP0_L);
275 exynos4_mct_write((u32)(comp_cycle >> 32), EXYNOS4_MCT_G_COMP0_U);
276
277 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB);
278
279 tcon |= MCT_G_TCON_COMP0_ENABLE;
280 exynos4_mct_write(tcon , EXYNOS4_MCT_G_TCON);
281}
282
283static int exynos4_comp_set_next_event(unsigned long cycles,
284 struct clock_event_device *evt)
285{
Viresh Kumar79e436d2015-06-18 16:24:20 +0530286 exynos4_mct_comp0_start(false, cycles);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900287
288 return 0;
289}
290
Viresh Kumar79e436d2015-06-18 16:24:20 +0530291static int mct_set_state_shutdown(struct clock_event_device *evt)
292{
293 exynos4_mct_comp0_stop();
294 return 0;
295}
296
297static int mct_set_state_periodic(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900298{
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800299 unsigned long cycles_per_jiffy;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530300
301 cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
302 >> evt->shift);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900303 exynos4_mct_comp0_stop();
Viresh Kumar79e436d2015-06-18 16:24:20 +0530304 exynos4_mct_comp0_start(true, cycles_per_jiffy);
305 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900306}
307
308static struct clock_event_device mct_comp_device = {
Viresh Kumar79e436d2015-06-18 16:24:20 +0530309 .name = "mct-comp",
310 .features = CLOCK_EVT_FEAT_PERIODIC |
311 CLOCK_EVT_FEAT_ONESHOT,
312 .rating = 250,
313 .set_next_event = exynos4_comp_set_next_event,
314 .set_state_periodic = mct_set_state_periodic,
315 .set_state_shutdown = mct_set_state_shutdown,
316 .set_state_oneshot = mct_set_state_shutdown,
Viresh Kumar07f101d2015-12-23 16:59:14 +0530317 .set_state_oneshot_stopped = mct_set_state_shutdown,
Viresh Kumar79e436d2015-06-18 16:24:20 +0530318 .tick_resume = mct_set_state_shutdown,
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900319};
320
321static irqreturn_t exynos4_mct_comp_isr(int irq, void *dev_id)
322{
323 struct clock_event_device *evt = dev_id;
324
325 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT);
326
327 evt->event_handler(evt);
328
329 return IRQ_HANDLED;
330}
331
332static struct irqaction mct_comp_event_irq = {
333 .name = "mct_comp_irq",
334 .flags = IRQF_TIMER | IRQF_IRQPOLL,
335 .handler = exynos4_mct_comp_isr,
336 .dev_id = &mct_comp_device,
337};
338
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200339static int exynos4_clockevent_init(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900340{
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900341 mct_comp_device.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000342 clockevents_config_and_register(&mct_comp_device, clk_rate,
343 0xf, 0xffffffff);
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900344 setup_irq(mct_irqs[MCT_G0_IRQ], &mct_comp_event_irq);
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200345
346 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900347}
348
Kukjin Kim991a6c72011-12-08 10:04:49 +0900349static DEFINE_PER_CPU(struct mct_clock_event_device, percpu_mct_tick);
350
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900351/* Clock event handling */
352static void exynos4_mct_tick_stop(struct mct_clock_event_device *mevt)
353{
354 unsigned long tmp;
355 unsigned long mask = MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900356 unsigned long offset = mevt->base + MCT_L_TCON_OFFSET;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900357
Doug Andersonfdb06f62014-07-05 06:43:20 +0900358 tmp = readl_relaxed(reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900359 if (tmp & mask) {
360 tmp &= ~mask;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900361 exynos4_mct_write(tmp, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900362 }
363}
364
365static void exynos4_mct_tick_start(unsigned long cycles,
366 struct mct_clock_event_device *mevt)
367{
368 unsigned long tmp;
369
370 exynos4_mct_tick_stop(mevt);
371
372 tmp = (1 << 31) | cycles; /* MCT_L_UPDATE_ICNTB */
373
374 /* update interrupt count buffer */
375 exynos4_mct_write(tmp, mevt->base + MCT_L_ICNTB_OFFSET);
376
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300377 /* enable MCT tick interrupt */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900378 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_ENB_OFFSET);
379
Doug Andersonfdb06f62014-07-05 06:43:20 +0900380 tmp = readl_relaxed(reg_base + mevt->base + MCT_L_TCON_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900381 tmp |= MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START |
382 MCT_L_TCON_INTERVAL_MODE;
383 exynos4_mct_write(tmp, mevt->base + MCT_L_TCON_OFFSET);
384}
385
Stuart Menefya5719a42019-02-10 22:51:13 +0000386static void exynos4_mct_tick_clear(struct mct_clock_event_device *mevt)
387{
388 /* Clear the MCT tick interrupt */
389 if (readl_relaxed(reg_base + mevt->base + MCT_L_INT_CSTAT_OFFSET) & 1)
390 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
391}
392
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900393static int exynos4_tick_set_next_event(unsigned long cycles,
394 struct clock_event_device *evt)
395{
Alexey Klimov31f79872015-09-04 02:49:58 +0300396 struct mct_clock_event_device *mevt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900397
Alexey Klimov31f79872015-09-04 02:49:58 +0300398 mevt = container_of(evt, struct mct_clock_event_device, evt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900399 exynos4_mct_tick_start(cycles, mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900400 return 0;
401}
402
Viresh Kumar79e436d2015-06-18 16:24:20 +0530403static int set_state_shutdown(struct clock_event_device *evt)
404{
Alexey Klimov31f79872015-09-04 02:49:58 +0300405 struct mct_clock_event_device *mevt;
406
407 mevt = container_of(evt, struct mct_clock_event_device, evt);
408 exynos4_mct_tick_stop(mevt);
Stuart Menefyd2f276c2019-02-10 22:51:14 +0000409 exynos4_mct_tick_clear(mevt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530410 return 0;
411}
412
413static int set_state_periodic(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900414{
Alexey Klimov31f79872015-09-04 02:49:58 +0300415 struct mct_clock_event_device *mevt;
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800416 unsigned long cycles_per_jiffy;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900417
Alexey Klimov31f79872015-09-04 02:49:58 +0300418 mevt = container_of(evt, struct mct_clock_event_device, evt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530419 cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
420 >> evt->shift);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900421 exynos4_mct_tick_stop(mevt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530422 exynos4_mct_tick_start(cycles_per_jiffy, mevt);
423 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900424}
425
Stuart Menefya5719a42019-02-10 22:51:13 +0000426static irqreturn_t exynos4_mct_tick_isr(int irq, void *dev_id)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900427{
Stuart Menefya5719a42019-02-10 22:51:13 +0000428 struct mct_clock_event_device *mevt = dev_id;
429 struct clock_event_device *evt = &mevt->evt;
430
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900431 /*
432 * This is for supporting oneshot mode.
433 * Mct would generate interrupt periodically
434 * without explicit stopping.
435 */
Viresh Kumar79e436d2015-06-18 16:24:20 +0530436 if (!clockevent_state_periodic(&mevt->evt))
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900437 exynos4_mct_tick_stop(mevt);
438
Changhwan Youn3a062282011-10-04 17:02:58 +0900439 exynos4_mct_tick_clear(mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900440
441 evt->event_handler(evt);
442
443 return IRQ_HANDLED;
444}
445
Richard Cochrand11b3a62016-07-13 17:17:05 +0000446static int exynos4_mct_starting_cpu(unsigned int cpu)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900447{
Richard Cochrand11b3a62016-07-13 17:17:05 +0000448 struct mct_clock_event_device *mevt =
449 per_cpu_ptr(&percpu_mct_tick, cpu);
Alexey Klimov479a9322015-06-21 23:41:39 +0300450 struct clock_event_device *evt = &mevt->evt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900451
Marc Zyngiere700e412011-11-03 11:13:12 +0900452 mevt->base = EXYNOS4_MCT_L_BASE(cpu);
Dan Carpenter09e15172014-03-01 16:57:14 +0300453 snprintf(mevt->name, sizeof(mevt->name), "mct_tick%d", cpu);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900454
Marc Zyngiere700e412011-11-03 11:13:12 +0900455 evt->name = mevt->name;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900456 evt->cpumask = cpumask_of(cpu);
457 evt->set_next_event = exynos4_tick_set_next_event;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530458 evt->set_state_periodic = set_state_periodic;
459 evt->set_state_shutdown = set_state_shutdown;
460 evt->set_state_oneshot = set_state_shutdown;
Viresh Kumar07f101d2015-12-23 16:59:14 +0530461 evt->set_state_oneshot_stopped = set_state_shutdown;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530462 evt->tick_resume = set_state_shutdown;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900463 evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
Marek Szyprowski6282edb2019-05-30 12:50:43 +0200464 evt->rating = 500; /* use value higher than ARM arch timer */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900465
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800466 exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900467
Changhwan Youn3a062282011-10-04 17:02:58 +0900468 if (mct_int_type == MCT_INT_SPI) {
Damian Eppel56a94f12015-06-26 15:23:04 +0200469
470 if (evt->irq == -1)
Chander Kashyap7114cd72013-06-19 00:29:35 +0900471 return -EIO;
Damian Eppel56a94f12015-06-26 15:23:04 +0200472
473 irq_force_affinity(evt->irq, cpumask_of(cpu));
474 enable_irq(evt->irq);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900475 } else {
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900476 enable_percpu_irq(mct_irqs[MCT_L0_IRQ], 0);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900477 }
Krzysztof Kozlowski8db6e512014-04-16 14:36:45 +0000478 clockevents_config_and_register(evt, clk_rate / (TICK_BASE_CNT + 1),
479 0xf, 0x7fffffff);
Kukjin Kim4d487d72011-08-24 16:07:39 +0900480
481 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900482}
483
Richard Cochrand11b3a62016-07-13 17:17:05 +0000484static int exynos4_mct_dying_cpu(unsigned int cpu)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900485{
Richard Cochrand11b3a62016-07-13 17:17:05 +0000486 struct mct_clock_event_device *mevt =
487 per_cpu_ptr(&percpu_mct_tick, cpu);
Alexey Klimov479a9322015-06-21 23:41:39 +0300488 struct clock_event_device *evt = &mevt->evt;
489
Viresh Kumar79e436d2015-06-18 16:24:20 +0530490 evt->set_state_shutdown(evt);
Damian Eppel56a94f12015-06-26 15:23:04 +0200491 if (mct_int_type == MCT_INT_SPI) {
492 if (evt->irq != -1)
493 disable_irq_nosync(evt->irq);
Joonyoung Shimbc7c36e2017-01-17 13:54:36 +0900494 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
Damian Eppel56a94f12015-06-26 15:23:04 +0200495 } else {
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900496 disable_percpu_irq(mct_irqs[MCT_L0_IRQ]);
Damian Eppel56a94f12015-06-26 15:23:04 +0200497 }
Richard Cochrand11b3a62016-07-13 17:17:05 +0000498 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900499}
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000500
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200501static int __init exynos4_timer_resources(struct device_node *np, void __iomem *base)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900502{
Damian Eppel56a94f12015-06-26 15:23:04 +0200503 int err, cpu;
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900504 struct clk *mct_clk, *tick_clk;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900505
Marek Szyprowski9fd464f2018-10-18 11:57:03 +0200506 tick_clk = of_clk_get_by_name(np, "fin_pll");
Thomas Abraham415ac2e2013-03-09 17:10:31 +0900507 if (IS_ERR(tick_clk))
508 panic("%s: unable to determine tick clock rate\n", __func__);
509 clk_rate = clk_get_rate(tick_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900510
Marek Szyprowski9fd464f2018-10-18 11:57:03 +0200511 mct_clk = of_clk_get_by_name(np, "mct");
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900512 if (IS_ERR(mct_clk))
513 panic("%s: unable to retrieve mct clock instance\n", __func__);
514 clk_prepare_enable(mct_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900515
Arnd Bergmann228e3022013-04-09 22:07:37 +0200516 reg_base = base;
Thomas Abraham36ba5d52013-03-09 16:01:52 +0900517 if (!reg_base)
518 panic("%s: unable to ioremap mct address space\n", __func__);
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900519
Marc Zyngiere700e412011-11-03 11:13:12 +0900520 if (mct_int_type == MCT_INT_PPI) {
Marc Zyngiere700e412011-11-03 11:13:12 +0900521
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900522 err = request_percpu_irq(mct_irqs[MCT_L0_IRQ],
Marc Zyngiere700e412011-11-03 11:13:12 +0900523 exynos4_mct_tick_isr, "MCT",
524 &percpu_mct_tick);
525 WARN(err, "MCT: can't request IRQ %d (%d)\n",
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900526 mct_irqs[MCT_L0_IRQ], err);
Tomasz Figa5df718d2013-09-25 12:00:59 +0200527 } else {
Damian Eppel56a94f12015-06-26 15:23:04 +0200528 for_each_possible_cpu(cpu) {
529 int mct_irq = mct_irqs[MCT_L0_IRQ + cpu];
530 struct mct_clock_event_device *pcpu_mevt =
531 per_cpu_ptr(&percpu_mct_tick, cpu);
532
533 pcpu_mevt->evt.irq = -1;
534
535 irq_set_status_flags(mct_irq, IRQ_NOAUTOEN);
536 if (request_irq(mct_irq,
537 exynos4_mct_tick_isr,
538 IRQF_TIMER | IRQF_NOBALANCING,
539 pcpu_mevt->name, pcpu_mevt)) {
540 pr_err("exynos-mct: cannot register IRQ (cpu%d)\n",
541 cpu);
542
543 continue;
544 }
545 pcpu_mevt->evt.irq = mct_irq;
546 }
Marc Zyngiere700e412011-11-03 11:13:12 +0900547 }
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000548
Richard Cochrand11b3a62016-07-13 17:17:05 +0000549 /* Install hotplug callbacks which configure the timer on this CPU */
550 err = cpuhp_setup_state(CPUHP_AP_EXYNOS4_MCT_TIMER_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100551 "clockevents/exynos4/mct_timer:starting",
Richard Cochrand11b3a62016-07-13 17:17:05 +0000552 exynos4_mct_starting_cpu,
553 exynos4_mct_dying_cpu);
Stephen Boydee98d272013-02-15 16:40:51 -0800554 if (err)
555 goto out_irq;
556
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200557 return 0;
Stephen Boydee98d272013-02-15 16:40:51 -0800558
559out_irq:
Marek Szyprowskib9307422018-10-18 11:57:04 +0200560 if (mct_int_type == MCT_INT_PPI) {
561 free_percpu_irq(mct_irqs[MCT_L0_IRQ], &percpu_mct_tick);
562 } else {
563 for_each_possible_cpu(cpu) {
564 struct mct_clock_event_device *pcpu_mevt =
565 per_cpu_ptr(&percpu_mct_tick, cpu);
566
567 if (pcpu_mevt->evt.irq != -1) {
568 free_irq(pcpu_mevt->evt.irq, pcpu_mevt);
569 pcpu_mevt->evt.irq = -1;
570 }
571 }
572 }
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200573 return err;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900574}
575
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200576static int __init mct_init_dt(struct device_node *np, unsigned int int_type)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200577{
578 u32 nr_irqs, i;
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200579 int ret;
Arnd Bergmann228e3022013-04-09 22:07:37 +0200580
581 mct_int_type = int_type;
582
583 /* This driver uses only one global timer interrupt */
584 mct_irqs[MCT_G0_IRQ] = irq_of_parse_and_map(np, MCT_G0_IRQ);
585
586 /*
587 * Find out the number of local irqs specified. The local
588 * timer irqs are specified after the four global timer
589 * irqs are specified.
590 */
591 nr_irqs = of_irq_count(np);
592 for (i = MCT_L0_IRQ; i < nr_irqs; i++)
593 mct_irqs[i] = irq_of_parse_and_map(np, i);
594
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200595 ret = exynos4_timer_resources(np, of_iomap(np, 0));
596 if (ret)
597 return ret;
598
599 ret = exynos4_clocksource_init();
600 if (ret)
601 return ret;
602
603 return exynos4_clockevent_init();
Arnd Bergmann228e3022013-04-09 22:07:37 +0200604}
605
606
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200607static int __init mct_init_spi(struct device_node *np)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200608{
609 return mct_init_dt(np, MCT_INT_SPI);
610}
611
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200612static int __init mct_init_ppi(struct device_node *np)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200613{
614 return mct_init_dt(np, MCT_INT_PPI);
615}
Daniel Lezcano17273392017-05-26 16:56:11 +0200616TIMER_OF_DECLARE(exynos4210, "samsung,exynos4210-mct", mct_init_spi);
617TIMER_OF_DECLARE(exynos4412, "samsung,exynos4412-mct", mct_init_ppi);