David Ertman | e78b80b | 2014-02-04 01:56:06 +0000 | [diff] [blame] | 1 | /* Intel PRO/1000 Linux driver |
Yanir Lubetkin | 529498c | 2015-06-02 17:05:50 +0300 | [diff] [blame] | 2 | * Copyright(c) 1999 - 2015 Intel Corporation. |
David Ertman | e78b80b | 2014-02-04 01:56:06 +0000 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | * |
| 13 | * The full GNU General Public License is included in this distribution in |
| 14 | * the file called "COPYING". |
| 15 | * |
| 16 | * Contact Information: |
| 17 | * Linux NICS <linux.nics@intel.com> |
| 18 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 19 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 20 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 21 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 22 | /* 82562G 10/100 Network Connection |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 23 | * 82562G-2 10/100 Network Connection |
| 24 | * 82562GT 10/100 Network Connection |
| 25 | * 82562GT-2 10/100 Network Connection |
| 26 | * 82562V 10/100 Network Connection |
| 27 | * 82562V-2 10/100 Network Connection |
| 28 | * 82566DC-2 Gigabit Network Connection |
| 29 | * 82566DC Gigabit Network Connection |
| 30 | * 82566DM-2 Gigabit Network Connection |
| 31 | * 82566DM Gigabit Network Connection |
| 32 | * 82566MC Gigabit Network Connection |
| 33 | * 82566MM Gigabit Network Connection |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 34 | * 82567LM Gigabit Network Connection |
| 35 | * 82567LF Gigabit Network Connection |
Bruce Allan | 1605927 | 2008-11-21 16:51:06 -0800 | [diff] [blame] | 36 | * 82567V Gigabit Network Connection |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 37 | * 82567LM-2 Gigabit Network Connection |
| 38 | * 82567LF-2 Gigabit Network Connection |
| 39 | * 82567V-2 Gigabit Network Connection |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 40 | * 82567LF-3 Gigabit Network Connection |
| 41 | * 82567LM-3 Gigabit Network Connection |
Bruce Allan | 2f15f9d | 2008-08-26 18:36:36 -0700 | [diff] [blame] | 42 | * 82567LM-4 Gigabit Network Connection |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 43 | * 82577LM Gigabit Network Connection |
| 44 | * 82577LC Gigabit Network Connection |
| 45 | * 82578DM Gigabit Network Connection |
| 46 | * 82578DC Gigabit Network Connection |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 47 | * 82579LM Gigabit Network Connection |
| 48 | * 82579V Gigabit Network Connection |
David Ertman | 3b70d4f | 2014-02-05 01:09:54 +0000 | [diff] [blame] | 49 | * Ethernet Connection I217-LM |
| 50 | * Ethernet Connection I217-V |
| 51 | * Ethernet Connection I218-V |
| 52 | * Ethernet Connection I218-LM |
| 53 | * Ethernet Connection (2) I218-LM |
| 54 | * Ethernet Connection (2) I218-V |
| 55 | * Ethernet Connection (3) I218-LM |
| 56 | * Ethernet Connection (3) I218-V |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 57 | */ |
| 58 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 59 | #include "e1000.h" |
| 60 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 61 | /* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */ |
| 62 | /* Offset 04h HSFSTS */ |
| 63 | union ich8_hws_flash_status { |
| 64 | struct ich8_hsfsts { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 65 | u16 flcdone:1; /* bit 0 Flash Cycle Done */ |
| 66 | u16 flcerr:1; /* bit 1 Flash Cycle Error */ |
| 67 | u16 dael:1; /* bit 2 Direct Access error Log */ |
| 68 | u16 berasesz:2; /* bit 4:3 Sector Erase Size */ |
| 69 | u16 flcinprog:1; /* bit 5 flash cycle in Progress */ |
| 70 | u16 reserved1:2; /* bit 13:6 Reserved */ |
| 71 | u16 reserved2:6; /* bit 13:6 Reserved */ |
| 72 | u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */ |
| 73 | u16 flockdn:1; /* bit 15 Flash Config Lock-Down */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 74 | } hsf_status; |
| 75 | u16 regval; |
| 76 | }; |
| 77 | |
| 78 | /* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */ |
| 79 | /* Offset 06h FLCTL */ |
| 80 | union ich8_hws_flash_ctrl { |
| 81 | struct ich8_hsflctl { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 82 | u16 flcgo:1; /* 0 Flash Cycle Go */ |
| 83 | u16 flcycle:2; /* 2:1 Flash Cycle */ |
| 84 | u16 reserved:5; /* 7:3 Reserved */ |
| 85 | u16 fldbcount:2; /* 9:8 Flash Data Byte Count */ |
| 86 | u16 flockdn:6; /* 15:10 Reserved */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 87 | } hsf_ctrl; |
| 88 | u16 regval; |
| 89 | }; |
| 90 | |
| 91 | /* ICH Flash Region Access Permissions */ |
| 92 | union ich8_hws_flash_regacc { |
| 93 | struct ich8_flracc { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 94 | u32 grra:8; /* 0:7 GbE region Read Access */ |
| 95 | u32 grwa:8; /* 8:15 GbE region Write Access */ |
| 96 | u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */ |
| 97 | u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 98 | } hsf_flregacc; |
| 99 | u16 regval; |
| 100 | }; |
| 101 | |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 102 | /* ICH Flash Protected Region */ |
| 103 | union ich8_flash_protected_range { |
| 104 | struct ich8_pr { |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 105 | u32 base:13; /* 0:12 Protected Range Base */ |
| 106 | u32 reserved1:2; /* 13:14 Reserved */ |
| 107 | u32 rpe:1; /* 15 Read Protection Enable */ |
| 108 | u32 limit:13; /* 16:28 Protected Range Limit */ |
| 109 | u32 reserved2:2; /* 29:30 Reserved */ |
| 110 | u32 wpe:1; /* 31 Write Protection Enable */ |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 111 | } range; |
| 112 | u32 regval; |
| 113 | }; |
| 114 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 115 | static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw); |
| 116 | static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 117 | static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank); |
| 118 | static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw, |
| 119 | u32 offset, u8 byte); |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 120 | static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset, |
| 121 | u8 *data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 122 | static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset, |
| 123 | u16 *data); |
| 124 | static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, |
| 125 | u8 size, u16 *data); |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 126 | static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, |
| 127 | u32 *data); |
| 128 | static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, |
| 129 | u32 offset, u32 *data); |
| 130 | static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, |
| 131 | u32 offset, u32 data); |
| 132 | static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw, |
| 133 | u32 offset, u32 dword); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 134 | static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 135 | static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw); |
| 136 | static s32 e1000_led_on_ich8lan(struct e1000_hw *hw); |
| 137 | static s32 e1000_led_off_ich8lan(struct e1000_hw *hw); |
| 138 | static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw); |
| 139 | static s32 e1000_setup_led_pchlan(struct e1000_hw *hw); |
| 140 | static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw); |
| 141 | static s32 e1000_led_on_pchlan(struct e1000_hw *hw); |
| 142 | static s32 e1000_led_off_pchlan(struct e1000_hw *hw); |
Bruce Allan | fa2ce13 | 2009-10-26 11:23:25 +0000 | [diff] [blame] | 143 | static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active); |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 144 | static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 145 | static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw); |
Bruce Allan | 1f96012d | 2013-01-05 03:06:54 +0000 | [diff] [blame] | 146 | static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link); |
Bruce Allan | fddaa1a | 2010-01-13 01:52:49 +0000 | [diff] [blame] | 147 | static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw); |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 148 | static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw); |
| 149 | static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw); |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 150 | static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index); |
| 151 | static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index); |
| 152 | static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw); |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 153 | static s32 e1000_k1_workaround_lv(struct e1000_hw *hw); |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 154 | static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate); |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 155 | static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force); |
Bruce Allan | ea8179a | 2013-03-06 09:02:47 +0000 | [diff] [blame] | 156 | static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw); |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 157 | static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 158 | |
| 159 | static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg) |
| 160 | { |
| 161 | return readw(hw->flash_address + reg); |
| 162 | } |
| 163 | |
| 164 | static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg) |
| 165 | { |
| 166 | return readl(hw->flash_address + reg); |
| 167 | } |
| 168 | |
| 169 | static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val) |
| 170 | { |
| 171 | writew(val, hw->flash_address + reg); |
| 172 | } |
| 173 | |
| 174 | static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val) |
| 175 | { |
| 176 | writel(val, hw->flash_address + reg); |
| 177 | } |
| 178 | |
| 179 | #define er16flash(reg) __er16flash(hw, (reg)) |
| 180 | #define er32flash(reg) __er32flash(hw, (reg)) |
Bruce Allan | 0e15df4 | 2012-01-31 06:37:11 +0000 | [diff] [blame] | 181 | #define ew16flash(reg, val) __ew16flash(hw, (reg), (val)) |
| 182 | #define ew32flash(reg, val) __ew32flash(hw, (reg), (val)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 183 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 184 | /** |
| 185 | * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers |
| 186 | * @hw: pointer to the HW structure |
| 187 | * |
| 188 | * Test access to the PHY registers by reading the PHY ID registers. If |
| 189 | * the PHY ID is already known (e.g. resume path) compare it with known ID, |
| 190 | * otherwise assume the read PHY ID is correct if it is valid. |
| 191 | * |
| 192 | * Assumes the sw/fw/hw semaphore is already acquired. |
| 193 | **/ |
| 194 | static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw) |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 195 | { |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 196 | u16 phy_reg = 0; |
| 197 | u32 phy_id = 0; |
David Ertman | 2c98262 | 2014-05-01 02:19:03 +0000 | [diff] [blame] | 198 | s32 ret_val = 0; |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 199 | u16 retry_count; |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 200 | u32 mac_reg = 0; |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 201 | |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 202 | for (retry_count = 0; retry_count < 2; retry_count++) { |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 203 | ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg); |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 204 | if (ret_val || (phy_reg == 0xFFFF)) |
| 205 | continue; |
| 206 | phy_id = (u32)(phy_reg << 16); |
| 207 | |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 208 | ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg); |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 209 | if (ret_val || (phy_reg == 0xFFFF)) { |
| 210 | phy_id = 0; |
| 211 | continue; |
| 212 | } |
| 213 | phy_id |= (u32)(phy_reg & PHY_REVISION_MASK); |
| 214 | break; |
| 215 | } |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 216 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 217 | if (hw->phy.id) { |
| 218 | if (hw->phy.id == phy_id) |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 219 | goto out; |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 220 | } else if (phy_id) { |
| 221 | hw->phy.id = phy_id; |
| 222 | hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK); |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 223 | goto out; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 226 | /* In case the PHY needs to be in mdio slow mode, |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 227 | * set slow mode and try to get the PHY id again. |
| 228 | */ |
David Ertman | 2c98262 | 2014-05-01 02:19:03 +0000 | [diff] [blame] | 229 | if (hw->mac.type < e1000_pch_lpt) { |
| 230 | hw->phy.ops.release(hw); |
| 231 | ret_val = e1000_set_mdio_slow_mode_hv(hw); |
| 232 | if (!ret_val) |
| 233 | ret_val = e1000e_get_phy_id(hw); |
| 234 | hw->phy.ops.acquire(hw); |
| 235 | } |
Bruce Allan | a52359b | 2012-07-14 04:23:58 +0000 | [diff] [blame] | 236 | |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 237 | if (ret_val) |
| 238 | return false; |
| 239 | out: |
Yanir Lubetkin | beee807 | 2015-06-10 01:15:51 +0300 | [diff] [blame] | 240 | if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) { |
| 241 | /* Only unforce SMBus if ME is not active */ |
| 242 | if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) { |
| 243 | /* Unforce SMBus mode in PHY */ |
| 244 | e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg); |
| 245 | phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS; |
| 246 | e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg); |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 247 | |
Yanir Lubetkin | beee807 | 2015-06-10 01:15:51 +0300 | [diff] [blame] | 248 | /* Unforce SMBus mode in MAC */ |
| 249 | mac_reg = er32(CTRL_EXT); |
| 250 | mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; |
| 251 | ew32(CTRL_EXT, mac_reg); |
| 252 | } |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 253 | } |
| 254 | |
| 255 | return true; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | /** |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 259 | * e1000_toggle_lanphypc_pch_lpt - toggle the LANPHYPC pin value |
| 260 | * @hw: pointer to the HW structure |
| 261 | * |
| 262 | * Toggling the LANPHYPC pin value fully power-cycles the PHY and is |
| 263 | * used to reset the PHY to a quiescent state when necessary. |
| 264 | **/ |
| 265 | static void e1000_toggle_lanphypc_pch_lpt(struct e1000_hw *hw) |
| 266 | { |
| 267 | u32 mac_reg; |
| 268 | |
| 269 | /* Set Phy Config Counter to 50msec */ |
| 270 | mac_reg = er32(FEXTNVM3); |
| 271 | mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK; |
| 272 | mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC; |
| 273 | ew32(FEXTNVM3, mac_reg); |
| 274 | |
| 275 | /* Toggle LANPHYPC Value bit */ |
| 276 | mac_reg = er32(CTRL); |
| 277 | mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE; |
| 278 | mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE; |
| 279 | ew32(CTRL, mac_reg); |
| 280 | e1e_flush(); |
| 281 | usleep_range(10, 20); |
| 282 | mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE; |
| 283 | ew32(CTRL, mac_reg); |
| 284 | e1e_flush(); |
| 285 | |
| 286 | if (hw->mac.type < e1000_pch_lpt) { |
| 287 | msleep(50); |
| 288 | } else { |
| 289 | u16 count = 20; |
| 290 | |
| 291 | do { |
| 292 | usleep_range(5000, 10000); |
| 293 | } while (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LPCD) && count--); |
| 294 | |
| 295 | msleep(30); |
| 296 | } |
| 297 | } |
| 298 | |
| 299 | /** |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 300 | * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds |
| 301 | * @hw: pointer to the HW structure |
| 302 | * |
| 303 | * Workarounds/flow necessary for PHY initialization during driver load |
| 304 | * and resume paths. |
| 305 | **/ |
| 306 | static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw) |
| 307 | { |
David Ertman | f7235ef | 2014-01-23 06:29:13 +0000 | [diff] [blame] | 308 | struct e1000_adapter *adapter = hw->adapter; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 309 | u32 mac_reg, fwsm = er32(FWSM); |
| 310 | s32 ret_val; |
| 311 | |
Bruce Allan | 6e928b7 | 2012-12-12 04:45:51 +0000 | [diff] [blame] | 312 | /* Gate automatic PHY configuration by hardware on managed and |
| 313 | * non-managed 82579 and newer adapters. |
| 314 | */ |
| 315 | e1000_gate_hw_phy_config_ich8lan(hw, true); |
| 316 | |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 317 | /* It is not possible to be certain of the current state of ULP |
| 318 | * so forcibly disable it. |
| 319 | */ |
| 320 | hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_unknown; |
| 321 | e1000_disable_ulp_lpt_lp(hw, true); |
| 322 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 323 | ret_val = hw->phy.ops.acquire(hw); |
| 324 | if (ret_val) { |
| 325 | e_dbg("Failed to initialize PHY flow\n"); |
Bruce Allan | 6e928b7 | 2012-12-12 04:45:51 +0000 | [diff] [blame] | 326 | goto out; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 329 | /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 330 | * inaccessible and resetting the PHY is not blocked, toggle the |
| 331 | * LANPHYPC Value bit to force the interconnect to PCIe mode. |
| 332 | */ |
| 333 | switch (hw->mac.type) { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 334 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 335 | case e1000_pch_spt: |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 336 | if (e1000_phy_is_accessible_pchlan(hw)) |
| 337 | break; |
| 338 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 339 | /* Before toggling LANPHYPC, see if PHY is accessible by |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 340 | * forcing MAC to SMBus mode first. |
| 341 | */ |
| 342 | mac_reg = er32(CTRL_EXT); |
| 343 | mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; |
| 344 | ew32(CTRL_EXT, mac_reg); |
| 345 | |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 346 | /* Wait 50 milliseconds for MAC to finish any retries |
| 347 | * that it might be trying to perform from previous |
| 348 | * attempts to acknowledge any phy read requests. |
| 349 | */ |
| 350 | msleep(50); |
| 351 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 352 | /* fall-through */ |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 353 | case e1000_pch2lan: |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 354 | if (e1000_phy_is_accessible_pchlan(hw)) |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 355 | break; |
| 356 | |
| 357 | /* fall-through */ |
| 358 | case e1000_pchlan: |
| 359 | if ((hw->mac.type == e1000_pchlan) && |
| 360 | (fwsm & E1000_ICH_FWSM_FW_VALID)) |
| 361 | break; |
| 362 | |
| 363 | if (hw->phy.ops.check_reset_block(hw)) { |
| 364 | e_dbg("Required LANPHYPC toggle blocked by ME\n"); |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 365 | ret_val = -E1000_ERR_PHY; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 366 | break; |
| 367 | } |
| 368 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 369 | /* Toggle LANPHYPC Value bit */ |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 370 | e1000_toggle_lanphypc_pch_lpt(hw); |
| 371 | if (hw->mac.type >= e1000_pch_lpt) { |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 372 | if (e1000_phy_is_accessible_pchlan(hw)) |
| 373 | break; |
| 374 | |
| 375 | /* Toggling LANPHYPC brings the PHY out of SMBus mode |
| 376 | * so ensure that the MAC is also out of SMBus mode |
| 377 | */ |
| 378 | mac_reg = er32(CTRL_EXT); |
| 379 | mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; |
| 380 | ew32(CTRL_EXT, mac_reg); |
| 381 | |
| 382 | if (e1000_phy_is_accessible_pchlan(hw)) |
| 383 | break; |
| 384 | |
| 385 | ret_val = -E1000_ERR_PHY; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 386 | } |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 387 | break; |
| 388 | default: |
| 389 | break; |
| 390 | } |
| 391 | |
| 392 | hw->phy.ops.release(hw); |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 393 | if (!ret_val) { |
David Ertman | f7235ef | 2014-01-23 06:29:13 +0000 | [diff] [blame] | 394 | |
| 395 | /* Check to see if able to reset PHY. Print error if not */ |
| 396 | if (hw->phy.ops.check_reset_block(hw)) { |
| 397 | e_err("Reset blocked by ME\n"); |
| 398 | goto out; |
| 399 | } |
| 400 | |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 401 | /* Reset the PHY before any access to it. Doing so, ensures |
| 402 | * that the PHY is in a known good state before we read/write |
| 403 | * PHY registers. The generic reset is sufficient here, |
| 404 | * because we haven't determined the PHY type yet. |
| 405 | */ |
| 406 | ret_val = e1000e_phy_hw_reset_generic(hw); |
David Ertman | f7235ef | 2014-01-23 06:29:13 +0000 | [diff] [blame] | 407 | if (ret_val) |
| 408 | goto out; |
| 409 | |
| 410 | /* On a successful reset, possibly need to wait for the PHY |
| 411 | * to quiesce to an accessible state before returning control |
| 412 | * to the calling function. If the PHY does not quiesce, then |
| 413 | * return E1000E_BLK_PHY_RESET, as this is the condition that |
| 414 | * the PHY is in. |
| 415 | */ |
| 416 | ret_val = hw->phy.ops.check_reset_block(hw); |
| 417 | if (ret_val) |
| 418 | e_err("ME blocked access to PHY after reset\n"); |
Bruce Allan | 16b095a | 2013-06-29 07:42:39 +0000 | [diff] [blame] | 419 | } |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 420 | |
Bruce Allan | 6e928b7 | 2012-12-12 04:45:51 +0000 | [diff] [blame] | 421 | out: |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 422 | /* Ungate automatic PHY configuration on non-managed 82579 */ |
| 423 | if ((hw->mac.type == e1000_pch2lan) && |
| 424 | !(fwsm & E1000_ICH_FWSM_FW_VALID)) { |
| 425 | usleep_range(10000, 20000); |
| 426 | e1000_gate_hw_phy_config_ich8lan(hw, false); |
| 427 | } |
| 428 | |
| 429 | return ret_val; |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 432 | /** |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 433 | * e1000_init_phy_params_pchlan - Initialize PHY function pointers |
| 434 | * @hw: pointer to the HW structure |
| 435 | * |
| 436 | * Initialize family-specific PHY parameters and function pointers. |
| 437 | **/ |
| 438 | static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw) |
| 439 | { |
| 440 | struct e1000_phy_info *phy = &hw->phy; |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 441 | s32 ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 442 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 443 | phy->addr = 1; |
| 444 | phy->reset_delay_us = 100; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 445 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 446 | phy->ops.set_page = e1000_set_page_igp; |
| 447 | phy->ops.read_reg = e1000_read_phy_reg_hv; |
| 448 | phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked; |
| 449 | phy->ops.read_reg_page = e1000_read_phy_reg_page_hv; |
| 450 | phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan; |
| 451 | phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan; |
| 452 | phy->ops.write_reg = e1000_write_phy_reg_hv; |
| 453 | phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked; |
| 454 | phy->ops.write_reg_page = e1000_write_phy_reg_page_hv; |
| 455 | phy->ops.power_up = e1000_power_up_phy_copper; |
| 456 | phy->ops.power_down = e1000_power_down_phy_copper_ich8lan; |
| 457 | phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 458 | |
| 459 | phy->id = e1000_phy_unknown; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 460 | |
| 461 | ret_val = e1000_init_phy_workarounds_pchlan(hw); |
| 462 | if (ret_val) |
| 463 | return ret_val; |
| 464 | |
| 465 | if (phy->id == e1000_phy_unknown) |
| 466 | switch (hw->mac.type) { |
| 467 | default: |
| 468 | ret_val = e1000e_get_phy_id(hw); |
| 469 | if (ret_val) |
| 470 | return ret_val; |
| 471 | if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK)) |
| 472 | break; |
| 473 | /* fall-through */ |
| 474 | case e1000_pch2lan: |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 475 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 476 | case e1000_pch_spt: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 477 | /* In case the PHY needs to be in mdio slow mode, |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 478 | * set slow mode and try to get the PHY id again. |
| 479 | */ |
| 480 | ret_val = e1000_set_mdio_slow_mode_hv(hw); |
| 481 | if (ret_val) |
| 482 | return ret_val; |
| 483 | ret_val = e1000e_get_phy_id(hw); |
| 484 | if (ret_val) |
| 485 | return ret_val; |
Bruce Allan | 664dc87 | 2010-11-24 06:01:46 +0000 | [diff] [blame] | 486 | break; |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 487 | } |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 488 | phy->type = e1000e_get_phy_type_from_id(phy->id); |
| 489 | |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 490 | switch (phy->type) { |
| 491 | case e1000_phy_82577: |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 492 | case e1000_phy_82579: |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 493 | case e1000_phy_i217: |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 494 | phy->ops.check_polarity = e1000_check_polarity_82577; |
| 495 | phy->ops.force_speed_duplex = |
Bruce Allan | 6cc7aae | 2011-02-25 06:25:18 +0000 | [diff] [blame] | 496 | e1000_phy_force_speed_duplex_82577; |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 497 | phy->ops.get_cable_length = e1000_get_cable_length_82577; |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 498 | phy->ops.get_info = e1000_get_phy_info_82577; |
| 499 | phy->ops.commit = e1000e_phy_sw_reset; |
Bruce Allan | eab50ff | 2010-05-10 15:01:30 +0000 | [diff] [blame] | 500 | break; |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 501 | case e1000_phy_82578: |
| 502 | phy->ops.check_polarity = e1000_check_polarity_m88; |
| 503 | phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88; |
| 504 | phy->ops.get_cable_length = e1000e_get_cable_length_m88; |
| 505 | phy->ops.get_info = e1000e_get_phy_info_m88; |
| 506 | break; |
| 507 | default: |
| 508 | ret_val = -E1000_ERR_PHY; |
| 509 | break; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 510 | } |
| 511 | |
| 512 | return ret_val; |
| 513 | } |
| 514 | |
| 515 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 516 | * e1000_init_phy_params_ich8lan - Initialize PHY function pointers |
| 517 | * @hw: pointer to the HW structure |
| 518 | * |
| 519 | * Initialize family-specific PHY parameters and function pointers. |
| 520 | **/ |
| 521 | static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw) |
| 522 | { |
| 523 | struct e1000_phy_info *phy = &hw->phy; |
| 524 | s32 ret_val; |
| 525 | u16 i = 0; |
| 526 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 527 | phy->addr = 1; |
| 528 | phy->reset_delay_us = 100; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 529 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 530 | phy->ops.power_up = e1000_power_up_phy_copper; |
| 531 | phy->ops.power_down = e1000_power_down_phy_copper_ich8lan; |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 532 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 533 | /* We may need to do this twice - once for IGP and if that fails, |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 534 | * we'll set BM func pointers and try again |
| 535 | */ |
| 536 | ret_val = e1000e_determine_phy_address(hw); |
| 537 | if (ret_val) { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 538 | phy->ops.write_reg = e1000e_write_phy_reg_bm; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 539 | phy->ops.read_reg = e1000e_read_phy_reg_bm; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 540 | ret_val = e1000e_determine_phy_address(hw); |
Bruce Allan | 9b71b41 | 2009-12-01 15:53:07 +0000 | [diff] [blame] | 541 | if (ret_val) { |
| 542 | e_dbg("Cannot determine PHY addr. Erroring out\n"); |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 543 | return ret_val; |
Bruce Allan | 9b71b41 | 2009-12-01 15:53:07 +0000 | [diff] [blame] | 544 | } |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 545 | } |
| 546 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 547 | phy->id = 0; |
| 548 | while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) && |
| 549 | (i++ < 100)) { |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 550 | usleep_range(1000, 2000); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 551 | ret_val = e1000e_get_phy_id(hw); |
| 552 | if (ret_val) |
| 553 | return ret_val; |
| 554 | } |
| 555 | |
| 556 | /* Verify phy id */ |
| 557 | switch (phy->id) { |
| 558 | case IGP03E1000_E_PHY_ID: |
| 559 | phy->type = e1000_phy_igp_3; |
| 560 | phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 561 | phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked; |
| 562 | phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked; |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 563 | phy->ops.get_info = e1000e_get_phy_info_igp; |
| 564 | phy->ops.check_polarity = e1000_check_polarity_igp; |
| 565 | phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 566 | break; |
| 567 | case IFE_E_PHY_ID: |
| 568 | case IFE_PLUS_E_PHY_ID: |
| 569 | case IFE_C_E_PHY_ID: |
| 570 | phy->type = e1000_phy_ife; |
| 571 | phy->autoneg_mask = E1000_ALL_NOT_GIG; |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 572 | phy->ops.get_info = e1000_get_phy_info_ife; |
| 573 | phy->ops.check_polarity = e1000_check_polarity_ife; |
| 574 | phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 575 | break; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 576 | case BME1000_E_PHY_ID: |
| 577 | phy->type = e1000_phy_bm; |
| 578 | phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 579 | phy->ops.read_reg = e1000e_read_phy_reg_bm; |
| 580 | phy->ops.write_reg = e1000e_write_phy_reg_bm; |
| 581 | phy->ops.commit = e1000e_phy_sw_reset; |
Bruce Allan | 0be8401 | 2009-12-02 17:03:18 +0000 | [diff] [blame] | 582 | phy->ops.get_info = e1000e_get_phy_info_m88; |
| 583 | phy->ops.check_polarity = e1000_check_polarity_m88; |
| 584 | phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 585 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 586 | default: |
| 587 | return -E1000_ERR_PHY; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 588 | } |
| 589 | |
| 590 | return 0; |
| 591 | } |
| 592 | |
| 593 | /** |
| 594 | * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers |
| 595 | * @hw: pointer to the HW structure |
| 596 | * |
| 597 | * Initialize family-specific NVM parameters and function |
| 598 | * pointers. |
| 599 | **/ |
| 600 | static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw) |
| 601 | { |
| 602 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 603 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 604 | u32 gfpreg, sector_base_addr, sector_end_addr; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 605 | u16 i; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 606 | u32 nvm_size; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 607 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 608 | nvm->type = e1000_nvm_flash_sw; |
Yanir Lubetkin | 9d17ce4 | 2015-02-28 10:09:34 +0000 | [diff] [blame] | 609 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 610 | if (hw->mac.type == e1000_pch_spt) { |
Yanir Lubetkin | 9d17ce4 | 2015-02-28 10:09:34 +0000 | [diff] [blame] | 611 | /* in SPT, gfpreg doesn't exist. NVM size is taken from the |
| 612 | * STRAP register. This is because in SPT the GbE Flash region |
| 613 | * is no longer accessed through the flash registers. Instead, |
| 614 | * the mechanism has changed, and the Flash region access |
| 615 | * registers are now implemented in GbE memory space. |
| 616 | */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 617 | nvm->flash_base_addr = 0; |
| 618 | nvm_size = (((er32(STRAP) >> 1) & 0x1F) + 1) |
| 619 | * NVM_SIZE_MULTIPLIER; |
| 620 | nvm->flash_bank_size = nvm_size / 2; |
| 621 | /* Adjust to word count */ |
| 622 | nvm->flash_bank_size /= sizeof(u16); |
| 623 | /* Set the base address for flash register access */ |
| 624 | hw->flash_address = hw->hw_addr + E1000_FLASH_BASE_ADDR; |
| 625 | } else { |
Yanir Lubetkin | 9d17ce4 | 2015-02-28 10:09:34 +0000 | [diff] [blame] | 626 | /* Can't read flash registers if register set isn't mapped. */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 627 | if (!hw->flash_address) { |
| 628 | e_dbg("ERROR: Flash registers not mapped\n"); |
| 629 | return -E1000_ERR_CONFIG; |
| 630 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 631 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 632 | gfpreg = er32flash(ICH_FLASH_GFPREG); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 633 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 634 | /* sector_X_addr is a "sector"-aligned address (4096 bytes) |
| 635 | * Add 1 to sector_end_addr since this sector is included in |
| 636 | * the overall size. |
| 637 | */ |
| 638 | sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK; |
| 639 | sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1; |
| 640 | |
| 641 | /* flash_base_addr is byte-aligned */ |
| 642 | nvm->flash_base_addr = sector_base_addr |
| 643 | << FLASH_SECTOR_ADDR_SHIFT; |
| 644 | |
| 645 | /* find total size of the NVM, then cut in half since the total |
| 646 | * size represents two separate NVM banks. |
| 647 | */ |
| 648 | nvm->flash_bank_size = ((sector_end_addr - sector_base_addr) |
| 649 | << FLASH_SECTOR_ADDR_SHIFT); |
| 650 | nvm->flash_bank_size /= 2; |
| 651 | /* Adjust to word count */ |
| 652 | nvm->flash_bank_size /= sizeof(u16); |
| 653 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 654 | |
| 655 | nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS; |
| 656 | |
| 657 | /* Clear shadow ram */ |
| 658 | for (i = 0; i < nvm->word_size; i++) { |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 659 | dev_spec->shadow_ram[i].modified = false; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 660 | dev_spec->shadow_ram[i].value = 0xFFFF; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 661 | } |
| 662 | |
| 663 | return 0; |
| 664 | } |
| 665 | |
| 666 | /** |
| 667 | * e1000_init_mac_params_ich8lan - Initialize MAC function pointers |
| 668 | * @hw: pointer to the HW structure |
| 669 | * |
| 670 | * Initialize family-specific MAC parameters and function |
| 671 | * pointers. |
| 672 | **/ |
Bruce Allan | ec34c17 | 2012-02-01 10:53:05 +0000 | [diff] [blame] | 673 | static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 674 | { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 675 | struct e1000_mac_info *mac = &hw->mac; |
| 676 | |
| 677 | /* Set media type function pointer */ |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 678 | hw->phy.media_type = e1000_media_type_copper; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 679 | |
| 680 | /* Set mta register count */ |
| 681 | mac->mta_reg_count = 32; |
| 682 | /* Set rar entry count */ |
| 683 | mac->rar_entry_count = E1000_ICH_RAR_ENTRIES; |
| 684 | if (mac->type == e1000_ich8lan) |
| 685 | mac->rar_entry_count--; |
Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 686 | /* FWSM register */ |
| 687 | mac->has_fwsm = true; |
| 688 | /* ARC subsystem not supported */ |
| 689 | mac->arc_subsystem_valid = false; |
Bruce Allan | f464ba8 | 2010-01-07 16:31:35 +0000 | [diff] [blame] | 690 | /* Adaptive IFS supported */ |
| 691 | mac->adaptive_ifs = true; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 692 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 693 | /* LED and other operations */ |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 694 | switch (mac->type) { |
| 695 | case e1000_ich8lan: |
| 696 | case e1000_ich9lan: |
| 697 | case e1000_ich10lan: |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 698 | /* check management mode */ |
| 699 | mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 700 | /* ID LED init */ |
Bruce Allan | d1964eb | 2012-02-22 09:02:21 +0000 | [diff] [blame] | 701 | mac->ops.id_led_init = e1000e_id_led_init_generic; |
Bruce Allan | dbf80dc | 2011-04-16 00:34:40 +0000 | [diff] [blame] | 702 | /* blink LED */ |
| 703 | mac->ops.blink_led = e1000e_blink_led_generic; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 704 | /* setup LED */ |
| 705 | mac->ops.setup_led = e1000e_setup_led_generic; |
| 706 | /* cleanup LED */ |
| 707 | mac->ops.cleanup_led = e1000_cleanup_led_ich8lan; |
| 708 | /* turn on/off LED */ |
| 709 | mac->ops.led_on = e1000_led_on_ich8lan; |
| 710 | mac->ops.led_off = e1000_led_off_ich8lan; |
| 711 | break; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 712 | case e1000_pch2lan: |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 713 | mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES; |
| 714 | mac->ops.rar_set = e1000_rar_set_pch2lan; |
| 715 | /* fall-through */ |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 716 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 717 | case e1000_pch_spt: |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 718 | case e1000_pchlan: |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 719 | /* check management mode */ |
| 720 | mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 721 | /* ID LED init */ |
| 722 | mac->ops.id_led_init = e1000_id_led_init_pchlan; |
| 723 | /* setup LED */ |
| 724 | mac->ops.setup_led = e1000_setup_led_pchlan; |
| 725 | /* cleanup LED */ |
| 726 | mac->ops.cleanup_led = e1000_cleanup_led_pchlan; |
| 727 | /* turn on/off LED */ |
| 728 | mac->ops.led_on = e1000_led_on_pchlan; |
| 729 | mac->ops.led_off = e1000_led_off_pchlan; |
| 730 | break; |
| 731 | default: |
| 732 | break; |
| 733 | } |
| 734 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 735 | if ((mac->type == e1000_pch_lpt) || (mac->type == e1000_pch_spt)) { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 736 | mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES; |
| 737 | mac->ops.rar_set = e1000_rar_set_pch_lpt; |
Bruce Allan | ea8179a | 2013-03-06 09:02:47 +0000 | [diff] [blame] | 738 | mac->ops.setup_physical_interface = |
| 739 | e1000_setup_copper_link_pch_lpt; |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 740 | mac->ops.rar_get_count = e1000_rar_get_count_pch_lpt; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 741 | } |
| 742 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 743 | /* Enable PCS Lock-loss workaround for ICH8 */ |
| 744 | if (mac->type == e1000_ich8lan) |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 745 | e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 746 | |
| 747 | return 0; |
| 748 | } |
| 749 | |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 750 | /** |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 751 | * __e1000_access_emi_reg_locked - Read/write EMI register |
| 752 | * @hw: pointer to the HW structure |
| 753 | * @addr: EMI address to program |
| 754 | * @data: pointer to value to read/write from/to the EMI address |
| 755 | * @read: boolean flag to indicate read or write |
| 756 | * |
| 757 | * This helper function assumes the SW/FW/HW Semaphore is already acquired. |
| 758 | **/ |
| 759 | static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address, |
| 760 | u16 *data, bool read) |
| 761 | { |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 762 | s32 ret_val; |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 763 | |
| 764 | ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address); |
| 765 | if (ret_val) |
| 766 | return ret_val; |
| 767 | |
| 768 | if (read) |
| 769 | ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data); |
| 770 | else |
| 771 | ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data); |
| 772 | |
| 773 | return ret_val; |
| 774 | } |
| 775 | |
| 776 | /** |
| 777 | * e1000_read_emi_reg_locked - Read Extended Management Interface register |
| 778 | * @hw: pointer to the HW structure |
| 779 | * @addr: EMI address to program |
| 780 | * @data: value to be read from the EMI address |
| 781 | * |
| 782 | * Assumes the SW/FW/HW Semaphore is already acquired. |
| 783 | **/ |
Bruce Allan | 203e4151 | 2012-12-05 08:40:59 +0000 | [diff] [blame] | 784 | s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data) |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 785 | { |
| 786 | return __e1000_access_emi_reg_locked(hw, addr, data, true); |
| 787 | } |
| 788 | |
| 789 | /** |
| 790 | * e1000_write_emi_reg_locked - Write Extended Management Interface register |
| 791 | * @hw: pointer to the HW structure |
| 792 | * @addr: EMI address to program |
| 793 | * @data: value to be written to the EMI address |
| 794 | * |
| 795 | * Assumes the SW/FW/HW Semaphore is already acquired. |
| 796 | **/ |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 797 | s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data) |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 798 | { |
| 799 | return __e1000_access_emi_reg_locked(hw, addr, &data, false); |
| 800 | } |
| 801 | |
| 802 | /** |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 803 | * e1000_set_eee_pchlan - Enable/disable EEE support |
| 804 | * @hw: pointer to the HW structure |
| 805 | * |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 806 | * Enable/disable EEE based on setting in dev_spec structure, the duplex of |
| 807 | * the link and the EEE capabilities of the link partner. The LPI Control |
| 808 | * register bits will remain set only if/when link is up. |
David Ertman | a03206e | 2014-01-24 23:07:48 +0000 | [diff] [blame] | 809 | * |
| 810 | * EEE LPI must not be asserted earlier than one second after link is up. |
| 811 | * On 82579, EEE LPI should not be enabled until such time otherwise there |
| 812 | * can be link issues with some switches. Other devices can have EEE LPI |
| 813 | * enabled immediately upon link up since they have a timer in hardware which |
| 814 | * prevents LPI from being asserted too early. |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 815 | **/ |
David Ertman | a03206e | 2014-01-24 23:07:48 +0000 | [diff] [blame] | 816 | s32 e1000_set_eee_pchlan(struct e1000_hw *hw) |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 817 | { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 818 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 819 | s32 ret_val; |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 820 | u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data; |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 821 | |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 822 | switch (hw->phy.type) { |
| 823 | case e1000_phy_82579: |
| 824 | lpa = I82579_EEE_LP_ABILITY; |
| 825 | pcs_status = I82579_EEE_PCS_STATUS; |
| 826 | adv_addr = I82579_EEE_ADVERTISEMENT; |
| 827 | break; |
| 828 | case e1000_phy_i217: |
| 829 | lpa = I217_EEE_LP_ABILITY; |
| 830 | pcs_status = I217_EEE_PCS_STATUS; |
| 831 | adv_addr = I217_EEE_ADVERTISEMENT; |
| 832 | break; |
| 833 | default: |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 834 | return 0; |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 835 | } |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 836 | |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 837 | ret_val = hw->phy.ops.acquire(hw); |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 838 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 839 | return ret_val; |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 840 | |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 841 | ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl); |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 842 | if (ret_val) |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 843 | goto release; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 844 | |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 845 | /* Clear bits that enable EEE in various speeds */ |
| 846 | lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK; |
| 847 | |
| 848 | /* Enable EEE if not disabled by user */ |
| 849 | if (!dev_spec->eee_disable) { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 850 | /* Save off link partner's EEE ability */ |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 851 | ret_val = e1000_read_emi_reg_locked(hw, lpa, |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 852 | &dev_spec->eee_lp_ability); |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 853 | if (ret_val) |
| 854 | goto release; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 855 | |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 856 | /* Read EEE advertisement */ |
| 857 | ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv); |
| 858 | if (ret_val) |
| 859 | goto release; |
| 860 | |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 861 | /* Enable EEE only for speeds in which the link partner is |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 862 | * EEE capable and for which we advertise EEE. |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 863 | */ |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 864 | if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED) |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 865 | lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE; |
| 866 | |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 867 | if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) { |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 868 | e1e_rphy_locked(hw, MII_LPA, &data); |
| 869 | if (data & LPA_100FULL) |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 870 | lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE; |
| 871 | else |
| 872 | /* EEE is not supported in 100Half, so ignore |
| 873 | * partner's EEE in 100 ability if full-duplex |
| 874 | * is not advertised. |
| 875 | */ |
| 876 | dev_spec->eee_lp_ability &= |
| 877 | ~I82579_EEE_100_SUPPORTED; |
| 878 | } |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 879 | } |
| 880 | |
David Ertman | 7142a55 | 2014-05-01 01:22:26 +0000 | [diff] [blame] | 881 | if (hw->phy.type == e1000_phy_82579) { |
| 882 | ret_val = e1000_read_emi_reg_locked(hw, I82579_LPI_PLL_SHUT, |
| 883 | &data); |
| 884 | if (ret_val) |
| 885 | goto release; |
| 886 | |
| 887 | data &= ~I82579_LPI_100_PLL_SHUT; |
| 888 | ret_val = e1000_write_emi_reg_locked(hw, I82579_LPI_PLL_SHUT, |
| 889 | data); |
| 890 | } |
| 891 | |
Bruce Allan | d495bcb | 2013-03-20 07:23:11 +0000 | [diff] [blame] | 892 | /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */ |
| 893 | ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data); |
| 894 | if (ret_val) |
| 895 | goto release; |
| 896 | |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 897 | ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl); |
| 898 | release: |
| 899 | hw->phy.ops.release(hw); |
| 900 | |
| 901 | return ret_val; |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 902 | } |
| 903 | |
| 904 | /** |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 905 | * e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP |
| 906 | * @hw: pointer to the HW structure |
| 907 | * @link: link up bool flag |
| 908 | * |
| 909 | * When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications |
| 910 | * preventing further DMA write requests. Workaround the issue by disabling |
| 911 | * the de-assertion of the clock request when in 1Gpbs mode. |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 912 | * Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link |
| 913 | * speeds in order to avoid Tx hangs. |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 914 | **/ |
| 915 | static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link) |
| 916 | { |
| 917 | u32 fextnvm6 = er32(FEXTNVM6); |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 918 | u32 status = er32(STATUS); |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 919 | s32 ret_val = 0; |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 920 | u16 reg; |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 921 | |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 922 | if (link && (status & E1000_STATUS_SPEED_1000)) { |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 923 | ret_val = hw->phy.ops.acquire(hw); |
| 924 | if (ret_val) |
| 925 | return ret_val; |
| 926 | |
| 927 | ret_val = |
| 928 | e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 929 | ®); |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 930 | if (ret_val) |
| 931 | goto release; |
| 932 | |
| 933 | ret_val = |
| 934 | e1000e_write_kmrn_reg_locked(hw, |
| 935 | E1000_KMRNCTRLSTA_K1_CONFIG, |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 936 | reg & |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 937 | ~E1000_KMRNCTRLSTA_K1_ENABLE); |
| 938 | if (ret_val) |
| 939 | goto release; |
| 940 | |
| 941 | usleep_range(10, 20); |
| 942 | |
| 943 | ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK); |
| 944 | |
| 945 | ret_val = |
| 946 | e1000e_write_kmrn_reg_locked(hw, |
| 947 | E1000_KMRNCTRLSTA_K1_CONFIG, |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 948 | reg); |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 949 | release: |
| 950 | hw->phy.ops.release(hw); |
| 951 | } else { |
| 952 | /* clear FEXTNVM6 bit 8 on link down or 10/100 */ |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 953 | fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK; |
| 954 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 955 | if ((hw->phy.revision > 5) || !link || |
| 956 | ((status & E1000_STATUS_SPEED_100) && |
| 957 | (status & E1000_STATUS_FD))) |
Bruce Allan | e0236ad | 2013-06-21 09:07:13 +0000 | [diff] [blame] | 958 | goto update_fextnvm6; |
| 959 | |
| 960 | ret_val = e1e_rphy(hw, I217_INBAND_CTRL, ®); |
| 961 | if (ret_val) |
| 962 | return ret_val; |
| 963 | |
| 964 | /* Clear link status transmit timeout */ |
| 965 | reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK; |
| 966 | |
| 967 | if (status & E1000_STATUS_SPEED_100) { |
| 968 | /* Set inband Tx timeout to 5x10us for 100Half */ |
| 969 | reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT; |
| 970 | |
| 971 | /* Do not extend the K1 entry latency for 100Half */ |
| 972 | fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION; |
| 973 | } else { |
| 974 | /* Set inband Tx timeout to 50x10us for 10Full/Half */ |
| 975 | reg |= 50 << |
| 976 | I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT; |
| 977 | |
| 978 | /* Extend the K1 entry latency for 10 Mbps */ |
| 979 | fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION; |
| 980 | } |
| 981 | |
| 982 | ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg); |
| 983 | if (ret_val) |
| 984 | return ret_val; |
| 985 | |
| 986 | update_fextnvm6: |
| 987 | ew32(FEXTNVM6, fextnvm6); |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 988 | } |
| 989 | |
| 990 | return ret_val; |
| 991 | } |
| 992 | |
| 993 | /** |
Bruce Allan | cf8fb73 | 2013-03-06 09:03:02 +0000 | [diff] [blame] | 994 | * e1000_platform_pm_pch_lpt - Set platform power management values |
| 995 | * @hw: pointer to the HW structure |
| 996 | * @link: bool indicating link status |
| 997 | * |
| 998 | * Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like" |
| 999 | * GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed |
| 1000 | * when link is up (which must not exceed the maximum latency supported |
| 1001 | * by the platform), otherwise specify there is no LTR requirement. |
| 1002 | * Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop |
| 1003 | * latencies in the LTR Extended Capability Structure in the PCIe Extended |
| 1004 | * Capability register set, on this device LTR is set by writing the |
| 1005 | * equivalent snoop/no-snoop latencies in the LTRV register in the MAC and |
| 1006 | * set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB) |
| 1007 | * message to the PMC. |
| 1008 | **/ |
| 1009 | static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link) |
| 1010 | { |
| 1011 | u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) | |
| 1012 | link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND; |
| 1013 | u16 lat_enc = 0; /* latency encoded */ |
| 1014 | |
| 1015 | if (link) { |
| 1016 | u16 speed, duplex, scale = 0; |
| 1017 | u16 max_snoop, max_nosnoop; |
| 1018 | u16 max_ltr_enc; /* max LTR latency encoded */ |
Jeff Kirsher | 30544af | 2015-05-02 01:20:04 -0700 | [diff] [blame] | 1019 | u64 value; |
Bruce Allan | cf8fb73 | 2013-03-06 09:03:02 +0000 | [diff] [blame] | 1020 | u32 rxa; |
| 1021 | |
| 1022 | if (!hw->adapter->max_frame_size) { |
| 1023 | e_dbg("max_frame_size not set.\n"); |
| 1024 | return -E1000_ERR_CONFIG; |
| 1025 | } |
| 1026 | |
| 1027 | hw->mac.ops.get_link_up_info(hw, &speed, &duplex); |
| 1028 | if (!speed) { |
| 1029 | e_dbg("Speed not set.\n"); |
| 1030 | return -E1000_ERR_CONFIG; |
| 1031 | } |
| 1032 | |
| 1033 | /* Rx Packet Buffer Allocation size (KB) */ |
| 1034 | rxa = er32(PBA) & E1000_PBA_RXA_MASK; |
| 1035 | |
| 1036 | /* Determine the maximum latency tolerated by the device. |
| 1037 | * |
| 1038 | * Per the PCIe spec, the tolerated latencies are encoded as |
| 1039 | * a 3-bit encoded scale (only 0-5 are valid) multiplied by |
| 1040 | * a 10-bit value (0-1023) to provide a range from 1 ns to |
| 1041 | * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns, |
| 1042 | * 1=2^5ns, 2=2^10ns,...5=2^25ns. |
| 1043 | */ |
Yanir Lubetkin | bfc9473 | 2015-04-22 05:55:43 +0300 | [diff] [blame] | 1044 | rxa *= 512; |
| 1045 | value = (rxa > hw->adapter->max_frame_size) ? |
| 1046 | (rxa - hw->adapter->max_frame_size) * (16000 / speed) : |
| 1047 | 0; |
Bruce Allan | cf8fb73 | 2013-03-06 09:03:02 +0000 | [diff] [blame] | 1048 | |
Bruce Allan | cf8fb73 | 2013-03-06 09:03:02 +0000 | [diff] [blame] | 1049 | while (value > PCI_LTR_VALUE_MASK) { |
| 1050 | scale++; |
| 1051 | value = DIV_ROUND_UP(value, (1 << 5)); |
| 1052 | } |
| 1053 | if (scale > E1000_LTRV_SCALE_MAX) { |
| 1054 | e_dbg("Invalid LTR latency scale %d\n", scale); |
| 1055 | return -E1000_ERR_CONFIG; |
| 1056 | } |
| 1057 | lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value); |
| 1058 | |
| 1059 | /* Determine the maximum latency tolerated by the platform */ |
| 1060 | pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT, |
| 1061 | &max_snoop); |
| 1062 | pci_read_config_word(hw->adapter->pdev, |
| 1063 | E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop); |
| 1064 | max_ltr_enc = max_t(u16, max_snoop, max_nosnoop); |
| 1065 | |
| 1066 | if (lat_enc > max_ltr_enc) |
| 1067 | lat_enc = max_ltr_enc; |
| 1068 | } |
| 1069 | |
| 1070 | /* Set Snoop and No-Snoop latencies the same */ |
| 1071 | reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT); |
| 1072 | ew32(LTRV, reg); |
| 1073 | |
| 1074 | return 0; |
| 1075 | } |
| 1076 | |
| 1077 | /** |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1078 | * e1000_enable_ulp_lpt_lp - configure Ultra Low Power mode for LynxPoint-LP |
| 1079 | * @hw: pointer to the HW structure |
| 1080 | * @to_sx: boolean indicating a system power state transition to Sx |
| 1081 | * |
| 1082 | * When link is down, configure ULP mode to significantly reduce the power |
| 1083 | * to the PHY. If on a Manageability Engine (ME) enabled system, tell the |
| 1084 | * ME firmware to start the ULP configuration. If not on an ME enabled |
| 1085 | * system, configure the ULP mode by software. |
| 1086 | */ |
| 1087 | s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx) |
| 1088 | { |
| 1089 | u32 mac_reg; |
| 1090 | s32 ret_val = 0; |
| 1091 | u16 phy_reg; |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1092 | u16 oem_reg = 0; |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1093 | |
| 1094 | if ((hw->mac.type < e1000_pch_lpt) || |
| 1095 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) || |
| 1096 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) || |
| 1097 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) || |
| 1098 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) || |
| 1099 | (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_on)) |
| 1100 | return 0; |
| 1101 | |
| 1102 | if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) { |
| 1103 | /* Request ME configure ULP mode in the PHY */ |
| 1104 | mac_reg = er32(H2ME); |
| 1105 | mac_reg |= E1000_H2ME_ULP | E1000_H2ME_ENFORCE_SETTINGS; |
| 1106 | ew32(H2ME, mac_reg); |
| 1107 | |
| 1108 | goto out; |
| 1109 | } |
| 1110 | |
| 1111 | if (!to_sx) { |
| 1112 | int i = 0; |
| 1113 | |
| 1114 | /* Poll up to 5 seconds for Cable Disconnected indication */ |
| 1115 | while (!(er32(FEXT) & E1000_FEXT_PHY_CABLE_DISCONNECTED)) { |
| 1116 | /* Bail if link is re-acquired */ |
| 1117 | if (er32(STATUS) & E1000_STATUS_LU) |
| 1118 | return -E1000_ERR_PHY; |
| 1119 | |
| 1120 | if (i++ == 100) |
| 1121 | break; |
| 1122 | |
| 1123 | msleep(50); |
| 1124 | } |
| 1125 | e_dbg("CABLE_DISCONNECTED %s set after %dmsec\n", |
| 1126 | (er32(FEXT) & |
| 1127 | E1000_FEXT_PHY_CABLE_DISCONNECTED) ? "" : "not", i * 50); |
| 1128 | } |
| 1129 | |
| 1130 | ret_val = hw->phy.ops.acquire(hw); |
| 1131 | if (ret_val) |
| 1132 | goto out; |
| 1133 | |
| 1134 | /* Force SMBus mode in PHY */ |
| 1135 | ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg); |
| 1136 | if (ret_val) |
| 1137 | goto release; |
| 1138 | phy_reg |= CV_SMB_CTRL_FORCE_SMBUS; |
| 1139 | e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg); |
| 1140 | |
| 1141 | /* Force SMBus mode in MAC */ |
| 1142 | mac_reg = er32(CTRL_EXT); |
| 1143 | mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; |
| 1144 | ew32(CTRL_EXT, mac_reg); |
| 1145 | |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1146 | /* Si workaround for ULP entry flow on i127/rev6 h/w. Enable |
| 1147 | * LPLU and disable Gig speed when entering ULP |
| 1148 | */ |
| 1149 | if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6)) { |
| 1150 | ret_val = e1000_read_phy_reg_hv_locked(hw, HV_OEM_BITS, |
| 1151 | &oem_reg); |
| 1152 | if (ret_val) |
| 1153 | goto release; |
| 1154 | |
| 1155 | phy_reg = oem_reg; |
| 1156 | phy_reg |= HV_OEM_BITS_LPLU | HV_OEM_BITS_GBE_DIS; |
| 1157 | |
| 1158 | ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS, |
| 1159 | phy_reg); |
| 1160 | |
| 1161 | if (ret_val) |
| 1162 | goto release; |
| 1163 | } |
| 1164 | |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1165 | /* Set Inband ULP Exit, Reset to SMBus mode and |
| 1166 | * Disable SMBus Release on PERST# in PHY |
| 1167 | */ |
| 1168 | ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg); |
| 1169 | if (ret_val) |
| 1170 | goto release; |
| 1171 | phy_reg |= (I218_ULP_CONFIG1_RESET_TO_SMBUS | |
| 1172 | I218_ULP_CONFIG1_DISABLE_SMB_PERST); |
| 1173 | if (to_sx) { |
| 1174 | if (er32(WUFC) & E1000_WUFC_LNKC) |
| 1175 | phy_reg |= I218_ULP_CONFIG1_WOL_HOST; |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1176 | else |
| 1177 | phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST; |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1178 | |
| 1179 | phy_reg |= I218_ULP_CONFIG1_STICKY_ULP; |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1180 | phy_reg &= ~I218_ULP_CONFIG1_INBAND_EXIT; |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1181 | } else { |
| 1182 | phy_reg |= I218_ULP_CONFIG1_INBAND_EXIT; |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1183 | phy_reg &= ~I218_ULP_CONFIG1_STICKY_ULP; |
| 1184 | phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST; |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1185 | } |
| 1186 | e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); |
| 1187 | |
| 1188 | /* Set Disable SMBus Release on PERST# in MAC */ |
| 1189 | mac_reg = er32(FEXTNVM7); |
| 1190 | mac_reg |= E1000_FEXTNVM7_DISABLE_SMB_PERST; |
| 1191 | ew32(FEXTNVM7, mac_reg); |
| 1192 | |
| 1193 | /* Commit ULP changes in PHY by starting auto ULP configuration */ |
| 1194 | phy_reg |= I218_ULP_CONFIG1_START; |
| 1195 | e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); |
Yanir Lubetkin | 6607c99 | 2015-06-10 01:15:55 +0300 | [diff] [blame^] | 1196 | |
| 1197 | if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6) && |
| 1198 | to_sx && (er32(STATUS) & E1000_STATUS_LU)) { |
| 1199 | ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS, |
| 1200 | oem_reg); |
| 1201 | if (ret_val) |
| 1202 | goto release; |
| 1203 | } |
| 1204 | |
David Ertman | 74f350e | 2014-02-22 03:15:17 +0000 | [diff] [blame] | 1205 | release: |
| 1206 | hw->phy.ops.release(hw); |
| 1207 | out: |
| 1208 | if (ret_val) |
| 1209 | e_dbg("Error in ULP enable flow: %d\n", ret_val); |
| 1210 | else |
| 1211 | hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_on; |
| 1212 | |
| 1213 | return ret_val; |
| 1214 | } |
| 1215 | |
| 1216 | /** |
| 1217 | * e1000_disable_ulp_lpt_lp - unconfigure Ultra Low Power mode for LynxPoint-LP |
| 1218 | * @hw: pointer to the HW structure |
| 1219 | * @force: boolean indicating whether or not to force disabling ULP |
| 1220 | * |
| 1221 | * Un-configure ULP mode when link is up, the system is transitioned from |
| 1222 | * Sx or the driver is unloaded. If on a Manageability Engine (ME) enabled |
| 1223 | * system, poll for an indication from ME that ULP has been un-configured. |
| 1224 | * If not on an ME enabled system, un-configure the ULP mode by software. |
| 1225 | * |
| 1226 | * During nominal operation, this function is called when link is acquired |
| 1227 | * to disable ULP mode (force=false); otherwise, for example when unloading |
| 1228 | * the driver or during Sx->S0 transitions, this is called with force=true |
| 1229 | * to forcibly disable ULP. |
| 1230 | */ |
| 1231 | static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force) |
| 1232 | { |
| 1233 | s32 ret_val = 0; |
| 1234 | u32 mac_reg; |
| 1235 | u16 phy_reg; |
| 1236 | int i = 0; |
| 1237 | |
| 1238 | if ((hw->mac.type < e1000_pch_lpt) || |
| 1239 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) || |
| 1240 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) || |
| 1241 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) || |
| 1242 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) || |
| 1243 | (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_off)) |
| 1244 | return 0; |
| 1245 | |
| 1246 | if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) { |
| 1247 | if (force) { |
| 1248 | /* Request ME un-configure ULP mode in the PHY */ |
| 1249 | mac_reg = er32(H2ME); |
| 1250 | mac_reg &= ~E1000_H2ME_ULP; |
| 1251 | mac_reg |= E1000_H2ME_ENFORCE_SETTINGS; |
| 1252 | ew32(H2ME, mac_reg); |
| 1253 | } |
| 1254 | |
| 1255 | /* Poll up to 100msec for ME to clear ULP_CFG_DONE */ |
| 1256 | while (er32(FWSM) & E1000_FWSM_ULP_CFG_DONE) { |
| 1257 | if (i++ == 10) { |
| 1258 | ret_val = -E1000_ERR_PHY; |
| 1259 | goto out; |
| 1260 | } |
| 1261 | |
| 1262 | usleep_range(10000, 20000); |
| 1263 | } |
| 1264 | e_dbg("ULP_CONFIG_DONE cleared after %dmsec\n", i * 10); |
| 1265 | |
| 1266 | if (force) { |
| 1267 | mac_reg = er32(H2ME); |
| 1268 | mac_reg &= ~E1000_H2ME_ENFORCE_SETTINGS; |
| 1269 | ew32(H2ME, mac_reg); |
| 1270 | } else { |
| 1271 | /* Clear H2ME.ULP after ME ULP configuration */ |
| 1272 | mac_reg = er32(H2ME); |
| 1273 | mac_reg &= ~E1000_H2ME_ULP; |
| 1274 | ew32(H2ME, mac_reg); |
| 1275 | } |
| 1276 | |
| 1277 | goto out; |
| 1278 | } |
| 1279 | |
| 1280 | ret_val = hw->phy.ops.acquire(hw); |
| 1281 | if (ret_val) |
| 1282 | goto out; |
| 1283 | |
| 1284 | if (force) |
| 1285 | /* Toggle LANPHYPC Value bit */ |
| 1286 | e1000_toggle_lanphypc_pch_lpt(hw); |
| 1287 | |
| 1288 | /* Unforce SMBus mode in PHY */ |
| 1289 | ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg); |
| 1290 | if (ret_val) { |
| 1291 | /* The MAC might be in PCIe mode, so temporarily force to |
| 1292 | * SMBus mode in order to access the PHY. |
| 1293 | */ |
| 1294 | mac_reg = er32(CTRL_EXT); |
| 1295 | mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; |
| 1296 | ew32(CTRL_EXT, mac_reg); |
| 1297 | |
| 1298 | msleep(50); |
| 1299 | |
| 1300 | ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, |
| 1301 | &phy_reg); |
| 1302 | if (ret_val) |
| 1303 | goto release; |
| 1304 | } |
| 1305 | phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS; |
| 1306 | e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg); |
| 1307 | |
| 1308 | /* Unforce SMBus mode in MAC */ |
| 1309 | mac_reg = er32(CTRL_EXT); |
| 1310 | mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; |
| 1311 | ew32(CTRL_EXT, mac_reg); |
| 1312 | |
| 1313 | /* When ULP mode was previously entered, K1 was disabled by the |
| 1314 | * hardware. Re-Enable K1 in the PHY when exiting ULP. |
| 1315 | */ |
| 1316 | ret_val = e1000_read_phy_reg_hv_locked(hw, HV_PM_CTRL, &phy_reg); |
| 1317 | if (ret_val) |
| 1318 | goto release; |
| 1319 | phy_reg |= HV_PM_CTRL_K1_ENABLE; |
| 1320 | e1000_write_phy_reg_hv_locked(hw, HV_PM_CTRL, phy_reg); |
| 1321 | |
| 1322 | /* Clear ULP enabled configuration */ |
| 1323 | ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg); |
| 1324 | if (ret_val) |
| 1325 | goto release; |
| 1326 | phy_reg &= ~(I218_ULP_CONFIG1_IND | |
| 1327 | I218_ULP_CONFIG1_STICKY_ULP | |
| 1328 | I218_ULP_CONFIG1_RESET_TO_SMBUS | |
| 1329 | I218_ULP_CONFIG1_WOL_HOST | |
| 1330 | I218_ULP_CONFIG1_INBAND_EXIT | |
| 1331 | I218_ULP_CONFIG1_DISABLE_SMB_PERST); |
| 1332 | e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); |
| 1333 | |
| 1334 | /* Commit ULP changes by starting auto ULP configuration */ |
| 1335 | phy_reg |= I218_ULP_CONFIG1_START; |
| 1336 | e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); |
| 1337 | |
| 1338 | /* Clear Disable SMBus Release on PERST# in MAC */ |
| 1339 | mac_reg = er32(FEXTNVM7); |
| 1340 | mac_reg &= ~E1000_FEXTNVM7_DISABLE_SMB_PERST; |
| 1341 | ew32(FEXTNVM7, mac_reg); |
| 1342 | |
| 1343 | release: |
| 1344 | hw->phy.ops.release(hw); |
| 1345 | if (force) { |
| 1346 | e1000_phy_hw_reset(hw); |
| 1347 | msleep(50); |
| 1348 | } |
| 1349 | out: |
| 1350 | if (ret_val) |
| 1351 | e_dbg("Error in ULP disable flow: %d\n", ret_val); |
| 1352 | else |
| 1353 | hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_off; |
| 1354 | |
| 1355 | return ret_val; |
| 1356 | } |
| 1357 | |
| 1358 | /** |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1359 | * e1000_check_for_copper_link_ich8lan - Check for link (Copper) |
| 1360 | * @hw: pointer to the HW structure |
| 1361 | * |
| 1362 | * Checks to see of the link status of the hardware has changed. If a |
| 1363 | * change in link status has been detected, then we read the PHY registers |
| 1364 | * to get the current speed/duplex if link exists. |
| 1365 | **/ |
| 1366 | static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw) |
| 1367 | { |
| 1368 | struct e1000_mac_info *mac = &hw->mac; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1369 | s32 ret_val, tipg_reg = 0; |
| 1370 | u16 emi_addr, emi_val = 0; |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1371 | bool link; |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 1372 | u16 phy_reg; |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1373 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1374 | /* We only want to go out to the PHY registers to see if Auto-Neg |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1375 | * has completed and/or if our link status has changed. The |
| 1376 | * get_link_status flag is set upon receiving a Link Status |
| 1377 | * Change or Rx Sequence Error interrupt. |
| 1378 | */ |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1379 | if (!mac->get_link_status) |
| 1380 | return 0; |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1381 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1382 | /* First we want to see if the MII Status Register reports |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1383 | * link. If so, then we want to get the current speed/duplex |
| 1384 | * of the PHY. |
| 1385 | */ |
| 1386 | ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link); |
| 1387 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1388 | return ret_val; |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1389 | |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 1390 | if (hw->mac.type == e1000_pchlan) { |
| 1391 | ret_val = e1000_k1_gig_workaround_hv(hw, link); |
| 1392 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1393 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 1394 | } |
| 1395 | |
David Ertman | fbb9ab1 | 2014-04-22 05:48:54 +0000 | [diff] [blame] | 1396 | /* When connected at 10Mbps half-duplex, some parts are excessively |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1397 | * aggressive resulting in many collisions. To avoid this, increase |
| 1398 | * the IPG and reduce Rx latency in the PHY. |
| 1399 | */ |
David Ertman | fbb9ab1 | 2014-04-22 05:48:54 +0000 | [diff] [blame] | 1400 | if (((hw->mac.type == e1000_pch2lan) || |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1401 | (hw->mac.type == e1000_pch_lpt) || |
| 1402 | (hw->mac.type == e1000_pch_spt)) && link) { |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1403 | u32 reg; |
David Ertman | 6cf08d1 | 2014-04-05 06:07:00 +0000 | [diff] [blame] | 1404 | |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1405 | reg = er32(STATUS); |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1406 | tipg_reg = er32(TIPG); |
| 1407 | tipg_reg &= ~E1000_TIPG_IPGT_MASK; |
| 1408 | |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1409 | if (!(reg & (E1000_STATUS_FD | E1000_STATUS_SPEED_MASK))) { |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1410 | tipg_reg |= 0xFF; |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1411 | /* Reduce Rx latency in analog PHY */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1412 | emi_val = 0; |
| 1413 | } else { |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1414 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1415 | /* Roll back the default values */ |
| 1416 | tipg_reg |= 0x08; |
| 1417 | emi_val = 1; |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1418 | } |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1419 | |
| 1420 | ew32(TIPG, tipg_reg); |
| 1421 | |
| 1422 | ret_val = hw->phy.ops.acquire(hw); |
| 1423 | if (ret_val) |
| 1424 | return ret_val; |
| 1425 | |
| 1426 | if (hw->mac.type == e1000_pch2lan) |
| 1427 | emi_addr = I82579_RX_CONFIG; |
| 1428 | else |
| 1429 | emi_addr = I217_RX_CONFIG; |
| 1430 | ret_val = e1000_write_emi_reg_locked(hw, emi_addr, emi_val); |
| 1431 | |
| 1432 | hw->phy.ops.release(hw); |
| 1433 | |
| 1434 | if (ret_val) |
| 1435 | return ret_val; |
Bruce Allan | 772d05c | 2013-03-06 09:02:36 +0000 | [diff] [blame] | 1436 | } |
| 1437 | |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 1438 | /* Work-around I218 hang issue */ |
| 1439 | if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) || |
Bruce Allan | 91a3d82 | 2013-06-29 01:15:16 +0000 | [diff] [blame] | 1440 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) || |
| 1441 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) || |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1442 | (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3) || |
| 1443 | (hw->mac.type == e1000_pch_spt)) { |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 1444 | ret_val = e1000_k1_workaround_lpt_lp(hw, link); |
| 1445 | if (ret_val) |
| 1446 | return ret_val; |
| 1447 | } |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1448 | if ((hw->mac.type == e1000_pch_lpt) || |
| 1449 | (hw->mac.type == e1000_pch_spt)) { |
Bruce Allan | cf8fb73 | 2013-03-06 09:03:02 +0000 | [diff] [blame] | 1450 | /* Set platform power management values for |
| 1451 | * Latency Tolerance Reporting (LTR) |
| 1452 | */ |
| 1453 | ret_val = e1000_platform_pm_pch_lpt(hw, link); |
| 1454 | if (ret_val) |
| 1455 | return ret_val; |
| 1456 | } |
| 1457 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1458 | /* Clear link partner's EEE ability */ |
| 1459 | hw->dev_spec.ich8lan.eee_lp_ability = 0; |
| 1460 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1461 | /* FEXTNVM6 K1-off workaround */ |
| 1462 | if (hw->mac.type == e1000_pch_spt) { |
| 1463 | u32 pcieanacfg = er32(PCIEANACFG); |
| 1464 | u32 fextnvm6 = er32(FEXTNVM6); |
| 1465 | |
| 1466 | if (pcieanacfg & E1000_FEXTNVM6_K1_OFF_ENABLE) |
| 1467 | fextnvm6 |= E1000_FEXTNVM6_K1_OFF_ENABLE; |
| 1468 | else |
| 1469 | fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE; |
| 1470 | |
| 1471 | ew32(FEXTNVM6, fextnvm6); |
| 1472 | } |
| 1473 | |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1474 | if (!link) |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 1475 | return 0; /* No link detected */ |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1476 | |
| 1477 | mac->get_link_status = false; |
| 1478 | |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 1479 | switch (hw->mac.type) { |
| 1480 | case e1000_pch2lan: |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 1481 | ret_val = e1000_k1_workaround_lv(hw); |
| 1482 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1483 | return ret_val; |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 1484 | /* fall-thru */ |
| 1485 | case e1000_pchlan: |
| 1486 | if (hw->phy.type == e1000_phy_82578) { |
| 1487 | ret_val = e1000_link_stall_workaround_hv(hw); |
| 1488 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1489 | return ret_val; |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1492 | /* Workaround for PCHx parts in half-duplex: |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 1493 | * Set the number of preambles removed from the packet |
| 1494 | * when it is passed from the PHY to the MAC to prevent |
| 1495 | * the MAC from misinterpreting the packet type. |
| 1496 | */ |
| 1497 | e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg); |
| 1498 | phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK; |
| 1499 | |
| 1500 | if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD) |
| 1501 | phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT); |
| 1502 | |
| 1503 | e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg); |
| 1504 | break; |
| 1505 | default: |
| 1506 | break; |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 1507 | } |
| 1508 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1509 | /* Check if there was DownShift, must be checked |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1510 | * immediately after link-up |
| 1511 | */ |
| 1512 | e1000e_check_downshift(hw); |
| 1513 | |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 1514 | /* Enable/Disable EEE after link up */ |
David Ertman | a03206e | 2014-01-24 23:07:48 +0000 | [diff] [blame] | 1515 | if (hw->phy.type > e1000_phy_82579) { |
| 1516 | ret_val = e1000_set_eee_pchlan(hw); |
| 1517 | if (ret_val) |
| 1518 | return ret_val; |
| 1519 | } |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 1520 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1521 | /* If we are forcing speed/duplex, then we simply return since |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1522 | * we have already determined whether we have link or not. |
| 1523 | */ |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1524 | if (!mac->autoneg) |
| 1525 | return -E1000_ERR_CONFIG; |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1526 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1527 | /* Auto-Neg is enabled. Auto Speed Detection takes care |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1528 | * of MAC speed/duplex configuration. So we only need to |
| 1529 | * configure Collision Distance in the MAC. |
| 1530 | */ |
Bruce Allan | 57cde76 | 2012-02-22 09:02:58 +0000 | [diff] [blame] | 1531 | mac->ops.config_collision_dist(hw); |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1532 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1533 | /* Configure Flow Control now that Auto-Neg has completed. |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1534 | * First, we need to restore the desired flow control |
| 1535 | * settings because we may have had to re-autoneg with a |
| 1536 | * different link partner. |
| 1537 | */ |
| 1538 | ret_val = e1000e_config_fc_after_link_up(hw); |
| 1539 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1540 | e_dbg("Error configuring flow control\n"); |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1541 | |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 1542 | return ret_val; |
| 1543 | } |
| 1544 | |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 1545 | static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1546 | { |
| 1547 | struct e1000_hw *hw = &adapter->hw; |
| 1548 | s32 rc; |
| 1549 | |
Bruce Allan | ec34c17 | 2012-02-01 10:53:05 +0000 | [diff] [blame] | 1550 | rc = e1000_init_mac_params_ich8lan(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1551 | if (rc) |
| 1552 | return rc; |
| 1553 | |
| 1554 | rc = e1000_init_nvm_params_ich8lan(hw); |
| 1555 | if (rc) |
| 1556 | return rc; |
| 1557 | |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 1558 | switch (hw->mac.type) { |
| 1559 | case e1000_ich8lan: |
| 1560 | case e1000_ich9lan: |
| 1561 | case e1000_ich10lan: |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 1562 | rc = e1000_init_phy_params_ich8lan(hw); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 1563 | break; |
| 1564 | case e1000_pchlan: |
| 1565 | case e1000_pch2lan: |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1566 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 1567 | case e1000_pch_spt: |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 1568 | rc = e1000_init_phy_params_pchlan(hw); |
| 1569 | break; |
| 1570 | default: |
| 1571 | break; |
| 1572 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1573 | if (rc) |
| 1574 | return rc; |
| 1575 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1576 | /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or |
Bruce Allan | 23e4f06 | 2011-02-25 07:44:51 +0000 | [diff] [blame] | 1577 | * on parts with MACsec enabled in NVM (reflected in CTRL_EXT). |
| 1578 | */ |
| 1579 | if ((adapter->hw.phy.type == e1000_phy_ife) || |
| 1580 | ((adapter->hw.mac.type >= e1000_pch2lan) && |
| 1581 | (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) { |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 1582 | adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES; |
Alexander Duyck | 8084b86 | 2015-05-02 00:52:00 -0700 | [diff] [blame] | 1583 | adapter->max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN; |
Bruce Allan | dbf80dc | 2011-04-16 00:34:40 +0000 | [diff] [blame] | 1584 | |
| 1585 | hw->mac.ops.blink_led = NULL; |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 1586 | } |
| 1587 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1588 | if ((adapter->hw.mac.type == e1000_ich8lan) && |
Bruce Allan | 462d599 | 2011-09-30 08:07:11 +0000 | [diff] [blame] | 1589 | (adapter->hw.phy.type != e1000_phy_ife)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1590 | adapter->flags |= FLAG_LSC_GIG_SPEED_DROP; |
| 1591 | |
Bruce Allan | c6e7f51 | 2011-07-29 05:53:02 +0000 | [diff] [blame] | 1592 | /* Enable workaround for 82579 w/ ME enabled */ |
| 1593 | if ((adapter->hw.mac.type == e1000_pch2lan) && |
| 1594 | (er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) |
| 1595 | adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA; |
| 1596 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1597 | return 0; |
| 1598 | } |
| 1599 | |
Thomas Gleixner | 717d438 | 2008-10-02 16:33:40 -0700 | [diff] [blame] | 1600 | static DEFINE_MUTEX(nvm_mutex); |
Thomas Gleixner | 717d438 | 2008-10-02 16:33:40 -0700 | [diff] [blame] | 1601 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1602 | /** |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1603 | * e1000_acquire_nvm_ich8lan - Acquire NVM mutex |
| 1604 | * @hw: pointer to the HW structure |
| 1605 | * |
| 1606 | * Acquires the mutex for performing NVM operations. |
| 1607 | **/ |
Bruce Allan | 8bb6286 | 2013-01-16 08:46:49 +0000 | [diff] [blame] | 1608 | static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw) |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1609 | { |
| 1610 | mutex_lock(&nvm_mutex); |
| 1611 | |
| 1612 | return 0; |
| 1613 | } |
| 1614 | |
| 1615 | /** |
| 1616 | * e1000_release_nvm_ich8lan - Release NVM mutex |
| 1617 | * @hw: pointer to the HW structure |
| 1618 | * |
| 1619 | * Releases the mutex used while performing NVM operations. |
| 1620 | **/ |
Bruce Allan | 8bb6286 | 2013-01-16 08:46:49 +0000 | [diff] [blame] | 1621 | static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw) |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1622 | { |
| 1623 | mutex_unlock(&nvm_mutex); |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1626 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1627 | * e1000_acquire_swflag_ich8lan - Acquire software control flag |
| 1628 | * @hw: pointer to the HW structure |
| 1629 | * |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1630 | * Acquires the software control flag for performing PHY and select |
| 1631 | * MAC CSR accesses. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1632 | **/ |
| 1633 | static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw) |
| 1634 | { |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1635 | u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT; |
| 1636 | s32 ret_val = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1637 | |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1638 | if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE, |
| 1639 | &hw->adapter->state)) { |
Bruce Allan | 34c9ef8 | 2011-10-21 04:33:47 +0000 | [diff] [blame] | 1640 | e_dbg("contention for Phy access\n"); |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1641 | return -E1000_ERR_PHY; |
| 1642 | } |
Thomas Gleixner | 717d438 | 2008-10-02 16:33:40 -0700 | [diff] [blame] | 1643 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1644 | while (timeout) { |
| 1645 | extcnf_ctrl = er32(EXTCNF_CTRL); |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1646 | if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)) |
| 1647 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1648 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1649 | mdelay(1); |
| 1650 | timeout--; |
| 1651 | } |
| 1652 | |
| 1653 | if (!timeout) { |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1654 | e_dbg("SW has already locked the resource.\n"); |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1655 | ret_val = -E1000_ERR_CONFIG; |
| 1656 | goto out; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1657 | } |
| 1658 | |
Bruce Allan | 53ac5a8 | 2009-10-26 11:23:06 +0000 | [diff] [blame] | 1659 | timeout = SW_FLAG_TIMEOUT; |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1660 | |
| 1661 | extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG; |
| 1662 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
| 1663 | |
| 1664 | while (timeout) { |
| 1665 | extcnf_ctrl = er32(EXTCNF_CTRL); |
| 1666 | if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) |
| 1667 | break; |
| 1668 | |
| 1669 | mdelay(1); |
| 1670 | timeout--; |
| 1671 | } |
| 1672 | |
| 1673 | if (!timeout) { |
Bruce Allan | 434f139 | 2011-12-16 00:46:54 +0000 | [diff] [blame] | 1674 | e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n", |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1675 | er32(FWSM), extcnf_ctrl); |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1676 | extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG; |
| 1677 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
| 1678 | ret_val = -E1000_ERR_CONFIG; |
| 1679 | goto out; |
| 1680 | } |
| 1681 | |
| 1682 | out: |
| 1683 | if (ret_val) |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1684 | clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state); |
Bruce Allan | 373a88d | 2009-08-07 07:41:37 +0000 | [diff] [blame] | 1685 | |
| 1686 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1687 | } |
| 1688 | |
| 1689 | /** |
| 1690 | * e1000_release_swflag_ich8lan - Release software control flag |
| 1691 | * @hw: pointer to the HW structure |
| 1692 | * |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 1693 | * Releases the software control flag for performing PHY and select |
| 1694 | * MAC CSR accesses. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1695 | **/ |
| 1696 | static void e1000_release_swflag_ich8lan(struct e1000_hw *hw) |
| 1697 | { |
| 1698 | u32 extcnf_ctrl; |
| 1699 | |
| 1700 | extcnf_ctrl = er32(EXTCNF_CTRL); |
Bruce Allan | c5caf48 | 2011-05-13 07:19:53 +0000 | [diff] [blame] | 1701 | |
| 1702 | if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) { |
| 1703 | extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG; |
| 1704 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
| 1705 | } else { |
| 1706 | e_dbg("Semaphore unexpectedly released by sw/fw/hw\n"); |
| 1707 | } |
Thomas Gleixner | 717d438 | 2008-10-02 16:33:40 -0700 | [diff] [blame] | 1708 | |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 1709 | clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1710 | } |
| 1711 | |
| 1712 | /** |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1713 | * e1000_check_mng_mode_ich8lan - Checks management mode |
| 1714 | * @hw: pointer to the HW structure |
| 1715 | * |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 1716 | * This checks if the adapter has any manageability enabled. |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1717 | * This is a function pointer entry point only called by read/write |
| 1718 | * routines for the PHY and NVM parts. |
| 1719 | **/ |
| 1720 | static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw) |
| 1721 | { |
Bruce Allan | a708dd8 | 2009-11-20 23:28:37 +0000 | [diff] [blame] | 1722 | u32 fwsm; |
| 1723 | |
| 1724 | fwsm = er32(FWSM); |
David Ertman | 261a7d1 | 2014-05-13 00:02:12 +0000 | [diff] [blame] | 1725 | return (fwsm & E1000_ICH_FWSM_FW_VALID) && |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 1726 | ((fwsm & E1000_FWSM_MODE_MASK) == |
David Ertman | 261a7d1 | 2014-05-13 00:02:12 +0000 | [diff] [blame] | 1727 | (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)); |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 1728 | } |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1729 | |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 1730 | /** |
| 1731 | * e1000_check_mng_mode_pchlan - Checks management mode |
| 1732 | * @hw: pointer to the HW structure |
| 1733 | * |
| 1734 | * This checks if the adapter has iAMT enabled. |
| 1735 | * This is a function pointer entry point only called by read/write |
| 1736 | * routines for the PHY and NVM parts. |
| 1737 | **/ |
| 1738 | static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw) |
| 1739 | { |
| 1740 | u32 fwsm; |
| 1741 | |
| 1742 | fwsm = er32(FWSM); |
| 1743 | return (fwsm & E1000_ICH_FWSM_FW_VALID) && |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 1744 | (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)); |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1745 | } |
| 1746 | |
| 1747 | /** |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1748 | * e1000_rar_set_pch2lan - Set receive address register |
| 1749 | * @hw: pointer to the HW structure |
| 1750 | * @addr: pointer to the receive address |
| 1751 | * @index: receive address array register |
| 1752 | * |
| 1753 | * Sets the receive address array register at index to the address passed |
| 1754 | * in by addr. For 82579, RAR[0] is the base address register that is to |
| 1755 | * contain the MAC address but RAR[1-6] are reserved for manageability (ME). |
| 1756 | * Use SHRA[0-3] in place of those reserved for ME. |
| 1757 | **/ |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1758 | static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index) |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1759 | { |
| 1760 | u32 rar_low, rar_high; |
| 1761 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1762 | /* HW expects these in little endian so we reverse the byte order |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1763 | * from network order (big endian) to little endian |
| 1764 | */ |
| 1765 | rar_low = ((u32)addr[0] | |
| 1766 | ((u32)addr[1] << 8) | |
| 1767 | ((u32)addr[2] << 16) | ((u32)addr[3] << 24)); |
| 1768 | |
| 1769 | rar_high = ((u32)addr[4] | ((u32)addr[5] << 8)); |
| 1770 | |
| 1771 | /* If MAC address zero, no need to set the AV bit */ |
| 1772 | if (rar_low || rar_high) |
| 1773 | rar_high |= E1000_RAH_AV; |
| 1774 | |
| 1775 | if (index == 0) { |
| 1776 | ew32(RAL(index), rar_low); |
| 1777 | e1e_flush(); |
| 1778 | ew32(RAH(index), rar_high); |
| 1779 | e1e_flush(); |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1780 | return 0; |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1781 | } |
| 1782 | |
David Ertman | c3a0dce | 2013-09-05 04:24:25 +0000 | [diff] [blame] | 1783 | /* RAR[1-6] are owned by manageability. Skip those and program the |
| 1784 | * next address into the SHRA register array. |
| 1785 | */ |
David Ertman | 96dee02 | 2014-03-05 07:50:46 +0000 | [diff] [blame] | 1786 | if (index < (u32)(hw->mac.rar_entry_count)) { |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1787 | s32 ret_val; |
| 1788 | |
| 1789 | ret_val = e1000_acquire_swflag_ich8lan(hw); |
| 1790 | if (ret_val) |
| 1791 | goto out; |
| 1792 | |
| 1793 | ew32(SHRAL(index - 1), rar_low); |
| 1794 | e1e_flush(); |
| 1795 | ew32(SHRAH(index - 1), rar_high); |
| 1796 | e1e_flush(); |
| 1797 | |
| 1798 | e1000_release_swflag_ich8lan(hw); |
| 1799 | |
| 1800 | /* verify the register updates */ |
| 1801 | if ((er32(SHRAL(index - 1)) == rar_low) && |
| 1802 | (er32(SHRAH(index - 1)) == rar_high)) |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1803 | return 0; |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1804 | |
| 1805 | e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n", |
| 1806 | (index - 1), er32(FWSM)); |
| 1807 | } |
| 1808 | |
| 1809 | out: |
| 1810 | e_dbg("Failed to write receive address at index %d\n", index); |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1811 | return -E1000_ERR_CONFIG; |
| 1812 | } |
| 1813 | |
| 1814 | /** |
| 1815 | * e1000_rar_get_count_pch_lpt - Get the number of available SHRA |
| 1816 | * @hw: pointer to the HW structure |
| 1817 | * |
| 1818 | * Get the number of available receive registers that the Host can |
| 1819 | * program. SHRA[0-10] are the shared receive address registers |
| 1820 | * that are shared between the Host and manageability engine (ME). |
| 1821 | * ME can reserve any number of addresses and the host needs to be |
| 1822 | * able to tell how many available registers it has access to. |
| 1823 | **/ |
| 1824 | static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw) |
| 1825 | { |
| 1826 | u32 wlock_mac; |
| 1827 | u32 num_entries; |
| 1828 | |
| 1829 | wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK; |
| 1830 | wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT; |
| 1831 | |
| 1832 | switch (wlock_mac) { |
| 1833 | case 0: |
| 1834 | /* All SHRA[0..10] and RAR[0] available */ |
| 1835 | num_entries = hw->mac.rar_entry_count; |
| 1836 | break; |
| 1837 | case 1: |
| 1838 | /* Only RAR[0] available */ |
| 1839 | num_entries = 1; |
| 1840 | break; |
| 1841 | default: |
| 1842 | /* SHRA[0..(wlock_mac - 1)] available + RAR[0] */ |
| 1843 | num_entries = wlock_mac + 1; |
| 1844 | break; |
| 1845 | } |
| 1846 | |
| 1847 | return num_entries; |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1848 | } |
| 1849 | |
| 1850 | /** |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1851 | * e1000_rar_set_pch_lpt - Set receive address registers |
| 1852 | * @hw: pointer to the HW structure |
| 1853 | * @addr: pointer to the receive address |
| 1854 | * @index: receive address array register |
| 1855 | * |
| 1856 | * Sets the receive address register array at index to the address passed |
| 1857 | * in by addr. For LPT, RAR[0] is the base address register that is to |
| 1858 | * contain the MAC address. SHRA[0-10] are the shared receive address |
| 1859 | * registers that are shared between the Host and manageability engine (ME). |
| 1860 | **/ |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1861 | static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index) |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1862 | { |
| 1863 | u32 rar_low, rar_high; |
| 1864 | u32 wlock_mac; |
| 1865 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1866 | /* HW expects these in little endian so we reverse the byte order |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1867 | * from network order (big endian) to little endian |
| 1868 | */ |
| 1869 | rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) | |
| 1870 | ((u32)addr[2] << 16) | ((u32)addr[3] << 24)); |
| 1871 | |
| 1872 | rar_high = ((u32)addr[4] | ((u32)addr[5] << 8)); |
| 1873 | |
| 1874 | /* If MAC address zero, no need to set the AV bit */ |
| 1875 | if (rar_low || rar_high) |
| 1876 | rar_high |= E1000_RAH_AV; |
| 1877 | |
| 1878 | if (index == 0) { |
| 1879 | ew32(RAL(index), rar_low); |
| 1880 | e1e_flush(); |
| 1881 | ew32(RAH(index), rar_high); |
| 1882 | e1e_flush(); |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1883 | return 0; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1884 | } |
| 1885 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1886 | /* The manageability engine (ME) can lock certain SHRAR registers that |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1887 | * it is using - those registers are unavailable for use. |
| 1888 | */ |
| 1889 | if (index < hw->mac.rar_entry_count) { |
| 1890 | wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK; |
| 1891 | wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT; |
| 1892 | |
| 1893 | /* Check if all SHRAR registers are locked */ |
| 1894 | if (wlock_mac == 1) |
| 1895 | goto out; |
| 1896 | |
| 1897 | if ((wlock_mac == 0) || (index <= wlock_mac)) { |
| 1898 | s32 ret_val; |
| 1899 | |
| 1900 | ret_val = e1000_acquire_swflag_ich8lan(hw); |
| 1901 | |
| 1902 | if (ret_val) |
| 1903 | goto out; |
| 1904 | |
| 1905 | ew32(SHRAL_PCH_LPT(index - 1), rar_low); |
| 1906 | e1e_flush(); |
| 1907 | ew32(SHRAH_PCH_LPT(index - 1), rar_high); |
| 1908 | e1e_flush(); |
| 1909 | |
| 1910 | e1000_release_swflag_ich8lan(hw); |
| 1911 | |
| 1912 | /* verify the register updates */ |
| 1913 | if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) && |
| 1914 | (er32(SHRAH_PCH_LPT(index - 1)) == rar_high)) |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1915 | return 0; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1916 | } |
| 1917 | } |
| 1918 | |
| 1919 | out: |
| 1920 | e_dbg("Failed to write receive address at index %d\n", index); |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 1921 | return -E1000_ERR_CONFIG; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1922 | } |
| 1923 | |
| 1924 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1925 | * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked |
| 1926 | * @hw: pointer to the HW structure |
| 1927 | * |
| 1928 | * Checks if firmware is blocking the reset of the PHY. |
| 1929 | * This is a function pointer entry point only called by |
| 1930 | * reset routines. |
| 1931 | **/ |
| 1932 | static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw) |
| 1933 | { |
David Ertman | f7235ef | 2014-01-23 06:29:13 +0000 | [diff] [blame] | 1934 | bool blocked = false; |
| 1935 | int i = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1936 | |
David Ertman | f7235ef | 2014-01-23 06:29:13 +0000 | [diff] [blame] | 1937 | while ((blocked = !(er32(FWSM) & E1000_ICH_FWSM_RSPCIPHY)) && |
| 1938 | (i++ < 10)) |
| 1939 | usleep_range(10000, 20000); |
| 1940 | return blocked ? E1000_BLK_PHY_RESET : 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1941 | } |
| 1942 | |
| 1943 | /** |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 1944 | * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states |
| 1945 | * @hw: pointer to the HW structure |
| 1946 | * |
| 1947 | * Assumes semaphore already acquired. |
| 1948 | * |
| 1949 | **/ |
| 1950 | static s32 e1000_write_smbus_addr(struct e1000_hw *hw) |
| 1951 | { |
| 1952 | u16 phy_data; |
| 1953 | u32 strap = er32(STRAP); |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1954 | u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >> |
| 1955 | E1000_STRAP_SMT_FREQ_SHIFT; |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 1956 | s32 ret_val; |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 1957 | |
| 1958 | strap &= E1000_STRAP_SMBUS_ADDRESS_MASK; |
| 1959 | |
| 1960 | ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data); |
| 1961 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1962 | return ret_val; |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 1963 | |
| 1964 | phy_data &= ~HV_SMB_ADDR_MASK; |
| 1965 | phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT); |
| 1966 | phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID; |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 1967 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 1968 | if (hw->phy.type == e1000_phy_i217) { |
| 1969 | /* Restore SMBus frequency */ |
| 1970 | if (freq--) { |
| 1971 | phy_data &= ~HV_SMB_ADDR_FREQ_MASK; |
| 1972 | phy_data |= (freq & (1 << 0)) << |
| 1973 | HV_SMB_ADDR_FREQ_LOW_SHIFT; |
| 1974 | phy_data |= (freq & (1 << 1)) << |
| 1975 | (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1); |
| 1976 | } else { |
| 1977 | e_dbg("Unsupported SMB frequency in PHY\n"); |
| 1978 | } |
| 1979 | } |
| 1980 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1981 | return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data); |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 1982 | } |
| 1983 | |
| 1984 | /** |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 1985 | * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration |
| 1986 | * @hw: pointer to the HW structure |
| 1987 | * |
| 1988 | * SW should configure the LCD from the NVM extended configuration region |
| 1989 | * as a workaround for certain parts. |
| 1990 | **/ |
| 1991 | static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw) |
| 1992 | { |
| 1993 | struct e1000_phy_info *phy = &hw->phy; |
| 1994 | u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask; |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 1995 | s32 ret_val = 0; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 1996 | u16 word_addr, reg_data, reg_addr, phy_page = 0; |
| 1997 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1998 | /* Initialize the PHY from the NVM on ICH platforms. This |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 1999 | * is needed due to an issue where the NVM configuration is |
| 2000 | * not properly autoloaded after power transitions. |
| 2001 | * Therefore, after each PHY reset, we will load the |
| 2002 | * configuration data out of the NVM manually. |
| 2003 | */ |
Bruce Allan | 3f0c16e | 2010-06-16 13:26:17 +0000 | [diff] [blame] | 2004 | switch (hw->mac.type) { |
| 2005 | case e1000_ich8lan: |
| 2006 | if (phy->type != e1000_phy_igp_3) |
| 2007 | return ret_val; |
| 2008 | |
Bruce Allan | 5f3eed6 | 2010-09-22 17:15:54 +0000 | [diff] [blame] | 2009 | if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) || |
| 2010 | (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) { |
Bruce Allan | 3f0c16e | 2010-06-16 13:26:17 +0000 | [diff] [blame] | 2011 | sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG; |
| 2012 | break; |
| 2013 | } |
| 2014 | /* Fall-thru */ |
| 2015 | case e1000_pchlan: |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2016 | case e1000_pch2lan: |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2017 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 2018 | case e1000_pch_spt: |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2019 | sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M; |
Bruce Allan | 3f0c16e | 2010-06-16 13:26:17 +0000 | [diff] [blame] | 2020 | break; |
| 2021 | default: |
| 2022 | return ret_val; |
| 2023 | } |
| 2024 | |
| 2025 | ret_val = hw->phy.ops.acquire(hw); |
| 2026 | if (ret_val) |
| 2027 | return ret_val; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2028 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2029 | data = er32(FEXTNVM); |
| 2030 | if (!(data & sw_cfg_mask)) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2031 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2032 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2033 | /* Make sure HW does not configure LCD from PHY |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2034 | * extended configuration before SW configuration |
| 2035 | */ |
| 2036 | data = er32(EXTCNF_CTRL); |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2037 | if ((hw->mac.type < e1000_pch2lan) && |
| 2038 | (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)) |
| 2039 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2040 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2041 | cnf_size = er32(EXTCNF_SIZE); |
| 2042 | cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK; |
| 2043 | cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT; |
| 2044 | if (!cnf_size) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2045 | goto release; |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2046 | |
| 2047 | cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK; |
| 2048 | cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT; |
| 2049 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2050 | if (((hw->mac.type == e1000_pchlan) && |
| 2051 | !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) || |
| 2052 | (hw->mac.type > e1000_pchlan)) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2053 | /* HW configures the SMBus address and LEDs when the |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2054 | * OEM and LCD Write Enable bits are set in the NVM. |
| 2055 | * When both NVM bits are cleared, SW will configure |
| 2056 | * them instead. |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2057 | */ |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 2058 | ret_val = e1000_write_smbus_addr(hw); |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2059 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2060 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2061 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2062 | data = er32(LEDCTL); |
| 2063 | ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG, |
| 2064 | (u16)data); |
| 2065 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2066 | goto release; |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2067 | } |
| 2068 | |
| 2069 | /* Configure LCD from extended configuration region. */ |
| 2070 | |
| 2071 | /* cnf_base_addr is in DWORD */ |
| 2072 | word_addr = (u16)(cnf_base_addr << 1); |
| 2073 | |
| 2074 | for (i = 0; i < cnf_size; i++) { |
Bruce Allan | e5fe254 | 2013-02-20 04:06:27 +0000 | [diff] [blame] | 2075 | ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, ®_data); |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2076 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2077 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2078 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2079 | ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1), |
| 2080 | 1, ®_addr); |
| 2081 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2082 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2083 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2084 | /* Save off the PHY page for future writes. */ |
| 2085 | if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) { |
| 2086 | phy_page = reg_data; |
| 2087 | continue; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2088 | } |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2089 | |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2090 | reg_addr &= PHY_REG_MASK; |
| 2091 | reg_addr |= phy_page; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2092 | |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2093 | ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data); |
Bruce Allan | 8b802a7 | 2010-05-10 15:01:10 +0000 | [diff] [blame] | 2094 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2095 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2096 | } |
| 2097 | |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2098 | release: |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2099 | hw->phy.ops.release(hw); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2100 | return ret_val; |
| 2101 | } |
| 2102 | |
| 2103 | /** |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2104 | * e1000_k1_gig_workaround_hv - K1 Si workaround |
| 2105 | * @hw: pointer to the HW structure |
| 2106 | * @link: link up bool flag |
| 2107 | * |
| 2108 | * If K1 is enabled for 1Gbps, the MAC might stall when transitioning |
| 2109 | * from a lower speed. This workaround disables K1 whenever link is at 1Gig |
| 2110 | * If link is down, the function will restore the default K1 setting located |
| 2111 | * in the NVM. |
| 2112 | **/ |
| 2113 | static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link) |
| 2114 | { |
| 2115 | s32 ret_val = 0; |
| 2116 | u16 status_reg = 0; |
| 2117 | bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled; |
| 2118 | |
| 2119 | if (hw->mac.type != e1000_pchlan) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2120 | return 0; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2121 | |
| 2122 | /* Wrap the whole flow with the sw flag */ |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2123 | ret_val = hw->phy.ops.acquire(hw); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2124 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2125 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2126 | |
| 2127 | /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */ |
| 2128 | if (link) { |
| 2129 | if (hw->phy.type == e1000_phy_82578) { |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2130 | ret_val = e1e_rphy_locked(hw, BM_CS_STATUS, |
| 2131 | &status_reg); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2132 | if (ret_val) |
| 2133 | goto release; |
| 2134 | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 2135 | status_reg &= (BM_CS_STATUS_LINK_UP | |
| 2136 | BM_CS_STATUS_RESOLVED | |
| 2137 | BM_CS_STATUS_SPEED_MASK); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2138 | |
| 2139 | if (status_reg == (BM_CS_STATUS_LINK_UP | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 2140 | BM_CS_STATUS_RESOLVED | |
| 2141 | BM_CS_STATUS_SPEED_1000)) |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2142 | k1_enable = false; |
| 2143 | } |
| 2144 | |
| 2145 | if (hw->phy.type == e1000_phy_82577) { |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2146 | ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2147 | if (ret_val) |
| 2148 | goto release; |
| 2149 | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 2150 | status_reg &= (HV_M_STATUS_LINK_UP | |
| 2151 | HV_M_STATUS_AUTONEG_COMPLETE | |
| 2152 | HV_M_STATUS_SPEED_MASK); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2153 | |
| 2154 | if (status_reg == (HV_M_STATUS_LINK_UP | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 2155 | HV_M_STATUS_AUTONEG_COMPLETE | |
| 2156 | HV_M_STATUS_SPEED_1000)) |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2157 | k1_enable = false; |
| 2158 | } |
| 2159 | |
| 2160 | /* Link stall fix for link up */ |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2161 | ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2162 | if (ret_val) |
| 2163 | goto release; |
| 2164 | |
| 2165 | } else { |
| 2166 | /* Link stall fix for link down */ |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2167 | ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2168 | if (ret_val) |
| 2169 | goto release; |
| 2170 | } |
| 2171 | |
| 2172 | ret_val = e1000_configure_k1_ich8lan(hw, k1_enable); |
| 2173 | |
| 2174 | release: |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2175 | hw->phy.ops.release(hw); |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2176 | |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2177 | return ret_val; |
| 2178 | } |
| 2179 | |
| 2180 | /** |
| 2181 | * e1000_configure_k1_ich8lan - Configure K1 power state |
| 2182 | * @hw: pointer to the HW structure |
| 2183 | * @enable: K1 state to configure |
| 2184 | * |
| 2185 | * Configure the K1 power state based on the provided parameter. |
| 2186 | * Assumes semaphore already acquired. |
| 2187 | * |
| 2188 | * Success returns 0, Failure returns -E1000_ERR_PHY (-2) |
| 2189 | **/ |
Bruce Allan | bb436b2 | 2009-11-20 23:24:11 +0000 | [diff] [blame] | 2190 | s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable) |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2191 | { |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 2192 | s32 ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2193 | u32 ctrl_reg = 0; |
| 2194 | u32 ctrl_ext = 0; |
| 2195 | u32 reg = 0; |
| 2196 | u16 kmrn_reg = 0; |
| 2197 | |
Bruce Allan | 3d3a167 | 2012-02-23 03:13:18 +0000 | [diff] [blame] | 2198 | ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, |
| 2199 | &kmrn_reg); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2200 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2201 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2202 | |
| 2203 | if (k1_enable) |
| 2204 | kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE; |
| 2205 | else |
| 2206 | kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE; |
| 2207 | |
Bruce Allan | 3d3a167 | 2012-02-23 03:13:18 +0000 | [diff] [blame] | 2208 | ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, |
| 2209 | kmrn_reg); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2210 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2211 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2212 | |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 2213 | usleep_range(20, 40); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2214 | ctrl_ext = er32(CTRL_EXT); |
| 2215 | ctrl_reg = er32(CTRL); |
| 2216 | |
| 2217 | reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100); |
| 2218 | reg |= E1000_CTRL_FRCSPD; |
| 2219 | ew32(CTRL, reg); |
| 2220 | |
| 2221 | ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS); |
Jesse Brandeburg | 945a515 | 2011-07-20 00:56:21 +0000 | [diff] [blame] | 2222 | e1e_flush(); |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 2223 | usleep_range(20, 40); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2224 | ew32(CTRL, ctrl_reg); |
| 2225 | ew32(CTRL_EXT, ctrl_ext); |
Jesse Brandeburg | 945a515 | 2011-07-20 00:56:21 +0000 | [diff] [blame] | 2226 | e1e_flush(); |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 2227 | usleep_range(20, 40); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2228 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2229 | return 0; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2230 | } |
| 2231 | |
| 2232 | /** |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2233 | * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration |
| 2234 | * @hw: pointer to the HW structure |
| 2235 | * @d0_state: boolean if entering d0 or d3 device state |
| 2236 | * |
| 2237 | * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are |
| 2238 | * collectively called OEM bits. The OEM Write Enable bit and SW Config bit |
| 2239 | * in NVM determines whether HW should configure LPLU and Gbe Disable. |
| 2240 | **/ |
| 2241 | static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state) |
| 2242 | { |
| 2243 | s32 ret_val = 0; |
| 2244 | u32 mac_reg; |
| 2245 | u16 oem_reg; |
| 2246 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2247 | if (hw->mac.type < e1000_pchlan) |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2248 | return ret_val; |
| 2249 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2250 | ret_val = hw->phy.ops.acquire(hw); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2251 | if (ret_val) |
| 2252 | return ret_val; |
| 2253 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2254 | if (hw->mac.type == e1000_pchlan) { |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2255 | mac_reg = er32(EXTCNF_CTRL); |
| 2256 | if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2257 | goto release; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2258 | } |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2259 | |
| 2260 | mac_reg = er32(FEXTNVM); |
| 2261 | if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M)) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2262 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2263 | |
| 2264 | mac_reg = er32(PHY_CTRL); |
| 2265 | |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2266 | ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2267 | if (ret_val) |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2268 | goto release; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2269 | |
| 2270 | oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU); |
| 2271 | |
| 2272 | if (d0_state) { |
| 2273 | if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE) |
| 2274 | oem_reg |= HV_OEM_BITS_GBE_DIS; |
| 2275 | |
| 2276 | if (mac_reg & E1000_PHY_CTRL_D0A_LPLU) |
| 2277 | oem_reg |= HV_OEM_BITS_LPLU; |
| 2278 | } else { |
Bruce Allan | 03299e4 | 2011-09-30 08:07:05 +0000 | [diff] [blame] | 2279 | if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE | |
| 2280 | E1000_PHY_CTRL_NOND0A_GBE_DISABLE)) |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2281 | oem_reg |= HV_OEM_BITS_GBE_DIS; |
| 2282 | |
Bruce Allan | 03299e4 | 2011-09-30 08:07:05 +0000 | [diff] [blame] | 2283 | if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU | |
| 2284 | E1000_PHY_CTRL_NOND0A_LPLU)) |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2285 | oem_reg |= HV_OEM_BITS_LPLU; |
| 2286 | } |
Bruce Allan | 03299e4 | 2011-09-30 08:07:05 +0000 | [diff] [blame] | 2287 | |
Bruce Allan | 92fe173 | 2012-04-12 06:27:03 +0000 | [diff] [blame] | 2288 | /* Set Restart auto-neg to activate the bits */ |
| 2289 | if ((d0_state || (hw->mac.type != e1000_pchlan)) && |
| 2290 | !hw->phy.ops.check_reset_block(hw)) |
| 2291 | oem_reg |= HV_OEM_BITS_RESTART_AN; |
| 2292 | |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2293 | ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2294 | |
Bruce Allan | 75ce153 | 2012-02-08 02:54:48 +0000 | [diff] [blame] | 2295 | release: |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2296 | hw->phy.ops.release(hw); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2297 | |
| 2298 | return ret_val; |
| 2299 | } |
| 2300 | |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2301 | /** |
Bruce Allan | fddaa1a | 2010-01-13 01:52:49 +0000 | [diff] [blame] | 2302 | * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode |
| 2303 | * @hw: pointer to the HW structure |
| 2304 | **/ |
| 2305 | static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw) |
| 2306 | { |
| 2307 | s32 ret_val; |
| 2308 | u16 data; |
| 2309 | |
| 2310 | ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data); |
| 2311 | if (ret_val) |
| 2312 | return ret_val; |
| 2313 | |
| 2314 | data |= HV_KMRN_MDIO_SLOW; |
| 2315 | |
| 2316 | ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data); |
| 2317 | |
| 2318 | return ret_val; |
| 2319 | } |
| 2320 | |
| 2321 | /** |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2322 | * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be |
| 2323 | * done after every PHY reset. |
| 2324 | **/ |
| 2325 | static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw) |
| 2326 | { |
| 2327 | s32 ret_val = 0; |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2328 | u16 phy_data; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2329 | |
| 2330 | if (hw->mac.type != e1000_pchlan) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2331 | return 0; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2332 | |
Bruce Allan | fddaa1a | 2010-01-13 01:52:49 +0000 | [diff] [blame] | 2333 | /* Set MDIO slow mode before any other MDIO access */ |
| 2334 | if (hw->phy.type == e1000_phy_82577) { |
| 2335 | ret_val = e1000_set_mdio_slow_mode_hv(hw); |
| 2336 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2337 | return ret_val; |
Bruce Allan | fddaa1a | 2010-01-13 01:52:49 +0000 | [diff] [blame] | 2338 | } |
| 2339 | |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2340 | if (((hw->phy.type == e1000_phy_82577) && |
| 2341 | ((hw->phy.revision == 1) || (hw->phy.revision == 2))) || |
| 2342 | ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) { |
| 2343 | /* Disable generation of early preamble */ |
| 2344 | ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431); |
| 2345 | if (ret_val) |
| 2346 | return ret_val; |
| 2347 | |
| 2348 | /* Preamble tuning for SSC */ |
Bruce Allan | 1d2101a7 | 2011-07-22 06:21:56 +0000 | [diff] [blame] | 2349 | ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2350 | if (ret_val) |
| 2351 | return ret_val; |
| 2352 | } |
| 2353 | |
| 2354 | if (hw->phy.type == e1000_phy_82578) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2355 | /* Return registers to default by doing a soft reset then |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2356 | * writing 0x3140 to the control register. |
| 2357 | */ |
| 2358 | if (hw->phy.revision < 2) { |
| 2359 | e1000e_phy_sw_reset(hw); |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 2360 | ret_val = e1e_wphy(hw, MII_BMCR, 0x3140); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2361 | } |
| 2362 | } |
| 2363 | |
| 2364 | /* Select page 0 */ |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 2365 | ret_val = hw->phy.ops.acquire(hw); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2366 | if (ret_val) |
| 2367 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2368 | |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2369 | hw->phy.addr = 1; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2370 | ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0); |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2371 | hw->phy.ops.release(hw); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2372 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2373 | return ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2374 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2375 | /* Configure the K1 Si workaround during phy reset assuming there is |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2376 | * link so that it disables K1 if link is in 1Gbps. |
| 2377 | */ |
| 2378 | ret_val = e1000_k1_gig_workaround_hv(hw, true); |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2379 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2380 | return ret_val; |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 2381 | |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2382 | /* Workaround for link disconnects on a busy hub in half duplex */ |
| 2383 | ret_val = hw->phy.ops.acquire(hw); |
| 2384 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2385 | return ret_val; |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2386 | ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data); |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2387 | if (ret_val) |
| 2388 | goto release; |
Bruce Allan | f1430d6 | 2012-04-14 04:21:52 +0000 | [diff] [blame] | 2389 | ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF); |
Bruce Allan | 651fb10 | 2012-12-05 06:26:03 +0000 | [diff] [blame] | 2390 | if (ret_val) |
| 2391 | goto release; |
| 2392 | |
| 2393 | /* set MSE higher to enable link to stay up when noise is high */ |
| 2394 | ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034); |
Bruce Allan | baf86c9 | 2010-01-13 01:53:08 +0000 | [diff] [blame] | 2395 | release: |
| 2396 | hw->phy.ops.release(hw); |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2397 | |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2398 | return ret_val; |
| 2399 | } |
| 2400 | |
| 2401 | /** |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2402 | * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY |
| 2403 | * @hw: pointer to the HW structure |
| 2404 | **/ |
| 2405 | void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw) |
| 2406 | { |
| 2407 | u32 mac_reg; |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 2408 | u16 i, phy_reg = 0; |
| 2409 | s32 ret_val; |
| 2410 | |
| 2411 | ret_val = hw->phy.ops.acquire(hw); |
| 2412 | if (ret_val) |
| 2413 | return; |
| 2414 | ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg); |
| 2415 | if (ret_val) |
| 2416 | goto release; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2417 | |
David Ertman | c3a0dce | 2013-09-05 04:24:25 +0000 | [diff] [blame] | 2418 | /* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */ |
| 2419 | for (i = 0; i < (hw->mac.rar_entry_count); i++) { |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2420 | mac_reg = er32(RAL(i)); |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 2421 | hw->phy.ops.write_reg_page(hw, BM_RAR_L(i), |
| 2422 | (u16)(mac_reg & 0xFFFF)); |
| 2423 | hw->phy.ops.write_reg_page(hw, BM_RAR_M(i), |
| 2424 | (u16)((mac_reg >> 16) & 0xFFFF)); |
| 2425 | |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2426 | mac_reg = er32(RAH(i)); |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 2427 | hw->phy.ops.write_reg_page(hw, BM_RAR_H(i), |
| 2428 | (u16)(mac_reg & 0xFFFF)); |
| 2429 | hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i), |
| 2430 | (u16)((mac_reg & E1000_RAH_AV) |
| 2431 | >> 16)); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2432 | } |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 2433 | |
| 2434 | e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg); |
| 2435 | |
| 2436 | release: |
| 2437 | hw->phy.ops.release(hw); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2438 | } |
| 2439 | |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2440 | /** |
| 2441 | * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation |
| 2442 | * with 82579 PHY |
| 2443 | * @hw: pointer to the HW structure |
| 2444 | * @enable: flag to enable/disable workaround when enabling/disabling jumbos |
| 2445 | **/ |
| 2446 | s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable) |
| 2447 | { |
| 2448 | s32 ret_val = 0; |
| 2449 | u16 phy_reg, data; |
| 2450 | u32 mac_reg; |
| 2451 | u16 i; |
| 2452 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2453 | if (hw->mac.type < e1000_pch2lan) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2454 | return 0; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2455 | |
| 2456 | /* disable Rx path while enabling/disabling workaround */ |
| 2457 | e1e_rphy(hw, PHY_REG(769, 20), &phy_reg); |
| 2458 | ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14)); |
| 2459 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2460 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2461 | |
| 2462 | if (enable) { |
David Ertman | c3a0dce | 2013-09-05 04:24:25 +0000 | [diff] [blame] | 2463 | /* Write Rx addresses (rar_entry_count for RAL/H, and |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2464 | * SHRAL/H) and initial CRC values to the MAC |
| 2465 | */ |
David Ertman | c3a0dce | 2013-09-05 04:24:25 +0000 | [diff] [blame] | 2466 | for (i = 0; i < hw->mac.rar_entry_count; i++) { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 2467 | u8 mac_addr[ETH_ALEN] = { 0 }; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2468 | u32 addr_high, addr_low; |
| 2469 | |
| 2470 | addr_high = er32(RAH(i)); |
| 2471 | if (!(addr_high & E1000_RAH_AV)) |
| 2472 | continue; |
| 2473 | addr_low = er32(RAL(i)); |
| 2474 | mac_addr[0] = (addr_low & 0xFF); |
| 2475 | mac_addr[1] = ((addr_low >> 8) & 0xFF); |
| 2476 | mac_addr[2] = ((addr_low >> 16) & 0xFF); |
| 2477 | mac_addr[3] = ((addr_low >> 24) & 0xFF); |
| 2478 | mac_addr[4] = (addr_high & 0xFF); |
| 2479 | mac_addr[5] = ((addr_high >> 8) & 0xFF); |
| 2480 | |
Bruce Allan | fe46f58 | 2011-01-06 14:29:51 +0000 | [diff] [blame] | 2481 | ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr)); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2482 | } |
| 2483 | |
| 2484 | /* Write Rx addresses to the PHY */ |
| 2485 | e1000_copy_rx_addrs_to_phy_ich8lan(hw); |
| 2486 | |
| 2487 | /* Enable jumbo frame workaround in the MAC */ |
| 2488 | mac_reg = er32(FFLT_DBG); |
| 2489 | mac_reg &= ~(1 << 14); |
| 2490 | mac_reg |= (7 << 15); |
| 2491 | ew32(FFLT_DBG, mac_reg); |
| 2492 | |
| 2493 | mac_reg = er32(RCTL); |
| 2494 | mac_reg |= E1000_RCTL_SECRC; |
| 2495 | ew32(RCTL, mac_reg); |
| 2496 | |
| 2497 | ret_val = e1000e_read_kmrn_reg(hw, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 2498 | E1000_KMRNCTRLSTA_CTRL_OFFSET, |
| 2499 | &data); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2500 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2501 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2502 | ret_val = e1000e_write_kmrn_reg(hw, |
| 2503 | E1000_KMRNCTRLSTA_CTRL_OFFSET, |
| 2504 | data | (1 << 0)); |
| 2505 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2506 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2507 | ret_val = e1000e_read_kmrn_reg(hw, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 2508 | E1000_KMRNCTRLSTA_HD_CTRL, |
| 2509 | &data); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2510 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2511 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2512 | data &= ~(0xF << 8); |
| 2513 | data |= (0xB << 8); |
| 2514 | ret_val = e1000e_write_kmrn_reg(hw, |
| 2515 | E1000_KMRNCTRLSTA_HD_CTRL, |
| 2516 | data); |
| 2517 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2518 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2519 | |
| 2520 | /* Enable jumbo frame workaround in the PHY */ |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2521 | e1e_rphy(hw, PHY_REG(769, 23), &data); |
| 2522 | data &= ~(0x7F << 5); |
| 2523 | data |= (0x37 << 5); |
| 2524 | ret_val = e1e_wphy(hw, PHY_REG(769, 23), data); |
| 2525 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2526 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2527 | e1e_rphy(hw, PHY_REG(769, 16), &data); |
| 2528 | data &= ~(1 << 13); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2529 | ret_val = e1e_wphy(hw, PHY_REG(769, 16), data); |
| 2530 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2531 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2532 | e1e_rphy(hw, PHY_REG(776, 20), &data); |
| 2533 | data &= ~(0x3FF << 2); |
David Ertman | 493004d | 2014-07-04 01:44:32 +0000 | [diff] [blame] | 2534 | data |= (E1000_TX_PTR_GAP << 2); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2535 | ret_val = e1e_wphy(hw, PHY_REG(776, 20), data); |
| 2536 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2537 | return ret_val; |
Bruce Allan | b64e9dd | 2011-09-30 08:07:00 +0000 | [diff] [blame] | 2538 | ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2539 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2540 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2541 | e1e_rphy(hw, HV_PM_CTRL, &data); |
| 2542 | ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10)); |
| 2543 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2544 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2545 | } else { |
| 2546 | /* Write MAC register values back to h/w defaults */ |
| 2547 | mac_reg = er32(FFLT_DBG); |
| 2548 | mac_reg &= ~(0xF << 14); |
| 2549 | ew32(FFLT_DBG, mac_reg); |
| 2550 | |
| 2551 | mac_reg = er32(RCTL); |
| 2552 | mac_reg &= ~E1000_RCTL_SECRC; |
Bruce Allan | a1ce647 | 2010-09-22 17:16:40 +0000 | [diff] [blame] | 2553 | ew32(RCTL, mac_reg); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2554 | |
| 2555 | ret_val = e1000e_read_kmrn_reg(hw, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 2556 | E1000_KMRNCTRLSTA_CTRL_OFFSET, |
| 2557 | &data); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2558 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2559 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2560 | ret_val = e1000e_write_kmrn_reg(hw, |
| 2561 | E1000_KMRNCTRLSTA_CTRL_OFFSET, |
| 2562 | data & ~(1 << 0)); |
| 2563 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2564 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2565 | ret_val = e1000e_read_kmrn_reg(hw, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 2566 | E1000_KMRNCTRLSTA_HD_CTRL, |
| 2567 | &data); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2568 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2569 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2570 | data &= ~(0xF << 8); |
| 2571 | data |= (0xB << 8); |
| 2572 | ret_val = e1000e_write_kmrn_reg(hw, |
| 2573 | E1000_KMRNCTRLSTA_HD_CTRL, |
| 2574 | data); |
| 2575 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2576 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2577 | |
| 2578 | /* Write PHY register values back to h/w defaults */ |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2579 | e1e_rphy(hw, PHY_REG(769, 23), &data); |
| 2580 | data &= ~(0x7F << 5); |
| 2581 | ret_val = e1e_wphy(hw, PHY_REG(769, 23), data); |
| 2582 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2583 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2584 | e1e_rphy(hw, PHY_REG(769, 16), &data); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2585 | data |= (1 << 13); |
| 2586 | ret_val = e1e_wphy(hw, PHY_REG(769, 16), data); |
| 2587 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2588 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2589 | e1e_rphy(hw, PHY_REG(776, 20), &data); |
| 2590 | data &= ~(0x3FF << 2); |
| 2591 | data |= (0x8 << 2); |
| 2592 | ret_val = e1e_wphy(hw, PHY_REG(776, 20), data); |
| 2593 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2594 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2595 | ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00); |
| 2596 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2597 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2598 | e1e_rphy(hw, HV_PM_CTRL, &data); |
| 2599 | ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10)); |
| 2600 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2601 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2602 | } |
| 2603 | |
| 2604 | /* re-enable Rx path after enabling/disabling workaround */ |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2605 | return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14)); |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2606 | } |
| 2607 | |
| 2608 | /** |
| 2609 | * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be |
| 2610 | * done after every PHY reset. |
| 2611 | **/ |
| 2612 | static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw) |
| 2613 | { |
| 2614 | s32 ret_val = 0; |
| 2615 | |
| 2616 | if (hw->mac.type != e1000_pch2lan) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2617 | return 0; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2618 | |
| 2619 | /* Set MDIO slow mode before any other MDIO access */ |
| 2620 | ret_val = e1000_set_mdio_slow_mode_hv(hw); |
Bruce Allan | 8e5ab42 | 2012-12-05 06:26:19 +0000 | [diff] [blame] | 2621 | if (ret_val) |
| 2622 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2623 | |
Bruce Allan | 4d24136 | 2011-12-16 00:46:06 +0000 | [diff] [blame] | 2624 | ret_val = hw->phy.ops.acquire(hw); |
| 2625 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2626 | return ret_val; |
Bruce Allan | 4d24136 | 2011-12-16 00:46:06 +0000 | [diff] [blame] | 2627 | /* set MSE higher to enable link to stay up when noise is high */ |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 2628 | ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034); |
Bruce Allan | 4d24136 | 2011-12-16 00:46:06 +0000 | [diff] [blame] | 2629 | if (ret_val) |
| 2630 | goto release; |
| 2631 | /* drop link after 5 times MSE threshold was reached */ |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 2632 | ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005); |
Bruce Allan | 4d24136 | 2011-12-16 00:46:06 +0000 | [diff] [blame] | 2633 | release: |
| 2634 | hw->phy.ops.release(hw); |
| 2635 | |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2636 | return ret_val; |
| 2637 | } |
| 2638 | |
| 2639 | /** |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2640 | * e1000_k1_gig_workaround_lv - K1 Si workaround |
| 2641 | * @hw: pointer to the HW structure |
| 2642 | * |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2643 | * Workaround to set the K1 beacon duration for 82579 parts in 10Mbps |
| 2644 | * Disable K1 in 1000Mbps and 100Mbps |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2645 | **/ |
| 2646 | static s32 e1000_k1_workaround_lv(struct e1000_hw *hw) |
| 2647 | { |
| 2648 | s32 ret_val = 0; |
| 2649 | u16 status_reg = 0; |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2650 | |
| 2651 | if (hw->mac.type != e1000_pch2lan) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2652 | return 0; |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2653 | |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2654 | /* Set K1 beacon duration based on 10Mbs speed */ |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2655 | ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg); |
| 2656 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2657 | return ret_val; |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2658 | |
| 2659 | if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) |
| 2660 | == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) { |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2661 | if (status_reg & |
| 2662 | (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) { |
Bruce Allan | 36ceeb4 | 2012-03-20 03:47:47 +0000 | [diff] [blame] | 2663 | u16 pm_phy_reg; |
| 2664 | |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2665 | /* LV 1G/100 Packet drop issue wa */ |
Bruce Allan | 36ceeb4 | 2012-03-20 03:47:47 +0000 | [diff] [blame] | 2666 | ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg); |
| 2667 | if (ret_val) |
| 2668 | return ret_val; |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2669 | pm_phy_reg &= ~HV_PM_CTRL_K1_ENABLE; |
Bruce Allan | 36ceeb4 | 2012-03-20 03:47:47 +0000 | [diff] [blame] | 2670 | ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg); |
| 2671 | if (ret_val) |
| 2672 | return ret_val; |
Bruce Allan | 0ed013e | 2011-07-29 05:52:56 +0000 | [diff] [blame] | 2673 | } else { |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2674 | u32 mac_reg; |
| 2675 | |
| 2676 | mac_reg = er32(FEXTNVM4); |
| 2677 | mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK; |
Bruce Allan | 0ed013e | 2011-07-29 05:52:56 +0000 | [diff] [blame] | 2678 | mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC; |
David Ertman | 77e6114 | 2014-04-22 05:25:53 +0000 | [diff] [blame] | 2679 | ew32(FEXTNVM4, mac_reg); |
Bruce Allan | 0ed013e | 2011-07-29 05:52:56 +0000 | [diff] [blame] | 2680 | } |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2681 | } |
| 2682 | |
Bruce Allan | 831bd2e | 2010-09-22 17:16:18 +0000 | [diff] [blame] | 2683 | return ret_val; |
| 2684 | } |
| 2685 | |
| 2686 | /** |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 2687 | * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware |
| 2688 | * @hw: pointer to the HW structure |
| 2689 | * @gate: boolean set to true to gate, false to ungate |
| 2690 | * |
| 2691 | * Gate/ungate the automatic PHY configuration via hardware; perform |
| 2692 | * the configuration via software instead. |
| 2693 | **/ |
| 2694 | static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate) |
| 2695 | { |
| 2696 | u32 extcnf_ctrl; |
| 2697 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 2698 | if (hw->mac.type < e1000_pch2lan) |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 2699 | return; |
| 2700 | |
| 2701 | extcnf_ctrl = er32(EXTCNF_CTRL); |
| 2702 | |
| 2703 | if (gate) |
| 2704 | extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG; |
| 2705 | else |
| 2706 | extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG; |
| 2707 | |
| 2708 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 2709 | } |
| 2710 | |
| 2711 | /** |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 2712 | * e1000_lan_init_done_ich8lan - Check for PHY config completion |
| 2713 | * @hw: pointer to the HW structure |
| 2714 | * |
| 2715 | * Check the appropriate indication the MAC has finished configuring the |
| 2716 | * PHY after a software reset. |
| 2717 | **/ |
| 2718 | static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw) |
| 2719 | { |
| 2720 | u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT; |
| 2721 | |
| 2722 | /* Wait for basic configuration completes before proceeding */ |
| 2723 | do { |
| 2724 | data = er32(STATUS); |
| 2725 | data &= E1000_STATUS_LAN_INIT_DONE; |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 2726 | usleep_range(100, 200); |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 2727 | } while ((!data) && --loop); |
| 2728 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2729 | /* If basic configuration is incomplete before the above loop |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 2730 | * count reaches 0, loading the configuration from NVM will |
| 2731 | * leave the PHY in a bad state possibly resulting in no link. |
| 2732 | */ |
| 2733 | if (loop == 0) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 2734 | e_dbg("LAN_INIT_DONE not set, increase timeout\n"); |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 2735 | |
| 2736 | /* Clear the Init Done bit for the next init event */ |
| 2737 | data = er32(STATUS); |
| 2738 | data &= ~E1000_STATUS_LAN_INIT_DONE; |
| 2739 | ew32(STATUS, data); |
| 2740 | } |
| 2741 | |
| 2742 | /** |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2743 | * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2744 | * @hw: pointer to the HW structure |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2745 | **/ |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2746 | static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2747 | { |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2748 | s32 ret_val = 0; |
| 2749 | u16 reg; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2750 | |
Bruce Allan | 44abd5c | 2012-02-22 09:02:37 +0000 | [diff] [blame] | 2751 | if (hw->phy.ops.check_reset_block(hw)) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2752 | return 0; |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 2753 | |
Bruce Allan | 5f3eed6 | 2010-09-22 17:15:54 +0000 | [diff] [blame] | 2754 | /* Allow time for h/w to get to quiescent state after reset */ |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 2755 | usleep_range(10000, 20000); |
Bruce Allan | 5f3eed6 | 2010-09-22 17:15:54 +0000 | [diff] [blame] | 2756 | |
Bruce Allan | fddaa1a | 2010-01-13 01:52:49 +0000 | [diff] [blame] | 2757 | /* Perform any necessary post-reset workarounds */ |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2758 | switch (hw->mac.type) { |
| 2759 | case e1000_pchlan: |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2760 | ret_val = e1000_hv_phy_workarounds_ich8lan(hw); |
| 2761 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2762 | return ret_val; |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2763 | break; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2764 | case e1000_pch2lan: |
| 2765 | ret_val = e1000_lv_phy_workarounds_ich8lan(hw); |
| 2766 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2767 | return ret_val; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 2768 | break; |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2769 | default: |
| 2770 | break; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 2771 | } |
| 2772 | |
Bruce Allan | 3ebfc7c | 2011-05-13 07:20:14 +0000 | [diff] [blame] | 2773 | /* Clear the host wakeup bit after lcd reset */ |
| 2774 | if (hw->mac.type >= e1000_pchlan) { |
| 2775 | e1e_rphy(hw, BM_PORT_GEN_CFG, ®); |
| 2776 | reg &= ~BM_WUC_HOST_WU_BIT; |
| 2777 | e1e_wphy(hw, BM_PORT_GEN_CFG, reg); |
| 2778 | } |
Bruce Allan | db2932e | 2009-10-26 11:22:47 +0000 | [diff] [blame] | 2779 | |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2780 | /* Configure the LCD with the extended configuration region in NVM */ |
| 2781 | ret_val = e1000_sw_lcd_config_ich8lan(hw); |
| 2782 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2783 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2784 | |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 2785 | /* Configure the LCD with the OEM bits in NVM */ |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2786 | ret_val = e1000_oem_bits_config_ich8lan(hw, true); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2787 | |
Bruce Allan | 1effb45 | 2011-02-25 06:58:03 +0000 | [diff] [blame] | 2788 | if (hw->mac.type == e1000_pch2lan) { |
| 2789 | /* Ungate automatic PHY configuration on non-managed 82579 */ |
| 2790 | if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) { |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 2791 | usleep_range(10000, 20000); |
Bruce Allan | 1effb45 | 2011-02-25 06:58:03 +0000 | [diff] [blame] | 2792 | e1000_gate_hw_phy_config_ich8lan(hw, false); |
| 2793 | } |
| 2794 | |
| 2795 | /* Set EEE LPI Update Timer to 200usec */ |
| 2796 | ret_val = hw->phy.ops.acquire(hw); |
| 2797 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2798 | return ret_val; |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 2799 | ret_val = e1000_write_emi_reg_locked(hw, |
| 2800 | I82579_LPI_UPDATE_TIMER, |
| 2801 | 0x1387); |
Bruce Allan | 1effb45 | 2011-02-25 06:58:03 +0000 | [diff] [blame] | 2802 | hw->phy.ops.release(hw); |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 2803 | } |
| 2804 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2805 | return ret_val; |
| 2806 | } |
| 2807 | |
| 2808 | /** |
| 2809 | * e1000_phy_hw_reset_ich8lan - Performs a PHY reset |
| 2810 | * @hw: pointer to the HW structure |
| 2811 | * |
| 2812 | * Resets the PHY |
| 2813 | * This is a function pointer entry point called by drivers |
| 2814 | * or other shared routines. |
| 2815 | **/ |
| 2816 | static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw) |
| 2817 | { |
| 2818 | s32 ret_val = 0; |
| 2819 | |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 2820 | /* Gate automatic PHY configuration by hardware on non-managed 82579 */ |
| 2821 | if ((hw->mac.type == e1000_pch2lan) && |
| 2822 | !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) |
| 2823 | e1000_gate_hw_phy_config_ich8lan(hw, true); |
| 2824 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2825 | ret_val = e1000e_phy_hw_reset_generic(hw); |
| 2826 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2827 | return ret_val; |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 2828 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2829 | return e1000_post_phy_reset_ich8lan(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2830 | } |
| 2831 | |
| 2832 | /** |
Bruce Allan | fa2ce13 | 2009-10-26 11:23:25 +0000 | [diff] [blame] | 2833 | * e1000_set_lplu_state_pchlan - Set Low Power Link Up state |
| 2834 | * @hw: pointer to the HW structure |
| 2835 | * @active: true to enable LPLU, false to disable |
| 2836 | * |
| 2837 | * Sets the LPLU state according to the active flag. For PCH, if OEM write |
| 2838 | * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set |
| 2839 | * the phy speed. This function will manually set the LPLU bit and restart |
| 2840 | * auto-neg as hw would do. D3 and D0 LPLU will call the same function |
| 2841 | * since it configures the same bit. |
| 2842 | **/ |
| 2843 | static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active) |
| 2844 | { |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 2845 | s32 ret_val; |
Bruce Allan | fa2ce13 | 2009-10-26 11:23:25 +0000 | [diff] [blame] | 2846 | u16 oem_reg; |
| 2847 | |
| 2848 | ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg); |
| 2849 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2850 | return ret_val; |
Bruce Allan | fa2ce13 | 2009-10-26 11:23:25 +0000 | [diff] [blame] | 2851 | |
| 2852 | if (active) |
| 2853 | oem_reg |= HV_OEM_BITS_LPLU; |
| 2854 | else |
| 2855 | oem_reg &= ~HV_OEM_BITS_LPLU; |
| 2856 | |
Bruce Allan | 44abd5c | 2012-02-22 09:02:37 +0000 | [diff] [blame] | 2857 | if (!hw->phy.ops.check_reset_block(hw)) |
Bruce Allan | 464c85e | 2011-12-16 00:46:49 +0000 | [diff] [blame] | 2858 | oem_reg |= HV_OEM_BITS_RESTART_AN; |
| 2859 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 2860 | return e1e_wphy(hw, HV_OEM_BITS, oem_reg); |
Bruce Allan | fa2ce13 | 2009-10-26 11:23:25 +0000 | [diff] [blame] | 2861 | } |
| 2862 | |
| 2863 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2864 | * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state |
| 2865 | * @hw: pointer to the HW structure |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 2866 | * @active: true to enable LPLU, false to disable |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2867 | * |
| 2868 | * Sets the LPLU D0 state according to the active flag. When |
| 2869 | * activating LPLU this function also disables smart speed |
| 2870 | * and vice versa. LPLU will not be activated unless the |
| 2871 | * device autonegotiation advertisement meets standards of |
| 2872 | * either 10 or 10/100 or 10/100/1000 at all duplexes. |
| 2873 | * This is a function pointer entry point only called by |
| 2874 | * PHY setup routines. |
| 2875 | **/ |
| 2876 | static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active) |
| 2877 | { |
| 2878 | struct e1000_phy_info *phy = &hw->phy; |
| 2879 | u32 phy_ctrl; |
| 2880 | s32 ret_val = 0; |
| 2881 | u16 data; |
| 2882 | |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 2883 | if (phy->type == e1000_phy_ife) |
Bruce Allan | 8260725 | 2012-02-08 02:55:09 +0000 | [diff] [blame] | 2884 | return 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2885 | |
| 2886 | phy_ctrl = er32(PHY_CTRL); |
| 2887 | |
| 2888 | if (active) { |
| 2889 | phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU; |
| 2890 | ew32(PHY_CTRL, phy_ctrl); |
| 2891 | |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 2892 | if (phy->type != e1000_phy_igp_3) |
| 2893 | return 0; |
| 2894 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2895 | /* Call gig speed drop workaround on LPLU before accessing |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2896 | * any PHY registers |
| 2897 | */ |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 2898 | if (hw->mac.type == e1000_ich8lan) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2899 | e1000e_gig_downshift_workaround_ich8lan(hw); |
| 2900 | |
| 2901 | /* When LPLU is enabled, we should disable SmartSpeed */ |
| 2902 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data); |
Bruce Allan | 7dbbe5d | 2013-01-05 05:08:31 +0000 | [diff] [blame] | 2903 | if (ret_val) |
| 2904 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2905 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
| 2906 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data); |
| 2907 | if (ret_val) |
| 2908 | return ret_val; |
| 2909 | } else { |
| 2910 | phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU; |
| 2911 | ew32(PHY_CTRL, phy_ctrl); |
| 2912 | |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 2913 | if (phy->type != e1000_phy_igp_3) |
| 2914 | return 0; |
| 2915 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2916 | /* LPLU and SmartSpeed are mutually exclusive. LPLU is used |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2917 | * during Dx states where the power conservation is most |
| 2918 | * important. During driver activity we should enable |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2919 | * SmartSpeed, so performance is maintained. |
| 2920 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2921 | if (phy->smart_speed == e1000_smart_speed_on) { |
| 2922 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2923 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2924 | if (ret_val) |
| 2925 | return ret_val; |
| 2926 | |
| 2927 | data |= IGP01E1000_PSCFR_SMART_SPEED; |
| 2928 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2929 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2930 | if (ret_val) |
| 2931 | return ret_val; |
| 2932 | } else if (phy->smart_speed == e1000_smart_speed_off) { |
| 2933 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2934 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2935 | if (ret_val) |
| 2936 | return ret_val; |
| 2937 | |
| 2938 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
| 2939 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2940 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2941 | if (ret_val) |
| 2942 | return ret_val; |
| 2943 | } |
| 2944 | } |
| 2945 | |
| 2946 | return 0; |
| 2947 | } |
| 2948 | |
| 2949 | /** |
| 2950 | * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state |
| 2951 | * @hw: pointer to the HW structure |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 2952 | * @active: true to enable LPLU, false to disable |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2953 | * |
| 2954 | * Sets the LPLU D3 state according to the active flag. When |
| 2955 | * activating LPLU this function also disables smart speed |
| 2956 | * and vice versa. LPLU will not be activated unless the |
| 2957 | * device autonegotiation advertisement meets standards of |
| 2958 | * either 10 or 10/100 or 10/100/1000 at all duplexes. |
| 2959 | * This is a function pointer entry point only called by |
| 2960 | * PHY setup routines. |
| 2961 | **/ |
| 2962 | static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active) |
| 2963 | { |
| 2964 | struct e1000_phy_info *phy = &hw->phy; |
| 2965 | u32 phy_ctrl; |
Bruce Allan | d7eb338 | 2012-02-08 02:55:14 +0000 | [diff] [blame] | 2966 | s32 ret_val = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2967 | u16 data; |
| 2968 | |
| 2969 | phy_ctrl = er32(PHY_CTRL); |
| 2970 | |
| 2971 | if (!active) { |
| 2972 | phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU; |
| 2973 | ew32(PHY_CTRL, phy_ctrl); |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 2974 | |
| 2975 | if (phy->type != e1000_phy_igp_3) |
| 2976 | return 0; |
| 2977 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 2978 | /* LPLU and SmartSpeed are mutually exclusive. LPLU is used |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2979 | * during Dx states where the power conservation is most |
| 2980 | * important. During driver activity we should enable |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2981 | * SmartSpeed, so performance is maintained. |
| 2982 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2983 | if (phy->smart_speed == e1000_smart_speed_on) { |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2984 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
| 2985 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2986 | if (ret_val) |
| 2987 | return ret_val; |
| 2988 | |
| 2989 | data |= IGP01E1000_PSCFR_SMART_SPEED; |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2990 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
| 2991 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2992 | if (ret_val) |
| 2993 | return ret_val; |
| 2994 | } else if (phy->smart_speed == e1000_smart_speed_off) { |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 2995 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
| 2996 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2997 | if (ret_val) |
| 2998 | return ret_val; |
| 2999 | |
| 3000 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3001 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
| 3002 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3003 | if (ret_val) |
| 3004 | return ret_val; |
| 3005 | } |
| 3006 | } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) || |
| 3007 | (phy->autoneg_advertised == E1000_ALL_NOT_GIG) || |
| 3008 | (phy->autoneg_advertised == E1000_ALL_10_SPEED)) { |
| 3009 | phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU; |
| 3010 | ew32(PHY_CTRL, phy_ctrl); |
| 3011 | |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 3012 | if (phy->type != e1000_phy_igp_3) |
| 3013 | return 0; |
| 3014 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3015 | /* Call gig speed drop workaround on LPLU before accessing |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3016 | * any PHY registers |
| 3017 | */ |
Bruce Allan | 60f1292 | 2009-07-01 13:28:14 +0000 | [diff] [blame] | 3018 | if (hw->mac.type == e1000_ich8lan) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3019 | e1000e_gig_downshift_workaround_ich8lan(hw); |
| 3020 | |
| 3021 | /* When LPLU is enabled, we should disable SmartSpeed */ |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3022 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3023 | if (ret_val) |
| 3024 | return ret_val; |
| 3025 | |
| 3026 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3027 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3028 | } |
| 3029 | |
Bruce Allan | d7eb338 | 2012-02-08 02:55:14 +0000 | [diff] [blame] | 3030 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3031 | } |
| 3032 | |
| 3033 | /** |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3034 | * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1 |
| 3035 | * @hw: pointer to the HW structure |
| 3036 | * @bank: pointer to the variable that returns the active bank |
| 3037 | * |
| 3038 | * Reads signature byte from the NVM using the flash access registers. |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3039 | * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank. |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3040 | **/ |
| 3041 | static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank) |
| 3042 | { |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3043 | u32 eecd; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3044 | struct e1000_nvm_info *nvm = &hw->nvm; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3045 | u32 bank1_offset = nvm->flash_bank_size * sizeof(u16); |
| 3046 | u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3047 | u8 sig_byte = 0; |
Bruce Allan | f71dde6 | 2012-02-08 02:55:35 +0000 | [diff] [blame] | 3048 | s32 ret_val; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3049 | |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3050 | switch (hw->mac.type) { |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3051 | /* In SPT, read from the CTRL_EXT reg instead of |
| 3052 | * accessing the sector valid bits from the nvm |
| 3053 | */ |
| 3054 | case e1000_pch_spt: |
| 3055 | *bank = er32(CTRL_EXT) |
| 3056 | & E1000_CTRL_EXT_NVMVS; |
| 3057 | if ((*bank == 0) || (*bank == 1)) { |
| 3058 | e_dbg("ERROR: No valid NVM bank present\n"); |
| 3059 | return -E1000_ERR_NVM; |
| 3060 | } else { |
| 3061 | *bank = *bank - 2; |
| 3062 | return 0; |
| 3063 | } |
| 3064 | break; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3065 | case e1000_ich8lan: |
| 3066 | case e1000_ich9lan: |
| 3067 | eecd = er32(EECD); |
| 3068 | if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) == |
| 3069 | E1000_EECD_SEC1VAL_VALID_MASK) { |
| 3070 | if (eecd & E1000_EECD_SEC1VAL) |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3071 | *bank = 1; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3072 | else |
| 3073 | *bank = 0; |
| 3074 | |
| 3075 | return 0; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3076 | } |
Bruce Allan | 434f139 | 2011-12-16 00:46:54 +0000 | [diff] [blame] | 3077 | e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n"); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3078 | /* fall-thru */ |
| 3079 | default: |
| 3080 | /* set bank to 0 in case flash read fails */ |
| 3081 | *bank = 0; |
| 3082 | |
| 3083 | /* Check bank 0 */ |
| 3084 | ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset, |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 3085 | &sig_byte); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3086 | if (ret_val) |
| 3087 | return ret_val; |
| 3088 | if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == |
| 3089 | E1000_ICH_NVM_SIG_VALUE) { |
| 3090 | *bank = 0; |
| 3091 | return 0; |
| 3092 | } |
| 3093 | |
| 3094 | /* Check bank 1 */ |
| 3095 | ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset + |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 3096 | bank1_offset, |
| 3097 | &sig_byte); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3098 | if (ret_val) |
| 3099 | return ret_val; |
| 3100 | if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == |
| 3101 | E1000_ICH_NVM_SIG_VALUE) { |
| 3102 | *bank = 1; |
| 3103 | return 0; |
| 3104 | } |
| 3105 | |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3106 | e_dbg("ERROR: No valid NVM bank present\n"); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3107 | return -E1000_ERR_NVM; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3108 | } |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3109 | } |
| 3110 | |
| 3111 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3112 | * e1000_read_nvm_spt - NVM access for SPT |
| 3113 | * @hw: pointer to the HW structure |
| 3114 | * @offset: The offset (in bytes) of the word(s) to read. |
| 3115 | * @words: Size of data to read in words. |
| 3116 | * @data: pointer to the word(s) to read at offset. |
| 3117 | * |
| 3118 | * Reads a word(s) from the NVM |
| 3119 | **/ |
| 3120 | static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words, |
| 3121 | u16 *data) |
| 3122 | { |
| 3123 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 3124 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
| 3125 | u32 act_offset; |
| 3126 | s32 ret_val = 0; |
| 3127 | u32 bank = 0; |
| 3128 | u32 dword = 0; |
| 3129 | u16 offset_to_read; |
| 3130 | u16 i; |
| 3131 | |
| 3132 | if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || |
| 3133 | (words == 0)) { |
| 3134 | e_dbg("nvm parameter(s) out of bounds\n"); |
| 3135 | ret_val = -E1000_ERR_NVM; |
| 3136 | goto out; |
| 3137 | } |
| 3138 | |
| 3139 | nvm->ops.acquire(hw); |
| 3140 | |
| 3141 | ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); |
| 3142 | if (ret_val) { |
| 3143 | e_dbg("Could not detect valid bank, assuming bank 0\n"); |
| 3144 | bank = 0; |
| 3145 | } |
| 3146 | |
| 3147 | act_offset = (bank) ? nvm->flash_bank_size : 0; |
| 3148 | act_offset += offset; |
| 3149 | |
| 3150 | ret_val = 0; |
| 3151 | |
| 3152 | for (i = 0; i < words; i += 2) { |
| 3153 | if (words - i == 1) { |
| 3154 | if (dev_spec->shadow_ram[offset + i].modified) { |
| 3155 | data[i] = |
| 3156 | dev_spec->shadow_ram[offset + i].value; |
| 3157 | } else { |
| 3158 | offset_to_read = act_offset + i - |
| 3159 | ((act_offset + i) % 2); |
| 3160 | ret_val = |
| 3161 | e1000_read_flash_dword_ich8lan(hw, |
| 3162 | offset_to_read, |
| 3163 | &dword); |
| 3164 | if (ret_val) |
| 3165 | break; |
| 3166 | if ((act_offset + i) % 2 == 0) |
| 3167 | data[i] = (u16)(dword & 0xFFFF); |
| 3168 | else |
| 3169 | data[i] = (u16)((dword >> 16) & 0xFFFF); |
| 3170 | } |
| 3171 | } else { |
| 3172 | offset_to_read = act_offset + i; |
| 3173 | if (!(dev_spec->shadow_ram[offset + i].modified) || |
| 3174 | !(dev_spec->shadow_ram[offset + i + 1].modified)) { |
| 3175 | ret_val = |
| 3176 | e1000_read_flash_dword_ich8lan(hw, |
| 3177 | offset_to_read, |
| 3178 | &dword); |
| 3179 | if (ret_val) |
| 3180 | break; |
| 3181 | } |
| 3182 | if (dev_spec->shadow_ram[offset + i].modified) |
| 3183 | data[i] = |
| 3184 | dev_spec->shadow_ram[offset + i].value; |
| 3185 | else |
| 3186 | data[i] = (u16)(dword & 0xFFFF); |
| 3187 | if (dev_spec->shadow_ram[offset + i].modified) |
| 3188 | data[i + 1] = |
| 3189 | dev_spec->shadow_ram[offset + i + 1].value; |
| 3190 | else |
| 3191 | data[i + 1] = (u16)(dword >> 16 & 0xFFFF); |
| 3192 | } |
| 3193 | } |
| 3194 | |
| 3195 | nvm->ops.release(hw); |
| 3196 | |
| 3197 | out: |
| 3198 | if (ret_val) |
| 3199 | e_dbg("NVM read error: %d\n", ret_val); |
| 3200 | |
| 3201 | return ret_val; |
| 3202 | } |
| 3203 | |
| 3204 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3205 | * e1000_read_nvm_ich8lan - Read word(s) from the NVM |
| 3206 | * @hw: pointer to the HW structure |
| 3207 | * @offset: The offset (in bytes) of the word(s) to read. |
| 3208 | * @words: Size of data to read in words |
| 3209 | * @data: Pointer to the word(s) to read at offset. |
| 3210 | * |
| 3211 | * Reads a word(s) from the NVM using the flash access registers. |
| 3212 | **/ |
| 3213 | static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words, |
| 3214 | u16 *data) |
| 3215 | { |
| 3216 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 3217 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
| 3218 | u32 act_offset; |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 3219 | s32 ret_val = 0; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3220 | u32 bank = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3221 | u16 i, word; |
| 3222 | |
| 3223 | if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || |
| 3224 | (words == 0)) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3225 | e_dbg("nvm parameter(s) out of bounds\n"); |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 3226 | ret_val = -E1000_ERR_NVM; |
| 3227 | goto out; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3228 | } |
| 3229 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3230 | nvm->ops.acquire(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3231 | |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3232 | ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 3233 | if (ret_val) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3234 | e_dbg("Could not detect valid bank, assuming bank 0\n"); |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 3235 | bank = 0; |
| 3236 | } |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3237 | |
| 3238 | act_offset = (bank) ? nvm->flash_bank_size : 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3239 | act_offset += offset; |
| 3240 | |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 3241 | ret_val = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3242 | for (i = 0; i < words; i++) { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 3243 | if (dev_spec->shadow_ram[offset + i].modified) { |
| 3244 | data[i] = dev_spec->shadow_ram[offset + i].value; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3245 | } else { |
| 3246 | ret_val = e1000_read_flash_word_ich8lan(hw, |
| 3247 | act_offset + i, |
| 3248 | &word); |
| 3249 | if (ret_val) |
| 3250 | break; |
| 3251 | data[i] = word; |
| 3252 | } |
| 3253 | } |
| 3254 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3255 | nvm->ops.release(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3256 | |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3257 | out: |
| 3258 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3259 | e_dbg("NVM read error: %d\n", ret_val); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3260 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3261 | return ret_val; |
| 3262 | } |
| 3263 | |
| 3264 | /** |
| 3265 | * e1000_flash_cycle_init_ich8lan - Initialize flash |
| 3266 | * @hw: pointer to the HW structure |
| 3267 | * |
| 3268 | * This function does initial flash setup so that a new read/write/erase cycle |
| 3269 | * can be started. |
| 3270 | **/ |
| 3271 | static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw) |
| 3272 | { |
| 3273 | union ich8_hws_flash_status hsfsts; |
| 3274 | s32 ret_val = -E1000_ERR_NVM; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3275 | |
| 3276 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
| 3277 | |
| 3278 | /* Check if the flash descriptor is valid */ |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3279 | if (!hsfsts.hsf_status.fldesvalid) { |
Bruce Allan | 434f139 | 2011-12-16 00:46:54 +0000 | [diff] [blame] | 3280 | e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3281 | return -E1000_ERR_NVM; |
| 3282 | } |
| 3283 | |
| 3284 | /* Clear FCERR and DAEL in hw status by writing 1 */ |
| 3285 | hsfsts.hsf_status.flcerr = 1; |
| 3286 | hsfsts.hsf_status.dael = 1; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3287 | if (hw->mac.type == e1000_pch_spt) |
| 3288 | ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF); |
| 3289 | else |
| 3290 | ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3291 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3292 | /* Either we should have a hardware SPI cycle in progress |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3293 | * bit to check against, in order to start a new cycle or |
| 3294 | * FDONE bit should be changed in the hardware so that it |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 3295 | * is 1 after hardware reset, which can then be used as an |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3296 | * indication whether a cycle is in progress or has been |
| 3297 | * completed. |
| 3298 | */ |
| 3299 | |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3300 | if (!hsfsts.hsf_status.flcinprog) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3301 | /* There is no cycle running at present, |
Bruce Allan | 5ff5b66 | 2009-12-01 15:51:11 +0000 | [diff] [blame] | 3302 | * so we can start a cycle. |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3303 | * Begin by setting Flash Cycle Done. |
| 3304 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3305 | hsfsts.hsf_status.flcdone = 1; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3306 | if (hw->mac.type == e1000_pch_spt) |
| 3307 | ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF); |
| 3308 | else |
| 3309 | ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3310 | ret_val = 0; |
| 3311 | } else { |
Bruce Allan | f71dde6 | 2012-02-08 02:55:35 +0000 | [diff] [blame] | 3312 | s32 i; |
Bruce Allan | 90da066 | 2011-01-06 07:02:53 +0000 | [diff] [blame] | 3313 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3314 | /* Otherwise poll for sometime so the current |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3315 | * cycle has a chance to end before giving up. |
| 3316 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3317 | for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) { |
Bruce Allan | c8243ee | 2011-12-17 08:32:57 +0000 | [diff] [blame] | 3318 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3319 | if (!hsfsts.hsf_status.flcinprog) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3320 | ret_val = 0; |
| 3321 | break; |
| 3322 | } |
| 3323 | udelay(1); |
| 3324 | } |
Bruce Allan | 9e2d765 | 2012-01-31 06:37:27 +0000 | [diff] [blame] | 3325 | if (!ret_val) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3326 | /* Successful in waiting for previous cycle to timeout, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3327 | * now set the Flash Cycle Done. |
| 3328 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3329 | hsfsts.hsf_status.flcdone = 1; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3330 | if (hw->mac.type == e1000_pch_spt) |
| 3331 | ew32flash(ICH_FLASH_HSFSTS, |
| 3332 | hsfsts.regval & 0xFFFF); |
| 3333 | else |
| 3334 | ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3335 | } else { |
Joe Perches | 2c73e1f | 2010-03-26 20:16:59 +0000 | [diff] [blame] | 3336 | e_dbg("Flash controller busy, cannot get access\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3337 | } |
| 3338 | } |
| 3339 | |
| 3340 | return ret_val; |
| 3341 | } |
| 3342 | |
| 3343 | /** |
| 3344 | * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase) |
| 3345 | * @hw: pointer to the HW structure |
| 3346 | * @timeout: maximum time to wait for completion |
| 3347 | * |
| 3348 | * This function starts a flash cycle and waits for its completion. |
| 3349 | **/ |
| 3350 | static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout) |
| 3351 | { |
| 3352 | union ich8_hws_flash_ctrl hsflctl; |
| 3353 | union ich8_hws_flash_status hsfsts; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3354 | u32 i = 0; |
| 3355 | |
| 3356 | /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3357 | if (hw->mac.type == e1000_pch_spt) |
| 3358 | hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16; |
| 3359 | else |
| 3360 | hsflctl.regval = er16flash(ICH_FLASH_HSFCTL); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3361 | hsflctl.hsf_ctrl.flcgo = 1; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3362 | |
| 3363 | if (hw->mac.type == e1000_pch_spt) |
| 3364 | ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16); |
| 3365 | else |
| 3366 | ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3367 | |
| 3368 | /* wait till FDONE bit is set to 1 */ |
| 3369 | do { |
| 3370 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3371 | if (hsfsts.hsf_status.flcdone) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3372 | break; |
| 3373 | udelay(1); |
| 3374 | } while (i++ < timeout); |
| 3375 | |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3376 | if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3377 | return 0; |
| 3378 | |
Bruce Allan | 55920b5 | 2012-02-08 02:55:25 +0000 | [diff] [blame] | 3379 | return -E1000_ERR_NVM; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3380 | } |
| 3381 | |
| 3382 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3383 | * e1000_read_flash_dword_ich8lan - Read dword from flash |
| 3384 | * @hw: pointer to the HW structure |
| 3385 | * @offset: offset to data location |
| 3386 | * @data: pointer to the location for storing the data |
| 3387 | * |
| 3388 | * Reads the flash dword at offset into data. Offset is converted |
| 3389 | * to bytes before read. |
| 3390 | **/ |
| 3391 | static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, u32 offset, |
| 3392 | u32 *data) |
| 3393 | { |
| 3394 | /* Must convert word offset into bytes. */ |
| 3395 | offset <<= 1; |
| 3396 | return e1000_read_flash_data32_ich8lan(hw, offset, data); |
| 3397 | } |
| 3398 | |
| 3399 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3400 | * e1000_read_flash_word_ich8lan - Read word from flash |
| 3401 | * @hw: pointer to the HW structure |
| 3402 | * @offset: offset to data location |
| 3403 | * @data: pointer to the location for storing the data |
| 3404 | * |
| 3405 | * Reads the flash word at offset into data. Offset is converted |
| 3406 | * to bytes before read. |
| 3407 | **/ |
| 3408 | static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset, |
| 3409 | u16 *data) |
| 3410 | { |
| 3411 | /* Must convert offset into bytes. */ |
| 3412 | offset <<= 1; |
| 3413 | |
| 3414 | return e1000_read_flash_data_ich8lan(hw, offset, 2, data); |
| 3415 | } |
| 3416 | |
| 3417 | /** |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3418 | * e1000_read_flash_byte_ich8lan - Read byte from flash |
| 3419 | * @hw: pointer to the HW structure |
| 3420 | * @offset: The offset of the byte to read. |
| 3421 | * @data: Pointer to a byte to store the value read. |
| 3422 | * |
| 3423 | * Reads a single byte from the NVM using the flash access registers. |
| 3424 | **/ |
| 3425 | static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset, |
| 3426 | u8 *data) |
| 3427 | { |
| 3428 | s32 ret_val; |
| 3429 | u16 word = 0; |
| 3430 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3431 | /* In SPT, only 32 bits access is supported, |
| 3432 | * so this function should not be called. |
| 3433 | */ |
| 3434 | if (hw->mac.type == e1000_pch_spt) |
| 3435 | return -E1000_ERR_NVM; |
| 3436 | else |
| 3437 | ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word); |
| 3438 | |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3439 | if (ret_val) |
| 3440 | return ret_val; |
| 3441 | |
| 3442 | *data = (u8)word; |
| 3443 | |
| 3444 | return 0; |
| 3445 | } |
| 3446 | |
| 3447 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3448 | * e1000_read_flash_data_ich8lan - Read byte or word from NVM |
| 3449 | * @hw: pointer to the HW structure |
| 3450 | * @offset: The offset (in bytes) of the byte or word to read. |
| 3451 | * @size: Size of data to read, 1=byte 2=word |
| 3452 | * @data: Pointer to the word to store the value read. |
| 3453 | * |
| 3454 | * Reads a byte or word from the NVM using the flash access registers. |
| 3455 | **/ |
| 3456 | static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, |
| 3457 | u8 size, u16 *data) |
| 3458 | { |
| 3459 | union ich8_hws_flash_status hsfsts; |
| 3460 | union ich8_hws_flash_ctrl hsflctl; |
| 3461 | u32 flash_linear_addr; |
| 3462 | u32 flash_data = 0; |
| 3463 | s32 ret_val = -E1000_ERR_NVM; |
| 3464 | u8 count = 0; |
| 3465 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 3466 | if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3467 | return -E1000_ERR_NVM; |
| 3468 | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 3469 | flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + |
| 3470 | hw->nvm.flash_base_addr); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3471 | |
| 3472 | do { |
| 3473 | udelay(1); |
| 3474 | /* Steps */ |
| 3475 | ret_val = e1000_flash_cycle_init_ich8lan(hw); |
Bruce Allan | 9e2d765 | 2012-01-31 06:37:27 +0000 | [diff] [blame] | 3476 | if (ret_val) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3477 | break; |
| 3478 | |
| 3479 | hsflctl.regval = er16flash(ICH_FLASH_HSFCTL); |
| 3480 | /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ |
| 3481 | hsflctl.hsf_ctrl.fldbcount = size - 1; |
| 3482 | hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ; |
| 3483 | ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval); |
| 3484 | |
| 3485 | ew32flash(ICH_FLASH_FADDR, flash_linear_addr); |
| 3486 | |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 3487 | ret_val = |
| 3488 | e1000_flash_cycle_ich8lan(hw, |
| 3489 | ICH_FLASH_READ_COMMAND_TIMEOUT); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3490 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3491 | /* Check if FCERR is set to 1, if set to 1, clear it |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3492 | * and try the whole sequence a few more times, else |
| 3493 | * read in (shift in) the Flash Data0, the order is |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3494 | * least significant byte first msb to lsb |
| 3495 | */ |
Bruce Allan | 9e2d765 | 2012-01-31 06:37:27 +0000 | [diff] [blame] | 3496 | if (!ret_val) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3497 | flash_data = er32flash(ICH_FLASH_FDATA0); |
Bruce Allan | b1cdfea | 2010-12-11 05:53:47 +0000 | [diff] [blame] | 3498 | if (size == 1) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3499 | *data = (u8)(flash_data & 0x000000FF); |
Bruce Allan | b1cdfea | 2010-12-11 05:53:47 +0000 | [diff] [blame] | 3500 | else if (size == 2) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3501 | *data = (u16)(flash_data & 0x0000FFFF); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3502 | break; |
| 3503 | } else { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3504 | /* If we've gotten here, then things are probably |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3505 | * completely hosed, but if the error condition is |
| 3506 | * detected, it won't hurt to give it another try... |
| 3507 | * ICH_FLASH_CYCLE_REPEAT_COUNT times. |
| 3508 | */ |
| 3509 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3510 | if (hsfsts.hsf_status.flcerr) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3511 | /* Repeat for some time before giving up. */ |
| 3512 | continue; |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 3513 | } else if (!hsfsts.hsf_status.flcdone) { |
Bruce Allan | 434f139 | 2011-12-16 00:46:54 +0000 | [diff] [blame] | 3514 | e_dbg("Timeout error - flash cycle did not complete.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3515 | break; |
| 3516 | } |
| 3517 | } |
| 3518 | } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); |
| 3519 | |
| 3520 | return ret_val; |
| 3521 | } |
| 3522 | |
| 3523 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3524 | * e1000_read_flash_data32_ich8lan - Read dword from NVM |
| 3525 | * @hw: pointer to the HW structure |
| 3526 | * @offset: The offset (in bytes) of the dword to read. |
| 3527 | * @data: Pointer to the dword to store the value read. |
| 3528 | * |
| 3529 | * Reads a byte or word from the NVM using the flash access registers. |
| 3530 | **/ |
| 3531 | |
| 3532 | static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, |
| 3533 | u32 *data) |
| 3534 | { |
| 3535 | union ich8_hws_flash_status hsfsts; |
| 3536 | union ich8_hws_flash_ctrl hsflctl; |
| 3537 | u32 flash_linear_addr; |
| 3538 | s32 ret_val = -E1000_ERR_NVM; |
| 3539 | u8 count = 0; |
| 3540 | |
| 3541 | if (offset > ICH_FLASH_LINEAR_ADDR_MASK || |
| 3542 | hw->mac.type != e1000_pch_spt) |
| 3543 | return -E1000_ERR_NVM; |
| 3544 | flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + |
| 3545 | hw->nvm.flash_base_addr); |
| 3546 | |
| 3547 | do { |
| 3548 | udelay(1); |
| 3549 | /* Steps */ |
| 3550 | ret_val = e1000_flash_cycle_init_ich8lan(hw); |
| 3551 | if (ret_val) |
| 3552 | break; |
| 3553 | /* In SPT, This register is in Lan memory space, not flash. |
| 3554 | * Therefore, only 32 bit access is supported |
| 3555 | */ |
| 3556 | hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16; |
| 3557 | |
| 3558 | /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ |
| 3559 | hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1; |
| 3560 | hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ; |
| 3561 | /* In SPT, This register is in Lan memory space, not flash. |
| 3562 | * Therefore, only 32 bit access is supported |
| 3563 | */ |
| 3564 | ew32flash(ICH_FLASH_HSFSTS, (u32)hsflctl.regval << 16); |
| 3565 | ew32flash(ICH_FLASH_FADDR, flash_linear_addr); |
| 3566 | |
| 3567 | ret_val = |
| 3568 | e1000_flash_cycle_ich8lan(hw, |
| 3569 | ICH_FLASH_READ_COMMAND_TIMEOUT); |
| 3570 | |
| 3571 | /* Check if FCERR is set to 1, if set to 1, clear it |
| 3572 | * and try the whole sequence a few more times, else |
| 3573 | * read in (shift in) the Flash Data0, the order is |
| 3574 | * least significant byte first msb to lsb |
| 3575 | */ |
| 3576 | if (!ret_val) { |
| 3577 | *data = er32flash(ICH_FLASH_FDATA0); |
| 3578 | break; |
| 3579 | } else { |
| 3580 | /* If we've gotten here, then things are probably |
| 3581 | * completely hosed, but if the error condition is |
| 3582 | * detected, it won't hurt to give it another try... |
| 3583 | * ICH_FLASH_CYCLE_REPEAT_COUNT times. |
| 3584 | */ |
| 3585 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
| 3586 | if (hsfsts.hsf_status.flcerr) { |
| 3587 | /* Repeat for some time before giving up. */ |
| 3588 | continue; |
| 3589 | } else if (!hsfsts.hsf_status.flcdone) { |
| 3590 | e_dbg("Timeout error - flash cycle did not complete.\n"); |
| 3591 | break; |
| 3592 | } |
| 3593 | } |
| 3594 | } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); |
| 3595 | |
| 3596 | return ret_val; |
| 3597 | } |
| 3598 | |
| 3599 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3600 | * e1000_write_nvm_ich8lan - Write word(s) to the NVM |
| 3601 | * @hw: pointer to the HW structure |
| 3602 | * @offset: The offset (in bytes) of the word(s) to write. |
| 3603 | * @words: Size of data to write in words |
| 3604 | * @data: Pointer to the word(s) to write at offset. |
| 3605 | * |
| 3606 | * Writes a byte or word to the NVM using the flash access registers. |
| 3607 | **/ |
| 3608 | static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words, |
| 3609 | u16 *data) |
| 3610 | { |
| 3611 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 3612 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3613 | u16 i; |
| 3614 | |
| 3615 | if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || |
| 3616 | (words == 0)) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3617 | e_dbg("nvm parameter(s) out of bounds\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3618 | return -E1000_ERR_NVM; |
| 3619 | } |
| 3620 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3621 | nvm->ops.acquire(hw); |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 3622 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3623 | for (i = 0; i < words; i++) { |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 3624 | dev_spec->shadow_ram[offset + i].modified = true; |
| 3625 | dev_spec->shadow_ram[offset + i].value = data[i]; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3626 | } |
| 3627 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3628 | nvm->ops.release(hw); |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 3629 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3630 | return 0; |
| 3631 | } |
| 3632 | |
| 3633 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3634 | * e1000_update_nvm_checksum_spt - Update the checksum for NVM |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3635 | * @hw: pointer to the HW structure |
| 3636 | * |
| 3637 | * The NVM checksum is updated by calling the generic update_nvm_checksum, |
| 3638 | * which writes the checksum to the shadow ram. The changes in the shadow |
| 3639 | * ram are then committed to the EEPROM by processing each bank at a time |
| 3640 | * checking for the modified bit and writing only the pending changes. |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 3641 | * After a successful commit, the shadow ram is cleared and is ready for |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3642 | * future writes. |
| 3643 | **/ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3644 | static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3645 | { |
| 3646 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 3647 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3648 | u32 i, act_offset, new_bank_offset, old_bank_offset, bank; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3649 | s32 ret_val; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3650 | u32 dword = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3651 | |
| 3652 | ret_val = e1000e_update_nvm_checksum_generic(hw); |
| 3653 | if (ret_val) |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3654 | goto out; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3655 | |
| 3656 | if (nvm->type != e1000_nvm_flash_sw) |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3657 | goto out; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3658 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3659 | nvm->ops.acquire(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3660 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3661 | /* We're writing to the opposite bank so if we're on bank 1, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3662 | * write to bank 0 etc. We also need to erase the segment that |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3663 | * is going to be written |
| 3664 | */ |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 3665 | ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3666 | if (ret_val) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3667 | e_dbg("Could not detect valid bank, assuming bank 0\n"); |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 3668 | bank = 0; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3669 | } |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 3670 | |
| 3671 | if (bank == 0) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3672 | new_bank_offset = nvm->flash_bank_size; |
| 3673 | old_bank_offset = 0; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3674 | ret_val = e1000_erase_flash_bank_ich8lan(hw, 1); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3675 | if (ret_val) |
| 3676 | goto release; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3677 | } else { |
| 3678 | old_bank_offset = nvm->flash_bank_size; |
| 3679 | new_bank_offset = 0; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3680 | ret_val = e1000_erase_flash_bank_ich8lan(hw, 0); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3681 | if (ret_val) |
| 3682 | goto release; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3683 | } |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3684 | for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i += 2) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3685 | /* Determine whether to write the value stored |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3686 | * in the other NVM bank or a modified value stored |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3687 | * in the shadow RAM |
| 3688 | */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3689 | ret_val = e1000_read_flash_dword_ich8lan(hw, |
| 3690 | i + old_bank_offset, |
| 3691 | &dword); |
| 3692 | |
| 3693 | if (dev_spec->shadow_ram[i].modified) { |
| 3694 | dword &= 0xffff0000; |
| 3695 | dword |= (dev_spec->shadow_ram[i].value & 0xffff); |
| 3696 | } |
| 3697 | if (dev_spec->shadow_ram[i + 1].modified) { |
| 3698 | dword &= 0x0000ffff; |
| 3699 | dword |= ((dev_spec->shadow_ram[i + 1].value & 0xffff) |
| 3700 | << 16); |
| 3701 | } |
| 3702 | if (ret_val) |
| 3703 | break; |
| 3704 | |
| 3705 | /* If the word is 0x13, then make sure the signature bits |
| 3706 | * (15:14) are 11b until the commit has completed. |
| 3707 | * This will allow us to write 10b which indicates the |
| 3708 | * signature is valid. We want to do this after the write |
| 3709 | * has completed so that we don't mark the segment valid |
| 3710 | * while the write is still in progress |
| 3711 | */ |
| 3712 | if (i == E1000_ICH_NVM_SIG_WORD - 1) |
| 3713 | dword |= E1000_ICH_NVM_SIG_MASK << 16; |
| 3714 | |
| 3715 | /* Convert offset to bytes. */ |
| 3716 | act_offset = (i + new_bank_offset) << 1; |
| 3717 | |
| 3718 | usleep_range(100, 200); |
| 3719 | |
| 3720 | /* Write the data to the new bank. Offset in words */ |
| 3721 | act_offset = i + new_bank_offset; |
| 3722 | ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, |
| 3723 | dword); |
| 3724 | if (ret_val) |
| 3725 | break; |
| 3726 | } |
| 3727 | |
| 3728 | /* Don't bother writing the segment valid bits if sector |
| 3729 | * programming failed. |
| 3730 | */ |
| 3731 | if (ret_val) { |
| 3732 | /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */ |
| 3733 | e_dbg("Flash commit failed.\n"); |
| 3734 | goto release; |
| 3735 | } |
| 3736 | |
| 3737 | /* Finally validate the new segment by setting bit 15:14 |
| 3738 | * to 10b in word 0x13 , this can be done without an |
| 3739 | * erase as well since these bits are 11 to start with |
| 3740 | * and we need to change bit 14 to 0b |
| 3741 | */ |
| 3742 | act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD; |
| 3743 | |
| 3744 | /*offset in words but we read dword */ |
| 3745 | --act_offset; |
| 3746 | ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword); |
| 3747 | |
| 3748 | if (ret_val) |
| 3749 | goto release; |
| 3750 | |
| 3751 | dword &= 0xBFFFFFFF; |
| 3752 | ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword); |
| 3753 | |
| 3754 | if (ret_val) |
| 3755 | goto release; |
| 3756 | |
| 3757 | /* And invalidate the previously valid segment by setting |
| 3758 | * its signature word (0x13) high_byte to 0b. This can be |
| 3759 | * done without an erase because flash erase sets all bits |
| 3760 | * to 1's. We can write 1's to 0's without an erase |
| 3761 | */ |
| 3762 | act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1; |
| 3763 | |
| 3764 | /* offset in words but we read dword */ |
| 3765 | act_offset = old_bank_offset + E1000_ICH_NVM_SIG_WORD - 1; |
| 3766 | ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword); |
| 3767 | |
| 3768 | if (ret_val) |
| 3769 | goto release; |
| 3770 | |
| 3771 | dword &= 0x00FFFFFF; |
| 3772 | ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword); |
| 3773 | |
| 3774 | if (ret_val) |
| 3775 | goto release; |
| 3776 | |
| 3777 | /* Great! Everything worked, we can now clear the cached entries. */ |
| 3778 | for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) { |
| 3779 | dev_spec->shadow_ram[i].modified = false; |
| 3780 | dev_spec->shadow_ram[i].value = 0xFFFF; |
| 3781 | } |
| 3782 | |
| 3783 | release: |
| 3784 | nvm->ops.release(hw); |
| 3785 | |
| 3786 | /* Reload the EEPROM, or else modifications will not appear |
| 3787 | * until after the next adapter reset. |
| 3788 | */ |
| 3789 | if (!ret_val) { |
| 3790 | nvm->ops.reload(hw); |
| 3791 | usleep_range(10000, 20000); |
| 3792 | } |
| 3793 | |
| 3794 | out: |
| 3795 | if (ret_val) |
| 3796 | e_dbg("NVM update error: %d\n", ret_val); |
| 3797 | |
| 3798 | return ret_val; |
| 3799 | } |
| 3800 | |
| 3801 | /** |
| 3802 | * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM |
| 3803 | * @hw: pointer to the HW structure |
| 3804 | * |
| 3805 | * The NVM checksum is updated by calling the generic update_nvm_checksum, |
| 3806 | * which writes the checksum to the shadow ram. The changes in the shadow |
| 3807 | * ram are then committed to the EEPROM by processing each bank at a time |
| 3808 | * checking for the modified bit and writing only the pending changes. |
| 3809 | * After a successful commit, the shadow ram is cleared and is ready for |
| 3810 | * future writes. |
| 3811 | **/ |
| 3812 | static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw) |
| 3813 | { |
| 3814 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 3815 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
| 3816 | u32 i, act_offset, new_bank_offset, old_bank_offset, bank; |
| 3817 | s32 ret_val; |
| 3818 | u16 data = 0; |
| 3819 | |
| 3820 | ret_val = e1000e_update_nvm_checksum_generic(hw); |
| 3821 | if (ret_val) |
| 3822 | goto out; |
| 3823 | |
| 3824 | if (nvm->type != e1000_nvm_flash_sw) |
| 3825 | goto out; |
| 3826 | |
| 3827 | nvm->ops.acquire(hw); |
| 3828 | |
| 3829 | /* We're writing to the opposite bank so if we're on bank 1, |
| 3830 | * write to bank 0 etc. We also need to erase the segment that |
| 3831 | * is going to be written |
| 3832 | */ |
| 3833 | ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); |
| 3834 | if (ret_val) { |
| 3835 | e_dbg("Could not detect valid bank, assuming bank 0\n"); |
| 3836 | bank = 0; |
| 3837 | } |
| 3838 | |
| 3839 | if (bank == 0) { |
| 3840 | new_bank_offset = nvm->flash_bank_size; |
| 3841 | old_bank_offset = 0; |
| 3842 | ret_val = e1000_erase_flash_bank_ich8lan(hw, 1); |
| 3843 | if (ret_val) |
| 3844 | goto release; |
| 3845 | } else { |
| 3846 | old_bank_offset = nvm->flash_bank_size; |
| 3847 | new_bank_offset = 0; |
| 3848 | ret_val = e1000_erase_flash_bank_ich8lan(hw, 0); |
| 3849 | if (ret_val) |
| 3850 | goto release; |
| 3851 | } |
| 3852 | for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3853 | if (dev_spec->shadow_ram[i].modified) { |
| 3854 | data = dev_spec->shadow_ram[i].value; |
| 3855 | } else { |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3856 | ret_val = e1000_read_flash_word_ich8lan(hw, i + |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 3857 | old_bank_offset, |
| 3858 | &data); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3859 | if (ret_val) |
| 3860 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3861 | } |
| 3862 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3863 | /* If the word is 0x13, then make sure the signature bits |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3864 | * (15:14) are 11b until the commit has completed. |
| 3865 | * This will allow us to write 10b which indicates the |
| 3866 | * signature is valid. We want to do this after the write |
| 3867 | * has completed so that we don't mark the segment valid |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3868 | * while the write is still in progress |
| 3869 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3870 | if (i == E1000_ICH_NVM_SIG_WORD) |
| 3871 | data |= E1000_ICH_NVM_SIG_MASK; |
| 3872 | |
| 3873 | /* Convert offset to bytes. */ |
| 3874 | act_offset = (i + new_bank_offset) << 1; |
| 3875 | |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 3876 | usleep_range(100, 200); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3877 | /* Write the bytes to the new bank. */ |
| 3878 | ret_val = e1000_retry_write_flash_byte_ich8lan(hw, |
| 3879 | act_offset, |
| 3880 | (u8)data); |
| 3881 | if (ret_val) |
| 3882 | break; |
| 3883 | |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 3884 | usleep_range(100, 200); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3885 | ret_val = e1000_retry_write_flash_byte_ich8lan(hw, |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 3886 | act_offset + 1, |
| 3887 | (u8)(data >> 8)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3888 | if (ret_val) |
| 3889 | break; |
| 3890 | } |
| 3891 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3892 | /* Don't bother writing the segment valid bits if sector |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3893 | * programming failed. |
| 3894 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3895 | if (ret_val) { |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 3896 | /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3897 | e_dbg("Flash commit failed.\n"); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3898 | goto release; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3899 | } |
| 3900 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3901 | /* Finally validate the new segment by setting bit 15:14 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3902 | * to 10b in word 0x13 , this can be done without an |
| 3903 | * erase as well since these bits are 11 to start with |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3904 | * and we need to change bit 14 to 0b |
| 3905 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3906 | act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD; |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3907 | ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3908 | if (ret_val) |
| 3909 | goto release; |
| 3910 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3911 | data &= 0xBFFF; |
| 3912 | ret_val = e1000_retry_write_flash_byte_ich8lan(hw, |
| 3913 | act_offset * 2 + 1, |
| 3914 | (u8)(data >> 8)); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3915 | if (ret_val) |
| 3916 | goto release; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3917 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3918 | /* And invalidate the previously valid segment by setting |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3919 | * its signature word (0x13) high_byte to 0b. This can be |
| 3920 | * done without an erase because flash erase sets all bits |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 3921 | * to 1's. We can write 1's to 0's without an erase |
| 3922 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3923 | act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1; |
| 3924 | ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3925 | if (ret_val) |
| 3926 | goto release; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3927 | |
| 3928 | /* Great! Everything worked, we can now clear the cached entries. */ |
| 3929 | for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) { |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 3930 | dev_spec->shadow_ram[i].modified = false; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3931 | dev_spec->shadow_ram[i].value = 0xFFFF; |
| 3932 | } |
| 3933 | |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3934 | release: |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 3935 | nvm->ops.release(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3936 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 3937 | /* Reload the EEPROM, or else modifications will not appear |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3938 | * until after the next adapter reset. |
| 3939 | */ |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3940 | if (!ret_val) { |
Bruce Allan | e85e363 | 2012-02-22 09:03:14 +0000 | [diff] [blame] | 3941 | nvm->ops.reload(hw); |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 3942 | usleep_range(10000, 20000); |
Bruce Allan | 9c5e209 | 2010-05-10 15:00:31 +0000 | [diff] [blame] | 3943 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3944 | |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3945 | out: |
| 3946 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 3947 | e_dbg("NVM update error: %d\n", ret_val); |
Bruce Allan | e243455 | 2008-11-21 17:02:41 -0800 | [diff] [blame] | 3948 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3949 | return ret_val; |
| 3950 | } |
| 3951 | |
| 3952 | /** |
| 3953 | * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum |
| 3954 | * @hw: pointer to the HW structure |
| 3955 | * |
| 3956 | * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19. |
| 3957 | * If the bit is 0, that the EEPROM had been modified, but the checksum was not |
| 3958 | * calculated, in which case we need to calculate the checksum and set bit 6. |
| 3959 | **/ |
| 3960 | static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw) |
| 3961 | { |
| 3962 | s32 ret_val; |
| 3963 | u16 data; |
Bruce Allan | 1cc7a3a | 2013-01-09 08:15:42 +0000 | [diff] [blame] | 3964 | u16 word; |
| 3965 | u16 valid_csum_mask; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3966 | |
Bruce Allan | 1cc7a3a | 2013-01-09 08:15:42 +0000 | [diff] [blame] | 3967 | /* Read NVM and check Invalid Image CSUM bit. If this bit is 0, |
| 3968 | * the checksum needs to be fixed. This bit is an indication that |
| 3969 | * the NVM was prepared by OEM software and did not calculate |
| 3970 | * the checksum...a likely scenario. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3971 | */ |
Bruce Allan | 1cc7a3a | 2013-01-09 08:15:42 +0000 | [diff] [blame] | 3972 | switch (hw->mac.type) { |
| 3973 | case e1000_pch_lpt: |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 3974 | case e1000_pch_spt: |
Bruce Allan | 1cc7a3a | 2013-01-09 08:15:42 +0000 | [diff] [blame] | 3975 | word = NVM_COMPAT; |
| 3976 | valid_csum_mask = NVM_COMPAT_VALID_CSUM; |
| 3977 | break; |
| 3978 | default: |
| 3979 | word = NVM_FUTURE_INIT_WORD1; |
| 3980 | valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM; |
| 3981 | break; |
| 3982 | } |
| 3983 | |
| 3984 | ret_val = e1000_read_nvm(hw, word, 1, &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3985 | if (ret_val) |
| 3986 | return ret_val; |
| 3987 | |
Bruce Allan | 1cc7a3a | 2013-01-09 08:15:42 +0000 | [diff] [blame] | 3988 | if (!(data & valid_csum_mask)) { |
| 3989 | data |= valid_csum_mask; |
| 3990 | ret_val = e1000_write_nvm(hw, word, 1, &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 3991 | if (ret_val) |
| 3992 | return ret_val; |
| 3993 | ret_val = e1000e_update_nvm_checksum(hw); |
| 3994 | if (ret_val) |
| 3995 | return ret_val; |
| 3996 | } |
| 3997 | |
| 3998 | return e1000e_validate_nvm_checksum_generic(hw); |
| 3999 | } |
| 4000 | |
| 4001 | /** |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4002 | * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only |
| 4003 | * @hw: pointer to the HW structure |
| 4004 | * |
| 4005 | * To prevent malicious write/erase of the NVM, set it to be read-only |
| 4006 | * so that the hardware ignores all write/erase cycles of the NVM via |
| 4007 | * the flash control registers. The shadow-ram copy of the NVM will |
| 4008 | * still be updated, however any updates to this copy will not stick |
| 4009 | * across driver reloads. |
| 4010 | **/ |
| 4011 | void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw) |
| 4012 | { |
Bruce Allan | ca15df5 | 2009-10-26 11:23:43 +0000 | [diff] [blame] | 4013 | struct e1000_nvm_info *nvm = &hw->nvm; |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4014 | union ich8_flash_protected_range pr0; |
| 4015 | union ich8_hws_flash_status hsfsts; |
| 4016 | u32 gfpreg; |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4017 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 4018 | nvm->ops.acquire(hw); |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4019 | |
| 4020 | gfpreg = er32flash(ICH_FLASH_GFPREG); |
| 4021 | |
| 4022 | /* Write-protect GbE Sector of NVM */ |
| 4023 | pr0.regval = er32flash(ICH_FLASH_PR0); |
| 4024 | pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK; |
| 4025 | pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK); |
| 4026 | pr0.range.wpe = true; |
| 4027 | ew32flash(ICH_FLASH_PR0, pr0.regval); |
| 4028 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4029 | /* Lock down a subset of GbE Flash Control Registers, e.g. |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4030 | * PR0 to prevent the write-protection from being lifted. |
| 4031 | * Once FLOCKDN is set, the registers protected by it cannot |
| 4032 | * be written until FLOCKDN is cleared by a hardware reset. |
| 4033 | */ |
| 4034 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
| 4035 | hsfsts.hsf_status.flockdn = true; |
| 4036 | ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval); |
| 4037 | |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 4038 | nvm->ops.release(hw); |
Bruce Allan | 4a77035 | 2008-10-01 17:18:35 -0700 | [diff] [blame] | 4039 | } |
| 4040 | |
| 4041 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4042 | * e1000_write_flash_data_ich8lan - Writes bytes to the NVM |
| 4043 | * @hw: pointer to the HW structure |
| 4044 | * @offset: The offset (in bytes) of the byte/word to read. |
| 4045 | * @size: Size of data to read, 1=byte 2=word |
| 4046 | * @data: The byte(s) to write to the NVM. |
| 4047 | * |
| 4048 | * Writes one/two bytes to the NVM using the flash access registers. |
| 4049 | **/ |
| 4050 | static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, |
| 4051 | u8 size, u16 data) |
| 4052 | { |
| 4053 | union ich8_hws_flash_status hsfsts; |
| 4054 | union ich8_hws_flash_ctrl hsflctl; |
| 4055 | u32 flash_linear_addr; |
| 4056 | u32 flash_data = 0; |
| 4057 | s32 ret_val; |
| 4058 | u8 count = 0; |
| 4059 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4060 | if (hw->mac.type == e1000_pch_spt) { |
| 4061 | if (size != 4 || offset > ICH_FLASH_LINEAR_ADDR_MASK) |
| 4062 | return -E1000_ERR_NVM; |
| 4063 | } else { |
| 4064 | if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK) |
| 4065 | return -E1000_ERR_NVM; |
| 4066 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4067 | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 4068 | flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + |
| 4069 | hw->nvm.flash_base_addr); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4070 | |
| 4071 | do { |
| 4072 | udelay(1); |
| 4073 | /* Steps */ |
| 4074 | ret_val = e1000_flash_cycle_init_ich8lan(hw); |
| 4075 | if (ret_val) |
| 4076 | break; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4077 | /* In SPT, This register is in Lan memory space, not |
| 4078 | * flash. Therefore, only 32 bit access is supported |
| 4079 | */ |
| 4080 | if (hw->mac.type == e1000_pch_spt) |
| 4081 | hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16; |
| 4082 | else |
| 4083 | hsflctl.regval = er16flash(ICH_FLASH_HSFCTL); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4084 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4085 | /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 4086 | hsflctl.hsf_ctrl.fldbcount = size - 1; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4087 | hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4088 | /* In SPT, This register is in Lan memory space, |
| 4089 | * not flash. Therefore, only 32 bit access is |
| 4090 | * supported |
| 4091 | */ |
| 4092 | if (hw->mac.type == e1000_pch_spt) |
| 4093 | ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16); |
| 4094 | else |
| 4095 | ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4096 | |
| 4097 | ew32flash(ICH_FLASH_FADDR, flash_linear_addr); |
| 4098 | |
| 4099 | if (size == 1) |
| 4100 | flash_data = (u32)data & 0x00FF; |
| 4101 | else |
| 4102 | flash_data = (u32)data; |
| 4103 | |
| 4104 | ew32flash(ICH_FLASH_FDATA0, flash_data); |
| 4105 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4106 | /* check if FCERR is set to 1 , if set to 1, clear it |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4107 | * and try the whole sequence a few more times else done |
| 4108 | */ |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 4109 | ret_val = |
| 4110 | e1000_flash_cycle_ich8lan(hw, |
| 4111 | ICH_FLASH_WRITE_COMMAND_TIMEOUT); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4112 | if (!ret_val) |
| 4113 | break; |
| 4114 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4115 | /* If we're here, then things are most likely |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4116 | * completely hosed, but if the error condition |
| 4117 | * is detected, it won't hurt to give it another |
| 4118 | * try...ICH_FLASH_CYCLE_REPEAT_COUNT times. |
| 4119 | */ |
| 4120 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 4121 | if (hsfsts.hsf_status.flcerr) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4122 | /* Repeat for some time before giving up. */ |
| 4123 | continue; |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 4124 | if (!hsfsts.hsf_status.flcdone) { |
Bruce Allan | 434f139 | 2011-12-16 00:46:54 +0000 | [diff] [blame] | 4125 | e_dbg("Timeout error - flash cycle did not complete.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4126 | break; |
| 4127 | } |
| 4128 | } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); |
| 4129 | |
| 4130 | return ret_val; |
| 4131 | } |
| 4132 | |
| 4133 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4134 | * e1000_write_flash_data32_ich8lan - Writes 4 bytes to the NVM |
| 4135 | * @hw: pointer to the HW structure |
| 4136 | * @offset: The offset (in bytes) of the dwords to read. |
| 4137 | * @data: The 4 bytes to write to the NVM. |
| 4138 | * |
| 4139 | * Writes one/two/four bytes to the NVM using the flash access registers. |
| 4140 | **/ |
| 4141 | static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, |
| 4142 | u32 data) |
| 4143 | { |
| 4144 | union ich8_hws_flash_status hsfsts; |
| 4145 | union ich8_hws_flash_ctrl hsflctl; |
| 4146 | u32 flash_linear_addr; |
| 4147 | s32 ret_val; |
| 4148 | u8 count = 0; |
| 4149 | |
| 4150 | if (hw->mac.type == e1000_pch_spt) { |
| 4151 | if (offset > ICH_FLASH_LINEAR_ADDR_MASK) |
| 4152 | return -E1000_ERR_NVM; |
| 4153 | } |
| 4154 | flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + |
| 4155 | hw->nvm.flash_base_addr); |
| 4156 | do { |
| 4157 | udelay(1); |
| 4158 | /* Steps */ |
| 4159 | ret_val = e1000_flash_cycle_init_ich8lan(hw); |
| 4160 | if (ret_val) |
| 4161 | break; |
| 4162 | |
| 4163 | /* In SPT, This register is in Lan memory space, not |
| 4164 | * flash. Therefore, only 32 bit access is supported |
| 4165 | */ |
| 4166 | if (hw->mac.type == e1000_pch_spt) |
| 4167 | hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) |
| 4168 | >> 16; |
| 4169 | else |
| 4170 | hsflctl.regval = er16flash(ICH_FLASH_HSFCTL); |
| 4171 | |
| 4172 | hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1; |
| 4173 | hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE; |
| 4174 | |
| 4175 | /* In SPT, This register is in Lan memory space, |
| 4176 | * not flash. Therefore, only 32 bit access is |
| 4177 | * supported |
| 4178 | */ |
| 4179 | if (hw->mac.type == e1000_pch_spt) |
| 4180 | ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16); |
| 4181 | else |
| 4182 | ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval); |
| 4183 | |
| 4184 | ew32flash(ICH_FLASH_FADDR, flash_linear_addr); |
| 4185 | |
| 4186 | ew32flash(ICH_FLASH_FDATA0, data); |
| 4187 | |
| 4188 | /* check if FCERR is set to 1 , if set to 1, clear it |
| 4189 | * and try the whole sequence a few more times else done |
| 4190 | */ |
| 4191 | ret_val = |
| 4192 | e1000_flash_cycle_ich8lan(hw, |
| 4193 | ICH_FLASH_WRITE_COMMAND_TIMEOUT); |
| 4194 | |
| 4195 | if (!ret_val) |
| 4196 | break; |
| 4197 | |
| 4198 | /* If we're here, then things are most likely |
| 4199 | * completely hosed, but if the error condition |
| 4200 | * is detected, it won't hurt to give it another |
| 4201 | * try...ICH_FLASH_CYCLE_REPEAT_COUNT times. |
| 4202 | */ |
| 4203 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
| 4204 | |
| 4205 | if (hsfsts.hsf_status.flcerr) |
| 4206 | /* Repeat for some time before giving up. */ |
| 4207 | continue; |
| 4208 | if (!hsfsts.hsf_status.flcdone) { |
| 4209 | e_dbg("Timeout error - flash cycle did not complete.\n"); |
| 4210 | break; |
| 4211 | } |
| 4212 | } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); |
| 4213 | |
| 4214 | return ret_val; |
| 4215 | } |
| 4216 | |
| 4217 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4218 | * e1000_write_flash_byte_ich8lan - Write a single byte to NVM |
| 4219 | * @hw: pointer to the HW structure |
| 4220 | * @offset: The index of the byte to read. |
| 4221 | * @data: The byte to write to the NVM. |
| 4222 | * |
| 4223 | * Writes a single byte to the NVM using the flash access registers. |
| 4224 | **/ |
| 4225 | static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset, |
| 4226 | u8 data) |
| 4227 | { |
| 4228 | u16 word = (u16)data; |
| 4229 | |
| 4230 | return e1000_write_flash_data_ich8lan(hw, offset, 1, word); |
| 4231 | } |
| 4232 | |
| 4233 | /** |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4234 | * e1000_retry_write_flash_dword_ich8lan - Writes a dword to NVM |
| 4235 | * @hw: pointer to the HW structure |
| 4236 | * @offset: The offset of the word to write. |
| 4237 | * @dword: The dword to write to the NVM. |
| 4238 | * |
| 4239 | * Writes a single dword to the NVM using the flash access registers. |
| 4240 | * Goes through a retry algorithm before giving up. |
| 4241 | **/ |
| 4242 | static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw, |
| 4243 | u32 offset, u32 dword) |
| 4244 | { |
| 4245 | s32 ret_val; |
| 4246 | u16 program_retries; |
| 4247 | |
| 4248 | /* Must convert word offset into bytes. */ |
| 4249 | offset <<= 1; |
| 4250 | ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword); |
| 4251 | |
| 4252 | if (!ret_val) |
| 4253 | return ret_val; |
| 4254 | for (program_retries = 0; program_retries < 100; program_retries++) { |
| 4255 | e_dbg("Retrying Byte %8.8X at offset %u\n", dword, offset); |
| 4256 | usleep_range(100, 200); |
| 4257 | ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword); |
| 4258 | if (!ret_val) |
| 4259 | break; |
| 4260 | } |
| 4261 | if (program_retries == 100) |
| 4262 | return -E1000_ERR_NVM; |
| 4263 | |
| 4264 | return 0; |
| 4265 | } |
| 4266 | |
| 4267 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4268 | * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM |
| 4269 | * @hw: pointer to the HW structure |
| 4270 | * @offset: The offset of the byte to write. |
| 4271 | * @byte: The byte to write to the NVM. |
| 4272 | * |
| 4273 | * Writes a single byte to the NVM using the flash access registers. |
| 4274 | * Goes through a retry algorithm before giving up. |
| 4275 | **/ |
| 4276 | static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw, |
| 4277 | u32 offset, u8 byte) |
| 4278 | { |
| 4279 | s32 ret_val; |
| 4280 | u16 program_retries; |
| 4281 | |
| 4282 | ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte); |
| 4283 | if (!ret_val) |
| 4284 | return ret_val; |
| 4285 | |
| 4286 | for (program_retries = 0; program_retries < 100; program_retries++) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4287 | e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset); |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 4288 | usleep_range(100, 200); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4289 | ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte); |
| 4290 | if (!ret_val) |
| 4291 | break; |
| 4292 | } |
| 4293 | if (program_retries == 100) |
| 4294 | return -E1000_ERR_NVM; |
| 4295 | |
| 4296 | return 0; |
| 4297 | } |
| 4298 | |
| 4299 | /** |
| 4300 | * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM |
| 4301 | * @hw: pointer to the HW structure |
| 4302 | * @bank: 0 for first bank, 1 for second bank, etc. |
| 4303 | * |
| 4304 | * Erases the bank specified. Each bank is a 4k block. Banks are 0 based. |
| 4305 | * bank N is 4096 * N + flash_reg_addr. |
| 4306 | **/ |
| 4307 | static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank) |
| 4308 | { |
| 4309 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 4310 | union ich8_hws_flash_status hsfsts; |
| 4311 | union ich8_hws_flash_ctrl hsflctl; |
| 4312 | u32 flash_linear_addr; |
| 4313 | /* bank size is in 16bit words - adjust to bytes */ |
| 4314 | u32 flash_bank_size = nvm->flash_bank_size * 2; |
| 4315 | s32 ret_val; |
| 4316 | s32 count = 0; |
Bruce Allan | a708dd8 | 2009-11-20 23:28:37 +0000 | [diff] [blame] | 4317 | s32 j, iteration, sector_size; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4318 | |
| 4319 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
| 4320 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4321 | /* Determine HW Sector size: Read BERASE bits of hw flash status |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4322 | * register |
| 4323 | * 00: The Hw sector is 256 bytes, hence we need to erase 16 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4324 | * consecutive sectors. The start index for the nth Hw sector |
| 4325 | * can be calculated as = bank * 4096 + n * 256 |
| 4326 | * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector. |
| 4327 | * The start index for the nth Hw sector can be calculated |
| 4328 | * as = bank * 4096 |
| 4329 | * 10: The Hw sector is 8K bytes, nth sector = bank * 8192 |
| 4330 | * (ich9 only, otherwise error condition) |
| 4331 | * 11: The Hw sector is 64K bytes, nth sector = bank * 65536 |
| 4332 | */ |
| 4333 | switch (hsfsts.hsf_status.berasesz) { |
| 4334 | case 0: |
| 4335 | /* Hw sector size 256 */ |
| 4336 | sector_size = ICH_FLASH_SEG_SIZE_256; |
| 4337 | iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256; |
| 4338 | break; |
| 4339 | case 1: |
| 4340 | sector_size = ICH_FLASH_SEG_SIZE_4K; |
Bruce Allan | 28c9195 | 2009-07-01 13:28:32 +0000 | [diff] [blame] | 4341 | iteration = 1; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4342 | break; |
| 4343 | case 2: |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 4344 | sector_size = ICH_FLASH_SEG_SIZE_8K; |
| 4345 | iteration = 1; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4346 | break; |
| 4347 | case 3: |
| 4348 | sector_size = ICH_FLASH_SEG_SIZE_64K; |
Bruce Allan | 28c9195 | 2009-07-01 13:28:32 +0000 | [diff] [blame] | 4349 | iteration = 1; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4350 | break; |
| 4351 | default: |
| 4352 | return -E1000_ERR_NVM; |
| 4353 | } |
| 4354 | |
| 4355 | /* Start with the base address, then add the sector offset. */ |
| 4356 | flash_linear_addr = hw->nvm.flash_base_addr; |
Bruce Allan | 148675a | 2009-08-07 07:41:56 +0000 | [diff] [blame] | 4357 | flash_linear_addr += (bank) ? flash_bank_size : 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4358 | |
Bruce Allan | 53aa82d | 2013-02-20 04:06:06 +0000 | [diff] [blame] | 4359 | for (j = 0; j < iteration; j++) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4360 | do { |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 4361 | u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT; |
| 4362 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4363 | /* Steps */ |
| 4364 | ret_val = e1000_flash_cycle_init_ich8lan(hw); |
| 4365 | if (ret_val) |
| 4366 | return ret_val; |
| 4367 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4368 | /* Write a value 11 (block Erase) in Flash |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4369 | * Cycle field in hw flash control |
| 4370 | */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4371 | if (hw->mac.type == e1000_pch_spt) |
| 4372 | hsflctl.regval = |
| 4373 | er32flash(ICH_FLASH_HSFSTS) >> 16; |
| 4374 | else |
| 4375 | hsflctl.regval = er16flash(ICH_FLASH_HSFCTL); |
| 4376 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4377 | hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4378 | if (hw->mac.type == e1000_pch_spt) |
| 4379 | ew32flash(ICH_FLASH_HSFSTS, |
| 4380 | hsflctl.regval << 16); |
| 4381 | else |
| 4382 | ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4383 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4384 | /* Write the last 24 bits of an index within the |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4385 | * block into Flash Linear address field in Flash |
| 4386 | * Address. |
| 4387 | */ |
| 4388 | flash_linear_addr += (j * sector_size); |
| 4389 | ew32flash(ICH_FLASH_FADDR, flash_linear_addr); |
| 4390 | |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 4391 | ret_val = e1000_flash_cycle_ich8lan(hw, timeout); |
Bruce Allan | 9e2d765 | 2012-01-31 06:37:27 +0000 | [diff] [blame] | 4392 | if (!ret_val) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4393 | break; |
| 4394 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4395 | /* Check if FCERR is set to 1. If 1, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4396 | * clear it and try the whole sequence |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4397 | * a few more times else Done |
| 4398 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4399 | hsfsts.regval = er16flash(ICH_FLASH_HSFSTS); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 4400 | if (hsfsts.hsf_status.flcerr) |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4401 | /* repeat for some time before giving up */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4402 | continue; |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 4403 | else if (!hsfsts.hsf_status.flcdone) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4404 | return ret_val; |
| 4405 | } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT); |
| 4406 | } |
| 4407 | |
| 4408 | return 0; |
| 4409 | } |
| 4410 | |
| 4411 | /** |
| 4412 | * e1000_valid_led_default_ich8lan - Set the default LED settings |
| 4413 | * @hw: pointer to the HW structure |
| 4414 | * @data: Pointer to the LED settings |
| 4415 | * |
| 4416 | * Reads the LED default settings from the NVM to data. If the NVM LED |
| 4417 | * settings is all 0's or F's, set the LED default to a valid LED default |
| 4418 | * setting. |
| 4419 | **/ |
| 4420 | static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data) |
| 4421 | { |
| 4422 | s32 ret_val; |
| 4423 | |
| 4424 | ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data); |
| 4425 | if (ret_val) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4426 | e_dbg("NVM Read Error\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4427 | return ret_val; |
| 4428 | } |
| 4429 | |
Bruce Allan | e5fe254 | 2013-02-20 04:06:27 +0000 | [diff] [blame] | 4430 | if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4431 | *data = ID_LED_DEFAULT_ICH8LAN; |
| 4432 | |
| 4433 | return 0; |
| 4434 | } |
| 4435 | |
| 4436 | /** |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4437 | * e1000_id_led_init_pchlan - store LED configurations |
| 4438 | * @hw: pointer to the HW structure |
| 4439 | * |
| 4440 | * PCH does not control LEDs via the LEDCTL register, rather it uses |
| 4441 | * the PHY LED configuration register. |
| 4442 | * |
| 4443 | * PCH also does not have an "always on" or "always off" mode which |
| 4444 | * complicates the ID feature. Instead of using the "on" mode to indicate |
Bruce Allan | d1964eb | 2012-02-22 09:02:21 +0000 | [diff] [blame] | 4445 | * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()), |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4446 | * use "link_up" mode. The LEDs will still ID on request if there is no |
| 4447 | * link based on logic in e1000_led_[on|off]_pchlan(). |
| 4448 | **/ |
| 4449 | static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw) |
| 4450 | { |
| 4451 | struct e1000_mac_info *mac = &hw->mac; |
| 4452 | s32 ret_val; |
| 4453 | const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP; |
| 4454 | const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT; |
| 4455 | u16 data, i, temp, shift; |
| 4456 | |
| 4457 | /* Get default ID LED modes */ |
| 4458 | ret_val = hw->nvm.ops.valid_led_default(hw, &data); |
| 4459 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 4460 | return ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4461 | |
| 4462 | mac->ledctl_default = er32(LEDCTL); |
| 4463 | mac->ledctl_mode1 = mac->ledctl_default; |
| 4464 | mac->ledctl_mode2 = mac->ledctl_default; |
| 4465 | |
| 4466 | for (i = 0; i < 4; i++) { |
| 4467 | temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK; |
| 4468 | shift = (i * 5); |
| 4469 | switch (temp) { |
| 4470 | case ID_LED_ON1_DEF2: |
| 4471 | case ID_LED_ON1_ON2: |
| 4472 | case ID_LED_ON1_OFF2: |
| 4473 | mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift); |
| 4474 | mac->ledctl_mode1 |= (ledctl_on << shift); |
| 4475 | break; |
| 4476 | case ID_LED_OFF1_DEF2: |
| 4477 | case ID_LED_OFF1_ON2: |
| 4478 | case ID_LED_OFF1_OFF2: |
| 4479 | mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift); |
| 4480 | mac->ledctl_mode1 |= (ledctl_off << shift); |
| 4481 | break; |
| 4482 | default: |
| 4483 | /* Do nothing */ |
| 4484 | break; |
| 4485 | } |
| 4486 | switch (temp) { |
| 4487 | case ID_LED_DEF1_ON2: |
| 4488 | case ID_LED_ON1_ON2: |
| 4489 | case ID_LED_OFF1_ON2: |
| 4490 | mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift); |
| 4491 | mac->ledctl_mode2 |= (ledctl_on << shift); |
| 4492 | break; |
| 4493 | case ID_LED_DEF1_OFF2: |
| 4494 | case ID_LED_ON1_OFF2: |
| 4495 | case ID_LED_OFF1_OFF2: |
| 4496 | mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift); |
| 4497 | mac->ledctl_mode2 |= (ledctl_off << shift); |
| 4498 | break; |
| 4499 | default: |
| 4500 | /* Do nothing */ |
| 4501 | break; |
| 4502 | } |
| 4503 | } |
| 4504 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 4505 | return 0; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4506 | } |
| 4507 | |
| 4508 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4509 | * e1000_get_bus_info_ich8lan - Get/Set the bus type and width |
| 4510 | * @hw: pointer to the HW structure |
| 4511 | * |
| 4512 | * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability |
| 4513 | * register, so the the bus width is hard coded. |
| 4514 | **/ |
| 4515 | static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw) |
| 4516 | { |
| 4517 | struct e1000_bus_info *bus = &hw->bus; |
| 4518 | s32 ret_val; |
| 4519 | |
| 4520 | ret_val = e1000e_get_bus_info_pcie(hw); |
| 4521 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4522 | /* ICH devices are "PCI Express"-ish. They have |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4523 | * a configuration space, but do not contain |
| 4524 | * PCI Express Capability registers, so bus width |
| 4525 | * must be hardcoded. |
| 4526 | */ |
| 4527 | if (bus->width == e1000_bus_width_unknown) |
| 4528 | bus->width = e1000_bus_width_pcie_x1; |
| 4529 | |
| 4530 | return ret_val; |
| 4531 | } |
| 4532 | |
| 4533 | /** |
| 4534 | * e1000_reset_hw_ich8lan - Reset the hardware |
| 4535 | * @hw: pointer to the HW structure |
| 4536 | * |
| 4537 | * Does a full reset of the hardware which includes a reset of the PHY and |
| 4538 | * MAC. |
| 4539 | **/ |
| 4540 | static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw) |
| 4541 | { |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 4542 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 4543 | u16 kum_cfg; |
| 4544 | u32 ctrl, reg; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4545 | s32 ret_val; |
| 4546 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4547 | /* Prevent the PCI-E bus from sticking if there is no TLP connection |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4548 | * on the last TLP read/write transaction when MAC is reset. |
| 4549 | */ |
| 4550 | ret_val = e1000e_disable_pcie_master(hw); |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 4551 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4552 | e_dbg("PCI-E Master disable polling has failed.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4553 | |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4554 | e_dbg("Masking off all interrupts\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4555 | ew32(IMC, 0xffffffff); |
| 4556 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4557 | /* Disable the Transmit and Receive units. Then delay to allow |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4558 | * any pending transactions to complete before we hit the MAC |
| 4559 | * with the global reset. |
| 4560 | */ |
| 4561 | ew32(RCTL, 0); |
| 4562 | ew32(TCTL, E1000_TCTL_PSP); |
| 4563 | e1e_flush(); |
| 4564 | |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 4565 | usleep_range(10000, 20000); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4566 | |
| 4567 | /* Workaround for ICH8 bit corruption issue in FIFO memory */ |
| 4568 | if (hw->mac.type == e1000_ich8lan) { |
| 4569 | /* Set Tx and Rx buffer allocation to 8k apiece. */ |
| 4570 | ew32(PBA, E1000_PBA_8K); |
| 4571 | /* Set Packet Buffer Size to 16k. */ |
| 4572 | ew32(PBS, E1000_PBS_16K); |
| 4573 | } |
| 4574 | |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 4575 | if (hw->mac.type == e1000_pchlan) { |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 4576 | /* Save the NVM K1 bit setting */ |
| 4577 | ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg); |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 4578 | if (ret_val) |
| 4579 | return ret_val; |
| 4580 | |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 4581 | if (kum_cfg & E1000_NVM_K1_ENABLE) |
Bruce Allan | 1d5846b | 2009-10-29 13:46:05 +0000 | [diff] [blame] | 4582 | dev_spec->nvm_k1_enabled = true; |
| 4583 | else |
| 4584 | dev_spec->nvm_k1_enabled = false; |
| 4585 | } |
| 4586 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4587 | ctrl = er32(CTRL); |
| 4588 | |
Bruce Allan | 44abd5c | 2012-02-22 09:02:37 +0000 | [diff] [blame] | 4589 | if (!hw->phy.ops.check_reset_block(hw)) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4590 | /* Full-chip reset requires MAC and PHY reset at the same |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4591 | * time to make sure the interface between MAC and the |
| 4592 | * external PHY is reset. |
| 4593 | */ |
| 4594 | ctrl |= E1000_CTRL_PHY_RST; |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 4595 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4596 | /* Gate automatic PHY configuration by hardware on |
Bruce Allan | 605c82b | 2010-09-22 17:17:01 +0000 | [diff] [blame] | 4597 | * non-managed 82579 |
| 4598 | */ |
| 4599 | if ((hw->mac.type == e1000_pch2lan) && |
| 4600 | !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) |
| 4601 | e1000_gate_hw_phy_config_ich8lan(hw, true); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4602 | } |
| 4603 | ret_val = e1000_acquire_swflag_ich8lan(hw); |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4604 | e_dbg("Issuing a global reset to ich8lan\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4605 | ew32(CTRL, (ctrl | E1000_CTRL_RST)); |
Jesse Brandeburg | 945a515 | 2011-07-20 00:56:21 +0000 | [diff] [blame] | 4606 | /* cannot issue a flush here because it hangs the hardware */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4607 | msleep(20); |
| 4608 | |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 4609 | /* Set Phy Config Counter to 50msec */ |
| 4610 | if (hw->mac.type == e1000_pch2lan) { |
| 4611 | reg = er32(FEXTNVM3); |
| 4612 | reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK; |
| 4613 | reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC; |
| 4614 | ew32(FEXTNVM3, reg); |
| 4615 | } |
| 4616 | |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 4617 | if (!ret_val) |
Bruce Allan | a90b412 | 2011-10-07 03:50:38 +0000 | [diff] [blame] | 4618 | clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state); |
Jesse Brandeburg | 37f4023 | 2008-10-02 16:33:20 -0700 | [diff] [blame] | 4619 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 4620 | if (ctrl & E1000_CTRL_PHY_RST) { |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 4621 | ret_val = hw->phy.ops.get_cfg_done(hw); |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 4622 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 4623 | return ret_val; |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 4624 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 4625 | ret_val = e1000_post_phy_reset_ich8lan(hw); |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 4626 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 4627 | return ret_val; |
Bruce Allan | f523d21 | 2009-10-29 13:45:45 +0000 | [diff] [blame] | 4628 | } |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 4629 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4630 | /* For PCH, this write will make sure that any noise |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 4631 | * will be detected as a CRC error and be dropped rather than show up |
| 4632 | * as a bad packet to the DMA engine. |
| 4633 | */ |
| 4634 | if (hw->mac.type == e1000_pchlan) |
| 4635 | ew32(CRC_OFFSET, 0x65656565); |
| 4636 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4637 | ew32(IMC, 0xffffffff); |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 4638 | er32(ICR); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4639 | |
Bruce Allan | 62bc813 | 2012-03-20 03:47:57 +0000 | [diff] [blame] | 4640 | reg = er32(KABGTXD); |
| 4641 | reg |= E1000_KABGTXD_BGSQLBIAS; |
| 4642 | ew32(KABGTXD, reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4643 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 4644 | return 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4645 | } |
| 4646 | |
| 4647 | /** |
| 4648 | * e1000_init_hw_ich8lan - Initialize the hardware |
| 4649 | * @hw: pointer to the HW structure |
| 4650 | * |
| 4651 | * Prepares the hardware for transmit and receive by doing the following: |
| 4652 | * - initialize hardware bits |
| 4653 | * - initialize LED identification |
| 4654 | * - setup receive address registers |
| 4655 | * - setup flow control |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 4656 | * - setup transmit descriptors |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4657 | * - clear statistics |
| 4658 | **/ |
| 4659 | static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw) |
| 4660 | { |
| 4661 | struct e1000_mac_info *mac = &hw->mac; |
| 4662 | u32 ctrl_ext, txdctl, snoop; |
| 4663 | s32 ret_val; |
| 4664 | u16 i; |
| 4665 | |
| 4666 | e1000_initialize_hw_bits_ich8lan(hw); |
| 4667 | |
| 4668 | /* Initialize identification LED */ |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4669 | ret_val = mac->ops.id_led_init(hw); |
Bruce Allan | 33550ce | 2013-02-20 04:06:16 +0000 | [diff] [blame] | 4670 | /* An error is not fatal and we should not stop init due to this */ |
Bruce Allan | de39b75 | 2009-11-20 23:27:59 +0000 | [diff] [blame] | 4671 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4672 | e_dbg("Error initializing identification LED\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4673 | |
| 4674 | /* Setup the receive address. */ |
| 4675 | e1000e_init_rx_addrs(hw, mac->rar_entry_count); |
| 4676 | |
| 4677 | /* Zero out the Multicast HASH table */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 4678 | e_dbg("Zeroing the MTA\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4679 | for (i = 0; i < mac->mta_reg_count; i++) |
| 4680 | E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0); |
| 4681 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4682 | /* The 82578 Rx buffer will stall if wakeup is enabled in host and |
Bruce Allan | 3ebfc7c | 2011-05-13 07:20:14 +0000 | [diff] [blame] | 4683 | * the ME. Disable wakeup by clearing the host wakeup bit. |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 4684 | * Reset the phy after disabling host wakeup to reset the Rx buffer. |
| 4685 | */ |
| 4686 | if (hw->phy.type == e1000_phy_82578) { |
Bruce Allan | 3ebfc7c | 2011-05-13 07:20:14 +0000 | [diff] [blame] | 4687 | e1e_rphy(hw, BM_PORT_GEN_CFG, &i); |
| 4688 | i &= ~BM_WUC_HOST_WU_BIT; |
| 4689 | e1e_wphy(hw, BM_PORT_GEN_CFG, i); |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 4690 | ret_val = e1000_phy_hw_reset_ich8lan(hw); |
| 4691 | if (ret_val) |
| 4692 | return ret_val; |
| 4693 | } |
| 4694 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4695 | /* Setup link and flow control */ |
Bruce Allan | 1a46b40 | 2012-02-22 09:02:26 +0000 | [diff] [blame] | 4696 | ret_val = mac->ops.setup_link(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4697 | |
| 4698 | /* Set the transmit descriptor write-back policy for both queues */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4699 | txdctl = er32(TXDCTL(0)); |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 4700 | txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) | |
| 4701 | E1000_TXDCTL_FULL_TX_DESC_WB); |
| 4702 | txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) | |
| 4703 | E1000_TXDCTL_MAX_TX_DESC_PREFETCH); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4704 | ew32(TXDCTL(0), txdctl); |
| 4705 | txdctl = er32(TXDCTL(1)); |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 4706 | txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) | |
| 4707 | E1000_TXDCTL_FULL_TX_DESC_WB); |
| 4708 | txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) | |
| 4709 | E1000_TXDCTL_MAX_TX_DESC_PREFETCH); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4710 | ew32(TXDCTL(1), txdctl); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4711 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4712 | /* ICH8 has opposite polarity of no_snoop bits. |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4713 | * By default, we should use snoop behavior. |
| 4714 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4715 | if (mac->type == e1000_ich8lan) |
| 4716 | snoop = PCIE_ICH8_SNOOP_ALL; |
| 4717 | else |
Bruce Allan | 53aa82d | 2013-02-20 04:06:06 +0000 | [diff] [blame] | 4718 | snoop = (u32)~(PCIE_NO_SNOOP_ALL); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4719 | e1000e_set_pcie_no_snoop(hw, snoop); |
| 4720 | |
| 4721 | ctrl_ext = er32(CTRL_EXT); |
| 4722 | ctrl_ext |= E1000_CTRL_EXT_RO_DIS; |
| 4723 | ew32(CTRL_EXT, ctrl_ext); |
| 4724 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4725 | /* Clear all of the statistics registers (clear on read). It is |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4726 | * important that we do this after we have tried to establish link |
| 4727 | * because the symbol error count will increment wildly if there |
| 4728 | * is no link. |
| 4729 | */ |
| 4730 | e1000_clear_hw_cntrs_ich8lan(hw); |
| 4731 | |
Bruce Allan | e561a70 | 2012-02-08 02:55:46 +0000 | [diff] [blame] | 4732 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4733 | } |
Bruce Allan | fc830b7 | 2013-02-20 04:06:11 +0000 | [diff] [blame] | 4734 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4735 | /** |
| 4736 | * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits |
| 4737 | * @hw: pointer to the HW structure |
| 4738 | * |
| 4739 | * Sets/Clears required hardware bits necessary for correctly setting up the |
| 4740 | * hardware for transmit and receive. |
| 4741 | **/ |
| 4742 | static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw) |
| 4743 | { |
| 4744 | u32 reg; |
| 4745 | |
| 4746 | /* Extended Device Control */ |
| 4747 | reg = er32(CTRL_EXT); |
| 4748 | reg |= (1 << 22); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4749 | /* Enable PHY low-power state when MAC is at D3 w/o WoL */ |
| 4750 | if (hw->mac.type >= e1000_pchlan) |
| 4751 | reg |= E1000_CTRL_EXT_PHYPDEN; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4752 | ew32(CTRL_EXT, reg); |
| 4753 | |
| 4754 | /* Transmit Descriptor Control 0 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4755 | reg = er32(TXDCTL(0)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4756 | reg |= (1 << 22); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4757 | ew32(TXDCTL(0), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4758 | |
| 4759 | /* Transmit Descriptor Control 1 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4760 | reg = er32(TXDCTL(1)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4761 | reg |= (1 << 22); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4762 | ew32(TXDCTL(1), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4763 | |
| 4764 | /* Transmit Arbitration Control 0 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4765 | reg = er32(TARC(0)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4766 | if (hw->mac.type == e1000_ich8lan) |
| 4767 | reg |= (1 << 28) | (1 << 29); |
| 4768 | reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4769 | ew32(TARC(0), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4770 | |
| 4771 | /* Transmit Arbitration Control 1 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4772 | reg = er32(TARC(1)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4773 | if (er32(TCTL) & E1000_TCTL_MULR) |
| 4774 | reg &= ~(1 << 28); |
| 4775 | else |
| 4776 | reg |= (1 << 28); |
| 4777 | reg |= (1 << 24) | (1 << 26) | (1 << 30); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 4778 | ew32(TARC(1), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4779 | |
| 4780 | /* Device Status */ |
| 4781 | if (hw->mac.type == e1000_ich8lan) { |
| 4782 | reg = er32(STATUS); |
| 4783 | reg &= ~(1 << 31); |
| 4784 | ew32(STATUS, reg); |
| 4785 | } |
Jesse Brandeburg | a80483d | 2010-03-05 02:21:44 +0000 | [diff] [blame] | 4786 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4787 | /* work-around descriptor data corruption issue during nfs v2 udp |
Jesse Brandeburg | a80483d | 2010-03-05 02:21:44 +0000 | [diff] [blame] | 4788 | * traffic, just disable the nfs filtering capability |
| 4789 | */ |
| 4790 | reg = er32(RFCTL); |
| 4791 | reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS); |
Matthew Vick | f6bd557 | 2012-04-25 08:01:05 +0000 | [diff] [blame] | 4792 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4793 | /* Disable IPv6 extension header parsing because some malformed |
Matthew Vick | f6bd557 | 2012-04-25 08:01:05 +0000 | [diff] [blame] | 4794 | * IPv6 headers can hang the Rx. |
| 4795 | */ |
| 4796 | if (hw->mac.type == e1000_ich8lan) |
| 4797 | reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS); |
Jesse Brandeburg | a80483d | 2010-03-05 02:21:44 +0000 | [diff] [blame] | 4798 | ew32(RFCTL, reg); |
Bruce Allan | 94fb848 | 2013-01-23 09:00:03 +0000 | [diff] [blame] | 4799 | |
| 4800 | /* Enable ECC on Lynxpoint */ |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 4801 | if ((hw->mac.type == e1000_pch_lpt) || |
| 4802 | (hw->mac.type == e1000_pch_spt)) { |
Bruce Allan | 94fb848 | 2013-01-23 09:00:03 +0000 | [diff] [blame] | 4803 | reg = er32(PBECCSTS); |
| 4804 | reg |= E1000_PBECCSTS_ECC_ENABLE; |
| 4805 | ew32(PBECCSTS, reg); |
| 4806 | |
| 4807 | reg = er32(CTRL); |
| 4808 | reg |= E1000_CTRL_MEHE; |
| 4809 | ew32(CTRL, reg); |
| 4810 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4811 | } |
| 4812 | |
| 4813 | /** |
| 4814 | * e1000_setup_link_ich8lan - Setup flow control and link settings |
| 4815 | * @hw: pointer to the HW structure |
| 4816 | * |
| 4817 | * Determines which flow control settings to use, then configures flow |
| 4818 | * control. Calls the appropriate media-specific link configuration |
| 4819 | * function. Assuming the adapter has a valid link partner, a valid link |
| 4820 | * should be established. Assumes the hardware has previously been reset |
| 4821 | * and the transmitter and receiver are not enabled. |
| 4822 | **/ |
| 4823 | static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw) |
| 4824 | { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4825 | s32 ret_val; |
| 4826 | |
Bruce Allan | 44abd5c | 2012-02-22 09:02:37 +0000 | [diff] [blame] | 4827 | if (hw->phy.ops.check_reset_block(hw)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4828 | return 0; |
| 4829 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4830 | /* ICH parts do not have a word in the NVM to determine |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4831 | * the default flow control setting, so we explicitly |
| 4832 | * set it to full. |
| 4833 | */ |
Bruce Allan | 37289d9 | 2009-06-02 11:29:37 +0000 | [diff] [blame] | 4834 | if (hw->fc.requested_mode == e1000_fc_default) { |
| 4835 | /* Workaround h/w hang when Tx flow control enabled */ |
| 4836 | if (hw->mac.type == e1000_pchlan) |
| 4837 | hw->fc.requested_mode = e1000_fc_rx_pause; |
| 4838 | else |
| 4839 | hw->fc.requested_mode = e1000_fc_full; |
| 4840 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4841 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4842 | /* Save off the requested flow control mode for use later. Depending |
Bruce Allan | 5c48ef3e2 | 2008-11-21 16:57:36 -0800 | [diff] [blame] | 4843 | * on the link partner's capabilities, we may or may not use this mode. |
| 4844 | */ |
| 4845 | hw->fc.current_mode = hw->fc.requested_mode; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4846 | |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 4847 | e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4848 | |
| 4849 | /* Continue to configure the copper link. */ |
Bruce Allan | 944ce01 | 2012-02-22 09:02:42 +0000 | [diff] [blame] | 4850 | ret_val = hw->mac.ops.setup_physical_interface(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4851 | if (ret_val) |
| 4852 | return ret_val; |
| 4853 | |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 4854 | ew32(FCTTV, hw->fc.pause_time); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4855 | if ((hw->phy.type == e1000_phy_82578) || |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 4856 | (hw->phy.type == e1000_phy_82579) || |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 4857 | (hw->phy.type == e1000_phy_i217) || |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4858 | (hw->phy.type == e1000_phy_82577)) { |
Bruce Allan | a305595 | 2010-05-10 15:02:12 +0000 | [diff] [blame] | 4859 | ew32(FCRTV_PCH, hw->fc.refresh_time); |
| 4860 | |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 4861 | ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27), |
| 4862 | hw->fc.pause_time); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4863 | if (ret_val) |
| 4864 | return ret_val; |
| 4865 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4866 | |
| 4867 | return e1000e_set_fc_watermarks(hw); |
| 4868 | } |
| 4869 | |
| 4870 | /** |
| 4871 | * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface |
| 4872 | * @hw: pointer to the HW structure |
| 4873 | * |
| 4874 | * Configures the kumeran interface to the PHY to wait the appropriate time |
| 4875 | * when polling the PHY, then call the generic setup_copper_link to finish |
| 4876 | * configuring the copper link. |
| 4877 | **/ |
| 4878 | static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw) |
| 4879 | { |
| 4880 | u32 ctrl; |
| 4881 | s32 ret_val; |
| 4882 | u16 reg_data; |
| 4883 | |
| 4884 | ctrl = er32(CTRL); |
| 4885 | ctrl |= E1000_CTRL_SLU; |
| 4886 | ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); |
| 4887 | ew32(CTRL, ctrl); |
| 4888 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 4889 | /* Set the mac to wait the maximum time between each iteration |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4890 | * and increase the max iterations when polling the phy; |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4891 | * this fixes erroneous timeouts at 10Mbps. |
| 4892 | */ |
Bruce Allan | 0781895 | 2009-12-08 07:28:01 +0000 | [diff] [blame] | 4893 | ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4894 | if (ret_val) |
| 4895 | return ret_val; |
Bruce Allan | 0781895 | 2009-12-08 07:28:01 +0000 | [diff] [blame] | 4896 | ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM, |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 4897 | ®_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4898 | if (ret_val) |
| 4899 | return ret_val; |
| 4900 | reg_data |= 0x3F; |
Bruce Allan | 0781895 | 2009-12-08 07:28:01 +0000 | [diff] [blame] | 4901 | ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM, |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 4902 | reg_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4903 | if (ret_val) |
| 4904 | return ret_val; |
| 4905 | |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4906 | switch (hw->phy.type) { |
| 4907 | case e1000_phy_igp_3: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4908 | ret_val = e1000e_copper_link_setup_igp(hw); |
| 4909 | if (ret_val) |
| 4910 | return ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4911 | break; |
| 4912 | case e1000_phy_bm: |
| 4913 | case e1000_phy_82578: |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 4914 | ret_val = e1000e_copper_link_setup_m88(hw); |
| 4915 | if (ret_val) |
| 4916 | return ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4917 | break; |
| 4918 | case e1000_phy_82577: |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 4919 | case e1000_phy_82579: |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4920 | ret_val = e1000_copper_link_setup_82577(hw); |
| 4921 | if (ret_val) |
| 4922 | return ret_val; |
| 4923 | break; |
| 4924 | case e1000_phy_ife: |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 4925 | ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, ®_data); |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 4926 | if (ret_val) |
| 4927 | return ret_val; |
| 4928 | |
| 4929 | reg_data &= ~IFE_PMC_AUTO_MDIX; |
| 4930 | |
| 4931 | switch (hw->phy.mdix) { |
| 4932 | case 1: |
| 4933 | reg_data &= ~IFE_PMC_FORCE_MDIX; |
| 4934 | break; |
| 4935 | case 2: |
| 4936 | reg_data |= IFE_PMC_FORCE_MDIX; |
| 4937 | break; |
| 4938 | case 0: |
| 4939 | default: |
| 4940 | reg_data |= IFE_PMC_AUTO_MDIX; |
| 4941 | break; |
| 4942 | } |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 4943 | ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data); |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 4944 | if (ret_val) |
| 4945 | return ret_val; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 4946 | break; |
| 4947 | default: |
| 4948 | break; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 4949 | } |
Bruce Allan | 3fa829363 | 2012-02-08 02:55:40 +0000 | [diff] [blame] | 4950 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4951 | return e1000e_setup_copper_link(hw); |
| 4952 | } |
| 4953 | |
| 4954 | /** |
Bruce Allan | ea8179a | 2013-03-06 09:02:47 +0000 | [diff] [blame] | 4955 | * e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface |
| 4956 | * @hw: pointer to the HW structure |
| 4957 | * |
| 4958 | * Calls the PHY specific link setup function and then calls the |
| 4959 | * generic setup_copper_link to finish configuring the link for |
| 4960 | * Lynxpoint PCH devices |
| 4961 | **/ |
| 4962 | static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw) |
| 4963 | { |
| 4964 | u32 ctrl; |
| 4965 | s32 ret_val; |
| 4966 | |
| 4967 | ctrl = er32(CTRL); |
| 4968 | ctrl |= E1000_CTRL_SLU; |
| 4969 | ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); |
| 4970 | ew32(CTRL, ctrl); |
| 4971 | |
| 4972 | ret_val = e1000_copper_link_setup_82577(hw); |
| 4973 | if (ret_val) |
| 4974 | return ret_val; |
| 4975 | |
| 4976 | return e1000e_setup_copper_link(hw); |
| 4977 | } |
| 4978 | |
| 4979 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4980 | * e1000_get_link_up_info_ich8lan - Get current link speed and duplex |
| 4981 | * @hw: pointer to the HW structure |
| 4982 | * @speed: pointer to store current link speed |
| 4983 | * @duplex: pointer to store the current link duplex |
| 4984 | * |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 4985 | * Calls the generic get_speed_and_duplex to retrieve the current link |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 4986 | * information and then calls the Kumeran lock loss workaround for links at |
| 4987 | * gigabit speeds. |
| 4988 | **/ |
| 4989 | static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed, |
| 4990 | u16 *duplex) |
| 4991 | { |
| 4992 | s32 ret_val; |
| 4993 | |
| 4994 | ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex); |
| 4995 | if (ret_val) |
| 4996 | return ret_val; |
| 4997 | |
| 4998 | if ((hw->mac.type == e1000_ich8lan) && |
Bruce Allan | e5fe254 | 2013-02-20 04:06:27 +0000 | [diff] [blame] | 4999 | (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5000 | ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw); |
| 5001 | } |
| 5002 | |
| 5003 | return ret_val; |
| 5004 | } |
| 5005 | |
| 5006 | /** |
| 5007 | * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround |
| 5008 | * @hw: pointer to the HW structure |
| 5009 | * |
| 5010 | * Work-around for 82566 Kumeran PCS lock loss: |
| 5011 | * On link status change (i.e. PCI reset, speed change) and link is up and |
| 5012 | * speed is gigabit- |
| 5013 | * 0) if workaround is optionally disabled do nothing |
| 5014 | * 1) wait 1ms for Kumeran link to come up |
| 5015 | * 2) check Kumeran Diagnostic register PCS lock loss bit |
| 5016 | * 3) if not set the link is locked (all is good), otherwise... |
| 5017 | * 4) reset the PHY |
| 5018 | * 5) repeat up to 10 times |
| 5019 | * Note: this is only called for IGP3 copper when speed is 1gb. |
| 5020 | **/ |
| 5021 | static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw) |
| 5022 | { |
| 5023 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
| 5024 | u32 phy_ctrl; |
| 5025 | s32 ret_val; |
| 5026 | u16 i, data; |
| 5027 | bool link; |
| 5028 | |
| 5029 | if (!dev_spec->kmrn_lock_loss_workaround_enabled) |
| 5030 | return 0; |
| 5031 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5032 | /* Make sure link is up before proceeding. If not just return. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5033 | * Attempting this while link is negotiating fouled up link |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 5034 | * stability |
| 5035 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5036 | ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link); |
| 5037 | if (!link) |
| 5038 | return 0; |
| 5039 | |
| 5040 | for (i = 0; i < 10; i++) { |
| 5041 | /* read once to clear */ |
| 5042 | ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data); |
| 5043 | if (ret_val) |
| 5044 | return ret_val; |
| 5045 | /* and again to get new status */ |
| 5046 | ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data); |
| 5047 | if (ret_val) |
| 5048 | return ret_val; |
| 5049 | |
| 5050 | /* check for PCS lock */ |
| 5051 | if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS)) |
| 5052 | return 0; |
| 5053 | |
| 5054 | /* Issue PHY reset */ |
| 5055 | e1000_phy_hw_reset(hw); |
| 5056 | mdelay(5); |
| 5057 | } |
| 5058 | /* Disable GigE link negotiation */ |
| 5059 | phy_ctrl = er32(PHY_CTRL); |
| 5060 | phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE | |
| 5061 | E1000_PHY_CTRL_NOND0A_GBE_DISABLE); |
| 5062 | ew32(PHY_CTRL, phy_ctrl); |
| 5063 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5064 | /* Call gig speed drop workaround on Gig disable before accessing |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 5065 | * any PHY registers |
| 5066 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5067 | e1000e_gig_downshift_workaround_ich8lan(hw); |
| 5068 | |
| 5069 | /* unable to acquire PCS lock */ |
| 5070 | return -E1000_ERR_PHY; |
| 5071 | } |
| 5072 | |
| 5073 | /** |
Bruce Allan | 6e3c807 | 2012-02-22 09:02:47 +0000 | [diff] [blame] | 5074 | * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5075 | * @hw: pointer to the HW structure |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5076 | * @state: boolean value used to set the current Kumeran workaround state |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5077 | * |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 5078 | * If ICH8, set the current Kumeran workaround state (enabled - true |
| 5079 | * /disabled - false). |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5080 | **/ |
| 5081 | void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 5082 | bool state) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5083 | { |
| 5084 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
| 5085 | |
| 5086 | if (hw->mac.type != e1000_ich8lan) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 5087 | e_dbg("Workaround applies to ICH8 only.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5088 | return; |
| 5089 | } |
| 5090 | |
| 5091 | dev_spec->kmrn_lock_loss_workaround_enabled = state; |
| 5092 | } |
| 5093 | |
| 5094 | /** |
| 5095 | * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3 |
| 5096 | * @hw: pointer to the HW structure |
| 5097 | * |
| 5098 | * Workaround for 82566 power-down on D3 entry: |
| 5099 | * 1) disable gigabit link |
| 5100 | * 2) write VR power-down enable |
| 5101 | * 3) read it back |
| 5102 | * Continue if successful, else issue LCD reset and repeat |
| 5103 | **/ |
| 5104 | void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw) |
| 5105 | { |
| 5106 | u32 reg; |
| 5107 | u16 data; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 5108 | u8 retry = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5109 | |
| 5110 | if (hw->phy.type != e1000_phy_igp_3) |
| 5111 | return; |
| 5112 | |
| 5113 | /* Try the workaround twice (if needed) */ |
| 5114 | do { |
| 5115 | /* Disable link */ |
| 5116 | reg = er32(PHY_CTRL); |
| 5117 | reg |= (E1000_PHY_CTRL_GBE_DISABLE | |
| 5118 | E1000_PHY_CTRL_NOND0A_GBE_DISABLE); |
| 5119 | ew32(PHY_CTRL, reg); |
| 5120 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5121 | /* Call gig speed drop workaround on Gig disable before |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 5122 | * accessing any PHY registers |
| 5123 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5124 | if (hw->mac.type == e1000_ich8lan) |
| 5125 | e1000e_gig_downshift_workaround_ich8lan(hw); |
| 5126 | |
| 5127 | /* Write VR power-down enable */ |
| 5128 | e1e_rphy(hw, IGP3_VR_CTRL, &data); |
| 5129 | data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK; |
| 5130 | e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN); |
| 5131 | |
| 5132 | /* Read it back and test */ |
| 5133 | e1e_rphy(hw, IGP3_VR_CTRL, &data); |
| 5134 | data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK; |
| 5135 | if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry) |
| 5136 | break; |
| 5137 | |
| 5138 | /* Issue PHY reset and repeat at most one more time */ |
| 5139 | reg = er32(CTRL); |
| 5140 | ew32(CTRL, reg | E1000_CTRL_PHY_RST); |
| 5141 | retry++; |
| 5142 | } while (retry); |
| 5143 | } |
| 5144 | |
| 5145 | /** |
| 5146 | * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working |
| 5147 | * @hw: pointer to the HW structure |
| 5148 | * |
| 5149 | * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC), |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5150 | * LPLU, Gig disable, MDIC PHY reset): |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5151 | * 1) Set Kumeran Near-end loopback |
| 5152 | * 2) Clear Kumeran Near-end loopback |
Bruce Allan | 462d599 | 2011-09-30 08:07:11 +0000 | [diff] [blame] | 5153 | * Should only be called for ICH8[m] devices with any 1G Phy. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5154 | **/ |
| 5155 | void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw) |
| 5156 | { |
| 5157 | s32 ret_val; |
| 5158 | u16 reg_data; |
| 5159 | |
Bruce Allan | 462d599 | 2011-09-30 08:07:11 +0000 | [diff] [blame] | 5160 | if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5161 | return; |
| 5162 | |
| 5163 | ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 5164 | ®_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5165 | if (ret_val) |
| 5166 | return; |
| 5167 | reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK; |
| 5168 | ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 5169 | reg_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5170 | if (ret_val) |
| 5171 | return; |
| 5172 | reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK; |
Bruce Allan | 7dbbe5d | 2013-01-05 05:08:31 +0000 | [diff] [blame] | 5173 | e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5174 | } |
| 5175 | |
| 5176 | /** |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5177 | * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5178 | * @hw: pointer to the HW structure |
| 5179 | * |
| 5180 | * During S0 to Sx transition, it is possible the link remains at gig |
| 5181 | * instead of negotiating to a lower speed. Before going to Sx, set |
Bruce Allan | c077a90 | 2011-12-16 00:46:38 +0000 | [diff] [blame] | 5182 | * 'Gig Disable' to force link speed negotiation to a lower speed based on |
| 5183 | * the LPLU setting in the NVM or custom setting. For PCH and newer parts, |
| 5184 | * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also |
| 5185 | * needs to be written. |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5186 | * Parts that support (and are linked to a partner which support) EEE in |
| 5187 | * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power |
| 5188 | * than 10Mbps w/o EEE. |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5189 | **/ |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5190 | void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw) |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5191 | { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5192 | struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5193 | u32 phy_ctrl; |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 5194 | s32 ret_val; |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5195 | |
Bruce Allan | 17f085d | 2010-06-17 18:59:48 +0000 | [diff] [blame] | 5196 | phy_ctrl = er32(PHY_CTRL); |
Bruce Allan | c077a90 | 2011-12-16 00:46:38 +0000 | [diff] [blame] | 5197 | phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE; |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 5198 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5199 | if (hw->phy.type == e1000_phy_i217) { |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 5200 | u16 phy_reg, device_id = hw->adapter->pdev->device; |
| 5201 | |
| 5202 | if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) || |
Bruce Allan | 91a3d82 | 2013-06-29 01:15:16 +0000 | [diff] [blame] | 5203 | (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) || |
| 5204 | (device_id == E1000_DEV_ID_PCH_I218_LM3) || |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 5205 | (device_id == E1000_DEV_ID_PCH_I218_V3) || |
| 5206 | (hw->mac.type == e1000_pch_spt)) { |
Bruce Allan | e08f626 | 2013-02-20 03:06:34 +0000 | [diff] [blame] | 5207 | u32 fextnvm6 = er32(FEXTNVM6); |
| 5208 | |
| 5209 | ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK); |
| 5210 | } |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5211 | |
| 5212 | ret_val = hw->phy.ops.acquire(hw); |
| 5213 | if (ret_val) |
| 5214 | goto out; |
| 5215 | |
| 5216 | if (!dev_spec->eee_disable) { |
| 5217 | u16 eee_advert; |
| 5218 | |
Bruce Allan | 4ddc48a | 2012-12-05 06:25:58 +0000 | [diff] [blame] | 5219 | ret_val = |
| 5220 | e1000_read_emi_reg_locked(hw, |
| 5221 | I217_EEE_ADVERTISEMENT, |
| 5222 | &eee_advert); |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5223 | if (ret_val) |
| 5224 | goto release; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5225 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5226 | /* Disable LPLU if both link partners support 100BaseT |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5227 | * EEE and 100Full is advertised on both ends of the |
David Ertman | b4c1e6b | 2014-07-11 06:20:51 +0000 | [diff] [blame] | 5228 | * link, and enable Auto Enable LPI since there will |
| 5229 | * be no driver to enable LPI while in Sx. |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5230 | */ |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 5231 | if ((eee_advert & I82579_EEE_100_SUPPORTED) && |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5232 | (dev_spec->eee_lp_ability & |
Bruce Allan | 3d4d575 | 2012-12-05 06:26:08 +0000 | [diff] [blame] | 5233 | I82579_EEE_100_SUPPORTED) && |
David Ertman | b4c1e6b | 2014-07-11 06:20:51 +0000 | [diff] [blame] | 5234 | (hw->phy.autoneg_advertised & ADVERTISE_100_FULL)) { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5235 | phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU | |
| 5236 | E1000_PHY_CTRL_NOND0A_LPLU); |
David Ertman | b4c1e6b | 2014-07-11 06:20:51 +0000 | [diff] [blame] | 5237 | |
| 5238 | /* Set Auto Enable LPI after link up */ |
| 5239 | e1e_rphy_locked(hw, |
| 5240 | I217_LPI_GPIO_CTRL, &phy_reg); |
| 5241 | phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI; |
| 5242 | e1e_wphy_locked(hw, |
| 5243 | I217_LPI_GPIO_CTRL, phy_reg); |
| 5244 | } |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5245 | } |
| 5246 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5247 | /* For i217 Intel Rapid Start Technology support, |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5248 | * when the system is going into Sx and no manageability engine |
| 5249 | * is present, the driver must configure proxy to reset only on |
| 5250 | * power good. LPI (Low Power Idle) state must also reset only |
| 5251 | * on power good, as well as the MTA (Multicast table array). |
| 5252 | * The SMBus release must also be disabled on LCD reset. |
| 5253 | */ |
| 5254 | if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) { |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5255 | /* Enable proxy to reset only on power good. */ |
| 5256 | e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg); |
| 5257 | phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE; |
| 5258 | e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg); |
| 5259 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5260 | /* Set bit enable LPI (EEE) to reset only on |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5261 | * power good. |
| 5262 | */ |
| 5263 | e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg); |
Bruce Allan | 6d7407b | 2012-05-10 02:51:17 +0000 | [diff] [blame] | 5264 | phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5265 | e1e_wphy_locked(hw, I217_SxCTRL, phy_reg); |
| 5266 | |
| 5267 | /* Disable the SMB release on LCD reset. */ |
| 5268 | e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg); |
Bruce Allan | 6d7407b | 2012-05-10 02:51:17 +0000 | [diff] [blame] | 5269 | phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5270 | e1e_wphy_locked(hw, I217_MEMPWR, phy_reg); |
| 5271 | } |
| 5272 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5273 | /* Enable MTA to reset for Intel Rapid Start Technology |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5274 | * Support |
| 5275 | */ |
| 5276 | e1e_rphy_locked(hw, I217_CGFREG, &phy_reg); |
Bruce Allan | 6d7407b | 2012-05-10 02:51:17 +0000 | [diff] [blame] | 5277 | phy_reg |= I217_CGFREG_ENABLE_MTA_RESET; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5278 | e1e_wphy_locked(hw, I217_CGFREG, phy_reg); |
| 5279 | |
| 5280 | release: |
| 5281 | hw->phy.ops.release(hw); |
| 5282 | } |
| 5283 | out: |
Bruce Allan | 17f085d | 2010-06-17 18:59:48 +0000 | [diff] [blame] | 5284 | ew32(PHY_CTRL, phy_ctrl); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5285 | |
Bruce Allan | 462d599 | 2011-09-30 08:07:11 +0000 | [diff] [blame] | 5286 | if (hw->mac.type == e1000_ich8lan) |
| 5287 | e1000e_gig_downshift_workaround_ich8lan(hw); |
| 5288 | |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 5289 | if (hw->mac.type >= e1000_pchlan) { |
Bruce Allan | ce54afd | 2010-11-24 06:01:41 +0000 | [diff] [blame] | 5290 | e1000_oem_bits_config_ich8lan(hw, false); |
Bruce Allan | 92fe173 | 2012-04-12 06:27:03 +0000 | [diff] [blame] | 5291 | |
| 5292 | /* Reset PHY to activate OEM bits on 82577/8 */ |
| 5293 | if (hw->mac.type == e1000_pchlan) |
| 5294 | e1000e_phy_hw_reset_generic(hw); |
| 5295 | |
Bruce Allan | 8395ae8 | 2010-09-22 17:15:08 +0000 | [diff] [blame] | 5296 | ret_val = hw->phy.ops.acquire(hw); |
| 5297 | if (ret_val) |
| 5298 | return; |
| 5299 | e1000_write_smbus_addr(hw); |
| 5300 | hw->phy.ops.release(hw); |
| 5301 | } |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5302 | } |
| 5303 | |
| 5304 | /** |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5305 | * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0 |
| 5306 | * @hw: pointer to the HW structure |
| 5307 | * |
| 5308 | * During Sx to S0 transitions on non-managed devices or managed devices |
| 5309 | * on which PHY resets are not blocked, if the PHY registers cannot be |
| 5310 | * accessed properly by the s/w toggle the LANPHYPC value to power cycle |
| 5311 | * the PHY. |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5312 | * On i217, setup Intel Rapid Start Technology. |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5313 | **/ |
| 5314 | void e1000_resume_workarounds_pchlan(struct e1000_hw *hw) |
| 5315 | { |
Bruce Allan | 90b8298 | 2011-12-16 00:46:33 +0000 | [diff] [blame] | 5316 | s32 ret_val; |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5317 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 5318 | if (hw->mac.type < e1000_pch2lan) |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5319 | return; |
| 5320 | |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 5321 | ret_val = e1000_init_phy_workarounds_pchlan(hw); |
Bruce Allan | 90b8298 | 2011-12-16 00:46:33 +0000 | [diff] [blame] | 5322 | if (ret_val) { |
Bruce Allan | cb17aab | 2012-04-13 03:16:22 +0000 | [diff] [blame] | 5323 | e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val); |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5324 | return; |
| 5325 | } |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5326 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5327 | /* For i217 Intel Rapid Start Technology support when the system |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5328 | * is transitioning from Sx and no manageability engine is present |
| 5329 | * configure SMBus to restore on reset, disable proxy, and enable |
| 5330 | * the reset on MTA (Multicast table array). |
| 5331 | */ |
| 5332 | if (hw->phy.type == e1000_phy_i217) { |
| 5333 | u16 phy_reg; |
| 5334 | |
| 5335 | ret_val = hw->phy.ops.acquire(hw); |
| 5336 | if (ret_val) { |
| 5337 | e_dbg("Failed to setup iRST\n"); |
| 5338 | return; |
| 5339 | } |
| 5340 | |
David Ertman | b4c1e6b | 2014-07-11 06:20:51 +0000 | [diff] [blame] | 5341 | /* Clear Auto Enable LPI after link up */ |
| 5342 | e1e_rphy_locked(hw, I217_LPI_GPIO_CTRL, &phy_reg); |
| 5343 | phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI; |
| 5344 | e1e_wphy_locked(hw, I217_LPI_GPIO_CTRL, phy_reg); |
| 5345 | |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5346 | if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5347 | /* Restore clear on SMB if no manageability engine |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5348 | * is present |
| 5349 | */ |
| 5350 | ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg); |
| 5351 | if (ret_val) |
| 5352 | goto release; |
Bruce Allan | 6d7407b | 2012-05-10 02:51:17 +0000 | [diff] [blame] | 5353 | phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5354 | e1e_wphy_locked(hw, I217_MEMPWR, phy_reg); |
| 5355 | |
| 5356 | /* Disable Proxy */ |
| 5357 | e1e_wphy_locked(hw, I217_PROXY_CTRL, 0); |
| 5358 | } |
| 5359 | /* Enable reset on MTA */ |
| 5360 | ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg); |
| 5361 | if (ret_val) |
| 5362 | goto release; |
Bruce Allan | 6d7407b | 2012-05-10 02:51:17 +0000 | [diff] [blame] | 5363 | phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5364 | e1e_wphy_locked(hw, I217_CGFREG, phy_reg); |
| 5365 | release: |
| 5366 | if (ret_val) |
| 5367 | e_dbg("Error %d in resume workarounds\n", ret_val); |
| 5368 | hw->phy.ops.release(hw); |
| 5369 | } |
Bruce Allan | 99730e4 | 2011-05-13 07:19:48 +0000 | [diff] [blame] | 5370 | } |
| 5371 | |
| 5372 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5373 | * e1000_cleanup_led_ich8lan - Restore the default LED operation |
| 5374 | * @hw: pointer to the HW structure |
| 5375 | * |
| 5376 | * Return the LED back to the default configuration. |
| 5377 | **/ |
| 5378 | static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw) |
| 5379 | { |
| 5380 | if (hw->phy.type == e1000_phy_ife) |
| 5381 | return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0); |
| 5382 | |
| 5383 | ew32(LEDCTL, hw->mac.ledctl_default); |
| 5384 | return 0; |
| 5385 | } |
| 5386 | |
| 5387 | /** |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5388 | * e1000_led_on_ich8lan - Turn LEDs on |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5389 | * @hw: pointer to the HW structure |
| 5390 | * |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5391 | * Turn on the LEDs. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5392 | **/ |
| 5393 | static s32 e1000_led_on_ich8lan(struct e1000_hw *hw) |
| 5394 | { |
| 5395 | if (hw->phy.type == e1000_phy_ife) |
| 5396 | return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, |
| 5397 | (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON)); |
| 5398 | |
| 5399 | ew32(LEDCTL, hw->mac.ledctl_mode2); |
| 5400 | return 0; |
| 5401 | } |
| 5402 | |
| 5403 | /** |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5404 | * e1000_led_off_ich8lan - Turn LEDs off |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5405 | * @hw: pointer to the HW structure |
| 5406 | * |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 5407 | * Turn off the LEDs. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5408 | **/ |
| 5409 | static s32 e1000_led_off_ich8lan(struct e1000_hw *hw) |
| 5410 | { |
| 5411 | if (hw->phy.type == e1000_phy_ife) |
| 5412 | return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 5413 | (IFE_PSCL_PROBE_MODE | |
| 5414 | IFE_PSCL_PROBE_LEDS_OFF)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5415 | |
| 5416 | ew32(LEDCTL, hw->mac.ledctl_mode1); |
| 5417 | return 0; |
| 5418 | } |
| 5419 | |
| 5420 | /** |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5421 | * e1000_setup_led_pchlan - Configures SW controllable LED |
| 5422 | * @hw: pointer to the HW structure |
| 5423 | * |
| 5424 | * This prepares the SW controllable LED for use. |
| 5425 | **/ |
| 5426 | static s32 e1000_setup_led_pchlan(struct e1000_hw *hw) |
| 5427 | { |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 5428 | return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5429 | } |
| 5430 | |
| 5431 | /** |
| 5432 | * e1000_cleanup_led_pchlan - Restore the default LED operation |
| 5433 | * @hw: pointer to the HW structure |
| 5434 | * |
| 5435 | * Return the LED back to the default configuration. |
| 5436 | **/ |
| 5437 | static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw) |
| 5438 | { |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 5439 | return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5440 | } |
| 5441 | |
| 5442 | /** |
| 5443 | * e1000_led_on_pchlan - Turn LEDs on |
| 5444 | * @hw: pointer to the HW structure |
| 5445 | * |
| 5446 | * Turn on the LEDs. |
| 5447 | **/ |
| 5448 | static s32 e1000_led_on_pchlan(struct e1000_hw *hw) |
| 5449 | { |
| 5450 | u16 data = (u16)hw->mac.ledctl_mode2; |
| 5451 | u32 i, led; |
| 5452 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5453 | /* If no link, then turn LED on by setting the invert bit |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5454 | * for each LED that's mode is "link_up" in ledctl_mode2. |
| 5455 | */ |
| 5456 | if (!(er32(STATUS) & E1000_STATUS_LU)) { |
| 5457 | for (i = 0; i < 3; i++) { |
| 5458 | led = (data >> (i * 5)) & E1000_PHY_LED0_MASK; |
| 5459 | if ((led & E1000_PHY_LED0_MODE_MASK) != |
| 5460 | E1000_LEDCTL_MODE_LINK_UP) |
| 5461 | continue; |
| 5462 | if (led & E1000_PHY_LED0_IVRT) |
| 5463 | data &= ~(E1000_PHY_LED0_IVRT << (i * 5)); |
| 5464 | else |
| 5465 | data |= (E1000_PHY_LED0_IVRT << (i * 5)); |
| 5466 | } |
| 5467 | } |
| 5468 | |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 5469 | return e1e_wphy(hw, HV_LED_CONFIG, data); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5470 | } |
| 5471 | |
| 5472 | /** |
| 5473 | * e1000_led_off_pchlan - Turn LEDs off |
| 5474 | * @hw: pointer to the HW structure |
| 5475 | * |
| 5476 | * Turn off the LEDs. |
| 5477 | **/ |
| 5478 | static s32 e1000_led_off_pchlan(struct e1000_hw *hw) |
| 5479 | { |
| 5480 | u16 data = (u16)hw->mac.ledctl_mode1; |
| 5481 | u32 i, led; |
| 5482 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5483 | /* If no link, then turn LED off by clearing the invert bit |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5484 | * for each LED that's mode is "link_up" in ledctl_mode1. |
| 5485 | */ |
| 5486 | if (!(er32(STATUS) & E1000_STATUS_LU)) { |
| 5487 | for (i = 0; i < 3; i++) { |
| 5488 | led = (data >> (i * 5)) & E1000_PHY_LED0_MASK; |
| 5489 | if ((led & E1000_PHY_LED0_MODE_MASK) != |
| 5490 | E1000_LEDCTL_MODE_LINK_UP) |
| 5491 | continue; |
| 5492 | if (led & E1000_PHY_LED0_IVRT) |
| 5493 | data &= ~(E1000_PHY_LED0_IVRT << (i * 5)); |
| 5494 | else |
| 5495 | data |= (E1000_PHY_LED0_IVRT << (i * 5)); |
| 5496 | } |
| 5497 | } |
| 5498 | |
Bruce Allan | 482fed8 | 2011-01-06 14:29:49 +0000 | [diff] [blame] | 5499 | return e1e_wphy(hw, HV_LED_CONFIG, data); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5500 | } |
| 5501 | |
| 5502 | /** |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5503 | * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5504 | * @hw: pointer to the HW structure |
| 5505 | * |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5506 | * Read appropriate register for the config done bit for completion status |
| 5507 | * and configure the PHY through s/w for EEPROM-less parts. |
| 5508 | * |
| 5509 | * NOTE: some silicon which is EEPROM-less will fail trying to read the |
| 5510 | * config done bit, so only an error is logged and continues. If we were |
| 5511 | * to return with error, EEPROM-less silicon would not be able to be reset |
| 5512 | * or change link. |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5513 | **/ |
| 5514 | static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw) |
| 5515 | { |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5516 | s32 ret_val = 0; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5517 | u32 bank = 0; |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5518 | u32 status; |
Bruce Allan | fc0c776 | 2009-07-01 13:27:55 +0000 | [diff] [blame] | 5519 | |
Bruce Allan | fe90849 | 2013-01-05 08:06:14 +0000 | [diff] [blame] | 5520 | e1000e_get_cfg_done_generic(hw); |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5521 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5522 | /* Wait for indication from h/w that it has completed basic config */ |
| 5523 | if (hw->mac.type >= e1000_ich10lan) { |
| 5524 | e1000_lan_init_done_ich8lan(hw); |
| 5525 | } else { |
| 5526 | ret_val = e1000e_get_auto_rd_done(hw); |
| 5527 | if (ret_val) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 5528 | /* When auto config read does not complete, do not |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5529 | * return with an error. This can happen in situations |
| 5530 | * where there is no eeprom and prevents getting link. |
| 5531 | */ |
| 5532 | e_dbg("Auto Read Done did not complete\n"); |
| 5533 | ret_val = 0; |
| 5534 | } |
| 5535 | } |
| 5536 | |
| 5537 | /* Clear PHY Reset Asserted bit */ |
| 5538 | status = er32(STATUS); |
| 5539 | if (status & E1000_STATUS_PHYRA) |
| 5540 | ew32(STATUS, status & ~E1000_STATUS_PHYRA); |
| 5541 | else |
| 5542 | e_dbg("PHY Reset Asserted not set - needs delay\n"); |
| 5543 | |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5544 | /* If EEPROM is not marked present, init the IGP 3 PHY manually */ |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5545 | if (hw->mac.type <= e1000_ich9lan) { |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 5546 | if (!(er32(EECD) & E1000_EECD_PRES) && |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5547 | (hw->phy.type == e1000_phy_igp_3)) { |
| 5548 | e1000e_phy_init_script_igp3(hw); |
| 5549 | } |
| 5550 | } else { |
| 5551 | if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) { |
| 5552 | /* Maybe we should do a basic PHY config */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 5553 | e_dbg("EEPROM not present\n"); |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5554 | ret_val = -E1000_ERR_CONFIG; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5555 | } |
| 5556 | } |
| 5557 | |
Bruce Allan | e98cac4 | 2010-05-10 15:02:32 +0000 | [diff] [blame] | 5558 | return ret_val; |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5559 | } |
| 5560 | |
| 5561 | /** |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 5562 | * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down |
| 5563 | * @hw: pointer to the HW structure |
| 5564 | * |
| 5565 | * In the case of a PHY power down to save power, or to turn off link during a |
| 5566 | * driver unload, or wake on lan is not enabled, remove the link. |
| 5567 | **/ |
| 5568 | static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw) |
| 5569 | { |
| 5570 | /* If the management interface is not enabled, then power down */ |
| 5571 | if (!(hw->mac.ops.check_mng_mode(hw) || |
| 5572 | hw->phy.ops.check_reset_block(hw))) |
| 5573 | e1000_power_down_phy_copper(hw); |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 5574 | } |
| 5575 | |
| 5576 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5577 | * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters |
| 5578 | * @hw: pointer to the HW structure |
| 5579 | * |
| 5580 | * Clears hardware counters specific to the silicon family and calls |
| 5581 | * clear_hw_cntrs_generic to clear all general purpose counters. |
| 5582 | **/ |
| 5583 | static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw) |
| 5584 | { |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5585 | u16 phy_data; |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 5586 | s32 ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5587 | |
| 5588 | e1000e_clear_hw_cntrs_base(hw); |
| 5589 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 5590 | er32(ALGNERRC); |
| 5591 | er32(RXERRC); |
| 5592 | er32(TNCRS); |
| 5593 | er32(CEXTERR); |
| 5594 | er32(TSCTC); |
| 5595 | er32(TSCTFC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5596 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 5597 | er32(MGTPRC); |
| 5598 | er32(MGTPDC); |
| 5599 | er32(MGTPTC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5600 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 5601 | er32(IAC); |
| 5602 | er32(ICRXOC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5603 | |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5604 | /* Clear PHY statistics registers */ |
| 5605 | if ((hw->phy.type == e1000_phy_82578) || |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 5606 | (hw->phy.type == e1000_phy_82579) || |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5607 | (hw->phy.type == e1000_phy_i217) || |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5608 | (hw->phy.type == e1000_phy_82577)) { |
Bruce Allan | 2b6b168 | 2011-05-13 07:20:09 +0000 | [diff] [blame] | 5609 | ret_val = hw->phy.ops.acquire(hw); |
| 5610 | if (ret_val) |
| 5611 | return; |
| 5612 | ret_val = hw->phy.ops.set_page(hw, |
| 5613 | HV_STATS_PAGE << IGP_PAGE_SHIFT); |
| 5614 | if (ret_val) |
| 5615 | goto release; |
| 5616 | hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data); |
| 5617 | hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data); |
| 5618 | hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data); |
| 5619 | hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data); |
| 5620 | hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data); |
| 5621 | hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data); |
| 5622 | hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data); |
| 5623 | hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data); |
| 5624 | hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data); |
| 5625 | hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data); |
| 5626 | hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data); |
| 5627 | hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data); |
| 5628 | hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data); |
| 5629 | hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data); |
| 5630 | release: |
| 5631 | hw->phy.ops.release(hw); |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5632 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5633 | } |
| 5634 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5635 | static const struct e1000_mac_operations ich8_mac_ops = { |
Bruce Allan | eb7700d | 2010-06-16 13:27:05 +0000 | [diff] [blame] | 5636 | /* check_mng_mode dependent on mac type */ |
Bruce Allan | 7d3cabb | 2009-07-01 13:29:08 +0000 | [diff] [blame] | 5637 | .check_for_link = e1000_check_for_copper_link_ich8lan, |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5638 | /* cleanup_led dependent on mac type */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5639 | .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan, |
| 5640 | .get_bus_info = e1000_get_bus_info_ich8lan, |
Bruce Allan | f4d2dd4 | 2010-01-13 02:05:18 +0000 | [diff] [blame] | 5641 | .set_lan_id = e1000_set_lan_id_single_port, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5642 | .get_link_up_info = e1000_get_link_up_info_ich8lan, |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5643 | /* led_on dependent on mac type */ |
| 5644 | /* led_off dependent on mac type */ |
Jeff Kirsher | e2de3eb | 2008-03-28 09:15:11 -0700 | [diff] [blame] | 5645 | .update_mc_addr_list = e1000e_update_mc_addr_list_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5646 | .reset_hw = e1000_reset_hw_ich8lan, |
| 5647 | .init_hw = e1000_init_hw_ich8lan, |
| 5648 | .setup_link = e1000_setup_link_ich8lan, |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 5649 | .setup_physical_interface = e1000_setup_copper_link_ich8lan, |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5650 | /* id_led_init dependent on mac type */ |
Bruce Allan | 57cde76 | 2012-02-22 09:02:58 +0000 | [diff] [blame] | 5651 | .config_collision_dist = e1000e_config_collision_dist_generic, |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 5652 | .rar_set = e1000e_rar_set_generic, |
David Ertman | b3e5bf1 | 2014-05-06 03:50:17 +0000 | [diff] [blame] | 5653 | .rar_get_count = e1000e_rar_get_count_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5654 | }; |
| 5655 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5656 | static const struct e1000_phy_operations ich8_phy_ops = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5657 | .acquire = e1000_acquire_swflag_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5658 | .check_reset_block = e1000_check_reset_block_ich8lan, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5659 | .commit = NULL, |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5660 | .get_cfg_done = e1000_get_cfg_done_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5661 | .get_cable_length = e1000e_get_cable_length_igp_2, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5662 | .read_reg = e1000e_read_phy_reg_igp, |
| 5663 | .release = e1000_release_swflag_ich8lan, |
| 5664 | .reset = e1000_phy_hw_reset_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5665 | .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan, |
| 5666 | .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5667 | .write_reg = e1000e_write_phy_reg_igp, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5668 | }; |
| 5669 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5670 | static const struct e1000_nvm_operations ich8_nvm_ops = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5671 | .acquire = e1000_acquire_nvm_ich8lan, |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 5672 | .read = e1000_read_nvm_ich8lan, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5673 | .release = e1000_release_nvm_ich8lan, |
Bruce Allan | e85e363 | 2012-02-22 09:03:14 +0000 | [diff] [blame] | 5674 | .reload = e1000e_reload_nvm_generic, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5675 | .update = e1000_update_nvm_checksum_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5676 | .valid_led_default = e1000_valid_led_default_ich8lan, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 5677 | .validate = e1000_validate_nvm_checksum_ich8lan, |
| 5678 | .write = e1000_write_nvm_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5679 | }; |
| 5680 | |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 5681 | static const struct e1000_nvm_operations spt_nvm_ops = { |
| 5682 | .acquire = e1000_acquire_nvm_ich8lan, |
| 5683 | .release = e1000_release_nvm_ich8lan, |
| 5684 | .read = e1000_read_nvm_spt, |
| 5685 | .update = e1000_update_nvm_checksum_spt, |
| 5686 | .reload = e1000e_reload_nvm_generic, |
| 5687 | .valid_led_default = e1000_valid_led_default_ich8lan, |
| 5688 | .validate = e1000_validate_nvm_checksum_ich8lan, |
| 5689 | .write = e1000_write_nvm_ich8lan, |
| 5690 | }; |
| 5691 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5692 | const struct e1000_info e1000_ich8_info = { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5693 | .mac = e1000_ich8lan, |
| 5694 | .flags = FLAG_HAS_WOL |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5695 | | FLAG_IS_ICH |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5696 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5697 | | FLAG_HAS_AMT |
| 5698 | | FLAG_HAS_FLASH |
| 5699 | | FLAG_APME_IN_WUC, |
| 5700 | .pba = 8, |
Alexander Duyck | 8084b86 | 2015-05-02 00:52:00 -0700 | [diff] [blame] | 5701 | .max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN, |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 5702 | .get_variants = e1000_get_variants_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5703 | .mac_ops = &ich8_mac_ops, |
| 5704 | .phy_ops = &ich8_phy_ops, |
| 5705 | .nvm_ops = &ich8_nvm_ops, |
| 5706 | }; |
| 5707 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5708 | const struct e1000_info e1000_ich9_info = { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5709 | .mac = e1000_ich9lan, |
| 5710 | .flags = FLAG_HAS_JUMBO_FRAMES |
Bruce Allan | 97ac8ca | 2008-04-29 09:16:05 -0700 | [diff] [blame] | 5711 | | FLAG_IS_ICH |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5712 | | FLAG_HAS_WOL |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5713 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5714 | | FLAG_HAS_AMT |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5715 | | FLAG_HAS_FLASH |
| 5716 | | FLAG_APME_IN_WUC, |
Bruce Allan | 7f1557e | 2011-12-16 00:46:43 +0000 | [diff] [blame] | 5717 | .pba = 18, |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 5718 | .max_hw_frame_size = DEFAULT_JUMBO, |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 5719 | .get_variants = e1000_get_variants_ich8lan, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5720 | .mac_ops = &ich8_mac_ops, |
| 5721 | .phy_ops = &ich8_phy_ops, |
| 5722 | .nvm_ops = &ich8_nvm_ops, |
| 5723 | }; |
| 5724 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5725 | const struct e1000_info e1000_ich10_info = { |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5726 | .mac = e1000_ich10lan, |
| 5727 | .flags = FLAG_HAS_JUMBO_FRAMES |
| 5728 | | FLAG_IS_ICH |
| 5729 | | FLAG_HAS_WOL |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5730 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5731 | | FLAG_HAS_AMT |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5732 | | FLAG_HAS_FLASH |
| 5733 | | FLAG_APME_IN_WUC, |
Bruce Allan | 7f1557e | 2011-12-16 00:46:43 +0000 | [diff] [blame] | 5734 | .pba = 18, |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 5735 | .max_hw_frame_size = DEFAULT_JUMBO, |
Bruce Allan | f4187b5 | 2008-08-26 18:36:50 -0700 | [diff] [blame] | 5736 | .get_variants = e1000_get_variants_ich8lan, |
| 5737 | .mac_ops = &ich8_mac_ops, |
| 5738 | .phy_ops = &ich8_phy_ops, |
| 5739 | .nvm_ops = &ich8_nvm_ops, |
| 5740 | }; |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5741 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5742 | const struct e1000_info e1000_pch_info = { |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5743 | .mac = e1000_pchlan, |
| 5744 | .flags = FLAG_IS_ICH |
| 5745 | | FLAG_HAS_WOL |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5746 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5747 | | FLAG_HAS_AMT |
| 5748 | | FLAG_HAS_FLASH |
| 5749 | | FLAG_HAS_JUMBO_FRAMES |
Bruce Allan | 38eb394 | 2009-11-19 12:34:20 +0000 | [diff] [blame] | 5750 | | FLAG_DISABLE_FC_PAUSE_TIME /* errata */ |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5751 | | FLAG_APME_IN_WUC, |
Bruce Allan | 8c7bbb9 | 2010-06-16 13:26:41 +0000 | [diff] [blame] | 5752 | .flags2 = FLAG2_HAS_PHY_STATS, |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 5753 | .pba = 26, |
| 5754 | .max_hw_frame_size = 4096, |
| 5755 | .get_variants = e1000_get_variants_ich8lan, |
| 5756 | .mac_ops = &ich8_mac_ops, |
| 5757 | .phy_ops = &ich8_phy_ops, |
| 5758 | .nvm_ops = &ich8_nvm_ops, |
| 5759 | }; |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 5760 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 5761 | const struct e1000_info e1000_pch2_info = { |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 5762 | .mac = e1000_pch2lan, |
| 5763 | .flags = FLAG_IS_ICH |
| 5764 | | FLAG_HAS_WOL |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 5765 | | FLAG_HAS_HW_TIMESTAMP |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 5766 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5767 | | FLAG_HAS_AMT |
| 5768 | | FLAG_HAS_FLASH |
| 5769 | | FLAG_HAS_JUMBO_FRAMES |
| 5770 | | FLAG_APME_IN_WUC, |
Bruce Allan | e52997f | 2010-06-16 13:27:49 +0000 | [diff] [blame] | 5771 | .flags2 = FLAG2_HAS_PHY_STATS |
| 5772 | | FLAG2_HAS_EEE, |
Bruce Allan | 828bac8 | 2010-09-29 21:39:37 +0000 | [diff] [blame] | 5773 | .pba = 26, |
Alexander Duyck | 8084b86 | 2015-05-02 00:52:00 -0700 | [diff] [blame] | 5774 | .max_hw_frame_size = 9022, |
Bruce Allan | d3738bb | 2010-06-16 13:27:28 +0000 | [diff] [blame] | 5775 | .get_variants = e1000_get_variants_ich8lan, |
| 5776 | .mac_ops = &ich8_mac_ops, |
| 5777 | .phy_ops = &ich8_phy_ops, |
| 5778 | .nvm_ops = &ich8_nvm_ops, |
| 5779 | }; |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5780 | |
| 5781 | const struct e1000_info e1000_pch_lpt_info = { |
| 5782 | .mac = e1000_pch_lpt, |
| 5783 | .flags = FLAG_IS_ICH |
| 5784 | | FLAG_HAS_WOL |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 5785 | | FLAG_HAS_HW_TIMESTAMP |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5786 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5787 | | FLAG_HAS_AMT |
| 5788 | | FLAG_HAS_FLASH |
| 5789 | | FLAG_HAS_JUMBO_FRAMES |
| 5790 | | FLAG_APME_IN_WUC, |
| 5791 | .flags2 = FLAG2_HAS_PHY_STATS |
| 5792 | | FLAG2_HAS_EEE, |
| 5793 | .pba = 26, |
Alexander Duyck | 8084b86 | 2015-05-02 00:52:00 -0700 | [diff] [blame] | 5794 | .max_hw_frame_size = 9022, |
Bruce Allan | 2fbe452 | 2012-04-19 03:21:47 +0000 | [diff] [blame] | 5795 | .get_variants = e1000_get_variants_ich8lan, |
| 5796 | .mac_ops = &ich8_mac_ops, |
| 5797 | .phy_ops = &ich8_phy_ops, |
| 5798 | .nvm_ops = &ich8_nvm_ops, |
| 5799 | }; |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 5800 | |
| 5801 | const struct e1000_info e1000_pch_spt_info = { |
| 5802 | .mac = e1000_pch_spt, |
| 5803 | .flags = FLAG_IS_ICH |
| 5804 | | FLAG_HAS_WOL |
| 5805 | | FLAG_HAS_HW_TIMESTAMP |
| 5806 | | FLAG_HAS_CTRLEXT_ON_LOAD |
| 5807 | | FLAG_HAS_AMT |
| 5808 | | FLAG_HAS_FLASH |
| 5809 | | FLAG_HAS_JUMBO_FRAMES |
| 5810 | | FLAG_APME_IN_WUC, |
| 5811 | .flags2 = FLAG2_HAS_PHY_STATS |
| 5812 | | FLAG2_HAS_EEE, |
| 5813 | .pba = 26, |
Alexander Duyck | 8084b86 | 2015-05-02 00:52:00 -0700 | [diff] [blame] | 5814 | .max_hw_frame_size = 9022, |
David Ertman | 79849eb | 2015-02-10 09:10:43 +0000 | [diff] [blame] | 5815 | .get_variants = e1000_get_variants_ich8lan, |
| 5816 | .mac_ops = &ich8_mac_ops, |
| 5817 | .phy_ops = &ich8_phy_ops, |
| 5818 | .nvm_ops = &spt_nvm_ops, |
| 5819 | }; |