blob: ec72be4b7a7bb7a31d5c2f0ed9ab8ddcc7cde5f6 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni010cf732016-01-19 11:35:48 -020049static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
50{
Paulo Zanoni5697d602016-11-11 14:57:41 -020051 return INTEL_GEN(dev_priv) <= 3;
Paulo Zanoni010cf732016-01-19 11:35:48 -020052}
53
Paulo Zanoni2db33662015-09-14 15:20:03 -030054/*
55 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
56 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
57 * origin so the x and y offsets can actually fit the registers. As a
58 * consequence, the fence doesn't really start exactly at the display plane
59 * address we program because it starts at the real start of the buffer, so we
60 * have to take this into consideration here.
61 */
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +030062static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
Paulo Zanoni2db33662015-09-14 15:20:03 -030063{
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +030064 return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -030065}
66
Paulo Zanonic5ecd462015-10-15 14:19:21 -030067/*
68 * For SKL+, the plane source size used by the hardware is based on the value we
69 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
70 * we wrote to PIPESRC.
71 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020072static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030073 int *width, int *height)
74{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030075 if (width)
Ville Syrjälä73714c02017-03-31 21:00:56 +030076 *width = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077 if (height)
Ville Syrjälä73714c02017-03-31 21:00:56 +030078 *height = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030079}
80
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020081static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
82 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030084 int lines;
85
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020086 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -080087 if (IS_GEN(dev_priv, 7))
Paulo Zanonic5ecd462015-10-15 14:19:21 -030088 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -020089 else if (INTEL_GEN(dev_priv) >= 8)
90 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -030091
92 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020093 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030094}
95
Paulo Zanoni0e631ad2015-10-14 17:45:36 -030096static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020097{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020098 u32 fbc_ctl;
99
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200100 /* Disable compression */
101 fbc_ctl = I915_READ(FBC_CONTROL);
102 if ((fbc_ctl & FBC_CTL_EN) == 0)
103 return;
104
105 fbc_ctl &= ~FBC_CTL_EN;
106 I915_WRITE(FBC_CONTROL, fbc_ctl);
107
108 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100109 if (intel_wait_for_register(dev_priv,
110 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
111 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200112 DRM_DEBUG_KMS("FBC idle timed out\n");
113 return;
114 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115}
116
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200117static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200119 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200120 int cfb_pitch;
121 int i;
122 u32 fbc_ctl;
123
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200124 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200125 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
126 if (params->fb.stride < cfb_pitch)
127 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200128
129 /* FBC_CTL wants 32B or 64B units */
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800130 if (IS_GEN(dev_priv, 2))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200131 cfb_pitch = (cfb_pitch / 32) - 1;
132 else
133 cfb_pitch = (cfb_pitch / 64) - 1;
134
135 /* Clear old tags */
136 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300137 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800139 if (IS_GEN(dev_priv, 4)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200140 u32 fbc_ctl2;
141
142 /* Set it up... */
143 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjäläed150302017-11-17 21:19:10 +0200144 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200145 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200146 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200147 }
148
149 /* enable it... */
150 fbc_ctl = I915_READ(FBC_CONTROL);
151 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
152 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300153 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200154 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
155 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000156 fbc_ctl |= params->vma->fence->id;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200157 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158}
159
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300160static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200161{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200162 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
163}
164
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200165static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200166{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200167 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200168 u32 dpfc_ctl;
169
Ville Syrjäläed150302017-11-17 21:19:10 +0200170 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200171 if (params->fb.format->cpp[0] == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200172 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
173 else
174 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200175
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000176 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000177 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100178 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
179 } else {
180 I915_WRITE(DPFC_FENCE_YOFF, 0);
181 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182
183 /* enable it... */
184 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200185}
186
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300187static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200189 u32 dpfc_ctl;
190
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200191 /* Disable compression */
192 dpfc_ctl = I915_READ(DPFC_CONTROL);
193 if (dpfc_ctl & DPFC_CTL_EN) {
194 dpfc_ctl &= ~DPFC_CTL_EN;
195 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200196 }
197}
198
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300199static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
202}
203
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200204/* This function forces a CFB recompression through the nuke operation. */
205static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200207 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
208 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200209}
210
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200211static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200212{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200213 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200214 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300215 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216
Ville Syrjäläed150302017-11-17 21:19:10 +0200217 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200218 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300219 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220
Paulo Zanonice65e472015-06-30 10:53:05 -0300221 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200222 case 4:
223 case 3:
224 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
225 break;
226 case 2:
227 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
228 break;
229 case 1:
230 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
231 break;
232 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100233
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000234 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100235 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800236 if (IS_GEN(dev_priv, 5))
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000237 dpfc_ctl |= params->vma->fence->id;
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800238 if (IS_GEN(dev_priv, 6)) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100239 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000240 SNB_CPU_FENCE_ENABLE |
241 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100242 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
243 params->crtc.fence_y_offset);
244 }
245 } else {
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800246 if (IS_GEN(dev_priv, 6)) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100247 I915_WRITE(SNB_DPFC_CTL_SA, 0);
248 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
249 }
250 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200251
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200252 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000253 I915_WRITE(ILK_FBC_RT_BASE,
254 i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200255 /* enable it... */
256 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
257
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200258 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200259}
260
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300261static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200262{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200263 u32 dpfc_ctl;
264
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 /* Disable compression */
266 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
267 if (dpfc_ctl & DPFC_CTL_EN) {
268 dpfc_ctl &= ~DPFC_CTL_EN;
269 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200270 }
271}
272
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300273static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200274{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
276}
277
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200278static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200279{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200280 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200281 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300282 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283
Praveen Paneri5654a162017-08-11 00:00:33 +0530284 /* Display WA #0529: skl, kbl, bxt. */
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800285 if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv)) {
Praveen Paneri5654a162017-08-11 00:00:33 +0530286 u32 val = I915_READ(CHICKEN_MISC_4);
287
288 val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
289
290 if (i915_gem_object_get_tiling(params->vma->obj) !=
291 I915_TILING_X)
292 val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
293
294 I915_WRITE(CHICKEN_MISC_4, val);
295 }
296
Paulo Zanonid8514d62015-06-12 14:36:21 -0300297 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300298 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläed150302017-11-17 21:19:10 +0200299 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300300
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200301 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300302 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200303
Paulo Zanonice65e472015-06-30 10:53:05 -0300304 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200305 case 4:
306 case 3:
307 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
308 break;
309 case 2:
310 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
311 break;
312 case 1:
313 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
314 break;
315 }
316
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000317 if (params->flags & PLANE_HAS_FENCE) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100318 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
319 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000320 SNB_CPU_FENCE_ENABLE |
321 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100322 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
323 } else {
324 I915_WRITE(SNB_DPFC_CTL_SA,0);
325 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
326 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200327
328 if (dev_priv->fbc.false_color)
329 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
330
Paulo Zanoni7733b492015-07-07 15:26:04 -0300331 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200332 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
333 I915_WRITE(ILK_DISPLAY_CHICKEN1,
334 I915_READ(ILK_DISPLAY_CHICKEN1) |
335 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300336 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200337 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200338 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
339 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200340 HSW_FBCQ_DIS);
341 }
342
Paulo Zanoni57012be92015-09-14 15:20:00 -0300343 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
344
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200345 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200346}
347
Paulo Zanoni8c400742016-01-29 18:57:39 -0200348static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
349{
Paulo Zanoni5697d602016-11-11 14:57:41 -0200350 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200351 return ilk_fbc_is_active(dev_priv);
352 else if (IS_GM45(dev_priv))
353 return g4x_fbc_is_active(dev_priv);
354 else
355 return i8xx_fbc_is_active(dev_priv);
356}
357
358static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200360 struct intel_fbc *fbc = &dev_priv->fbc;
361
362 fbc->active = true;
363
Paulo Zanoni5697d602016-11-11 14:57:41 -0200364 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200365 gen7_fbc_activate(dev_priv);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200366 else if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200367 ilk_fbc_activate(dev_priv);
368 else if (IS_GM45(dev_priv))
369 g4x_fbc_activate(dev_priv);
370 else
371 i8xx_fbc_activate(dev_priv);
372}
373
374static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
375{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200376 struct intel_fbc *fbc = &dev_priv->fbc;
377
378 fbc->active = false;
379
Paulo Zanoni5697d602016-11-11 14:57:41 -0200380 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200381 ilk_fbc_deactivate(dev_priv);
382 else if (IS_GM45(dev_priv))
383 g4x_fbc_deactivate(dev_priv);
384 else
385 i8xx_fbc_deactivate(dev_priv);
386}
387
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800388/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300389 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300390 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800391 *
392 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200393 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800394 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200395 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800396 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300397bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200398{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300399 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200400}
401
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000402static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
403 const char *reason)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300404{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200405 struct intel_fbc *fbc = &dev_priv->fbc;
406
407 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300408
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200409 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200410 intel_fbc_hw_deactivate(dev_priv);
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000411
412 fbc->no_fbc_reason = reason;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300413}
414
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200415static bool multiple_pipes_ok(struct intel_crtc *crtc,
416 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300417{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200418 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200419 struct intel_fbc *fbc = &dev_priv->fbc;
420 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300421
Paulo Zanoni010cf732016-01-19 11:35:48 -0200422 /* Don't even bother tracking anything we don't need. */
423 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300424 return true;
425
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300426 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200427 fbc->visible_pipes_mask |= (1 << pipe);
428 else
429 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300430
Paulo Zanoni010cf732016-01-19 11:35:48 -0200431 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300432}
433
Paulo Zanoni7733b492015-07-07 15:26:04 -0300434static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300435 struct drm_mm_node *node,
436 int size,
437 int fb_cpp)
438{
Paulo Zanonifc786722015-07-02 19:25:08 -0300439 int compression_threshold = 1;
440 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300441 u64 end;
442
443 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
444 * reserved range size, so it always assumes the maximum (8mb) is used.
445 * If we enable FBC using a CFB on that memory range we'll get FIFO
446 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800447 if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
Matthew Auld77894222017-12-11 15:18:18 +0000448 end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300449 else
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200450 end = U64_MAX;
Paulo Zanonifc786722015-07-02 19:25:08 -0300451
452 /* HACK: This code depends on what we will do in *_enable_fbc. If that
453 * code changes, this code needs to change as well.
454 *
455 * The enable_fbc code will attempt to use one of our 2 compression
456 * thresholds, therefore, in that case, we only have 1 resort.
457 */
458
459 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300460 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
461 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300462 if (ret == 0)
463 return compression_threshold;
464
465again:
466 /* HW's ability to limit the CFB is 1:4 */
467 if (compression_threshold > 4 ||
468 (fb_cpp == 2 && compression_threshold == 2))
469 return 0;
470
Paulo Zanonia9da5122015-09-14 15:19:57 -0300471 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
472 4096, 0, end);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200473 if (ret && INTEL_GEN(dev_priv) <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300474 return 0;
475 } else if (ret) {
476 compression_threshold <<= 1;
477 goto again;
478 } else {
479 return compression_threshold;
480 }
481}
482
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300483static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300484{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100485 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200486 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300487 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300488 int size, fb_cpp, ret;
489
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200490 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300491
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200492 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200493 fb_cpp = fbc->state_cache.fb.format->cpp[0];
Paulo Zanonifc786722015-07-02 19:25:08 -0300494
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200495 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300496 size, fb_cpp);
497 if (!ret)
498 goto err_llb;
499 else if (ret > 1) {
500 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
501
502 }
503
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200504 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300505
Paulo Zanoni5697d602016-11-11 14:57:41 -0200506 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200507 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300508 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200509 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300510 } else {
511 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
512 if (!compressed_llb)
513 goto err_fb;
514
515 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
516 4096, 4096);
517 if (ret)
518 goto err_fb;
519
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200520 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300521
Matthew Auld77894222017-12-11 15:18:18 +0000522 GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
523 fbc->compressed_fb.start,
524 U32_MAX));
525 GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
526 fbc->compressed_llb->start,
527 U32_MAX));
Paulo Zanonifc786722015-07-02 19:25:08 -0300528 I915_WRITE(FBC_CFB_BASE,
Matthew Auld77894222017-12-11 15:18:18 +0000529 dev_priv->dsm.start + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300530 I915_WRITE(FBC_LL_BASE,
Matthew Auld77894222017-12-11 15:18:18 +0000531 dev_priv->dsm.start + compressed_llb->start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300532 }
533
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300534 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200535 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300536
537 return 0;
538
539err_fb:
540 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200541 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300542err_llb:
Chris Wilson8d0e9bc2017-02-23 12:20:37 +0000543 if (drm_mm_initialized(&dev_priv->mm.stolen))
544 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
Paulo Zanonifc786722015-07-02 19:25:08 -0300545 return -ENOSPC;
546}
547
Paulo Zanoni7733b492015-07-07 15:26:04 -0300548static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300549{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200550 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300551
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200552 if (drm_mm_node_allocated(&fbc->compressed_fb))
553 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
554
555 if (fbc->compressed_llb) {
556 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
557 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300558 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300559}
560
Paulo Zanoni7733b492015-07-07 15:26:04 -0300561void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300562{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200563 struct intel_fbc *fbc = &dev_priv->fbc;
564
Paulo Zanoni9f218332015-09-23 12:52:27 -0300565 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300566 return;
567
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200568 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300569 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200570 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300571}
572
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300573static bool stride_is_valid(struct drm_i915_private *dev_priv,
574 unsigned int stride)
575{
Maarten Lankhorst3f5b9332018-01-16 16:53:31 +0100576 /* This should have been caught earlier. */
577 if (WARN_ON_ONCE((stride & (64 - 1)) != 0))
578 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300579
580 /* Below are the additional FBC restrictions. */
Maarten Lankhorst3f5b9332018-01-16 16:53:31 +0100581 if (stride < 512)
582 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300583
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800584 if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300585 return stride == 4096 || stride == 8192;
586
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800587 if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300588 return false;
589
590 if (stride > 16384)
591 return false;
592
593 return true;
594}
595
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200596static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
Jani Nikula739f3ab2019-01-16 11:15:19 +0200597 u32 pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300598{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200599 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300600 case DRM_FORMAT_XRGB8888:
601 case DRM_FORMAT_XBGR8888:
602 return true;
603 case DRM_FORMAT_XRGB1555:
604 case DRM_FORMAT_RGB565:
605 /* 16bpp not supported on gen2 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800606 if (IS_GEN(dev_priv, 2))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300607 return false;
608 /* WaFbcOnly1to1Ratio:ctg */
609 if (IS_G4X(dev_priv))
610 return false;
611 return true;
612 default:
613 return false;
614 }
615}
616
Paulo Zanoni856312a2015-10-01 19:57:12 -0300617/*
618 * For some reason, the hardware tracking starts looking at whatever we
619 * programmed as the display plane base address register. It does not look at
620 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
621 * variables instead of just looking at the pipe/plane size.
622 */
623static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300624{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100625 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200626 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300627 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300628
José Roberto de Souza8d9d0052018-12-04 16:48:23 -0800629 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
630 max_w = 5120;
631 max_h = 4096;
632 } else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300633 max_w = 4096;
634 max_h = 4096;
Paulo Zanoni5697d602016-11-11 14:57:41 -0200635 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300636 max_w = 4096;
637 max_h = 2048;
638 } else {
639 max_w = 2048;
640 max_h = 1536;
641 }
642
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200643 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
644 &effective_h);
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300645 effective_w += fbc->state_cache.plane.adjusted_x;
646 effective_h += fbc->state_cache.plane.adjusted_y;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300647
648 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300649}
650
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200651static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
652 struct intel_crtc_state *crtc_state,
653 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200654{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100655 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200656 struct intel_fbc *fbc = &dev_priv->fbc;
657 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200658 struct drm_framebuffer *fb = plane_state->base.fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000659
660 cache->vma = NULL;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000661 cache->flags = 0;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200662
663 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
664 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200665 cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200666
667 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä73714c02017-03-31 21:00:56 +0300668 /*
669 * Src coordinates are already rotated by 270 degrees for
670 * the 90/270 degree plane rotation cases (to match the
671 * GTT mapping), hence no need to account for rotation here.
672 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300673 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
674 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
675 cache->plane.visible = plane_state->base.visible;
Ville Syrjäläc11ada02018-09-07 18:24:04 +0300676 cache->plane.adjusted_x = plane_state->color_plane[0].x;
677 cache->plane.adjusted_y = plane_state->color_plane[0].y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300678 cache->plane.y = plane_state->base.src.y1 >> 16;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200679
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200680 cache->plane.pixel_blend_mode = plane_state->base.pixel_blend_mode;
681
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200682 if (!cache->plane.visible)
683 return;
684
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200685 cache->fb.format = fb->format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200686 cache->fb.stride = fb->pitches[0];
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000687
688 cache->vma = plane_state->vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000689 cache->flags = plane_state->flags;
690 if (WARN_ON(cache->flags & PLANE_HAS_FENCE && !cache->vma->fence))
691 cache->flags &= ~PLANE_HAS_FENCE;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200692}
693
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200694static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200695{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100696 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200697 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200698 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200699
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300700 /* We don't need to use a state cache here since this information is
701 * global for all CRTC.
702 */
703 if (fbc->underrun_detected) {
704 fbc->no_fbc_reason = "underrun detected";
705 return false;
706 }
707
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000708 if (!cache->vma) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200709 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200710 return false;
711 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200712
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +0200713 if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200714 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200715 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200716 }
717
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200718 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200719 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200720 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200721 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300722
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200723 /* The use of a CPU fence is mandatory in order to detect writes
724 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100725 *
726 * Note that is possible for a tiled surface to be unmappable (and
727 * so have no fence associated with it) due to aperture constaints
728 * at the time of pinning.
Ville Syrjälä61b8b352018-02-21 18:02:35 +0200729 *
730 * FIXME with 90/270 degree rotation we should use the fence on
731 * the normal GTT view (the rotated view doesn't even have a
732 * fence). Would need changes to the FBC fence Y offset as well.
733 * For now this will effecively disable FBC with 90/270 degree
734 * rotation.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200735 */
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000736 if (!(cache->flags & PLANE_HAS_FENCE)) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100737 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
738 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200739 }
Paulo Zanoni5697d602016-11-11 14:57:41 -0200740 if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
Robert Fossc2c446a2017-05-19 16:50:17 -0400741 cache->plane.rotation != DRM_MODE_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200742 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200743 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200744 }
745
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200746 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200747 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200748 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300749 }
750
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200751 if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200752 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200753 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300754 }
755
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200756 if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
757 cache->fb.format->has_alpha) {
758 fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
759 return false;
760 }
761
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300762 /* WaFbcExceedCdClockThreshold:hsw,bdw */
763 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200764 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200765 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200766 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300767 }
768
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300769 /* It is possible for the required CFB size change without a
770 * crtc->disable + crtc->enable since it is possible to change the
771 * stride without triggering a full modeset. Since we try to
772 * over-allocate the CFB, there's a chance we may keep FBC enabled even
773 * if this happens, but if we exceed the current CFB size we'll have to
774 * disable FBC. Notice that it would be possible to disable FBC, wait
775 * for a frame, free the stolen node, then try to reenable FBC in case
776 * we didn't get any invalidate/deactivate calls, but this would require
777 * a lot of tracking just for a specific case. If we conclude it's an
778 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200779 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200780 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200781 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200782 return false;
783 }
784
Imre Deakfee0fdd2018-03-01 15:44:57 +0200785 /*
786 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
787 * having a Y offset that isn't divisible by 4 causes FIFO underrun
788 * and screen flicker.
789 */
Lucas De Marchi00690002018-12-12 10:10:42 -0800790 if (IS_GEN_RANGE(dev_priv, 9, 10) &&
Imre Deakfee0fdd2018-03-01 15:44:57 +0200791 (fbc->state_cache.plane.adjusted_y & 3)) {
792 fbc->no_fbc_reason = "plane Y offset is misaligned";
793 return false;
794 }
795
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200796 return true;
797}
798
Paulo Zanoniee2be302016-11-11 14:57:37 -0200799static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200800{
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200801 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200802
Chris Wilsonc0336662016-05-06 15:40:21 +0100803 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200804 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200805 return false;
806 }
807
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000808 if (!i915_modparams.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300809 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200810 return false;
811 }
812
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300813 if (fbc->underrun_detected) {
814 fbc->no_fbc_reason = "underrun detected";
815 return false;
816 }
817
Paulo Zanoniee2be302016-11-11 14:57:37 -0200818 return true;
819}
820
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200821static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
822 struct intel_fbc_reg_params *params)
823{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100824 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200825 struct intel_fbc *fbc = &dev_priv->fbc;
826 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200827
828 /* Since all our fields are integer types, use memset here so the
829 * comparison function can rely on memcmp because the padding will be
830 * zero. */
831 memset(params, 0, sizeof(*params));
832
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000833 params->vma = cache->vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000834 params->flags = cache->flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000835
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200836 params->crtc.pipe = crtc->pipe;
Ville Syrjäläb1558c72017-11-17 21:19:15 +0200837 params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300838 params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200839
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200840 params->fb.format = cache->fb.format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200841 params->fb.stride = cache->fb.stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200842
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200843 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Praveen Paneri5654a162017-08-11 00:00:33 +0530844
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800845 if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv))
Praveen Paneri5654a162017-08-11 00:00:33 +0530846 params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
847 32 * fbc->threshold) * 8;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200848}
849
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200850void intel_fbc_pre_update(struct intel_crtc *crtc,
851 struct intel_crtc_state *crtc_state,
852 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200853{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100854 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200855 struct intel_fbc *fbc = &dev_priv->fbc;
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000856 const char *reason = "update pending";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200857
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200858 if (!fbc_supported(dev_priv))
859 return;
860
861 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200862
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200863 if (!multiple_pipes_ok(crtc, plane_state)) {
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000864 reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200865 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200866 }
867
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200868 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200869 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200870
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200871 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200872 fbc->flip_pending = true;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200873
Paulo Zanoni212890c2016-01-19 11:35:43 -0200874deactivate:
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000875 intel_fbc_deactivate(dev_priv, reason);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200876unlock:
877 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200878}
879
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +0100880/**
881 * __intel_fbc_disable - disable FBC
882 * @dev_priv: i915 device instance
883 *
884 * This is the low level function that actually disables FBC. Callers should
885 * grab the FBC lock.
886 */
887static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
888{
889 struct intel_fbc *fbc = &dev_priv->fbc;
890 struct intel_crtc *crtc = fbc->crtc;
891
892 WARN_ON(!mutex_is_locked(&fbc->lock));
893 WARN_ON(!fbc->enabled);
894 WARN_ON(fbc->active);
895
896 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
897
898 __intel_fbc_cleanup_cfb(dev_priv);
899
900 fbc->enabled = false;
901 fbc->crtc = NULL;
902}
903
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200904static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200905{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100906 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200907 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni212890c2016-01-19 11:35:43 -0200908
909 WARN_ON(!mutex_is_locked(&fbc->lock));
910
911 if (!fbc->enabled || fbc->crtc != crtc)
912 return;
913
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200914 fbc->flip_pending = false;
915 WARN_ON(fbc->active);
916
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +0100917 if (!i915_modparams.enable_fbc) {
918 intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
919 __intel_fbc_disable(dev_priv);
920
921 return;
922 }
923
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200924 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200925
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200926 if (!intel_fbc_can_activate(crtc))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200927 return;
928
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200929 if (!fbc->busy_bits) {
930 intel_fbc_deactivate(dev_priv, "FBC enabled (active or scheduled)");
Maarten Lankhorst45720952018-06-25 18:37:58 +0200931 intel_fbc_hw_activate(dev_priv);
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200932 } else
933 intel_fbc_deactivate(dev_priv, "frontbuffer write");
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300934}
935
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200936void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300937{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100938 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200939 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300940
Paulo Zanoni9f218332015-09-23 12:52:27 -0300941 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300942 return;
943
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200944 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200945 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200946 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200947}
948
Paulo Zanoni261fe992016-01-19 11:35:40 -0200949static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
950{
951 if (fbc->enabled)
952 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
953 else
954 return fbc->possible_framebuffer_bits;
955}
956
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200957void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
958 unsigned int frontbuffer_bits,
959 enum fb_op_origin origin)
960{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200961 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200962
Paulo Zanoni9f218332015-09-23 12:52:27 -0300963 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300964 return;
965
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200966 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200967 return;
968
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200969 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300970
Paulo Zanoni261fe992016-01-19 11:35:40 -0200971 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200972
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200973 if (fbc->enabled && fbc->busy_bits)
Chris Wilson4a3d1e02018-01-25 22:41:22 +0000974 intel_fbc_deactivate(dev_priv, "frontbuffer write");
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300975
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200976 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200977}
978
979void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300980 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200981{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200982 struct intel_fbc *fbc = &dev_priv->fbc;
983
Paulo Zanoni9f218332015-09-23 12:52:27 -0300984 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300985 return;
986
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200987 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200988
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200989 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200990
Paulo Zanoniab28a542016-04-04 18:17:15 -0300991 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
992 goto out;
993
Paulo Zanoni261fe992016-01-19 11:35:40 -0200994 if (!fbc->busy_bits && fbc->enabled &&
995 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200996 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -0200997 intel_fbc_recompress(dev_priv);
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200998 else if (!fbc->flip_pending)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200999 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001000 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001001
Paulo Zanoniab28a542016-04-04 18:17:15 -03001002out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001003 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001004}
1005
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001006/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001007 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1008 * @dev_priv: i915 device instance
1009 * @state: the atomic state structure
1010 *
1011 * This function looks at the proposed state for CRTCs and planes, then chooses
1012 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1013 * true.
1014 *
1015 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1016 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1017 */
1018void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001019 struct intel_atomic_state *state)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001020{
1021 struct intel_fbc *fbc = &dev_priv->fbc;
Ville Syrjälädd576022017-11-17 21:19:14 +02001022 struct intel_plane *plane;
1023 struct intel_plane_state *plane_state;
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001024 bool crtc_chosen = false;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001025 int i;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001026
1027 mutex_lock(&fbc->lock);
1028
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001029 /* Does this atomic commit involve the CRTC currently tied to FBC? */
1030 if (fbc->crtc &&
Ville Syrjälädd576022017-11-17 21:19:14 +02001031 !intel_atomic_get_new_crtc_state(state, fbc->crtc))
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001032 goto out;
1033
Paulo Zanoniee2be302016-11-11 14:57:37 -02001034 if (!intel_fbc_can_enable(dev_priv))
1035 goto out;
1036
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001037 /* Simply choose the first CRTC that is compatible and has a visible
1038 * plane. We could go for fancier schemes such as checking the plane
1039 * size, but this would just affect the few platforms that don't tie FBC
1040 * to pipe or plane A. */
Ville Syrjälädd576022017-11-17 21:19:14 +02001041 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
1042 struct intel_crtc_state *crtc_state;
1043 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001044
Ville Syrjäläcf1805e2018-02-21 19:31:01 +02001045 if (!plane->has_fbc)
1046 continue;
1047
Ville Syrjälädd576022017-11-17 21:19:14 +02001048 if (!plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001049 continue;
1050
Ville Syrjälädd576022017-11-17 21:19:14 +02001051 crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001052
Ville Syrjälädd576022017-11-17 21:19:14 +02001053 crtc_state->enable_fbc = true;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001054 crtc_chosen = true;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001055 break;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001056 }
1057
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001058 if (!crtc_chosen)
1059 fbc->no_fbc_reason = "no suitable CRTC for FBC";
1060
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001061out:
1062 mutex_unlock(&fbc->lock);
1063}
1064
1065/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001066 * intel_fbc_enable: tries to enable FBC on the CRTC
1067 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001068 * @crtc_state: corresponding &drm_crtc_state for @crtc
1069 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001070 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001071 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001072 * possible. Notice that it doesn't activate FBC. It is valid to call
1073 * intel_fbc_enable multiple times for the same pipe without an
1074 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001075 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001076void intel_fbc_enable(struct intel_crtc *crtc,
1077 struct intel_crtc_state *crtc_state,
1078 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001079{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001080 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001081 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001082
1083 if (!fbc_supported(dev_priv))
1084 return;
1085
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001086 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001087
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001088 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001089 WARN_ON(fbc->crtc == NULL);
1090 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001091 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001092 WARN_ON(fbc->active);
1093 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001094 goto out;
1095 }
1096
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001097 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001098 goto out;
1099
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001100 WARN_ON(fbc->active);
1101 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001102
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001103 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001104 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001105 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001106 goto out;
1107 }
1108
Paulo Zanonid029bca2015-10-15 10:44:46 -03001109 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001110 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001111
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001112 fbc->enabled = true;
1113 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001114out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001115 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001116}
1117
1118/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001119 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001120 * @crtc: the CRTC
1121 *
1122 * This function disables FBC if it's associated with the provided CRTC.
1123 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001124void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001125{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001126 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001127 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001128
1129 if (!fbc_supported(dev_priv))
1130 return;
1131
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001132 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001133 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001134 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001135 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001136}
1137
1138/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001139 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001140 * @dev_priv: i915 device instance
1141 *
1142 * This function disables FBC regardless of which CRTC is associated with it.
1143 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001144void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001145{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001146 struct intel_fbc *fbc = &dev_priv->fbc;
1147
Paulo Zanonid029bca2015-10-15 10:44:46 -03001148 if (!fbc_supported(dev_priv))
1149 return;
1150
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001151 mutex_lock(&fbc->lock);
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +01001152 if (fbc->enabled) {
1153 WARN_ON(fbc->crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001154 __intel_fbc_disable(dev_priv);
Maarten Lankhorst949f7c7d2018-03-05 13:36:08 +01001155 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001156 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001157}
1158
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001159static void intel_fbc_underrun_work_fn(struct work_struct *work)
1160{
1161 struct drm_i915_private *dev_priv =
1162 container_of(work, struct drm_i915_private, fbc.underrun_work);
1163 struct intel_fbc *fbc = &dev_priv->fbc;
1164
1165 mutex_lock(&fbc->lock);
1166
1167 /* Maybe we were scheduled twice. */
Daniel Vetter2ae9e362017-08-11 09:23:27 +02001168 if (fbc->underrun_detected || !fbc->enabled)
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001169 goto out;
1170
1171 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1172 fbc->underrun_detected = true;
1173
Chris Wilson4a3d1e02018-01-25 22:41:22 +00001174 intel_fbc_deactivate(dev_priv, "FIFO underrun");
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001175out:
1176 mutex_unlock(&fbc->lock);
1177}
1178
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001179/*
1180 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
1181 * @dev_priv: i915 device instance
1182 *
1183 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
1184 * want to re-enable FBC after an underrun to increase test coverage.
1185 */
1186int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
1187{
1188 int ret;
1189
1190 cancel_work_sync(&dev_priv->fbc.underrun_work);
1191
1192 ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
1193 if (ret)
1194 return ret;
1195
1196 if (dev_priv->fbc.underrun_detected) {
1197 DRM_DEBUG_KMS("Re-allowing FBC after fifo underrun\n");
1198 dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
1199 }
1200
1201 dev_priv->fbc.underrun_detected = false;
1202 mutex_unlock(&dev_priv->fbc.lock);
1203
1204 return 0;
1205}
1206
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001207/**
1208 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1209 * @dev_priv: i915 device instance
1210 *
1211 * Without FBC, most underruns are harmless and don't really cause too many
1212 * problems, except for an annoying message on dmesg. With FBC, underruns can
1213 * become black screens or even worse, especially when paired with bad
1214 * watermarks. So in order for us to be on the safe side, completely disable FBC
1215 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1216 * already suggests that watermarks may be bad, so try to be as safe as
1217 * possible.
1218 *
1219 * This function is called from the IRQ handler.
1220 */
1221void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1222{
1223 struct intel_fbc *fbc = &dev_priv->fbc;
1224
1225 if (!fbc_supported(dev_priv))
1226 return;
1227
1228 /* There's no guarantee that underrun_detected won't be set to true
1229 * right after this check and before the work is scheduled, but that's
1230 * not a problem since we'll check it again under the work function
1231 * while FBC is locked. This check here is just to prevent us from
1232 * unnecessarily scheduling the work, and it relies on the fact that we
1233 * never switch underrun_detect back to false after it's true. */
1234 if (READ_ONCE(fbc->underrun_detected))
1235 return;
1236
1237 schedule_work(&fbc->underrun_work);
1238}
1239
Paulo Zanonid029bca2015-10-15 10:44:46 -03001240/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001241 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1242 * @dev_priv: i915 device instance
1243 *
1244 * The FBC code needs to track CRTC visibility since the older platforms can't
1245 * have FBC enabled while multiple pipes are used. This function does the
1246 * initial setup at driver load to make sure FBC is matching the real hardware.
1247 */
1248void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1249{
1250 struct intel_crtc *crtc;
1251
1252 /* Don't even bother tracking anything if we don't need. */
1253 if (!no_fbc_on_multiple_pipes(dev_priv))
1254 return;
1255
Chris Wilson91c8a322016-07-05 10:40:23 +01001256 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä525b9312016-10-31 22:37:02 +02001257 if (intel_crtc_active(crtc) &&
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01001258 crtc->base.primary->state->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001259 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1260}
1261
Paulo Zanoni80788a02016-04-13 16:01:09 -03001262/*
1263 * The DDX driver changes its behavior depending on the value it reads from
1264 * i915.enable_fbc, so sanitize it by translating the default value into either
1265 * 0 or 1 in order to allow it to know what's going on.
1266 *
1267 * Notice that this is done at driver initialization and we still allow user
1268 * space to change the value during runtime without sanitizing it again. IGT
1269 * relies on being able to change i915.enable_fbc at runtime.
1270 */
1271static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1272{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001273 if (i915_modparams.enable_fbc >= 0)
1274 return !!i915_modparams.enable_fbc;
Paulo Zanoni80788a02016-04-13 16:01:09 -03001275
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001276 if (!HAS_FBC(dev_priv))
1277 return 0;
1278
Paulo Zanonifd7d6c52016-12-23 10:23:58 -02001279 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
Paulo Zanoni80788a02016-04-13 16:01:09 -03001280 return 1;
1281
1282 return 0;
1283}
1284
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001285static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1286{
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001287 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
Chris Wilson80debff2017-05-25 13:16:12 +01001288 if (intel_vtd_active() &&
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001289 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1290 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1291 return true;
1292 }
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001293
1294 return false;
1295}
1296
Paulo Zanoni010cf732016-01-19 11:35:48 -02001297/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001298 * intel_fbc_init - Initialize FBC
1299 * @dev_priv: the i915 device
1300 *
1301 * This function might be called during PM init process.
1302 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001303void intel_fbc_init(struct drm_i915_private *dev_priv)
1304{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001305 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001306
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001307 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001308 mutex_init(&fbc->lock);
1309 fbc->enabled = false;
1310 fbc->active = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001311
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001312 if (need_fbc_vtd_wa(dev_priv))
José Roberto de Souzad53db442018-11-30 15:20:48 -08001313 mkwrite_device_info(dev_priv)->display.has_fbc = false;
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001314
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001315 i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1316 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
1317 i915_modparams.enable_fbc);
Paulo Zanoni80788a02016-04-13 16:01:09 -03001318
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001319 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001320 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001321 return;
1322 }
1323
Paulo Zanoni8c400742016-01-29 18:57:39 -02001324 /* This value was pulled out of someone's hat */
Paulo Zanoni5697d602016-11-11 14:57:41 -02001325 if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001326 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001327
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001328 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001329 * deactivate it in case the BIOS activated it to make sure software
1330 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001331 if (intel_fbc_hw_is_active(dev_priv))
1332 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001333}