blob: 74f7d853eb581ea91974c5bdc88337c5a10fc814 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
189/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800248#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
249#define MI_MM_SPACE_GTT (1<<8)
250#define MI_MM_SPACE_PHYSICAL (0<<8)
251#define MI_SAVE_EXT_STATE_EN (1<<3)
252#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800253#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800254#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
256#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
257#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
258#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000259/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
260 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
261 * simply ignores the register load under certain conditions.
262 * - One can actually load arbitrary many arbitrary registers: Simply issue x
263 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
264 */
265#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100266#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800267#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000268#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700269#define MI_FLUSH_DW_STORE_INDEX (1<<21)
270#define MI_INVALIDATE_TLB (1<<18)
271#define MI_FLUSH_DW_OP_STOREDW (1<<14)
272#define MI_INVALIDATE_BSD (1<<7)
273#define MI_FLUSH_DW_USE_GTT (1<<2)
274#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700275#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100276#define MI_BATCH_NON_SECURE (1)
277/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800278#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100279#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800280#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700281#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100282#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700283#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800284
Rodrigo Vivi94353732013-08-28 16:45:46 -0300285
286#define MI_PREDICATE_RESULT_2 (0x2214)
287#define LOWER_SLICE_ENABLED (1<<0)
288#define LOWER_SLICE_DISABLED (0<<0)
289
Jesse Barnes585fb112008-07-29 11:54:06 -0700290/*
291 * 3D instructions used by the kernel
292 */
293#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
294
295#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
296#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
297#define SC_UPDATE_SCISSOR (0x1<<1)
298#define SC_ENABLE_MASK (0x1<<0)
299#define SC_ENABLE (0x1<<0)
300#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
301#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
302#define SCI_YMIN_MASK (0xffff<<16)
303#define SCI_XMIN_MASK (0xffff<<0)
304#define SCI_YMAX_MASK (0xffff<<16)
305#define SCI_XMAX_MASK (0xffff<<0)
306#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
307#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
308#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
309#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
310#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
311#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
312#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
313#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
314#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
315#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
316#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
317#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
318#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
319#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
320#define BLT_DEPTH_8 (0<<24)
321#define BLT_DEPTH_16_565 (1<<24)
322#define BLT_DEPTH_16_1555 (2<<24)
323#define BLT_DEPTH_32 (3<<24)
324#define BLT_ROP_GXCOPY (0xcc<<16)
325#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
326#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
327#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
328#define ASYNC_FLIP (1<<22)
329#define DISPLAY_PLANE_A (0<<20)
330#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200331#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200332#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200333#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700334#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200335#define PIPE_CONTROL_QW_WRITE (1<<14)
336#define PIPE_CONTROL_DEPTH_STALL (1<<13)
337#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200338#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200339#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
340#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
341#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
342#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200343#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
344#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
345#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200346#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200347#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700348#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700349
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100350
351/*
352 * Reset registers
353 */
354#define DEBUG_RESET_I830 0x6070
355#define DEBUG_RESET_FULL (1<<7)
356#define DEBUG_RESET_RENDER (1<<8)
357#define DEBUG_RESET_DISPLAY (1<<9)
358
Jesse Barnes57f350b2012-03-28 13:39:25 -0700359/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300360 * IOSF sideband
361 */
362#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
363#define IOSF_DEVFN_SHIFT 24
364#define IOSF_OPCODE_SHIFT 16
365#define IOSF_PORT_SHIFT 8
366#define IOSF_BYTE_ENABLES_SHIFT 4
367#define IOSF_BAR_SHIFT 1
368#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800369#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300370#define IOSF_PORT_PUNIT 0x4
371#define IOSF_PORT_NC 0x11
372#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300373#define IOSF_PORT_GPIO_NC 0x13
374#define IOSF_PORT_CCK 0x14
375#define IOSF_PORT_CCU 0xA9
376#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530377#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300378#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
379#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
380
Jesse Barnes30a970c2013-11-04 13:48:12 -0800381/* See configdb bunit SB addr map */
382#define BUNIT_REG_BISOC 0x11
383
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300384#define PUNIT_OPCODE_REG_READ 6
385#define PUNIT_OPCODE_REG_WRITE 7
386
Jesse Barnes30a970c2013-11-04 13:48:12 -0800387#define PUNIT_REG_DSPFREQ 0x36
388#define DSPFREQSTAT_SHIFT 30
389#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
390#define DSPFREQGUAR_SHIFT 14
391#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200392
393/* See the PUNIT HAS v0.8 for the below bits */
394enum punit_power_well {
395 PUNIT_POWER_WELL_RENDER = 0,
396 PUNIT_POWER_WELL_MEDIA = 1,
397 PUNIT_POWER_WELL_DISP2D = 3,
398 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
399 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
400 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
401 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
402 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
403 PUNIT_POWER_WELL_DPIO_RX0 = 10,
404 PUNIT_POWER_WELL_DPIO_RX1 = 11,
405
406 PUNIT_POWER_WELL_NUM,
407};
408
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800409#define PUNIT_REG_PWRGT_CTRL 0x60
410#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200411#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
412#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
413#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
414#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
415#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800416
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300417#define PUNIT_REG_GPU_LFM 0xd3
418#define PUNIT_REG_GPU_FREQ_REQ 0xd4
419#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300420#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300421#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
422
423#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
424#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
425
426#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
427#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
428#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
429#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
430#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
431#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
432#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
433#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
434#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
435#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
436
ymohanmabe4fc042013-08-27 23:40:56 +0300437/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800438#define CCK_FUSE_REG 0x8
439#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300440#define CCK_REG_DSI_PLL_FUSE 0x44
441#define CCK_REG_DSI_PLL_CONTROL 0x48
442#define DSI_PLL_VCO_EN (1 << 31)
443#define DSI_PLL_LDO_GATE (1 << 30)
444#define DSI_PLL_P1_POST_DIV_SHIFT 17
445#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
446#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
447#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
448#define DSI_PLL_MUX_MASK (3 << 9)
449#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
450#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
451#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
452#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
453#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
454#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
455#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
456#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
457#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
458#define DSI_PLL_LOCK (1 << 0)
459#define CCK_REG_DSI_PLL_DIVIDER 0x4c
460#define DSI_PLL_LFSR (1 << 31)
461#define DSI_PLL_FRACTION_EN (1 << 30)
462#define DSI_PLL_FRAC_COUNTER_SHIFT 27
463#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
464#define DSI_PLL_USYNC_CNT_SHIFT 18
465#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
466#define DSI_PLL_N1_DIV_SHIFT 16
467#define DSI_PLL_N1_DIV_MASK (3 << 16)
468#define DSI_PLL_M1_DIV_SHIFT 0
469#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800470#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300471
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300472/*
473 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200474 *
475 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200476 *
477 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700478 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300479#define DPIO_DEVFN 0
480#define DPIO_OPCODE_REG_WRITE 1
481#define DPIO_OPCODE_REG_READ 0
482
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200483#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700484#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
485#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
486#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700487#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700488
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800489#define DPIO_PHY(pipe) ((pipe) >> 1)
490#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
491
Daniel Vetter598fac62013-04-18 22:01:46 +0200492/*
493 * Per pipe/PLL DPIO regs
494 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800495#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700496#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200497#define DPIO_POST_DIV_DAC 0
498#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
499#define DPIO_POST_DIV_LVDS1 2
500#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700501#define DPIO_K_SHIFT (24) /* 4 bits */
502#define DPIO_P1_SHIFT (21) /* 3 bits */
503#define DPIO_P2_SHIFT (16) /* 5 bits */
504#define DPIO_N_SHIFT (12) /* 4 bits */
505#define DPIO_ENABLE_CALIBRATION (1<<11)
506#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
507#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800508#define _VLV_PLL_DW3_CH1 0x802c
509#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700510
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800511#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700512#define DPIO_REFSEL_OVERRIDE 27
513#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
514#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
515#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530516#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700517#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
518#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800519#define _VLV_PLL_DW5_CH1 0x8034
520#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700521
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800522#define _VLV_PLL_DW7_CH0 0x801c
523#define _VLV_PLL_DW7_CH1 0x803c
524#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700525
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800526#define _VLV_PLL_DW8_CH0 0x8040
527#define _VLV_PLL_DW8_CH1 0x8060
528#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200529
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800530#define VLV_PLL_DW9_BCAST 0xc044
531#define _VLV_PLL_DW9_CH0 0x8044
532#define _VLV_PLL_DW9_CH1 0x8064
533#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200534
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800535#define _VLV_PLL_DW10_CH0 0x8048
536#define _VLV_PLL_DW10_CH1 0x8068
537#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200538
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800539#define _VLV_PLL_DW11_CH0 0x804c
540#define _VLV_PLL_DW11_CH1 0x806c
541#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700542
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800543/* Spec for ref block start counts at DW10 */
544#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200545
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800546#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100547
Daniel Vetter598fac62013-04-18 22:01:46 +0200548/*
549 * Per DDI channel DPIO regs
550 */
551
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800552#define _VLV_PCS_DW0_CH0 0x8200
553#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200554#define DPIO_PCS_TX_LANE2_RESET (1<<16)
555#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800556#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200557
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800558#define _VLV_PCS_DW1_CH0 0x8204
559#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200560#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
561#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
562#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
563#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800564#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200565
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800566#define _VLV_PCS_DW8_CH0 0x8220
567#define _VLV_PCS_DW8_CH1 0x8420
568#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200569
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800570#define _VLV_PCS01_DW8_CH0 0x0220
571#define _VLV_PCS23_DW8_CH0 0x0420
572#define _VLV_PCS01_DW8_CH1 0x2620
573#define _VLV_PCS23_DW8_CH1 0x2820
574#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
575#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200576
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800577#define _VLV_PCS_DW9_CH0 0x8224
578#define _VLV_PCS_DW9_CH1 0x8424
579#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200580
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800581#define _VLV_PCS_DW11_CH0 0x822c
582#define _VLV_PCS_DW11_CH1 0x842c
583#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200584
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800585#define _VLV_PCS_DW12_CH0 0x8230
586#define _VLV_PCS_DW12_CH1 0x8430
587#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200588
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800589#define _VLV_PCS_DW14_CH0 0x8238
590#define _VLV_PCS_DW14_CH1 0x8438
591#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200592
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800593#define _VLV_PCS_DW23_CH0 0x825c
594#define _VLV_PCS_DW23_CH1 0x845c
595#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200596
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800597#define _VLV_TX_DW2_CH0 0x8288
598#define _VLV_TX_DW2_CH1 0x8488
599#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200600
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800601#define _VLV_TX_DW3_CH0 0x828c
602#define _VLV_TX_DW3_CH1 0x848c
603#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
604
605#define _VLV_TX_DW4_CH0 0x8290
606#define _VLV_TX_DW4_CH1 0x8490
607#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
608
609#define _VLV_TX3_DW4_CH0 0x690
610#define _VLV_TX3_DW4_CH1 0x2a90
611#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
612
613#define _VLV_TX_DW5_CH0 0x8294
614#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200615#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800616#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200617
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800618#define _VLV_TX_DW11_CH0 0x82ac
619#define _VLV_TX_DW11_CH1 0x84ac
620#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200621
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800622#define _VLV_TX_DW14_CH0 0x82b8
623#define _VLV_TX_DW14_CH1 0x84b8
624#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530625
Jesse Barnes585fb112008-07-29 11:54:06 -0700626/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800627 * Fence registers
628 */
629#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700630#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800631#define I830_FENCE_START_MASK 0x07f80000
632#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800633#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800634#define I830_FENCE_PITCH_SHIFT 4
635#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200636#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700637#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200638#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800639
640#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800641#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800642
643#define FENCE_REG_965_0 0x03000
644#define I965_FENCE_PITCH_SHIFT 2
645#define I965_FENCE_TILING_Y_SHIFT 1
646#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200647#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800648
Eric Anholt4e901fd2009-10-26 16:44:17 -0700649#define FENCE_REG_SANDYBRIDGE_0 0x100000
650#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300651#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700652
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100653/* control register for cpu gtt access */
654#define TILECTL 0x101000
655#define TILECTL_SWZCTL (1 << 0)
656#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
657#define TILECTL_BACKSNOOP_DIS (1 << 3)
658
Jesse Barnesde151cf2008-11-12 10:03:55 -0800659/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700660 * Instruction and interrupt control regs
661 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700662#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200663#define RENDER_RING_BASE 0x02000
664#define BSD_RING_BASE 0x04000
665#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700666#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100667#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200668#define RING_TAIL(base) ((base)+0x30)
669#define RING_HEAD(base) ((base)+0x34)
670#define RING_START(base) ((base)+0x38)
671#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672#define RING_SYNC_0(base) ((base)+0x40)
673#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700674#define RING_SYNC_2(base) ((base)+0x48)
675#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
676#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
677#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
678#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
679#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
680#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
681#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
682#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
683#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
684#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
685#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
686#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700687#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000688#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200689#define RING_HWS_PGA(base) ((base)+0x80)
690#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100691#define ARB_MODE 0x04030
692#define ARB_MODE_SWIZZLE_SNB (1<<4)
693#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700694#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700695#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700696#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700697#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100698#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700699#define RING_FAULT_GTTSEL_MASK (1<<11)
700#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
701#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
702#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100703#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800704#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700705#define BSD_HWS_PGA_GEN7 (0x04180)
706#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700707#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200708#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000709#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000710#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700711#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700712#define TAIL_ADDR 0x001FFFF8
713#define HEAD_WRAP_COUNT 0xFFE00000
714#define HEAD_WRAP_ONE 0x00200000
715#define HEAD_ADDR 0x001FFFFC
716#define RING_NR_PAGES 0x001FF000
717#define RING_REPORT_MASK 0x00000006
718#define RING_REPORT_64K 0x00000002
719#define RING_REPORT_128K 0x00000004
720#define RING_NO_REPORT 0x00000000
721#define RING_VALID_MASK 0x00000001
722#define RING_VALID 0x00000001
723#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100724#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
725#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000726#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000727#if 0
728#define PRB0_TAIL 0x02030
729#define PRB0_HEAD 0x02034
730#define PRB0_START 0x02038
731#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700732#define PRB1_TAIL 0x02040 /* 915+ only */
733#define PRB1_HEAD 0x02044 /* 915+ only */
734#define PRB1_START 0x02048 /* 915+ only */
735#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000736#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700737#define IPEIR_I965 0x02064
738#define IPEHR_I965 0x02068
739#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700740#define GEN7_INSTDONE_1 0x0206c
741#define GEN7_SC_INSTDONE 0x07100
742#define GEN7_SAMPLER_INSTDONE 0x0e160
743#define GEN7_ROW_INSTDONE 0x0e164
744#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100745#define RING_IPEIR(base) ((base)+0x64)
746#define RING_IPEHR(base) ((base)+0x68)
747#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100748#define RING_INSTPS(base) ((base)+0x70)
749#define RING_DMA_FADD(base) ((base)+0x78)
750#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530751#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700752#define INSTPS 0x02070 /* 965+ only */
753#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700754#define ACTHD_I965 0x02074
755#define HWS_PGA 0x02080
756#define HWS_ADDRESS_MASK 0xfffff000
757#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700758#define PWRCTXA 0x2088 /* 965GM+ only */
759#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700760#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700761#define IPEHR 0x0208c
762#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700763#define NOPID 0x02094
764#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200765#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000766#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200767#define RING_BBADDR(base) ((base)+0x140)
768#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800769
Chris Wilsonf4068392010-10-27 20:36:41 +0100770#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700771#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300772#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300773#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100774#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300775#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100776#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300777#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100778#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200779#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300780#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200781#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100782
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300783#define FPGA_DBG 0x42300
784#define FPGA_DBG_RM_NOCLAIM (1<<31)
785
Chris Wilson0f3b6842013-01-15 12:05:55 +0000786#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700787/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100788#define DERRMR_PIPEA_SCANLINE (1<<0)
789#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
790#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
791#define DERRMR_PIPEA_VBLANK (1<<3)
792#define DERRMR_PIPEA_HBLANK (1<<5)
793#define DERRMR_PIPEB_SCANLINE (1<<8)
794#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
795#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
796#define DERRMR_PIPEB_VBLANK (1<<11)
797#define DERRMR_PIPEB_HBLANK (1<<13)
798/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
799#define DERRMR_PIPEC_SCANLINE (1<<14)
800#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
801#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
802#define DERRMR_PIPEC_VBLANK (1<<21)
803#define DERRMR_PIPEC_HBLANK (1<<22)
804
Chris Wilson0f3b6842013-01-15 12:05:55 +0000805
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700806/* GM45+ chicken bits -- debug workaround bits that may be required
807 * for various sorts of correct behavior. The top 16 bits of each are
808 * the enables for writing to the corresponding low bit.
809 */
810#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100811#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700812#define _3D_CHICKEN2 0x0208c
813/* Disables pipelining of read flushes past the SF-WIZ interface.
814 * Required on all Ironlake steppings according to the B-Spec, but the
815 * particular danger of not doing so is not specified.
816 */
817# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
818#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500819#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700820#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200821#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
822#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700823
Eric Anholt71cf39b2010-03-08 23:41:55 -0800824#define MI_MODE 0x0209c
825# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800826# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000827# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530828# define MODE_IDLE (1 << 9)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800829
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700830#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200831#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200832#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
833#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
834#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
835#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
836#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100837#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700838
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000839#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700840#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100841#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000842#define GFX_RUN_LIST_ENABLE (1<<15)
843#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
844#define GFX_SURFACE_FAULT_ENABLE (1<<12)
845#define GFX_REPLAY_MODE (1<<11)
846#define GFX_PSMI_GRANULARITY (1<<10)
847#define GFX_PPGTT_ENABLE (1<<9)
848
Daniel Vettera7e806d2012-07-11 16:27:55 +0200849#define VLV_DISPLAY_BASE 0x180000
850
Jesse Barnes585fb112008-07-29 11:54:06 -0700851#define SCPD0 0x0209c /* 915+ only */
852#define IER 0x020a0
853#define IIR 0x020a4
854#define IMR 0x020a8
855#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200856#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700857#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200858#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
859#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
860#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
861#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
862#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700863#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200864#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700865#define EIR 0x020b0
866#define EMR 0x020b4
867#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700868#define GM45_ERROR_PAGE_TABLE (1<<5)
869#define GM45_ERROR_MEM_PRIV (1<<4)
870#define I915_ERROR_PAGE_TABLE (1<<4)
871#define GM45_ERROR_CP_PRIV (1<<3)
872#define I915_ERROR_MEMORY_REFRESH (1<<1)
873#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700874#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800875#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000876#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
877 will not assert AGPBUSY# and will only
878 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800879#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100880#define INSTPM_TLB_INVALIDATE (1<<9)
881#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700882#define ACTHD 0x020c8
883#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000884#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700885#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800886#define FW_BLC_SELF_EN_MASK (1<<31)
887#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
888#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800889#define MM_BURST_LENGTH 0x00700000
890#define MM_FIFO_WATERMARK 0x0001F000
891#define LM_BURST_LENGTH 0x00000700
892#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700893#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700894
895/* Make render/texture TLB fetches lower priorty than associated data
896 * fetches. This is not turned on by default
897 */
898#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
899
900/* Isoch request wait on GTT enable (Display A/B/C streams).
901 * Make isoch requests stall on the TLB update. May cause
902 * display underruns (test mode only)
903 */
904#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
905
906/* Block grant count for isoch requests when block count is
907 * set to a finite value.
908 */
909#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
910#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
911#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
912#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
913#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
914
915/* Enable render writes to complete in C2/C3/C4 power states.
916 * If this isn't enabled, render writes are prevented in low
917 * power states. That seems bad to me.
918 */
919#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
920
921/* This acknowledges an async flip immediately instead
922 * of waiting for 2TLB fetches.
923 */
924#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
925
926/* Enables non-sequential data reads through arbiter
927 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400928#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700929
930/* Disable FSB snooping of cacheable write cycles from binner/render
931 * command stream
932 */
933#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
934
935/* Arbiter time slice for non-isoch streams */
936#define MI_ARB_TIME_SLICE_MASK (7 << 5)
937#define MI_ARB_TIME_SLICE_1 (0 << 5)
938#define MI_ARB_TIME_SLICE_2 (1 << 5)
939#define MI_ARB_TIME_SLICE_4 (2 << 5)
940#define MI_ARB_TIME_SLICE_6 (3 << 5)
941#define MI_ARB_TIME_SLICE_8 (4 << 5)
942#define MI_ARB_TIME_SLICE_10 (5 << 5)
943#define MI_ARB_TIME_SLICE_14 (6 << 5)
944#define MI_ARB_TIME_SLICE_16 (7 << 5)
945
946/* Low priority grace period page size */
947#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
948#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
949
950/* Disable display A/B trickle feed */
951#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
952
953/* Set display plane priority */
954#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
955#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
956
Jesse Barnes585fb112008-07-29 11:54:06 -0700957#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200958#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700959#define CM0_IZ_OPT_DISABLE (1<<6)
960#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200961#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700962#define CM0_DEPTH_EVICT_DISABLE (1<<4)
963#define CM0_COLOR_EVICT_DISABLE (1<<3)
964#define CM0_DEPTH_WRITE_DISABLE (1<<1)
965#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
966#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800967#define GFX_FLSH_CNTL_GEN6 0x101008
968#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700969#define ECOSKPD 0x021d0
970#define ECO_GATING_CX_ONLY (1<<3)
971#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700972
Chia-I Wufe27c602014-01-28 13:29:33 +0800973#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
974#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -0700975#define CACHE_MODE_1 0x7004 /* IVB+ */
976#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
977
Jesse Barnes4efe0702011-01-18 11:25:41 -0800978#define GEN6_BLITTER_ECOSKPD 0x221d0
979#define GEN6_BLITTER_LOCK_SHIFT 16
980#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
981
Ville Syrjälä295e8bb2014-02-27 21:59:01 +0200982#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
983#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
984
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100985#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100986#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
987#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
988#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
989#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100990
Ben Widawskycc609d52013-05-28 19:22:29 -0700991/* On modern GEN architectures interrupt control consists of two sets
992 * of registers. The first set pertains to the ring generating the
993 * interrupt. The second control is for the functional block generating the
994 * interrupt. These are PM, GT, DE, etc.
995 *
996 * Luckily *knocks on wood* all the ring interrupt bits match up with the
997 * GT interrupt bits, so we don't need to duplicate the defines.
998 *
999 * These defines should cover us well from SNB->HSW with minor exceptions
1000 * it can also work on ILK.
1001 */
1002#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1003#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1004#define GT_BLT_USER_INTERRUPT (1 << 22)
1005#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1006#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001007#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001008#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1009#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1010#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1011#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1012#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1013#define GT_RENDER_USER_INTERRUPT (1 << 0)
1014
Ben Widawsky12638c52013-05-28 19:22:31 -07001015#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1016#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1017
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001018#define GT_PARITY_ERROR(dev) \
1019 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001020 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001021
Ben Widawskycc609d52013-05-28 19:22:29 -07001022/* These are all the "old" interrupts */
1023#define ILK_BSD_USER_INTERRUPT (1<<5)
1024#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1025#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1026#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1027#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1028#define I915_HWB_OOM_INTERRUPT (1<<13)
1029#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1030#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1031#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1032#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1033#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1034#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1035#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1036#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1037#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1038#define I915_DEBUG_INTERRUPT (1<<2)
1039#define I915_USER_INTERRUPT (1<<1)
1040#define I915_ASLE_INTERRUPT (1<<0)
1041#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001042
1043#define GEN6_BSD_RNCID 0x12198
1044
Ben Widawskya1e969e2012-04-14 18:41:32 -07001045#define GEN7_FF_THREAD_MODE 0x20a0
1046#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001047#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001048#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1049#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1050#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1051#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001052#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001053#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1054#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1055#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1056#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1057#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1058#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1059#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1060#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1061
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001062/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001063 * Framebuffer compression (915+ only)
1064 */
1065
1066#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1067#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1068#define FBC_CONTROL 0x03208
1069#define FBC_CTL_EN (1<<31)
1070#define FBC_CTL_PERIODIC (1<<30)
1071#define FBC_CTL_INTERVAL_SHIFT (16)
1072#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001073#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001074#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001075#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001076#define FBC_COMMAND 0x0320c
1077#define FBC_CMD_COMPRESS (1<<0)
1078#define FBC_STATUS 0x03210
1079#define FBC_STAT_COMPRESSING (1<<31)
1080#define FBC_STAT_COMPRESSED (1<<30)
1081#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001082#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001083#define FBC_CONTROL2 0x03214
1084#define FBC_CTL_FENCE_DBL (0<<4)
1085#define FBC_CTL_IDLE_IMM (0<<2)
1086#define FBC_CTL_IDLE_FULL (1<<2)
1087#define FBC_CTL_IDLE_LINE (2<<2)
1088#define FBC_CTL_IDLE_DEBUG (3<<2)
1089#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001090#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001091#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001092#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001093
1094#define FBC_LL_SIZE (1536)
1095
Jesse Barnes74dff282009-09-14 15:39:40 -07001096/* Framebuffer compression for GM45+ */
1097#define DPFC_CB_BASE 0x3200
1098#define DPFC_CONTROL 0x3208
1099#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001100#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1101#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001102#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001103#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001104#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001105#define DPFC_SR_EN (1<<10)
1106#define DPFC_CTL_LIMIT_1X (0<<6)
1107#define DPFC_CTL_LIMIT_2X (1<<6)
1108#define DPFC_CTL_LIMIT_4X (2<<6)
1109#define DPFC_RECOMP_CTL 0x320c
1110#define DPFC_RECOMP_STALL_EN (1<<27)
1111#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1112#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1113#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1114#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1115#define DPFC_STATUS 0x3210
1116#define DPFC_INVAL_SEG_SHIFT (16)
1117#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1118#define DPFC_COMP_SEG_SHIFT (0)
1119#define DPFC_COMP_SEG_MASK (0x000003ff)
1120#define DPFC_STATUS2 0x3214
1121#define DPFC_FENCE_YOFF 0x3218
1122#define DPFC_CHICKEN 0x3224
1123#define DPFC_HT_MODIFY (1<<31)
1124
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001125/* Framebuffer compression for Ironlake */
1126#define ILK_DPFC_CB_BASE 0x43200
1127#define ILK_DPFC_CONTROL 0x43208
1128/* The bit 28-8 is reserved */
1129#define DPFC_RESERVED (0x1FFFFF00)
1130#define ILK_DPFC_RECOMP_CTL 0x4320c
1131#define ILK_DPFC_STATUS 0x43210
1132#define ILK_DPFC_FENCE_YOFF 0x43218
1133#define ILK_DPFC_CHICKEN 0x43224
1134#define ILK_FBC_RT_BASE 0x2128
1135#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001136#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001137
1138#define ILK_DISPLAY_CHICKEN1 0x42000
1139#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001140#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001141
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001142
Jesse Barnes585fb112008-07-29 11:54:06 -07001143/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001144 * Framebuffer compression for Sandybridge
1145 *
1146 * The following two registers are of type GTTMMADR
1147 */
1148#define SNB_DPFC_CTL_SA 0x100100
1149#define SNB_CPU_FENCE_ENABLE (1<<29)
1150#define DPFC_CPU_FENCE_OFFSET 0x100104
1151
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001152/* Framebuffer compression for Ivybridge */
1153#define IVB_FBC_RT_BASE 0x7020
1154
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001155#define IPS_CTL 0x43408
1156#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001157
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001158#define MSG_FBC_REND_STATE 0x50380
1159#define FBC_REND_NUKE (1<<2)
1160#define FBC_REND_CACHE_CLEAN (1<<1)
1161
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001162/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001163 * GPIO regs
1164 */
1165#define GPIOA 0x5010
1166#define GPIOB 0x5014
1167#define GPIOC 0x5018
1168#define GPIOD 0x501c
1169#define GPIOE 0x5020
1170#define GPIOF 0x5024
1171#define GPIOG 0x5028
1172#define GPIOH 0x502c
1173# define GPIO_CLOCK_DIR_MASK (1 << 0)
1174# define GPIO_CLOCK_DIR_IN (0 << 1)
1175# define GPIO_CLOCK_DIR_OUT (1 << 1)
1176# define GPIO_CLOCK_VAL_MASK (1 << 2)
1177# define GPIO_CLOCK_VAL_OUT (1 << 3)
1178# define GPIO_CLOCK_VAL_IN (1 << 4)
1179# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1180# define GPIO_DATA_DIR_MASK (1 << 8)
1181# define GPIO_DATA_DIR_IN (0 << 9)
1182# define GPIO_DATA_DIR_OUT (1 << 9)
1183# define GPIO_DATA_VAL_MASK (1 << 10)
1184# define GPIO_DATA_VAL_OUT (1 << 11)
1185# define GPIO_DATA_VAL_IN (1 << 12)
1186# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1187
Chris Wilsonf899fc62010-07-20 15:44:45 -07001188#define GMBUS0 0x5100 /* clock/port select */
1189#define GMBUS_RATE_100KHZ (0<<8)
1190#define GMBUS_RATE_50KHZ (1<<8)
1191#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1192#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1193#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1194#define GMBUS_PORT_DISABLED 0
1195#define GMBUS_PORT_SSC 1
1196#define GMBUS_PORT_VGADDC 2
1197#define GMBUS_PORT_PANEL 3
1198#define GMBUS_PORT_DPC 4 /* HDMIC */
1199#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001200#define GMBUS_PORT_DPD 6 /* HDMID */
1201#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001202#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001203#define GMBUS1 0x5104 /* command/status */
1204#define GMBUS_SW_CLR_INT (1<<31)
1205#define GMBUS_SW_RDY (1<<30)
1206#define GMBUS_ENT (1<<29) /* enable timeout */
1207#define GMBUS_CYCLE_NONE (0<<25)
1208#define GMBUS_CYCLE_WAIT (1<<25)
1209#define GMBUS_CYCLE_INDEX (2<<25)
1210#define GMBUS_CYCLE_STOP (4<<25)
1211#define GMBUS_BYTE_COUNT_SHIFT 16
1212#define GMBUS_SLAVE_INDEX_SHIFT 8
1213#define GMBUS_SLAVE_ADDR_SHIFT 1
1214#define GMBUS_SLAVE_READ (1<<0)
1215#define GMBUS_SLAVE_WRITE (0<<0)
1216#define GMBUS2 0x5108 /* status */
1217#define GMBUS_INUSE (1<<15)
1218#define GMBUS_HW_WAIT_PHASE (1<<14)
1219#define GMBUS_STALL_TIMEOUT (1<<13)
1220#define GMBUS_INT (1<<12)
1221#define GMBUS_HW_RDY (1<<11)
1222#define GMBUS_SATOER (1<<10)
1223#define GMBUS_ACTIVE (1<<9)
1224#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1225#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1226#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1227#define GMBUS_NAK_EN (1<<3)
1228#define GMBUS_IDLE_EN (1<<2)
1229#define GMBUS_HW_WAIT_EN (1<<1)
1230#define GMBUS_HW_RDY_EN (1<<0)
1231#define GMBUS5 0x5120 /* byte index */
1232#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001233
Jesse Barnes585fb112008-07-29 11:54:06 -07001234/*
1235 * Clock control & power management
1236 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001237#define DPLL_A_OFFSET 0x6014
1238#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001239#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1240 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001241
1242#define VGA0 0x6000
1243#define VGA1 0x6004
1244#define VGA_PD 0x6010
1245#define VGA0_PD_P2_DIV_4 (1 << 7)
1246#define VGA0_PD_P1_DIV_2 (1 << 5)
1247#define VGA0_PD_P1_SHIFT 0
1248#define VGA0_PD_P1_MASK (0x1f << 0)
1249#define VGA1_PD_P2_DIV_4 (1 << 15)
1250#define VGA1_PD_P1_DIV_2 (1 << 13)
1251#define VGA1_PD_P1_SHIFT 8
1252#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001253#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001254#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1255#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001256#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001257#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001258#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001259#define DPLL_VGA_MODE_DIS (1 << 28)
1260#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1261#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1262#define DPLL_MODE_MASK (3 << 26)
1263#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1264#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1265#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1266#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1267#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1268#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001269#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001270#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001271#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001272#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001273#define DPLL_PORTC_READY_MASK (0xf << 4)
1274#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001275
Jesse Barnes585fb112008-07-29 11:54:06 -07001276#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1277/*
1278 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1279 * this field (only one bit may be set).
1280 */
1281#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1282#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001283#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001284/* i830, required in DVO non-gang */
1285#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1286#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1287#define PLL_REF_INPUT_DREFCLK (0 << 13)
1288#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1289#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1290#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1291#define PLL_REF_INPUT_MASK (3 << 13)
1292#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001293/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001294# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1295# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1296# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1297# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1298# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1299
Jesse Barnes585fb112008-07-29 11:54:06 -07001300/*
1301 * Parallel to Serial Load Pulse phase selection.
1302 * Selects the phase for the 10X DPLL clock for the PCIe
1303 * digital display port. The range is 4 to 13; 10 or more
1304 * is just a flip delay. The default is 6
1305 */
1306#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1307#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1308/*
1309 * SDVO multiplier for 945G/GM. Not used on 965.
1310 */
1311#define SDVO_MULTIPLIER_MASK 0x000000ff
1312#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1313#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001314
1315#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1316#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001317#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1318 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001319
Jesse Barnes585fb112008-07-29 11:54:06 -07001320/*
1321 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1322 *
1323 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1324 */
1325#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1326#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1327/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1328#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1329#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1330/*
1331 * SDVO/UDI pixel multiplier.
1332 *
1333 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1334 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1335 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1336 * dummy bytes in the datastream at an increased clock rate, with both sides of
1337 * the link knowing how many bytes are fill.
1338 *
1339 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1340 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1341 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1342 * through an SDVO command.
1343 *
1344 * This register field has values of multiplication factor minus 1, with
1345 * a maximum multiplier of 5 for SDVO.
1346 */
1347#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1348#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1349/*
1350 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1351 * This best be set to the default value (3) or the CRT won't work. No,
1352 * I don't entirely understand what this does...
1353 */
1354#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1355#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001356
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001357#define _FPA0 0x06040
1358#define _FPA1 0x06044
1359#define _FPB0 0x06048
1360#define _FPB1 0x0604c
1361#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1362#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001363#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001364#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001365#define FP_N_DIV_SHIFT 16
1366#define FP_M1_DIV_MASK 0x00003f00
1367#define FP_M1_DIV_SHIFT 8
1368#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001369#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001370#define FP_M2_DIV_SHIFT 0
1371#define DPLL_TEST 0x606c
1372#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1373#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1374#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1375#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1376#define DPLLB_TEST_N_BYPASS (1 << 19)
1377#define DPLLB_TEST_M_BYPASS (1 << 18)
1378#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1379#define DPLLA_TEST_N_BYPASS (1 << 3)
1380#define DPLLA_TEST_M_BYPASS (1 << 2)
1381#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1382#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001383#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001384#define DSTATE_PLL_D3_OFF (1<<3)
1385#define DSTATE_GFX_CLOCK_GATING (1<<1)
1386#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001387#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001388# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1389# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1390# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1391# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1392# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1393# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1394# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1395# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1396# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1397# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1398# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1399# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1400# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1401# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1402# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1403# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1404# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1405# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1406# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1407# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1408# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1409# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1410# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1411# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1412# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1413# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1414# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1415# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1416/**
1417 * This bit must be set on the 830 to prevent hangs when turning off the
1418 * overlay scaler.
1419 */
1420# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1421# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1422# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1423# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1424# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1425
1426#define RENCLK_GATE_D1 0x6204
1427# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1428# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1429# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1430# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1431# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1432# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1433# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1434# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1435# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1436/** This bit must be unset on 855,865 */
1437# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1438# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1439# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1440# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1441/** This bit must be set on 855,865. */
1442# define SV_CLOCK_GATE_DISABLE (1 << 0)
1443# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1444# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1445# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1446# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1447# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1448# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1449# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1450# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1451# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1452# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1453# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1454# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1455# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1456# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1457# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1458# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1459# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1460
1461# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1462/** This bit must always be set on 965G/965GM */
1463# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1464# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1465# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1466# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1467# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1468# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1469/** This bit must always be set on 965G */
1470# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1471# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1472# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1473# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1474# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1475# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1476# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1477# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1478# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1479# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1480# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1481# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1482# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1483# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1484# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1485# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1486# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1487# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1488# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1489
1490#define RENCLK_GATE_D2 0x6208
1491#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1492#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1493#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1494#define RAMCLK_GATE_D 0x6210 /* CRL only */
1495#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001496
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001497#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001498#define FW_CSPWRDWNEN (1<<15)
1499
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001500#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1501
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001502#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1503#define CDCLK_FREQ_SHIFT 4
1504#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1505#define CZCLK_FREQ_MASK 0xf
1506#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1507
Jesse Barnes585fb112008-07-29 11:54:06 -07001508/*
1509 * Palette regs
1510 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001511#define PALETTE_A_OFFSET 0xa000
1512#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001513#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1514 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001515
Eric Anholt673a3942008-07-30 12:06:12 -07001516/* MCH MMIO space */
1517
1518/*
1519 * MCHBAR mirror.
1520 *
1521 * This mirrors the MCHBAR MMIO space whose location is determined by
1522 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1523 * every way. It is not accessible from the CP register read instructions.
1524 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001525 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1526 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001527 */
1528#define MCHBAR_MIRROR_BASE 0x10000
1529
Yuanhan Liu13982612010-12-15 15:42:31 +08001530#define MCHBAR_MIRROR_BASE_SNB 0x140000
1531
Chris Wilson3ebecd02013-04-12 19:10:13 +01001532/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001533#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001534
Eric Anholt673a3942008-07-30 12:06:12 -07001535/** 915-945 and GM965 MCH register controlling DRAM channel access */
1536#define DCC 0x10200
1537#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1538#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1539#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1540#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1541#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001542#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001543
Li Peng95534262010-05-18 18:58:44 +08001544/** Pineview MCH register contains DDR3 setting */
1545#define CSHRDDR3CTL 0x101a8
1546#define CSHRDDR3CTL_DDR3 (1 << 2)
1547
Eric Anholt673a3942008-07-30 12:06:12 -07001548/** 965 MCH register controlling DRAM channel configuration */
1549#define C0DRB3 0x10206
1550#define C1DRB3 0x10606
1551
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001552/** snb MCH registers for reading the DRAM channel configuration */
1553#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1554#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1555#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1556#define MAD_DIMM_ECC_MASK (0x3 << 24)
1557#define MAD_DIMM_ECC_OFF (0x0 << 24)
1558#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1559#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1560#define MAD_DIMM_ECC_ON (0x3 << 24)
1561#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1562#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1563#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1564#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1565#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1566#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1567#define MAD_DIMM_A_SELECT (0x1 << 16)
1568/* DIMM sizes are in multiples of 256mb. */
1569#define MAD_DIMM_B_SIZE_SHIFT 8
1570#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1571#define MAD_DIMM_A_SIZE_SHIFT 0
1572#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1573
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001574/** snb MCH registers for priority tuning */
1575#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1576#define MCH_SSKPD_WM0_MASK 0x3f
1577#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001578
Jesse Barnesec013e72013-08-20 10:29:23 +01001579#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1580
Keith Packardb11248d2009-06-11 22:28:56 -07001581/* Clocking configuration register */
1582#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001583#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001584#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1585#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1586#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1587#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1588#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001589/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001590#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001591#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001592#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001593#define CLKCFG_MEM_533 (1 << 4)
1594#define CLKCFG_MEM_667 (2 << 4)
1595#define CLKCFG_MEM_800 (3 << 4)
1596#define CLKCFG_MEM_MASK (7 << 4)
1597
Jesse Barnesea056c12010-09-10 10:02:13 -07001598#define TSC1 0x11001
1599#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001600#define TR1 0x11006
1601#define TSFS 0x11020
1602#define TSFS_SLOPE_MASK 0x0000ff00
1603#define TSFS_SLOPE_SHIFT 8
1604#define TSFS_INTR_MASK 0x000000ff
1605
Jesse Barnesf97108d2010-01-29 11:27:07 -08001606#define CRSTANDVID 0x11100
1607#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1608#define PXVFREQ_PX_MASK 0x7f000000
1609#define PXVFREQ_PX_SHIFT 24
1610#define VIDFREQ_BASE 0x11110
1611#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1612#define VIDFREQ2 0x11114
1613#define VIDFREQ3 0x11118
1614#define VIDFREQ4 0x1111c
1615#define VIDFREQ_P0_MASK 0x1f000000
1616#define VIDFREQ_P0_SHIFT 24
1617#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1618#define VIDFREQ_P0_CSCLK_SHIFT 20
1619#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1620#define VIDFREQ_P0_CRCLK_SHIFT 16
1621#define VIDFREQ_P1_MASK 0x00001f00
1622#define VIDFREQ_P1_SHIFT 8
1623#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1624#define VIDFREQ_P1_CSCLK_SHIFT 4
1625#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1626#define INTTOEXT_BASE_ILK 0x11300
1627#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1628#define INTTOEXT_MAP3_SHIFT 24
1629#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1630#define INTTOEXT_MAP2_SHIFT 16
1631#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1632#define INTTOEXT_MAP1_SHIFT 8
1633#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1634#define INTTOEXT_MAP0_SHIFT 0
1635#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1636#define MEMSWCTL 0x11170 /* Ironlake only */
1637#define MEMCTL_CMD_MASK 0xe000
1638#define MEMCTL_CMD_SHIFT 13
1639#define MEMCTL_CMD_RCLK_OFF 0
1640#define MEMCTL_CMD_RCLK_ON 1
1641#define MEMCTL_CMD_CHFREQ 2
1642#define MEMCTL_CMD_CHVID 3
1643#define MEMCTL_CMD_VMMOFF 4
1644#define MEMCTL_CMD_VMMON 5
1645#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1646 when command complete */
1647#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1648#define MEMCTL_FREQ_SHIFT 8
1649#define MEMCTL_SFCAVM (1<<7)
1650#define MEMCTL_TGT_VID_MASK 0x007f
1651#define MEMIHYST 0x1117c
1652#define MEMINTREN 0x11180 /* 16 bits */
1653#define MEMINT_RSEXIT_EN (1<<8)
1654#define MEMINT_CX_SUPR_EN (1<<7)
1655#define MEMINT_CONT_BUSY_EN (1<<6)
1656#define MEMINT_AVG_BUSY_EN (1<<5)
1657#define MEMINT_EVAL_CHG_EN (1<<4)
1658#define MEMINT_MON_IDLE_EN (1<<3)
1659#define MEMINT_UP_EVAL_EN (1<<2)
1660#define MEMINT_DOWN_EVAL_EN (1<<1)
1661#define MEMINT_SW_CMD_EN (1<<0)
1662#define MEMINTRSTR 0x11182 /* 16 bits */
1663#define MEM_RSEXIT_MASK 0xc000
1664#define MEM_RSEXIT_SHIFT 14
1665#define MEM_CONT_BUSY_MASK 0x3000
1666#define MEM_CONT_BUSY_SHIFT 12
1667#define MEM_AVG_BUSY_MASK 0x0c00
1668#define MEM_AVG_BUSY_SHIFT 10
1669#define MEM_EVAL_CHG_MASK 0x0300
1670#define MEM_EVAL_BUSY_SHIFT 8
1671#define MEM_MON_IDLE_MASK 0x00c0
1672#define MEM_MON_IDLE_SHIFT 6
1673#define MEM_UP_EVAL_MASK 0x0030
1674#define MEM_UP_EVAL_SHIFT 4
1675#define MEM_DOWN_EVAL_MASK 0x000c
1676#define MEM_DOWN_EVAL_SHIFT 2
1677#define MEM_SW_CMD_MASK 0x0003
1678#define MEM_INT_STEER_GFX 0
1679#define MEM_INT_STEER_CMR 1
1680#define MEM_INT_STEER_SMI 2
1681#define MEM_INT_STEER_SCI 3
1682#define MEMINTRSTS 0x11184
1683#define MEMINT_RSEXIT (1<<7)
1684#define MEMINT_CONT_BUSY (1<<6)
1685#define MEMINT_AVG_BUSY (1<<5)
1686#define MEMINT_EVAL_CHG (1<<4)
1687#define MEMINT_MON_IDLE (1<<3)
1688#define MEMINT_UP_EVAL (1<<2)
1689#define MEMINT_DOWN_EVAL (1<<1)
1690#define MEMINT_SW_CMD (1<<0)
1691#define MEMMODECTL 0x11190
1692#define MEMMODE_BOOST_EN (1<<31)
1693#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1694#define MEMMODE_BOOST_FREQ_SHIFT 24
1695#define MEMMODE_IDLE_MODE_MASK 0x00030000
1696#define MEMMODE_IDLE_MODE_SHIFT 16
1697#define MEMMODE_IDLE_MODE_EVAL 0
1698#define MEMMODE_IDLE_MODE_CONT 1
1699#define MEMMODE_HWIDLE_EN (1<<15)
1700#define MEMMODE_SWMODE_EN (1<<14)
1701#define MEMMODE_RCLK_GATE (1<<13)
1702#define MEMMODE_HW_UPDATE (1<<12)
1703#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1704#define MEMMODE_FSTART_SHIFT 8
1705#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1706#define MEMMODE_FMAX_SHIFT 4
1707#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1708#define RCBMAXAVG 0x1119c
1709#define MEMSWCTL2 0x1119e /* Cantiga only */
1710#define SWMEMCMD_RENDER_OFF (0 << 13)
1711#define SWMEMCMD_RENDER_ON (1 << 13)
1712#define SWMEMCMD_SWFREQ (2 << 13)
1713#define SWMEMCMD_TARVID (3 << 13)
1714#define SWMEMCMD_VRM_OFF (4 << 13)
1715#define SWMEMCMD_VRM_ON (5 << 13)
1716#define CMDSTS (1<<12)
1717#define SFCAVM (1<<11)
1718#define SWFREQ_MASK 0x0380 /* P0-7 */
1719#define SWFREQ_SHIFT 7
1720#define TARVID_MASK 0x001f
1721#define MEMSTAT_CTG 0x111a0
1722#define RCBMINAVG 0x111a0
1723#define RCUPEI 0x111b0
1724#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001725#define RSTDBYCTL 0x111b8
1726#define RS1EN (1<<31)
1727#define RS2EN (1<<30)
1728#define RS3EN (1<<29)
1729#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1730#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1731#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1732#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1733#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1734#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1735#define RSX_STATUS_MASK (7<<20)
1736#define RSX_STATUS_ON (0<<20)
1737#define RSX_STATUS_RC1 (1<<20)
1738#define RSX_STATUS_RC1E (2<<20)
1739#define RSX_STATUS_RS1 (3<<20)
1740#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1741#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1742#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1743#define RSX_STATUS_RSVD2 (7<<20)
1744#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1745#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1746#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1747#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1748#define RS1CONTSAV_MASK (3<<14)
1749#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1750#define RS1CONTSAV_RSVD (1<<14)
1751#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1752#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1753#define NORMSLEXLAT_MASK (3<<12)
1754#define SLOW_RS123 (0<<12)
1755#define SLOW_RS23 (1<<12)
1756#define SLOW_RS3 (2<<12)
1757#define NORMAL_RS123 (3<<12)
1758#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1759#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1760#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1761#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1762#define RS_CSTATE_MASK (3<<4)
1763#define RS_CSTATE_C367_RS1 (0<<4)
1764#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1765#define RS_CSTATE_RSVD (2<<4)
1766#define RS_CSTATE_C367_RS2 (3<<4)
1767#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1768#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001769#define VIDCTL 0x111c0
1770#define VIDSTS 0x111c8
1771#define VIDSTART 0x111cc /* 8 bits */
1772#define MEMSTAT_ILK 0x111f8
1773#define MEMSTAT_VID_MASK 0x7f00
1774#define MEMSTAT_VID_SHIFT 8
1775#define MEMSTAT_PSTATE_MASK 0x00f8
1776#define MEMSTAT_PSTATE_SHIFT 3
1777#define MEMSTAT_MON_ACTV (1<<2)
1778#define MEMSTAT_SRC_CTL_MASK 0x0003
1779#define MEMSTAT_SRC_CTL_CORE 0
1780#define MEMSTAT_SRC_CTL_TRB 1
1781#define MEMSTAT_SRC_CTL_THM 2
1782#define MEMSTAT_SRC_CTL_STDBY 3
1783#define RCPREVBSYTUPAVG 0x113b8
1784#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001785#define PMMISC 0x11214
1786#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001787#define SDEW 0x1124c
1788#define CSIEW0 0x11250
1789#define CSIEW1 0x11254
1790#define CSIEW2 0x11258
1791#define PEW 0x1125c
1792#define DEW 0x11270
1793#define MCHAFE 0x112c0
1794#define CSIEC 0x112e0
1795#define DMIEC 0x112e4
1796#define DDREC 0x112e8
1797#define PEG0EC 0x112ec
1798#define PEG1EC 0x112f0
1799#define GFXEC 0x112f4
1800#define RPPREVBSYTUPAVG 0x113b8
1801#define RPPREVBSYTDNAVG 0x113bc
1802#define ECR 0x11600
1803#define ECR_GPFE (1<<31)
1804#define ECR_IMONE (1<<30)
1805#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1806#define OGW0 0x11608
1807#define OGW1 0x1160c
1808#define EG0 0x11610
1809#define EG1 0x11614
1810#define EG2 0x11618
1811#define EG3 0x1161c
1812#define EG4 0x11620
1813#define EG5 0x11624
1814#define EG6 0x11628
1815#define EG7 0x1162c
1816#define PXW 0x11664
1817#define PXWL 0x11680
1818#define LCFUSE02 0x116c0
1819#define LCFUSE_HIV_MASK 0x000000ff
1820#define CSIPLL0 0x12c10
1821#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001822#define PEG_BAND_GAP_DATA 0x14d68
1823
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001824#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1825#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1826#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1827
Ben Widawsky153b4b952013-10-22 22:05:09 -07001828#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1829#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1830#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001831
Jesse Barnes585fb112008-07-29 11:54:06 -07001832/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001833 * Logical Context regs
1834 */
1835#define CCID 0x2180
1836#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001837/*
1838 * Notes on SNB/IVB/VLV context size:
1839 * - Power context is saved elsewhere (LLC or stolen)
1840 * - Ring/execlist context is saved on SNB, not on IVB
1841 * - Extended context size already includes render context size
1842 * - We always need to follow the extended context size.
1843 * SNB BSpec has comments indicating that we should use the
1844 * render context size instead if execlists are disabled, but
1845 * based on empirical testing that's just nonsense.
1846 * - Pipelined/VF state is saved on SNB/IVB respectively
1847 * - GT1 size just indicates how much of render context
1848 * doesn't need saving on GT1
1849 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001850#define CXT_SIZE 0x21a0
1851#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1852#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1853#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1854#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1855#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001856#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001857 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1858 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001859#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001860#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1861#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001862#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1863#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1864#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1865#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001866#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001867 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001868/* Haswell does have the CXT_SIZE register however it does not appear to be
1869 * valid. Now, docs explain in dwords what is in the context object. The full
1870 * size is 70720 bytes, however, the power context and execlist context will
1871 * never be saved (power context is stored elsewhere, and execlists don't work
1872 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1873 */
1874#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001875/* Same as Haswell, but 72064 bytes now. */
1876#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1877
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001878
Jesse Barnese454a052013-09-26 17:55:58 -07001879#define VLV_CLK_CTL2 0x101104
1880#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1881
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001882/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001883 * Overlay regs
1884 */
1885
1886#define OVADD 0x30000
1887#define DOVSTA 0x30008
1888#define OC_BUF (0x3<<20)
1889#define OGAMC5 0x30010
1890#define OGAMC4 0x30014
1891#define OGAMC3 0x30018
1892#define OGAMC2 0x3001c
1893#define OGAMC1 0x30020
1894#define OGAMC0 0x30024
1895
1896/*
1897 * Display engine regs
1898 */
1899
Shuang He8bf1e9f2013-10-15 18:55:27 +01001900/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001901#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001902#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001903/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001904#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1905#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1906#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001907/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001908#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1909#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1910#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1911/* embedded DP port on the north display block, reserved on ivb */
1912#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1913#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001914/* vlv source selection */
1915#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1916#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1917#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1918/* with DP port the pipe source is invalid */
1919#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1920#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1921#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1922/* gen3+ source selection */
1923#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1924#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1925#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1926/* with DP/TV port the pipe source is invalid */
1927#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1928#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1929#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1930#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1931#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1932/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001933#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001934
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001935#define _PIPE_CRC_RES_1_A_IVB 0x60064
1936#define _PIPE_CRC_RES_2_A_IVB 0x60068
1937#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1938#define _PIPE_CRC_RES_4_A_IVB 0x60070
1939#define _PIPE_CRC_RES_5_A_IVB 0x60074
1940
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001941#define _PIPE_CRC_RES_RED_A 0x60060
1942#define _PIPE_CRC_RES_GREEN_A 0x60064
1943#define _PIPE_CRC_RES_BLUE_A 0x60068
1944#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1945#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01001946
1947/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001948#define _PIPE_CRC_RES_1_B_IVB 0x61064
1949#define _PIPE_CRC_RES_2_B_IVB 0x61068
1950#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1951#define _PIPE_CRC_RES_4_B_IVB 0x61070
1952#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001953
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001954#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001955#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001956 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001957#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001958 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001959#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001960 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001961#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001962 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001963#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001964 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001965
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001966#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001967 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001968#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001969 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001970#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001971 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001972#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001973 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001974#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001975 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001976
Jesse Barnes585fb112008-07-29 11:54:06 -07001977/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001978#define _HTOTAL_A 0x60000
1979#define _HBLANK_A 0x60004
1980#define _HSYNC_A 0x60008
1981#define _VTOTAL_A 0x6000c
1982#define _VBLANK_A 0x60010
1983#define _VSYNC_A 0x60014
1984#define _PIPEASRC 0x6001c
1985#define _BCLRPAT_A 0x60020
1986#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001987
1988/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001989#define _HTOTAL_B 0x61000
1990#define _HBLANK_B 0x61004
1991#define _HSYNC_B 0x61008
1992#define _VTOTAL_B 0x6100c
1993#define _VBLANK_B 0x61010
1994#define _VSYNC_B 0x61014
1995#define _PIPEBSRC 0x6101c
1996#define _BCLRPAT_B 0x61020
1997#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001998
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001999#define TRANSCODER_A_OFFSET 0x60000
2000#define TRANSCODER_B_OFFSET 0x61000
2001#define TRANSCODER_C_OFFSET 0x62000
2002#define TRANSCODER_EDP_OFFSET 0x6f000
2003
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002004#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2005 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2006 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002007
2008#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2009#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2010#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2011#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2012#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2013#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2014#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2015#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2016#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002017
Ben Widawskyed8546a2013-11-04 22:45:05 -08002018/* HSW+ eDP PSR registers */
2019#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002020#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002021#define EDP_PSR_ENABLE (1<<31)
2022#define EDP_PSR_LINK_DISABLE (0<<27)
2023#define EDP_PSR_LINK_STANDBY (1<<27)
2024#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2025#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2026#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2027#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2028#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2029#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2030#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2031#define EDP_PSR_TP1_TP2_SEL (0<<11)
2032#define EDP_PSR_TP1_TP3_SEL (1<<11)
2033#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2034#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2035#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2036#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2037#define EDP_PSR_TP1_TIME_500us (0<<4)
2038#define EDP_PSR_TP1_TIME_100us (1<<4)
2039#define EDP_PSR_TP1_TIME_2500us (2<<4)
2040#define EDP_PSR_TP1_TIME_0us (3<<4)
2041#define EDP_PSR_IDLE_FRAME_SHIFT 0
2042
Ben Widawsky18b59922013-09-20 09:35:30 -07002043#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2044#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002045#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002046#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002047#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002048#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2049#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2050#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002051
Ben Widawsky18b59922013-09-20 09:35:30 -07002052#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002053#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002054#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2055#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2056#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2057#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2058#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2059#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2060#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2061#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2062#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2063#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2064#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2065#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2066#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2067#define EDP_PSR_STATUS_COUNT_SHIFT 16
2068#define EDP_PSR_STATUS_COUNT_MASK 0xf
2069#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2070#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2071#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2072#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2073#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2074#define EDP_PSR_STATUS_IDLE_MASK 0xf
2075
Ben Widawsky18b59922013-09-20 09:35:30 -07002076#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002077#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002078
Ben Widawsky18b59922013-09-20 09:35:30 -07002079#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002080#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2081#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2082#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2083
Jesse Barnes585fb112008-07-29 11:54:06 -07002084/* VGA port control */
2085#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002086#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002087#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002088
Jesse Barnes585fb112008-07-29 11:54:06 -07002089#define ADPA_DAC_ENABLE (1<<31)
2090#define ADPA_DAC_DISABLE 0
2091#define ADPA_PIPE_SELECT_MASK (1<<30)
2092#define ADPA_PIPE_A_SELECT 0
2093#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002094#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002095/* CPT uses bits 29:30 for pch transcoder select */
2096#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2097#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2098#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2099#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2100#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2101#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2102#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2103#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2104#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2105#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2106#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2107#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2108#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2109#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2110#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2111#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2112#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2113#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2114#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002115#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2116#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002117#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002118#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002119#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002120#define ADPA_HSYNC_CNTL_ENABLE 0
2121#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2122#define ADPA_VSYNC_ACTIVE_LOW 0
2123#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2124#define ADPA_HSYNC_ACTIVE_LOW 0
2125#define ADPA_DPMS_MASK (~(3<<10))
2126#define ADPA_DPMS_ON (0<<10)
2127#define ADPA_DPMS_SUSPEND (1<<10)
2128#define ADPA_DPMS_STANDBY (2<<10)
2129#define ADPA_DPMS_OFF (3<<10)
2130
Chris Wilson939fe4d2010-10-09 10:33:26 +01002131
Jesse Barnes585fb112008-07-29 11:54:06 -07002132/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002133#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002134#define PORTB_HOTPLUG_INT_EN (1 << 29)
2135#define PORTC_HOTPLUG_INT_EN (1 << 28)
2136#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002137#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2138#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2139#define TV_HOTPLUG_INT_EN (1 << 18)
2140#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002141#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2142 PORTC_HOTPLUG_INT_EN | \
2143 PORTD_HOTPLUG_INT_EN | \
2144 SDVOC_HOTPLUG_INT_EN | \
2145 SDVOB_HOTPLUG_INT_EN | \
2146 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002147#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002148#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2149/* must use period 64 on GM45 according to docs */
2150#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2151#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2152#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2153#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2154#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2155#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2156#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2157#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2158#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2159#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2160#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2161#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002162
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002163#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002164/*
2165 * HDMI/DP bits are gen4+
2166 *
2167 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2168 * Please check the detailed lore in the commit message for for experimental
2169 * evidence.
2170 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002171#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2172#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2173#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2174/* VLV DP/HDMI bits again match Bspec */
2175#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2176#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2177#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002178#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2179#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2180#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002181/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002182#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2183#define TV_HOTPLUG_INT_STATUS (1 << 10)
2184#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2185#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2186#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2187#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002188#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2189#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2190#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002191#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2192
Chris Wilson084b6122012-05-11 18:01:33 +01002193/* SDVO is different across gen3/4 */
2194#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2195#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002196/*
2197 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2198 * since reality corrobates that they're the same as on gen3. But keep these
2199 * bits here (and the comment!) to help any other lost wanderers back onto the
2200 * right tracks.
2201 */
Chris Wilson084b6122012-05-11 18:01:33 +01002202#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2203#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2204#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2205#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002206#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2207 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2208 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2209 PORTB_HOTPLUG_INT_STATUS | \
2210 PORTC_HOTPLUG_INT_STATUS | \
2211 PORTD_HOTPLUG_INT_STATUS)
2212
Egbert Eiche5868a32013-02-28 04:17:12 -05002213#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2214 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2215 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2216 PORTB_HOTPLUG_INT_STATUS | \
2217 PORTC_HOTPLUG_INT_STATUS | \
2218 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002219
Paulo Zanonic20cd312013-02-19 16:21:45 -03002220/* SDVO and HDMI port control.
2221 * The same register may be used for SDVO or HDMI */
2222#define GEN3_SDVOB 0x61140
2223#define GEN3_SDVOC 0x61160
2224#define GEN4_HDMIB GEN3_SDVOB
2225#define GEN4_HDMIC GEN3_SDVOC
2226#define PCH_SDVOB 0xe1140
2227#define PCH_HDMIB PCH_SDVOB
2228#define PCH_HDMIC 0xe1150
2229#define PCH_HDMID 0xe1160
2230
Daniel Vetter84093602013-11-01 10:50:21 +01002231#define PORT_DFT_I9XX 0x61150
2232#define DC_BALANCE_RESET (1 << 25)
2233#define PORT_DFT2_G4X 0x61154
2234#define DC_BALANCE_RESET_VLV (1 << 31)
2235#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2236#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2237#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2238
Paulo Zanonic20cd312013-02-19 16:21:45 -03002239/* Gen 3 SDVO bits: */
2240#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002241#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2242#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002243#define SDVO_PIPE_B_SELECT (1 << 30)
2244#define SDVO_STALL_SELECT (1 << 29)
2245#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002246/**
2247 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002248 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002249 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2250 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002251#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002252#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002253#define SDVO_PHASE_SELECT_MASK (15 << 19)
2254#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2255#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2256#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2257#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2258#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2259#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002260/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002261#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2262 SDVO_INTERRUPT_ENABLE)
2263#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2264
2265/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002266#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002267#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002268#define SDVO_ENCODING_SDVO (0 << 10)
2269#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002270#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2271#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002272#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002273#define SDVO_AUDIO_ENABLE (1 << 6)
2274/* VSYNC/HSYNC bits new with 965, default is to be set */
2275#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2276#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2277
2278/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002279#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002280#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2281
2282/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002283#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2284#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002285
Jesse Barnes585fb112008-07-29 11:54:06 -07002286
2287/* DVO port control */
2288#define DVOA 0x61120
2289#define DVOB 0x61140
2290#define DVOC 0x61160
2291#define DVO_ENABLE (1 << 31)
2292#define DVO_PIPE_B_SELECT (1 << 30)
2293#define DVO_PIPE_STALL_UNUSED (0 << 28)
2294#define DVO_PIPE_STALL (1 << 28)
2295#define DVO_PIPE_STALL_TV (2 << 28)
2296#define DVO_PIPE_STALL_MASK (3 << 28)
2297#define DVO_USE_VGA_SYNC (1 << 15)
2298#define DVO_DATA_ORDER_I740 (0 << 14)
2299#define DVO_DATA_ORDER_FP (1 << 14)
2300#define DVO_VSYNC_DISABLE (1 << 11)
2301#define DVO_HSYNC_DISABLE (1 << 10)
2302#define DVO_VSYNC_TRISTATE (1 << 9)
2303#define DVO_HSYNC_TRISTATE (1 << 8)
2304#define DVO_BORDER_ENABLE (1 << 7)
2305#define DVO_DATA_ORDER_GBRG (1 << 6)
2306#define DVO_DATA_ORDER_RGGB (0 << 6)
2307#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2308#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2309#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2310#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2311#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2312#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2313#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2314#define DVO_PRESERVE_MASK (0x7<<24)
2315#define DVOA_SRCDIM 0x61124
2316#define DVOB_SRCDIM 0x61144
2317#define DVOC_SRCDIM 0x61164
2318#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2319#define DVO_SRCDIM_VERTICAL_SHIFT 0
2320
2321/* LVDS port control */
2322#define LVDS 0x61180
2323/*
2324 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2325 * the DPLL semantics change when the LVDS is assigned to that pipe.
2326 */
2327#define LVDS_PORT_EN (1 << 31)
2328/* Selects pipe B for LVDS data. Must be set on pre-965. */
2329#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002330#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002331#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002332/* LVDS dithering flag on 965/g4x platform */
2333#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002334/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2335#define LVDS_VSYNC_POLARITY (1 << 21)
2336#define LVDS_HSYNC_POLARITY (1 << 20)
2337
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002338/* Enable border for unscaled (or aspect-scaled) display */
2339#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002340/*
2341 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2342 * pixel.
2343 */
2344#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2345#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2346#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2347/*
2348 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2349 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2350 * on.
2351 */
2352#define LVDS_A3_POWER_MASK (3 << 6)
2353#define LVDS_A3_POWER_DOWN (0 << 6)
2354#define LVDS_A3_POWER_UP (3 << 6)
2355/*
2356 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2357 * is set.
2358 */
2359#define LVDS_CLKB_POWER_MASK (3 << 4)
2360#define LVDS_CLKB_POWER_DOWN (0 << 4)
2361#define LVDS_CLKB_POWER_UP (3 << 4)
2362/*
2363 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2364 * setting for whether we are in dual-channel mode. The B3 pair will
2365 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2366 */
2367#define LVDS_B0B3_POWER_MASK (3 << 2)
2368#define LVDS_B0B3_POWER_DOWN (0 << 2)
2369#define LVDS_B0B3_POWER_UP (3 << 2)
2370
David Härdeman3c17fe42010-09-24 21:44:32 +02002371/* Video Data Island Packet control */
2372#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002373/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2374 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2375 * of the infoframe structure specified by CEA-861. */
2376#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002377#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002378#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002379/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002380#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002381#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002382#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002383#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002384#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2385#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002386#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002387#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2388#define VIDEO_DIP_SELECT_AVI (0 << 19)
2389#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2390#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002391#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002392#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2393#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2394#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002395#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002396/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002397#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2398#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002399#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002400#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2401#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002402#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002403
Jesse Barnes585fb112008-07-29 11:54:06 -07002404/* Panel power sequencing */
2405#define PP_STATUS 0x61200
2406#define PP_ON (1 << 31)
2407/*
2408 * Indicates that all dependencies of the panel are on:
2409 *
2410 * - PLL enabled
2411 * - pipe enabled
2412 * - LVDS/DVOB/DVOC on
2413 */
2414#define PP_READY (1 << 30)
2415#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002416#define PP_SEQUENCE_POWER_UP (1 << 28)
2417#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2418#define PP_SEQUENCE_MASK (3 << 28)
2419#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002420#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002421#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002422#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2423#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2424#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2425#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2426#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2427#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2428#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2429#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2430#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002431#define PP_CONTROL 0x61204
2432#define POWER_TARGET_ON (1 << 0)
2433#define PP_ON_DELAYS 0x61208
2434#define PP_OFF_DELAYS 0x6120c
2435#define PP_DIVISOR 0x61210
2436
2437/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002438#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002439#define PFIT_ENABLE (1 << 31)
2440#define PFIT_PIPE_MASK (3 << 29)
2441#define PFIT_PIPE_SHIFT 29
2442#define VERT_INTERP_DISABLE (0 << 10)
2443#define VERT_INTERP_BILINEAR (1 << 10)
2444#define VERT_INTERP_MASK (3 << 10)
2445#define VERT_AUTO_SCALE (1 << 9)
2446#define HORIZ_INTERP_DISABLE (0 << 6)
2447#define HORIZ_INTERP_BILINEAR (1 << 6)
2448#define HORIZ_INTERP_MASK (3 << 6)
2449#define HORIZ_AUTO_SCALE (1 << 5)
2450#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002451#define PFIT_FILTER_FUZZY (0 << 24)
2452#define PFIT_SCALING_AUTO (0 << 26)
2453#define PFIT_SCALING_PROGRAMMED (1 << 26)
2454#define PFIT_SCALING_PILLAR (2 << 26)
2455#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002456#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002457/* Pre-965 */
2458#define PFIT_VERT_SCALE_SHIFT 20
2459#define PFIT_VERT_SCALE_MASK 0xfff00000
2460#define PFIT_HORIZ_SCALE_SHIFT 4
2461#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2462/* 965+ */
2463#define PFIT_VERT_SCALE_SHIFT_965 16
2464#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2465#define PFIT_HORIZ_SCALE_SHIFT_965 0
2466#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2467
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002468#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002469
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002470#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2471#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002472#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2473 _VLV_BLC_PWM_CTL2_B)
2474
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002475#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2476#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002477#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2478 _VLV_BLC_PWM_CTL_B)
2479
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002480#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2481#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002482#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2483 _VLV_BLC_HIST_CTL_B)
2484
Jesse Barnes585fb112008-07-29 11:54:06 -07002485/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002486#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002487#define BLM_PWM_ENABLE (1 << 31)
2488#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2489#define BLM_PIPE_SELECT (1 << 29)
2490#define BLM_PIPE_SELECT_IVB (3 << 29)
2491#define BLM_PIPE_A (0 << 29)
2492#define BLM_PIPE_B (1 << 29)
2493#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002494#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2495#define BLM_TRANSCODER_B BLM_PIPE_B
2496#define BLM_TRANSCODER_C BLM_PIPE_C
2497#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002498#define BLM_PIPE(pipe) ((pipe) << 29)
2499#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2500#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2501#define BLM_PHASE_IN_ENABLE (1 << 25)
2502#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2503#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2504#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2505#define BLM_PHASE_IN_COUNT_SHIFT (8)
2506#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2507#define BLM_PHASE_IN_INCR_SHIFT (0)
2508#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002509#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002510/*
2511 * This is the most significant 15 bits of the number of backlight cycles in a
2512 * complete cycle of the modulated backlight control.
2513 *
2514 * The actual value is this field multiplied by two.
2515 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002516#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2517#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2518#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002519/*
2520 * This is the number of cycles out of the backlight modulation cycle for which
2521 * the backlight is on.
2522 *
2523 * This field must be no greater than the number of cycles in the complete
2524 * backlight modulation cycle.
2525 */
2526#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2527#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002528#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2529#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002530
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002531#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002532
Daniel Vetter7cf41602012-06-05 10:07:09 +02002533/* New registers for PCH-split platforms. Safe where new bits show up, the
2534 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2535#define BLC_PWM_CPU_CTL2 0x48250
2536#define BLC_PWM_CPU_CTL 0x48254
2537
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002538#define HSW_BLC_PWM2_CTL 0x48350
2539
Daniel Vetter7cf41602012-06-05 10:07:09 +02002540/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2541 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2542#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002543#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002544#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2545#define BLM_PCH_POLARITY (1 << 29)
2546#define BLC_PWM_PCH_CTL2 0xc8254
2547
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002548#define UTIL_PIN_CTL 0x48400
2549#define UTIL_PIN_ENABLE (1 << 31)
2550
2551#define PCH_GTC_CTL 0xe7000
2552#define PCH_GTC_ENABLE (1 << 31)
2553
Jesse Barnes585fb112008-07-29 11:54:06 -07002554/* TV port control */
2555#define TV_CTL 0x68000
2556/** Enables the TV encoder */
2557# define TV_ENC_ENABLE (1 << 31)
2558/** Sources the TV encoder input from pipe B instead of A. */
2559# define TV_ENC_PIPEB_SELECT (1 << 30)
2560/** Outputs composite video (DAC A only) */
2561# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2562/** Outputs SVideo video (DAC B/C) */
2563# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2564/** Outputs Component video (DAC A/B/C) */
2565# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2566/** Outputs Composite and SVideo (DAC A/B/C) */
2567# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2568# define TV_TRILEVEL_SYNC (1 << 21)
2569/** Enables slow sync generation (945GM only) */
2570# define TV_SLOW_SYNC (1 << 20)
2571/** Selects 4x oversampling for 480i and 576p */
2572# define TV_OVERSAMPLE_4X (0 << 18)
2573/** Selects 2x oversampling for 720p and 1080i */
2574# define TV_OVERSAMPLE_2X (1 << 18)
2575/** Selects no oversampling for 1080p */
2576# define TV_OVERSAMPLE_NONE (2 << 18)
2577/** Selects 8x oversampling */
2578# define TV_OVERSAMPLE_8X (3 << 18)
2579/** Selects progressive mode rather than interlaced */
2580# define TV_PROGRESSIVE (1 << 17)
2581/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2582# define TV_PAL_BURST (1 << 16)
2583/** Field for setting delay of Y compared to C */
2584# define TV_YC_SKEW_MASK (7 << 12)
2585/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2586# define TV_ENC_SDP_FIX (1 << 11)
2587/**
2588 * Enables a fix for the 915GM only.
2589 *
2590 * Not sure what it does.
2591 */
2592# define TV_ENC_C0_FIX (1 << 10)
2593/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002594# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002595# define TV_FUSE_STATE_MASK (3 << 4)
2596/** Read-only state that reports all features enabled */
2597# define TV_FUSE_STATE_ENABLED (0 << 4)
2598/** Read-only state that reports that Macrovision is disabled in hardware*/
2599# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2600/** Read-only state that reports that TV-out is disabled in hardware. */
2601# define TV_FUSE_STATE_DISABLED (2 << 4)
2602/** Normal operation */
2603# define TV_TEST_MODE_NORMAL (0 << 0)
2604/** Encoder test pattern 1 - combo pattern */
2605# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2606/** Encoder test pattern 2 - full screen vertical 75% color bars */
2607# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2608/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2609# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2610/** Encoder test pattern 4 - random noise */
2611# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2612/** Encoder test pattern 5 - linear color ramps */
2613# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2614/**
2615 * This test mode forces the DACs to 50% of full output.
2616 *
2617 * This is used for load detection in combination with TVDAC_SENSE_MASK
2618 */
2619# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2620# define TV_TEST_MODE_MASK (7 << 0)
2621
2622#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002623# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002624/**
2625 * Reports that DAC state change logic has reported change (RO).
2626 *
2627 * This gets cleared when TV_DAC_STATE_EN is cleared
2628*/
2629# define TVDAC_STATE_CHG (1 << 31)
2630# define TVDAC_SENSE_MASK (7 << 28)
2631/** Reports that DAC A voltage is above the detect threshold */
2632# define TVDAC_A_SENSE (1 << 30)
2633/** Reports that DAC B voltage is above the detect threshold */
2634# define TVDAC_B_SENSE (1 << 29)
2635/** Reports that DAC C voltage is above the detect threshold */
2636# define TVDAC_C_SENSE (1 << 28)
2637/**
2638 * Enables DAC state detection logic, for load-based TV detection.
2639 *
2640 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2641 * to off, for load detection to work.
2642 */
2643# define TVDAC_STATE_CHG_EN (1 << 27)
2644/** Sets the DAC A sense value to high */
2645# define TVDAC_A_SENSE_CTL (1 << 26)
2646/** Sets the DAC B sense value to high */
2647# define TVDAC_B_SENSE_CTL (1 << 25)
2648/** Sets the DAC C sense value to high */
2649# define TVDAC_C_SENSE_CTL (1 << 24)
2650/** Overrides the ENC_ENABLE and DAC voltage levels */
2651# define DAC_CTL_OVERRIDE (1 << 7)
2652/** Sets the slew rate. Must be preserved in software */
2653# define ENC_TVDAC_SLEW_FAST (1 << 6)
2654# define DAC_A_1_3_V (0 << 4)
2655# define DAC_A_1_1_V (1 << 4)
2656# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002657# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002658# define DAC_B_1_3_V (0 << 2)
2659# define DAC_B_1_1_V (1 << 2)
2660# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002661# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002662# define DAC_C_1_3_V (0 << 0)
2663# define DAC_C_1_1_V (1 << 0)
2664# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002665# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002666
2667/**
2668 * CSC coefficients are stored in a floating point format with 9 bits of
2669 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2670 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2671 * -1 (0x3) being the only legal negative value.
2672 */
2673#define TV_CSC_Y 0x68010
2674# define TV_RY_MASK 0x07ff0000
2675# define TV_RY_SHIFT 16
2676# define TV_GY_MASK 0x00000fff
2677# define TV_GY_SHIFT 0
2678
2679#define TV_CSC_Y2 0x68014
2680# define TV_BY_MASK 0x07ff0000
2681# define TV_BY_SHIFT 16
2682/**
2683 * Y attenuation for component video.
2684 *
2685 * Stored in 1.9 fixed point.
2686 */
2687# define TV_AY_MASK 0x000003ff
2688# define TV_AY_SHIFT 0
2689
2690#define TV_CSC_U 0x68018
2691# define TV_RU_MASK 0x07ff0000
2692# define TV_RU_SHIFT 16
2693# define TV_GU_MASK 0x000007ff
2694# define TV_GU_SHIFT 0
2695
2696#define TV_CSC_U2 0x6801c
2697# define TV_BU_MASK 0x07ff0000
2698# define TV_BU_SHIFT 16
2699/**
2700 * U attenuation for component video.
2701 *
2702 * Stored in 1.9 fixed point.
2703 */
2704# define TV_AU_MASK 0x000003ff
2705# define TV_AU_SHIFT 0
2706
2707#define TV_CSC_V 0x68020
2708# define TV_RV_MASK 0x0fff0000
2709# define TV_RV_SHIFT 16
2710# define TV_GV_MASK 0x000007ff
2711# define TV_GV_SHIFT 0
2712
2713#define TV_CSC_V2 0x68024
2714# define TV_BV_MASK 0x07ff0000
2715# define TV_BV_SHIFT 16
2716/**
2717 * V attenuation for component video.
2718 *
2719 * Stored in 1.9 fixed point.
2720 */
2721# define TV_AV_MASK 0x000007ff
2722# define TV_AV_SHIFT 0
2723
2724#define TV_CLR_KNOBS 0x68028
2725/** 2s-complement brightness adjustment */
2726# define TV_BRIGHTNESS_MASK 0xff000000
2727# define TV_BRIGHTNESS_SHIFT 24
2728/** Contrast adjustment, as a 2.6 unsigned floating point number */
2729# define TV_CONTRAST_MASK 0x00ff0000
2730# define TV_CONTRAST_SHIFT 16
2731/** Saturation adjustment, as a 2.6 unsigned floating point number */
2732# define TV_SATURATION_MASK 0x0000ff00
2733# define TV_SATURATION_SHIFT 8
2734/** Hue adjustment, as an integer phase angle in degrees */
2735# define TV_HUE_MASK 0x000000ff
2736# define TV_HUE_SHIFT 0
2737
2738#define TV_CLR_LEVEL 0x6802c
2739/** Controls the DAC level for black */
2740# define TV_BLACK_LEVEL_MASK 0x01ff0000
2741# define TV_BLACK_LEVEL_SHIFT 16
2742/** Controls the DAC level for blanking */
2743# define TV_BLANK_LEVEL_MASK 0x000001ff
2744# define TV_BLANK_LEVEL_SHIFT 0
2745
2746#define TV_H_CTL_1 0x68030
2747/** Number of pixels in the hsync. */
2748# define TV_HSYNC_END_MASK 0x1fff0000
2749# define TV_HSYNC_END_SHIFT 16
2750/** Total number of pixels minus one in the line (display and blanking). */
2751# define TV_HTOTAL_MASK 0x00001fff
2752# define TV_HTOTAL_SHIFT 0
2753
2754#define TV_H_CTL_2 0x68034
2755/** Enables the colorburst (needed for non-component color) */
2756# define TV_BURST_ENA (1 << 31)
2757/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2758# define TV_HBURST_START_SHIFT 16
2759# define TV_HBURST_START_MASK 0x1fff0000
2760/** Length of the colorburst */
2761# define TV_HBURST_LEN_SHIFT 0
2762# define TV_HBURST_LEN_MASK 0x0001fff
2763
2764#define TV_H_CTL_3 0x68038
2765/** End of hblank, measured in pixels minus one from start of hsync */
2766# define TV_HBLANK_END_SHIFT 16
2767# define TV_HBLANK_END_MASK 0x1fff0000
2768/** Start of hblank, measured in pixels minus one from start of hsync */
2769# define TV_HBLANK_START_SHIFT 0
2770# define TV_HBLANK_START_MASK 0x0001fff
2771
2772#define TV_V_CTL_1 0x6803c
2773/** XXX */
2774# define TV_NBR_END_SHIFT 16
2775# define TV_NBR_END_MASK 0x07ff0000
2776/** XXX */
2777# define TV_VI_END_F1_SHIFT 8
2778# define TV_VI_END_F1_MASK 0x00003f00
2779/** XXX */
2780# define TV_VI_END_F2_SHIFT 0
2781# define TV_VI_END_F2_MASK 0x0000003f
2782
2783#define TV_V_CTL_2 0x68040
2784/** Length of vsync, in half lines */
2785# define TV_VSYNC_LEN_MASK 0x07ff0000
2786# define TV_VSYNC_LEN_SHIFT 16
2787/** Offset of the start of vsync in field 1, measured in one less than the
2788 * number of half lines.
2789 */
2790# define TV_VSYNC_START_F1_MASK 0x00007f00
2791# define TV_VSYNC_START_F1_SHIFT 8
2792/**
2793 * Offset of the start of vsync in field 2, measured in one less than the
2794 * number of half lines.
2795 */
2796# define TV_VSYNC_START_F2_MASK 0x0000007f
2797# define TV_VSYNC_START_F2_SHIFT 0
2798
2799#define TV_V_CTL_3 0x68044
2800/** Enables generation of the equalization signal */
2801# define TV_EQUAL_ENA (1 << 31)
2802/** Length of vsync, in half lines */
2803# define TV_VEQ_LEN_MASK 0x007f0000
2804# define TV_VEQ_LEN_SHIFT 16
2805/** Offset of the start of equalization in field 1, measured in one less than
2806 * the number of half lines.
2807 */
2808# define TV_VEQ_START_F1_MASK 0x0007f00
2809# define TV_VEQ_START_F1_SHIFT 8
2810/**
2811 * Offset of the start of equalization in field 2, measured in one less than
2812 * the number of half lines.
2813 */
2814# define TV_VEQ_START_F2_MASK 0x000007f
2815# define TV_VEQ_START_F2_SHIFT 0
2816
2817#define TV_V_CTL_4 0x68048
2818/**
2819 * Offset to start of vertical colorburst, measured in one less than the
2820 * number of lines from vertical start.
2821 */
2822# define TV_VBURST_START_F1_MASK 0x003f0000
2823# define TV_VBURST_START_F1_SHIFT 16
2824/**
2825 * Offset to the end of vertical colorburst, measured in one less than the
2826 * number of lines from the start of NBR.
2827 */
2828# define TV_VBURST_END_F1_MASK 0x000000ff
2829# define TV_VBURST_END_F1_SHIFT 0
2830
2831#define TV_V_CTL_5 0x6804c
2832/**
2833 * Offset to start of vertical colorburst, measured in one less than the
2834 * number of lines from vertical start.
2835 */
2836# define TV_VBURST_START_F2_MASK 0x003f0000
2837# define TV_VBURST_START_F2_SHIFT 16
2838/**
2839 * Offset to the end of vertical colorburst, measured in one less than the
2840 * number of lines from the start of NBR.
2841 */
2842# define TV_VBURST_END_F2_MASK 0x000000ff
2843# define TV_VBURST_END_F2_SHIFT 0
2844
2845#define TV_V_CTL_6 0x68050
2846/**
2847 * Offset to start of vertical colorburst, measured in one less than the
2848 * number of lines from vertical start.
2849 */
2850# define TV_VBURST_START_F3_MASK 0x003f0000
2851# define TV_VBURST_START_F3_SHIFT 16
2852/**
2853 * Offset to the end of vertical colorburst, measured in one less than the
2854 * number of lines from the start of NBR.
2855 */
2856# define TV_VBURST_END_F3_MASK 0x000000ff
2857# define TV_VBURST_END_F3_SHIFT 0
2858
2859#define TV_V_CTL_7 0x68054
2860/**
2861 * Offset to start of vertical colorburst, measured in one less than the
2862 * number of lines from vertical start.
2863 */
2864# define TV_VBURST_START_F4_MASK 0x003f0000
2865# define TV_VBURST_START_F4_SHIFT 16
2866/**
2867 * Offset to the end of vertical colorburst, measured in one less than the
2868 * number of lines from the start of NBR.
2869 */
2870# define TV_VBURST_END_F4_MASK 0x000000ff
2871# define TV_VBURST_END_F4_SHIFT 0
2872
2873#define TV_SC_CTL_1 0x68060
2874/** Turns on the first subcarrier phase generation DDA */
2875# define TV_SC_DDA1_EN (1 << 31)
2876/** Turns on the first subcarrier phase generation DDA */
2877# define TV_SC_DDA2_EN (1 << 30)
2878/** Turns on the first subcarrier phase generation DDA */
2879# define TV_SC_DDA3_EN (1 << 29)
2880/** Sets the subcarrier DDA to reset frequency every other field */
2881# define TV_SC_RESET_EVERY_2 (0 << 24)
2882/** Sets the subcarrier DDA to reset frequency every fourth field */
2883# define TV_SC_RESET_EVERY_4 (1 << 24)
2884/** Sets the subcarrier DDA to reset frequency every eighth field */
2885# define TV_SC_RESET_EVERY_8 (2 << 24)
2886/** Sets the subcarrier DDA to never reset the frequency */
2887# define TV_SC_RESET_NEVER (3 << 24)
2888/** Sets the peak amplitude of the colorburst.*/
2889# define TV_BURST_LEVEL_MASK 0x00ff0000
2890# define TV_BURST_LEVEL_SHIFT 16
2891/** Sets the increment of the first subcarrier phase generation DDA */
2892# define TV_SCDDA1_INC_MASK 0x00000fff
2893# define TV_SCDDA1_INC_SHIFT 0
2894
2895#define TV_SC_CTL_2 0x68064
2896/** Sets the rollover for the second subcarrier phase generation DDA */
2897# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2898# define TV_SCDDA2_SIZE_SHIFT 16
2899/** Sets the increent of the second subcarrier phase generation DDA */
2900# define TV_SCDDA2_INC_MASK 0x00007fff
2901# define TV_SCDDA2_INC_SHIFT 0
2902
2903#define TV_SC_CTL_3 0x68068
2904/** Sets the rollover for the third subcarrier phase generation DDA */
2905# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2906# define TV_SCDDA3_SIZE_SHIFT 16
2907/** Sets the increent of the third subcarrier phase generation DDA */
2908# define TV_SCDDA3_INC_MASK 0x00007fff
2909# define TV_SCDDA3_INC_SHIFT 0
2910
2911#define TV_WIN_POS 0x68070
2912/** X coordinate of the display from the start of horizontal active */
2913# define TV_XPOS_MASK 0x1fff0000
2914# define TV_XPOS_SHIFT 16
2915/** Y coordinate of the display from the start of vertical active (NBR) */
2916# define TV_YPOS_MASK 0x00000fff
2917# define TV_YPOS_SHIFT 0
2918
2919#define TV_WIN_SIZE 0x68074
2920/** Horizontal size of the display window, measured in pixels*/
2921# define TV_XSIZE_MASK 0x1fff0000
2922# define TV_XSIZE_SHIFT 16
2923/**
2924 * Vertical size of the display window, measured in pixels.
2925 *
2926 * Must be even for interlaced modes.
2927 */
2928# define TV_YSIZE_MASK 0x00000fff
2929# define TV_YSIZE_SHIFT 0
2930
2931#define TV_FILTER_CTL_1 0x68080
2932/**
2933 * Enables automatic scaling calculation.
2934 *
2935 * If set, the rest of the registers are ignored, and the calculated values can
2936 * be read back from the register.
2937 */
2938# define TV_AUTO_SCALE (1 << 31)
2939/**
2940 * Disables the vertical filter.
2941 *
2942 * This is required on modes more than 1024 pixels wide */
2943# define TV_V_FILTER_BYPASS (1 << 29)
2944/** Enables adaptive vertical filtering */
2945# define TV_VADAPT (1 << 28)
2946# define TV_VADAPT_MODE_MASK (3 << 26)
2947/** Selects the least adaptive vertical filtering mode */
2948# define TV_VADAPT_MODE_LEAST (0 << 26)
2949/** Selects the moderately adaptive vertical filtering mode */
2950# define TV_VADAPT_MODE_MODERATE (1 << 26)
2951/** Selects the most adaptive vertical filtering mode */
2952# define TV_VADAPT_MODE_MOST (3 << 26)
2953/**
2954 * Sets the horizontal scaling factor.
2955 *
2956 * This should be the fractional part of the horizontal scaling factor divided
2957 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2958 *
2959 * (src width - 1) / ((oversample * dest width) - 1)
2960 */
2961# define TV_HSCALE_FRAC_MASK 0x00003fff
2962# define TV_HSCALE_FRAC_SHIFT 0
2963
2964#define TV_FILTER_CTL_2 0x68084
2965/**
2966 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2967 *
2968 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2969 */
2970# define TV_VSCALE_INT_MASK 0x00038000
2971# define TV_VSCALE_INT_SHIFT 15
2972/**
2973 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2974 *
2975 * \sa TV_VSCALE_INT_MASK
2976 */
2977# define TV_VSCALE_FRAC_MASK 0x00007fff
2978# define TV_VSCALE_FRAC_SHIFT 0
2979
2980#define TV_FILTER_CTL_3 0x68088
2981/**
2982 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2983 *
2984 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2985 *
2986 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2987 */
2988# define TV_VSCALE_IP_INT_MASK 0x00038000
2989# define TV_VSCALE_IP_INT_SHIFT 15
2990/**
2991 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2992 *
2993 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2994 *
2995 * \sa TV_VSCALE_IP_INT_MASK
2996 */
2997# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2998# define TV_VSCALE_IP_FRAC_SHIFT 0
2999
3000#define TV_CC_CONTROL 0x68090
3001# define TV_CC_ENABLE (1 << 31)
3002/**
3003 * Specifies which field to send the CC data in.
3004 *
3005 * CC data is usually sent in field 0.
3006 */
3007# define TV_CC_FID_MASK (1 << 27)
3008# define TV_CC_FID_SHIFT 27
3009/** Sets the horizontal position of the CC data. Usually 135. */
3010# define TV_CC_HOFF_MASK 0x03ff0000
3011# define TV_CC_HOFF_SHIFT 16
3012/** Sets the vertical position of the CC data. Usually 21 */
3013# define TV_CC_LINE_MASK 0x0000003f
3014# define TV_CC_LINE_SHIFT 0
3015
3016#define TV_CC_DATA 0x68094
3017# define TV_CC_RDY (1 << 31)
3018/** Second word of CC data to be transmitted. */
3019# define TV_CC_DATA_2_MASK 0x007f0000
3020# define TV_CC_DATA_2_SHIFT 16
3021/** First word of CC data to be transmitted. */
3022# define TV_CC_DATA_1_MASK 0x0000007f
3023# define TV_CC_DATA_1_SHIFT 0
3024
3025#define TV_H_LUMA_0 0x68100
3026#define TV_H_LUMA_59 0x681ec
3027#define TV_H_CHROMA_0 0x68200
3028#define TV_H_CHROMA_59 0x682ec
3029#define TV_V_LUMA_0 0x68300
3030#define TV_V_LUMA_42 0x683a8
3031#define TV_V_CHROMA_0 0x68400
3032#define TV_V_CHROMA_42 0x684a8
3033
Keith Packard040d87f2009-05-30 20:42:33 -07003034/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003035#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003036#define DP_B 0x64100
3037#define DP_C 0x64200
3038#define DP_D 0x64300
3039
3040#define DP_PORT_EN (1 << 31)
3041#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003042#define DP_PIPE_MASK (1 << 30)
3043
Keith Packard040d87f2009-05-30 20:42:33 -07003044/* Link training mode - select a suitable mode for each stage */
3045#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3046#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3047#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3048#define DP_LINK_TRAIN_OFF (3 << 28)
3049#define DP_LINK_TRAIN_MASK (3 << 28)
3050#define DP_LINK_TRAIN_SHIFT 28
3051
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052/* CPT Link training mode */
3053#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3054#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3055#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3056#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3057#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3058#define DP_LINK_TRAIN_SHIFT_CPT 8
3059
Keith Packard040d87f2009-05-30 20:42:33 -07003060/* Signal voltages. These are mostly controlled by the other end */
3061#define DP_VOLTAGE_0_4 (0 << 25)
3062#define DP_VOLTAGE_0_6 (1 << 25)
3063#define DP_VOLTAGE_0_8 (2 << 25)
3064#define DP_VOLTAGE_1_2 (3 << 25)
3065#define DP_VOLTAGE_MASK (7 << 25)
3066#define DP_VOLTAGE_SHIFT 25
3067
3068/* Signal pre-emphasis levels, like voltages, the other end tells us what
3069 * they want
3070 */
3071#define DP_PRE_EMPHASIS_0 (0 << 22)
3072#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3073#define DP_PRE_EMPHASIS_6 (2 << 22)
3074#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3075#define DP_PRE_EMPHASIS_MASK (7 << 22)
3076#define DP_PRE_EMPHASIS_SHIFT 22
3077
3078/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003079#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003080#define DP_PORT_WIDTH_MASK (7 << 19)
3081
3082/* Mystic DPCD version 1.1 special mode */
3083#define DP_ENHANCED_FRAMING (1 << 18)
3084
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003085/* eDP */
3086#define DP_PLL_FREQ_270MHZ (0 << 16)
3087#define DP_PLL_FREQ_160MHZ (1 << 16)
3088#define DP_PLL_FREQ_MASK (3 << 16)
3089
Keith Packard040d87f2009-05-30 20:42:33 -07003090/** locked once port is enabled */
3091#define DP_PORT_REVERSAL (1 << 15)
3092
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003093/* eDP */
3094#define DP_PLL_ENABLE (1 << 14)
3095
Keith Packard040d87f2009-05-30 20:42:33 -07003096/** sends the clock on lane 15 of the PEG for debug */
3097#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3098
3099#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003100#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003101
3102/** limit RGB values to avoid confusing TVs */
3103#define DP_COLOR_RANGE_16_235 (1 << 8)
3104
3105/** Turn on the audio link */
3106#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3107
3108/** vs and hs sync polarity */
3109#define DP_SYNC_VS_HIGH (1 << 4)
3110#define DP_SYNC_HS_HIGH (1 << 3)
3111
3112/** A fantasy */
3113#define DP_DETECTED (1 << 2)
3114
3115/** The aux channel provides a way to talk to the
3116 * signal sink for DDC etc. Max packet size supported
3117 * is 20 bytes in each direction, hence the 5 fixed
3118 * data registers
3119 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003120#define DPA_AUX_CH_CTL 0x64010
3121#define DPA_AUX_CH_DATA1 0x64014
3122#define DPA_AUX_CH_DATA2 0x64018
3123#define DPA_AUX_CH_DATA3 0x6401c
3124#define DPA_AUX_CH_DATA4 0x64020
3125#define DPA_AUX_CH_DATA5 0x64024
3126
Keith Packard040d87f2009-05-30 20:42:33 -07003127#define DPB_AUX_CH_CTL 0x64110
3128#define DPB_AUX_CH_DATA1 0x64114
3129#define DPB_AUX_CH_DATA2 0x64118
3130#define DPB_AUX_CH_DATA3 0x6411c
3131#define DPB_AUX_CH_DATA4 0x64120
3132#define DPB_AUX_CH_DATA5 0x64124
3133
3134#define DPC_AUX_CH_CTL 0x64210
3135#define DPC_AUX_CH_DATA1 0x64214
3136#define DPC_AUX_CH_DATA2 0x64218
3137#define DPC_AUX_CH_DATA3 0x6421c
3138#define DPC_AUX_CH_DATA4 0x64220
3139#define DPC_AUX_CH_DATA5 0x64224
3140
3141#define DPD_AUX_CH_CTL 0x64310
3142#define DPD_AUX_CH_DATA1 0x64314
3143#define DPD_AUX_CH_DATA2 0x64318
3144#define DPD_AUX_CH_DATA3 0x6431c
3145#define DPD_AUX_CH_DATA4 0x64320
3146#define DPD_AUX_CH_DATA5 0x64324
3147
3148#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3149#define DP_AUX_CH_CTL_DONE (1 << 30)
3150#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3151#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3152#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3153#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3154#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3155#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3156#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3157#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3158#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3159#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3160#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3161#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3162#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3163#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3164#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3165#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3166#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3167#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3168#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3169
3170/*
3171 * Computing GMCH M and N values for the Display Port link
3172 *
3173 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3174 *
3175 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3176 *
3177 * The GMCH value is used internally
3178 *
3179 * bytes_per_pixel is the number of bytes coming out of the plane,
3180 * which is after the LUTs, so we want the bytes for our color format.
3181 * For our current usage, this is always 3, one byte for R, G and B.
3182 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003183#define _PIPEA_DATA_M_G4X 0x70050
3184#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003185
3186/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003187#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003188#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003189#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003190
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003191#define DATA_LINK_M_N_MASK (0xffffff)
3192#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003193
Daniel Vettere3b95f12013-05-03 11:49:49 +02003194#define _PIPEA_DATA_N_G4X 0x70054
3195#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003196#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3197
3198/*
3199 * Computing Link M and N values for the Display Port link
3200 *
3201 * Link M / N = pixel_clock / ls_clk
3202 *
3203 * (the DP spec calls pixel_clock the 'strm_clk')
3204 *
3205 * The Link value is transmitted in the Main Stream
3206 * Attributes and VB-ID.
3207 */
3208
Daniel Vettere3b95f12013-05-03 11:49:49 +02003209#define _PIPEA_LINK_M_G4X 0x70060
3210#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003211#define PIPEA_DP_LINK_M_MASK (0xffffff)
3212
Daniel Vettere3b95f12013-05-03 11:49:49 +02003213#define _PIPEA_LINK_N_G4X 0x70064
3214#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003215#define PIPEA_DP_LINK_N_MASK (0xffffff)
3216
Daniel Vettere3b95f12013-05-03 11:49:49 +02003217#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3218#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3219#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3220#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003221
Jesse Barnes585fb112008-07-29 11:54:06 -07003222/* Display & cursor control */
3223
3224/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003225#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003226#define DSL_LINEMASK_GEN2 0x00000fff
3227#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003228#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003229#define PIPECONF_ENABLE (1<<31)
3230#define PIPECONF_DISABLE 0
3231#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003232#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003233#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003234#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003235#define PIPECONF_SINGLE_WIDE 0
3236#define PIPECONF_PIPE_UNLOCKED 0
3237#define PIPECONF_PIPE_LOCKED (1<<25)
3238#define PIPECONF_PALETTE 0
3239#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003240#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003241#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003242#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003243/* Note that pre-gen3 does not support interlaced display directly. Panel
3244 * fitting must be disabled on pre-ilk for interlaced. */
3245#define PIPECONF_PROGRESSIVE (0 << 21)
3246#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3247#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3248#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3249#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3250/* Ironlake and later have a complete new set of values for interlaced. PFIT
3251 * means panel fitter required, PF means progressive fetch, DBL means power
3252 * saving pixel doubling. */
3253#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3254#define PIPECONF_INTERLACED_ILK (3 << 21)
3255#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3256#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003257#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003258#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003259#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003260#define PIPECONF_BPC_MASK (0x7 << 5)
3261#define PIPECONF_8BPC (0<<5)
3262#define PIPECONF_10BPC (1<<5)
3263#define PIPECONF_6BPC (2<<5)
3264#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003265#define PIPECONF_DITHER_EN (1<<4)
3266#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3267#define PIPECONF_DITHER_TYPE_SP (0<<2)
3268#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3269#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3270#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003271#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003272#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003273#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003274#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3275#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3276#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003277#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003278#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3279#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3280#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3281#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003282#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003283#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3284#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3285#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003286#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003287#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3288#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3289#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003290#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003291#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003292#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3293#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003294#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3295#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3296#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003297#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003298#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3299#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3300#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3301#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3302#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003303#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003304#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3305#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003306#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003307#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3308#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3309#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3310#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3311
Imre Deak755e9012014-02-10 18:42:47 +02003312#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3313#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3314
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003315#define PIPE_A_OFFSET 0x70000
3316#define PIPE_B_OFFSET 0x71000
3317#define PIPE_C_OFFSET 0x72000
3318/*
3319 * There's actually no pipe EDP. Some pipe registers have
3320 * simply shifted from the pipe to the transcoder, while
3321 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3322 * to access such registers in transcoder EDP.
3323 */
3324#define PIPE_EDP_OFFSET 0x7f000
3325
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003326#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3327 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3328 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003329
3330#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3331#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3332#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3333#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3334#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003335
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003336#define _PIPE_MISC_A 0x70030
3337#define _PIPE_MISC_B 0x71030
3338#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3339#define PIPEMISC_DITHER_8_BPC (0<<5)
3340#define PIPEMISC_DITHER_10_BPC (1<<5)
3341#define PIPEMISC_DITHER_6_BPC (2<<5)
3342#define PIPEMISC_DITHER_12_BPC (3<<5)
3343#define PIPEMISC_DITHER_ENABLE (1<<4)
3344#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3345#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003346#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003347
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003348#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003349#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003350#define PIPEB_HLINE_INT_EN (1<<28)
3351#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003352#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3353#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3354#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003355#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003356#define PIPEA_HLINE_INT_EN (1<<20)
3357#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003358#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3359#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003360#define PLANEA_FLIPDONE_INT_EN (1<<16)
3361
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003362#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003363#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3364#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3365#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3366#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3367#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3368#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3369#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3370#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3371#define DPINVGTT_EN_MASK 0xff0000
3372#define CURSORB_INVALID_GTT_STATUS (1<<7)
3373#define CURSORA_INVALID_GTT_STATUS (1<<6)
3374#define SPRITED_INVALID_GTT_STATUS (1<<5)
3375#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3376#define PLANEB_INVALID_GTT_STATUS (1<<3)
3377#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3378#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3379#define PLANEA_INVALID_GTT_STATUS (1<<0)
3380#define DPINVGTT_STATUS_MASK 0xff
3381
Jesse Barnes585fb112008-07-29 11:54:06 -07003382#define DSPARB 0x70030
3383#define DSPARB_CSTART_MASK (0x7f << 7)
3384#define DSPARB_CSTART_SHIFT 7
3385#define DSPARB_BSTART_MASK (0x7f)
3386#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003387#define DSPARB_BEND_SHIFT 9 /* on 855 */
3388#define DSPARB_AEND_SHIFT 0
3389
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003390#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003391#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003392#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003393#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003394#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003395#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003396#define DSPFW_PLANEB_MASK (0x7f<<8)
3397#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003398#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003399#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003400#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003401#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003402#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003403#define DSPFW_HPLL_SR_EN (1<<31)
3404#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003405#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003406#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3407#define DSPFW_HPLL_CURSOR_SHIFT 16
3408#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3409#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003410#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3411#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003412
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003413/* drain latency register values*/
3414#define DRAIN_LATENCY_PRECISION_32 32
3415#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003416#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003417#define DDL_CURSORA_PRECISION_32 (1<<31)
3418#define DDL_CURSORA_PRECISION_16 (0<<31)
3419#define DDL_CURSORA_SHIFT 24
3420#define DDL_PLANEA_PRECISION_32 (1<<7)
3421#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003422#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003423#define DDL_CURSORB_PRECISION_32 (1<<31)
3424#define DDL_CURSORB_PRECISION_16 (0<<31)
3425#define DDL_CURSORB_SHIFT 24
3426#define DDL_PLANEB_PRECISION_32 (1<<7)
3427#define DDL_PLANEB_PRECISION_16 (0<<7)
3428
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003430#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003431#define I915_FIFO_LINE_SIZE 64
3432#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003433
Jesse Barnesceb04242012-03-28 13:39:22 -07003434#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003435#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003436#define I965_FIFO_SIZE 512
3437#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003438#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003439#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003440#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003441
Jesse Barnesceb04242012-03-28 13:39:22 -07003442#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003443#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003444#define I915_MAX_WM 0x3f
3445
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003446#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3447#define PINEVIEW_FIFO_LINE_SIZE 64
3448#define PINEVIEW_MAX_WM 0x1ff
3449#define PINEVIEW_DFT_WM 0x3f
3450#define PINEVIEW_DFT_HPLLOFF_WM 0
3451#define PINEVIEW_GUARD_WM 10
3452#define PINEVIEW_CURSOR_FIFO 64
3453#define PINEVIEW_CURSOR_MAX_WM 0x3f
3454#define PINEVIEW_CURSOR_DFT_WM 0
3455#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003456
Jesse Barnesceb04242012-03-28 13:39:22 -07003457#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003458#define I965_CURSOR_FIFO 64
3459#define I965_CURSOR_MAX_WM 32
3460#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003461
3462/* define the Watermark register on Ironlake */
3463#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003464#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003465#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003466#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003467#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003468#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003469
3470#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003471#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003472#define WM1_LP_ILK 0x45108
3473#define WM1_LP_SR_EN (1<<31)
3474#define WM1_LP_LATENCY_SHIFT 24
3475#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003476#define WM1_LP_FBC_MASK (0xf<<20)
3477#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003478#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003479#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003480#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003481#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003482#define WM2_LP_ILK 0x4510c
3483#define WM2_LP_EN (1<<31)
3484#define WM3_LP_ILK 0x45110
3485#define WM3_LP_EN (1<<31)
3486#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003487#define WM2S_LP_IVB 0x45124
3488#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003489#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003490
Paulo Zanonicca32e92013-05-31 11:45:06 -03003491#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3492 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3493 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3494
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003495/* Memory latency timer register */
3496#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003497#define MLTR_WM1_SHIFT 0
3498#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003499/* the unit of memory self-refresh latency time is 0.5us */
3500#define ILK_SRLT_MASK 0x3f
3501
Yuanhan Liu13982612010-12-15 15:42:31 +08003502
3503/* the address where we get all kinds of latency value */
3504#define SSKPD 0x5d10
3505#define SSKPD_WM_MASK 0x3f
3506#define SSKPD_WM0_SHIFT 0
3507#define SSKPD_WM1_SHIFT 8
3508#define SSKPD_WM2_SHIFT 16
3509#define SSKPD_WM3_SHIFT 24
3510
Jesse Barnes585fb112008-07-29 11:54:06 -07003511/*
3512 * The two pipe frame counter registers are not synchronized, so
3513 * reading a stable value is somewhat tricky. The following code
3514 * should work:
3515 *
3516 * do {
3517 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3518 * PIPE_FRAME_HIGH_SHIFT;
3519 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3520 * PIPE_FRAME_LOW_SHIFT);
3521 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3522 * PIPE_FRAME_HIGH_SHIFT);
3523 * } while (high1 != high2);
3524 * frame = (high1 << 8) | low1;
3525 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003526#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003527#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3528#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003529#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003530#define PIPE_FRAME_LOW_MASK 0xff000000
3531#define PIPE_FRAME_LOW_SHIFT 24
3532#define PIPE_PIXEL_MASK 0x00ffffff
3533#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003534/* GM45+ just has to be different */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003535#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3536#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003537#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003538
3539/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003540#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003541/* Old style CUR*CNTR flags (desktop 8xx) */
3542#define CURSOR_ENABLE 0x80000000
3543#define CURSOR_GAMMA_ENABLE 0x40000000
3544#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003545#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003546#define CURSOR_FORMAT_SHIFT 24
3547#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3548#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3549#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3550#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3551#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3552#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3553/* New style CUR*CNTR flags */
3554#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003555#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303556#define CURSOR_MODE_128_32B_AX 0x02
3557#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003558#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303559#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3560#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003561#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003562#define MCURSOR_PIPE_SELECT (1 << 28)
3563#define MCURSOR_PIPE_A 0x00
3564#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003565#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003566#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003567#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3568#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003569#define CURSOR_POS_MASK 0x007FF
3570#define CURSOR_POS_SIGN 0x8000
3571#define CURSOR_X_SHIFT 0
3572#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003573#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003574#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3575#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3576#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003577
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003578#define _CURBCNTR_IVB 0x71080
3579#define _CURBBASE_IVB 0x71084
3580#define _CURBPOS_IVB 0x71088
3581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003582#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3583#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3584#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003585
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003586#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3587#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3588#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3589
Jesse Barnes585fb112008-07-29 11:54:06 -07003590/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003591#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003592#define DISPLAY_PLANE_ENABLE (1<<31)
3593#define DISPLAY_PLANE_DISABLE 0
3594#define DISPPLANE_GAMMA_ENABLE (1<<30)
3595#define DISPPLANE_GAMMA_DISABLE 0
3596#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003597#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003598#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003599#define DISPPLANE_BGRA555 (0x3<<26)
3600#define DISPPLANE_BGRX555 (0x4<<26)
3601#define DISPPLANE_BGRX565 (0x5<<26)
3602#define DISPPLANE_BGRX888 (0x6<<26)
3603#define DISPPLANE_BGRA888 (0x7<<26)
3604#define DISPPLANE_RGBX101010 (0x8<<26)
3605#define DISPPLANE_RGBA101010 (0x9<<26)
3606#define DISPPLANE_BGRX101010 (0xa<<26)
3607#define DISPPLANE_RGBX161616 (0xc<<26)
3608#define DISPPLANE_RGBX888 (0xe<<26)
3609#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003610#define DISPPLANE_STEREO_ENABLE (1<<25)
3611#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003612#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003613#define DISPPLANE_SEL_PIPE_SHIFT 24
3614#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003615#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003616#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003617#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3618#define DISPPLANE_SRC_KEY_DISABLE 0
3619#define DISPPLANE_LINE_DOUBLE (1<<20)
3620#define DISPPLANE_NO_LINE_DOUBLE 0
3621#define DISPPLANE_STEREO_POLARITY_FIRST 0
3622#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003623#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003624#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003625#define _DSPAADDR 0x70184
3626#define _DSPASTRIDE 0x70188
3627#define _DSPAPOS 0x7018C /* reserved */
3628#define _DSPASIZE 0x70190
3629#define _DSPASURF 0x7019C /* 965+ only */
3630#define _DSPATILEOFF 0x701A4 /* 965+ only */
3631#define _DSPAOFFSET 0x701A4 /* HSW */
3632#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003633
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003634#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3635#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3636#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3637#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3638#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3639#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3640#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003641#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003642#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3643#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003644
Armin Reese446f2542012-03-30 16:20:16 -07003645/* Display/Sprite base address macros */
3646#define DISP_BASEADDR_MASK (0xfffff000)
3647#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3648#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003649
Jesse Barnes585fb112008-07-29 11:54:06 -07003650/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003651#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3652#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3653#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3654#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3655#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3656#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3657#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3658#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3659#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3660#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3661#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3662#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3663#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003664
3665/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003666#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3667#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3668#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003669#define _PIPEBFRAMEHIGH 0x71040
3670#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003671#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3672#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003673
Jesse Barnes585fb112008-07-29 11:54:06 -07003674
3675/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003676#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003677#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3678#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3679#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3680#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003681#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3682#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3683#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3684#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3685#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3686#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3687#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3688#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003689
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003690/* Sprite A control */
3691#define _DVSACNTR 0x72180
3692#define DVS_ENABLE (1<<31)
3693#define DVS_GAMMA_ENABLE (1<<30)
3694#define DVS_PIXFORMAT_MASK (3<<25)
3695#define DVS_FORMAT_YUV422 (0<<25)
3696#define DVS_FORMAT_RGBX101010 (1<<25)
3697#define DVS_FORMAT_RGBX888 (2<<25)
3698#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003699#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003700#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003701#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003702#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3703#define DVS_YUV_ORDER_YUYV (0<<16)
3704#define DVS_YUV_ORDER_UYVY (1<<16)
3705#define DVS_YUV_ORDER_YVYU (2<<16)
3706#define DVS_YUV_ORDER_VYUY (3<<16)
3707#define DVS_DEST_KEY (1<<2)
3708#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3709#define DVS_TILED (1<<10)
3710#define _DVSALINOFF 0x72184
3711#define _DVSASTRIDE 0x72188
3712#define _DVSAPOS 0x7218c
3713#define _DVSASIZE 0x72190
3714#define _DVSAKEYVAL 0x72194
3715#define _DVSAKEYMSK 0x72198
3716#define _DVSASURF 0x7219c
3717#define _DVSAKEYMAXVAL 0x721a0
3718#define _DVSATILEOFF 0x721a4
3719#define _DVSASURFLIVE 0x721ac
3720#define _DVSASCALE 0x72204
3721#define DVS_SCALE_ENABLE (1<<31)
3722#define DVS_FILTER_MASK (3<<29)
3723#define DVS_FILTER_MEDIUM (0<<29)
3724#define DVS_FILTER_ENHANCING (1<<29)
3725#define DVS_FILTER_SOFTENING (2<<29)
3726#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3727#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3728#define _DVSAGAMC 0x72300
3729
3730#define _DVSBCNTR 0x73180
3731#define _DVSBLINOFF 0x73184
3732#define _DVSBSTRIDE 0x73188
3733#define _DVSBPOS 0x7318c
3734#define _DVSBSIZE 0x73190
3735#define _DVSBKEYVAL 0x73194
3736#define _DVSBKEYMSK 0x73198
3737#define _DVSBSURF 0x7319c
3738#define _DVSBKEYMAXVAL 0x731a0
3739#define _DVSBTILEOFF 0x731a4
3740#define _DVSBSURFLIVE 0x731ac
3741#define _DVSBSCALE 0x73204
3742#define _DVSBGAMC 0x73300
3743
3744#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3745#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3746#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3747#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3748#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003749#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003750#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3751#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3752#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003753#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3754#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003755#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003756
3757#define _SPRA_CTL 0x70280
3758#define SPRITE_ENABLE (1<<31)
3759#define SPRITE_GAMMA_ENABLE (1<<30)
3760#define SPRITE_PIXFORMAT_MASK (7<<25)
3761#define SPRITE_FORMAT_YUV422 (0<<25)
3762#define SPRITE_FORMAT_RGBX101010 (1<<25)
3763#define SPRITE_FORMAT_RGBX888 (2<<25)
3764#define SPRITE_FORMAT_RGBX161616 (3<<25)
3765#define SPRITE_FORMAT_YUV444 (4<<25)
3766#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003767#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003768#define SPRITE_SOURCE_KEY (1<<22)
3769#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3770#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3771#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3772#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3773#define SPRITE_YUV_ORDER_YUYV (0<<16)
3774#define SPRITE_YUV_ORDER_UYVY (1<<16)
3775#define SPRITE_YUV_ORDER_YVYU (2<<16)
3776#define SPRITE_YUV_ORDER_VYUY (3<<16)
3777#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3778#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3779#define SPRITE_TILED (1<<10)
3780#define SPRITE_DEST_KEY (1<<2)
3781#define _SPRA_LINOFF 0x70284
3782#define _SPRA_STRIDE 0x70288
3783#define _SPRA_POS 0x7028c
3784#define _SPRA_SIZE 0x70290
3785#define _SPRA_KEYVAL 0x70294
3786#define _SPRA_KEYMSK 0x70298
3787#define _SPRA_SURF 0x7029c
3788#define _SPRA_KEYMAX 0x702a0
3789#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003790#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003791#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003792#define _SPRA_SCALE 0x70304
3793#define SPRITE_SCALE_ENABLE (1<<31)
3794#define SPRITE_FILTER_MASK (3<<29)
3795#define SPRITE_FILTER_MEDIUM (0<<29)
3796#define SPRITE_FILTER_ENHANCING (1<<29)
3797#define SPRITE_FILTER_SOFTENING (2<<29)
3798#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3799#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3800#define _SPRA_GAMC 0x70400
3801
3802#define _SPRB_CTL 0x71280
3803#define _SPRB_LINOFF 0x71284
3804#define _SPRB_STRIDE 0x71288
3805#define _SPRB_POS 0x7128c
3806#define _SPRB_SIZE 0x71290
3807#define _SPRB_KEYVAL 0x71294
3808#define _SPRB_KEYMSK 0x71298
3809#define _SPRB_SURF 0x7129c
3810#define _SPRB_KEYMAX 0x712a0
3811#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003812#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003813#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003814#define _SPRB_SCALE 0x71304
3815#define _SPRB_GAMC 0x71400
3816
3817#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3818#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3819#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3820#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3821#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3822#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3823#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3824#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3825#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3826#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003827#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003828#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3829#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003830#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003831
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003832#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003833#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003834#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003835#define SP_PIXFORMAT_MASK (0xf<<26)
3836#define SP_FORMAT_YUV422 (0<<26)
3837#define SP_FORMAT_BGR565 (5<<26)
3838#define SP_FORMAT_BGRX8888 (6<<26)
3839#define SP_FORMAT_BGRA8888 (7<<26)
3840#define SP_FORMAT_RGBX1010102 (8<<26)
3841#define SP_FORMAT_RGBA1010102 (9<<26)
3842#define SP_FORMAT_RGBX8888 (0xe<<26)
3843#define SP_FORMAT_RGBA8888 (0xf<<26)
3844#define SP_SOURCE_KEY (1<<22)
3845#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3846#define SP_YUV_ORDER_YUYV (0<<16)
3847#define SP_YUV_ORDER_UYVY (1<<16)
3848#define SP_YUV_ORDER_YVYU (2<<16)
3849#define SP_YUV_ORDER_VYUY (3<<16)
3850#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003851#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3852#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3853#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3854#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3855#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3856#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3857#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3858#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3859#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3860#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3861#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003862
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003863#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3864#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3865#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3866#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3867#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3868#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3869#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3870#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3871#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3872#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3873#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3874#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003875
3876#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3877#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3878#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3879#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3880#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3881#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3882#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3883#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3884#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3885#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3886#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3887#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3888
Jesse Barnes585fb112008-07-29 11:54:06 -07003889/* VBIOS regs */
3890#define VGACNTRL 0x71400
3891# define VGA_DISP_DISABLE (1 << 31)
3892# define VGA_2X_MODE (1 << 30)
3893# define VGA_PIPE_B_SELECT (1 << 29)
3894
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003895#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3896
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003897/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003898
3899#define CPU_VGACNTRL 0x41000
3900
3901#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3902#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3903#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3904#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3905#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3906#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3907#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3908#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3909#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3910
3911/* refresh rate hardware control */
3912#define RR_HW_CTL 0x45300
3913#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3914#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3915
3916#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003917#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003918#define FDI_PLL_BIOS_1 0x46004
3919#define FDI_PLL_BIOS_2 0x46008
3920#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3921#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3922#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3923
Eric Anholt8956c8b2010-03-18 13:21:14 -07003924#define PCH_3DCGDIS0 0x46020
3925# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3926# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3927
Eric Anholt06f37752010-12-14 10:06:46 -08003928#define PCH_3DCGDIS1 0x46024
3929# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3930
Zhenyu Wangb9055052009-06-05 15:38:38 +08003931#define FDI_PLL_FREQ_CTL 0x46030
3932#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3933#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3934#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3935
3936
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003937#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01003938#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003939#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003940#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003941
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003942#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003943#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003944#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003945#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003946
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003947#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003948#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003949#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003950#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003951
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003952#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003953#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003954#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003955#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003956
3957/* PIPEB timing regs are same start from 0x61000 */
3958
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003959#define _PIPEB_DATA_M1 0x61030
3960#define _PIPEB_DATA_N1 0x61034
3961#define _PIPEB_DATA_M2 0x61038
3962#define _PIPEB_DATA_N2 0x6103c
3963#define _PIPEB_LINK_M1 0x61040
3964#define _PIPEB_LINK_N1 0x61044
3965#define _PIPEB_LINK_M2 0x61048
3966#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003967
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003968#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
3969#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
3970#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
3971#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
3972#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
3973#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
3974#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
3975#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003976
3977/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003978/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3979#define _PFA_CTL_1 0x68080
3980#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003981#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003982#define PF_PIPE_SEL_MASK_IVB (3<<29)
3983#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003984#define PF_FILTER_MASK (3<<23)
3985#define PF_FILTER_PROGRAMMED (0<<23)
3986#define PF_FILTER_MED_3x3 (1<<23)
3987#define PF_FILTER_EDGE_ENHANCE (2<<23)
3988#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003989#define _PFA_WIN_SZ 0x68074
3990#define _PFB_WIN_SZ 0x68874
3991#define _PFA_WIN_POS 0x68070
3992#define _PFB_WIN_POS 0x68870
3993#define _PFA_VSCALE 0x68084
3994#define _PFB_VSCALE 0x68884
3995#define _PFA_HSCALE 0x68090
3996#define _PFB_HSCALE 0x68890
3997
3998#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3999#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4000#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4001#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4002#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004003
4004/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004005#define _LGC_PALETTE_A 0x4a000
4006#define _LGC_PALETTE_B 0x4a800
4007#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004008
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004009#define _GAMMA_MODE_A 0x4a480
4010#define _GAMMA_MODE_B 0x4ac80
4011#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4012#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004013#define GAMMA_MODE_MODE_8BIT (0 << 0)
4014#define GAMMA_MODE_MODE_10BIT (1 << 0)
4015#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004016#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4017
Zhenyu Wangb9055052009-06-05 15:38:38 +08004018/* interrupts */
4019#define DE_MASTER_IRQ_CONTROL (1 << 31)
4020#define DE_SPRITEB_FLIP_DONE (1 << 29)
4021#define DE_SPRITEA_FLIP_DONE (1 << 28)
4022#define DE_PLANEB_FLIP_DONE (1 << 27)
4023#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004024#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004025#define DE_PCU_EVENT (1 << 25)
4026#define DE_GTT_FAULT (1 << 24)
4027#define DE_POISON (1 << 23)
4028#define DE_PERFORM_COUNTER (1 << 22)
4029#define DE_PCH_EVENT (1 << 21)
4030#define DE_AUX_CHANNEL_A (1 << 20)
4031#define DE_DP_A_HOTPLUG (1 << 19)
4032#define DE_GSE (1 << 18)
4033#define DE_PIPEB_VBLANK (1 << 15)
4034#define DE_PIPEB_EVEN_FIELD (1 << 14)
4035#define DE_PIPEB_ODD_FIELD (1 << 13)
4036#define DE_PIPEB_LINE_COMPARE (1 << 12)
4037#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004038#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004039#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4040#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004041#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004042#define DE_PIPEA_EVEN_FIELD (1 << 6)
4043#define DE_PIPEA_ODD_FIELD (1 << 5)
4044#define DE_PIPEA_LINE_COMPARE (1 << 4)
4045#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004046#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004047#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004048#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004049#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004050
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004051/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004052#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004053#define DE_GSE_IVB (1<<29)
4054#define DE_PCH_EVENT_IVB (1<<28)
4055#define DE_DP_A_HOTPLUG_IVB (1<<27)
4056#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004057#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4058#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4059#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004060#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004061#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004062#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004063#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4064#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004065#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004066#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004067#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4068
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004069#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4070#define MASTER_INTERRUPT_ENABLE (1<<31)
4071
Zhenyu Wangb9055052009-06-05 15:38:38 +08004072#define DEISR 0x44000
4073#define DEIMR 0x44004
4074#define DEIIR 0x44008
4075#define DEIER 0x4400c
4076
Zhenyu Wangb9055052009-06-05 15:38:38 +08004077#define GTISR 0x44010
4078#define GTIMR 0x44014
4079#define GTIIR 0x44018
4080#define GTIER 0x4401c
4081
Ben Widawskyabd58f02013-11-02 21:07:09 -07004082#define GEN8_MASTER_IRQ 0x44200
4083#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4084#define GEN8_PCU_IRQ (1<<30)
4085#define GEN8_DE_PCH_IRQ (1<<23)
4086#define GEN8_DE_MISC_IRQ (1<<22)
4087#define GEN8_DE_PORT_IRQ (1<<20)
4088#define GEN8_DE_PIPE_C_IRQ (1<<18)
4089#define GEN8_DE_PIPE_B_IRQ (1<<17)
4090#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004091#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004092#define GEN8_GT_VECS_IRQ (1<<6)
4093#define GEN8_GT_VCS2_IRQ (1<<3)
4094#define GEN8_GT_VCS1_IRQ (1<<2)
4095#define GEN8_GT_BCS_IRQ (1<<1)
4096#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004097
4098#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4099#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4100#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4101#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4102
4103#define GEN8_BCS_IRQ_SHIFT 16
4104#define GEN8_RCS_IRQ_SHIFT 0
4105#define GEN8_VCS2_IRQ_SHIFT 16
4106#define GEN8_VCS1_IRQ_SHIFT 0
4107#define GEN8_VECS_IRQ_SHIFT 0
4108
4109#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4110#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4111#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4112#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004113#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004114#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4115#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4116#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4117#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4118#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4119#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4120#define GEN8_PIPE_FLIP_DONE (1 << 4)
4121#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4122#define GEN8_PIPE_VSYNC (1 << 1)
4123#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004124#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4125 (GEN8_PIPE_CURSOR_FAULT | \
4126 GEN8_PIPE_SPRITE_FAULT | \
4127 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004128
4129#define GEN8_DE_PORT_ISR 0x44440
4130#define GEN8_DE_PORT_IMR 0x44444
4131#define GEN8_DE_PORT_IIR 0x44448
4132#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004133#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4134#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004135
4136#define GEN8_DE_MISC_ISR 0x44460
4137#define GEN8_DE_MISC_IMR 0x44464
4138#define GEN8_DE_MISC_IIR 0x44468
4139#define GEN8_DE_MISC_IER 0x4446c
4140#define GEN8_DE_MISC_GSE (1 << 27)
4141
4142#define GEN8_PCU_ISR 0x444e0
4143#define GEN8_PCU_IMR 0x444e4
4144#define GEN8_PCU_IIR 0x444e8
4145#define GEN8_PCU_IER 0x444ec
4146
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004147#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004148/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4149#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004150#define ILK_DPARB_GATE (1<<22)
4151#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004152#define FUSE_STRAP 0x42014
4153#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4154#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4155#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4156#define ILK_HDCP_DISABLE (1 << 25)
4157#define ILK_eDP_A_DISABLE (1 << 24)
4158#define HSW_CDCLK_LIMIT (1 << 24)
4159#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004160
Damien Lespiau231e54f2012-10-19 17:55:41 +01004161#define ILK_DSPCLK_GATE_D 0x42020
4162#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4163#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4164#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4165#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4166#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004167
Eric Anholt116ac8d2011-12-21 10:31:09 -08004168#define IVB_CHICKEN3 0x4200c
4169# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4170# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4171
Paulo Zanoni90a88642013-05-03 17:23:45 -03004172#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004173#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004174#define FORCE_ARB_IDLE_PLANES (1 << 14)
4175
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004176#define _CHICKEN_PIPESL_1_A 0x420b0
4177#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004178#define HSW_FBCQ_DIS (1 << 22)
4179#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004180#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4181
Zhenyu Wang553bd142009-09-02 10:57:52 +08004182#define DISP_ARB_CTL 0x45000
4183#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004184#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004185#define DISP_ARB_CTL2 0x45004
4186#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004187#define GEN7_MSG_CTL 0x45010
4188#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4189#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004190#define HSW_NDE_RSTWRN_OPT 0x46408
4191#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004192
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004193/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004194#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4195# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004196#define COMMON_SLICE_CHICKEN2 0x7014
4197# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004198
Ville Syrjälä031994e2014-01-22 21:32:46 +02004199#define GEN7_L3SQCREG1 0xB010
4200#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4201
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004202#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004203#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004204#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004205
4206#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4207#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4208
Jesse Barnes61939d92012-10-02 17:43:38 -05004209#define GEN7_L3SQCREG4 0xb034
4210#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4211
Ben Widawsky63801f22013-12-12 17:26:03 -08004212/* GEN8 chicken */
4213#define HDC_CHICKEN0 0x7300
4214#define HDC_FORCE_NON_COHERENT (1<<4)
4215
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004216/* WaCatErrorRejectionIssue */
4217#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4218#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4219
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004220#define HSW_SCRATCH1 0xb038
4221#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4222
Zhenyu Wangb9055052009-06-05 15:38:38 +08004223/* PCH */
4224
Adam Jackson23e81d62012-06-06 15:45:44 -04004225/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004226#define SDE_AUDIO_POWER_D (1 << 27)
4227#define SDE_AUDIO_POWER_C (1 << 26)
4228#define SDE_AUDIO_POWER_B (1 << 25)
4229#define SDE_AUDIO_POWER_SHIFT (25)
4230#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4231#define SDE_GMBUS (1 << 24)
4232#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4233#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4234#define SDE_AUDIO_HDCP_MASK (3 << 22)
4235#define SDE_AUDIO_TRANSB (1 << 21)
4236#define SDE_AUDIO_TRANSA (1 << 20)
4237#define SDE_AUDIO_TRANS_MASK (3 << 20)
4238#define SDE_POISON (1 << 19)
4239/* 18 reserved */
4240#define SDE_FDI_RXB (1 << 17)
4241#define SDE_FDI_RXA (1 << 16)
4242#define SDE_FDI_MASK (3 << 16)
4243#define SDE_AUXD (1 << 15)
4244#define SDE_AUXC (1 << 14)
4245#define SDE_AUXB (1 << 13)
4246#define SDE_AUX_MASK (7 << 13)
4247/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004248#define SDE_CRT_HOTPLUG (1 << 11)
4249#define SDE_PORTD_HOTPLUG (1 << 10)
4250#define SDE_PORTC_HOTPLUG (1 << 9)
4251#define SDE_PORTB_HOTPLUG (1 << 8)
4252#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004253#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4254 SDE_SDVOB_HOTPLUG | \
4255 SDE_PORTB_HOTPLUG | \
4256 SDE_PORTC_HOTPLUG | \
4257 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004258#define SDE_TRANSB_CRC_DONE (1 << 5)
4259#define SDE_TRANSB_CRC_ERR (1 << 4)
4260#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4261#define SDE_TRANSA_CRC_DONE (1 << 2)
4262#define SDE_TRANSA_CRC_ERR (1 << 1)
4263#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4264#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004265
4266/* south display engine interrupt: CPT/PPT */
4267#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4268#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4269#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4270#define SDE_AUDIO_POWER_SHIFT_CPT 29
4271#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4272#define SDE_AUXD_CPT (1 << 27)
4273#define SDE_AUXC_CPT (1 << 26)
4274#define SDE_AUXB_CPT (1 << 25)
4275#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004276#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4277#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4278#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004279#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004280#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004281#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004282 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004283 SDE_PORTD_HOTPLUG_CPT | \
4284 SDE_PORTC_HOTPLUG_CPT | \
4285 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004286#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004287#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004288#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4289#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4290#define SDE_FDI_RXC_CPT (1 << 8)
4291#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4292#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4293#define SDE_FDI_RXB_CPT (1 << 4)
4294#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4295#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4296#define SDE_FDI_RXA_CPT (1 << 0)
4297#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4298 SDE_AUDIO_CP_REQ_B_CPT | \
4299 SDE_AUDIO_CP_REQ_A_CPT)
4300#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4301 SDE_AUDIO_CP_CHG_B_CPT | \
4302 SDE_AUDIO_CP_CHG_A_CPT)
4303#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4304 SDE_FDI_RXB_CPT | \
4305 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004306
4307#define SDEISR 0xc4000
4308#define SDEIMR 0xc4004
4309#define SDEIIR 0xc4008
4310#define SDEIER 0xc400c
4311
Paulo Zanoni86642812013-04-12 17:57:57 -03004312#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004313#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004314#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4315#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4316#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004317#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004318
Zhenyu Wangb9055052009-06-05 15:38:38 +08004319/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004320#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004321#define PORTD_HOTPLUG_ENABLE (1 << 20)
4322#define PORTD_PULSE_DURATION_2ms (0)
4323#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4324#define PORTD_PULSE_DURATION_6ms (2 << 18)
4325#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004326#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004327#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4328#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4329#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4330#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004331#define PORTC_HOTPLUG_ENABLE (1 << 12)
4332#define PORTC_PULSE_DURATION_2ms (0)
4333#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4334#define PORTC_PULSE_DURATION_6ms (2 << 10)
4335#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004336#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004337#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4338#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4339#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4340#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004341#define PORTB_HOTPLUG_ENABLE (1 << 4)
4342#define PORTB_PULSE_DURATION_2ms (0)
4343#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4344#define PORTB_PULSE_DURATION_6ms (2 << 2)
4345#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004346#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004347#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4348#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4349#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4350#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004351
4352#define PCH_GPIOA 0xc5010
4353#define PCH_GPIOB 0xc5014
4354#define PCH_GPIOC 0xc5018
4355#define PCH_GPIOD 0xc501c
4356#define PCH_GPIOE 0xc5020
4357#define PCH_GPIOF 0xc5024
4358
Eric Anholtf0217c42009-12-01 11:56:30 -08004359#define PCH_GMBUS0 0xc5100
4360#define PCH_GMBUS1 0xc5104
4361#define PCH_GMBUS2 0xc5108
4362#define PCH_GMBUS3 0xc510c
4363#define PCH_GMBUS4 0xc5110
4364#define PCH_GMBUS5 0xc5120
4365
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004366#define _PCH_DPLL_A 0xc6014
4367#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004368#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004369
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004370#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004371#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004372#define _PCH_FPA1 0xc6044
4373#define _PCH_FPB0 0xc6048
4374#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004375#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4376#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004377
4378#define PCH_DPLL_TEST 0xc606c
4379
4380#define PCH_DREF_CONTROL 0xC6200
4381#define DREF_CONTROL_MASK 0x7fc3
4382#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4383#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4384#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4385#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4386#define DREF_SSC_SOURCE_DISABLE (0<<11)
4387#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004388#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004389#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4390#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4391#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004392#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004393#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4394#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004395#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004396#define DREF_SSC4_DOWNSPREAD (0<<6)
4397#define DREF_SSC4_CENTERSPREAD (1<<6)
4398#define DREF_SSC1_DISABLE (0<<1)
4399#define DREF_SSC1_ENABLE (1<<1)
4400#define DREF_SSC4_DISABLE (0)
4401#define DREF_SSC4_ENABLE (1)
4402
4403#define PCH_RAWCLK_FREQ 0xc6204
4404#define FDL_TP1_TIMER_SHIFT 12
4405#define FDL_TP1_TIMER_MASK (3<<12)
4406#define FDL_TP2_TIMER_SHIFT 10
4407#define FDL_TP2_TIMER_MASK (3<<10)
4408#define RAWCLK_FREQ_MASK 0x3ff
4409
4410#define PCH_DPLL_TMR_CFG 0xc6208
4411
4412#define PCH_SSC4_PARMS 0xc6210
4413#define PCH_SSC4_AUX_PARMS 0xc6214
4414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004415#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004416#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4417#define TRANS_DPLLA_SEL(pipe) 0
4418#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004419
Zhenyu Wangb9055052009-06-05 15:38:38 +08004420/* transcoder */
4421
Daniel Vetter275f01b22013-05-03 11:49:47 +02004422#define _PCH_TRANS_HTOTAL_A 0xe0000
4423#define TRANS_HTOTAL_SHIFT 16
4424#define TRANS_HACTIVE_SHIFT 0
4425#define _PCH_TRANS_HBLANK_A 0xe0004
4426#define TRANS_HBLANK_END_SHIFT 16
4427#define TRANS_HBLANK_START_SHIFT 0
4428#define _PCH_TRANS_HSYNC_A 0xe0008
4429#define TRANS_HSYNC_END_SHIFT 16
4430#define TRANS_HSYNC_START_SHIFT 0
4431#define _PCH_TRANS_VTOTAL_A 0xe000c
4432#define TRANS_VTOTAL_SHIFT 16
4433#define TRANS_VACTIVE_SHIFT 0
4434#define _PCH_TRANS_VBLANK_A 0xe0010
4435#define TRANS_VBLANK_END_SHIFT 16
4436#define TRANS_VBLANK_START_SHIFT 0
4437#define _PCH_TRANS_VSYNC_A 0xe0014
4438#define TRANS_VSYNC_END_SHIFT 16
4439#define TRANS_VSYNC_START_SHIFT 0
4440#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004441
Daniel Vettere3b95f12013-05-03 11:49:49 +02004442#define _PCH_TRANSA_DATA_M1 0xe0030
4443#define _PCH_TRANSA_DATA_N1 0xe0034
4444#define _PCH_TRANSA_DATA_M2 0xe0038
4445#define _PCH_TRANSA_DATA_N2 0xe003c
4446#define _PCH_TRANSA_LINK_M1 0xe0040
4447#define _PCH_TRANSA_LINK_N1 0xe0044
4448#define _PCH_TRANSA_LINK_M2 0xe0048
4449#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004450
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004451/* Per-transcoder DIP controls */
4452
4453#define _VIDEO_DIP_CTL_A 0xe0200
4454#define _VIDEO_DIP_DATA_A 0xe0208
4455#define _VIDEO_DIP_GCP_A 0xe0210
4456
4457#define _VIDEO_DIP_CTL_B 0xe1200
4458#define _VIDEO_DIP_DATA_B 0xe1208
4459#define _VIDEO_DIP_GCP_B 0xe1210
4460
4461#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4462#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4463#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4464
Ville Syrjäläb9064872013-01-24 15:29:31 +02004465#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4466#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4467#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004468
Ville Syrjäläb9064872013-01-24 15:29:31 +02004469#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4470#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4471#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004472
4473#define VLV_TVIDEO_DIP_CTL(pipe) \
4474 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4475#define VLV_TVIDEO_DIP_DATA(pipe) \
4476 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4477#define VLV_TVIDEO_DIP_GCP(pipe) \
4478 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4479
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004480/* Haswell DIP controls */
4481#define HSW_VIDEO_DIP_CTL_A 0x60200
4482#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4483#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4484#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4485#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4486#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4487#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4488#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4489#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4490#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4491#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4492#define HSW_VIDEO_DIP_GCP_A 0x60210
4493
4494#define HSW_VIDEO_DIP_CTL_B 0x61200
4495#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4496#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4497#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4498#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4499#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4500#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4501#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4502#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4503#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4504#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4505#define HSW_VIDEO_DIP_GCP_B 0x61210
4506
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004507#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004508 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004509#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004510 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004511#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004512 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004513#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004514 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004515#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004516 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004517#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004518 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004519
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004520#define HSW_STEREO_3D_CTL_A 0x70020
4521#define S3D_ENABLE (1<<31)
4522#define HSW_STEREO_3D_CTL_B 0x71020
4523
4524#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004525 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004526
Daniel Vetter275f01b22013-05-03 11:49:47 +02004527#define _PCH_TRANS_HTOTAL_B 0xe1000
4528#define _PCH_TRANS_HBLANK_B 0xe1004
4529#define _PCH_TRANS_HSYNC_B 0xe1008
4530#define _PCH_TRANS_VTOTAL_B 0xe100c
4531#define _PCH_TRANS_VBLANK_B 0xe1010
4532#define _PCH_TRANS_VSYNC_B 0xe1014
4533#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004534
Daniel Vetter275f01b22013-05-03 11:49:47 +02004535#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4536#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4537#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4538#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4539#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4540#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4541#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4542 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004543
Daniel Vettere3b95f12013-05-03 11:49:49 +02004544#define _PCH_TRANSB_DATA_M1 0xe1030
4545#define _PCH_TRANSB_DATA_N1 0xe1034
4546#define _PCH_TRANSB_DATA_M2 0xe1038
4547#define _PCH_TRANSB_DATA_N2 0xe103c
4548#define _PCH_TRANSB_LINK_M1 0xe1040
4549#define _PCH_TRANSB_LINK_N1 0xe1044
4550#define _PCH_TRANSB_LINK_M2 0xe1048
4551#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004552
Daniel Vettere3b95f12013-05-03 11:49:49 +02004553#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4554#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4555#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4556#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4557#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4558#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4559#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4560#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004561
Daniel Vetterab9412b2013-05-03 11:49:46 +02004562#define _PCH_TRANSACONF 0xf0008
4563#define _PCH_TRANSBCONF 0xf1008
4564#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4565#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004566#define TRANS_DISABLE (0<<31)
4567#define TRANS_ENABLE (1<<31)
4568#define TRANS_STATE_MASK (1<<30)
4569#define TRANS_STATE_DISABLE (0<<30)
4570#define TRANS_STATE_ENABLE (1<<30)
4571#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4572#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4573#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4574#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004575#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004576#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004577#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004578#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004579#define TRANS_8BPC (0<<5)
4580#define TRANS_10BPC (1<<5)
4581#define TRANS_6BPC (2<<5)
4582#define TRANS_12BPC (3<<5)
4583
Daniel Vetterce401412012-10-31 22:52:30 +01004584#define _TRANSA_CHICKEN1 0xf0060
4585#define _TRANSB_CHICKEN1 0xf1060
4586#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4587#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004588#define _TRANSA_CHICKEN2 0xf0064
4589#define _TRANSB_CHICKEN2 0xf1064
4590#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004591#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4592#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4593#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4594#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4595#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004596
Jesse Barnes291427f2011-07-29 12:42:37 -07004597#define SOUTH_CHICKEN1 0xc2000
4598#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4599#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004600#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4601#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4602#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004603#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004604#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4605#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4606#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004607
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004608#define _FDI_RXA_CHICKEN 0xc200c
4609#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004610#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4611#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004612#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004613
Jesse Barnes382b0932010-10-07 16:01:25 -07004614#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004615#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004616#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004617#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004618#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004619
Zhenyu Wangb9055052009-06-05 15:38:38 +08004620/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004621#define _FDI_TXA_CTL 0x60100
4622#define _FDI_TXB_CTL 0x61100
4623#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004624#define FDI_TX_DISABLE (0<<31)
4625#define FDI_TX_ENABLE (1<<31)
4626#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4627#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4628#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4629#define FDI_LINK_TRAIN_NONE (3<<28)
4630#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4631#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4632#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4633#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4634#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4635#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4636#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4637#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004638/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4639 SNB has different settings. */
4640/* SNB A-stepping */
4641#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4642#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4643#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4644#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4645/* SNB B-stepping */
4646#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4647#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4648#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4649#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4650#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004651#define FDI_DP_PORT_WIDTH_SHIFT 19
4652#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4653#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004654#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004655/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004656#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004657
4658/* Ivybridge has different bits for lolz */
4659#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4660#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4661#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4662#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4663
Zhenyu Wangb9055052009-06-05 15:38:38 +08004664/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004665#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004666#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004667#define FDI_SCRAMBLING_ENABLE (0<<7)
4668#define FDI_SCRAMBLING_DISABLE (1<<7)
4669
4670/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004671#define _FDI_RXA_CTL 0xf000c
4672#define _FDI_RXB_CTL 0xf100c
4673#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004674#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004675/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004676#define FDI_FS_ERRC_ENABLE (1<<27)
4677#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004678#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004679#define FDI_8BPC (0<<16)
4680#define FDI_10BPC (1<<16)
4681#define FDI_6BPC (2<<16)
4682#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004683#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004684#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4685#define FDI_RX_PLL_ENABLE (1<<13)
4686#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4687#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4688#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4689#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4690#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004691#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004692/* CPT */
4693#define FDI_AUTO_TRAINING (1<<10)
4694#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4695#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4696#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4697#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4698#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004699
Paulo Zanoni04945642012-11-01 21:00:59 -02004700#define _FDI_RXA_MISC 0xf0010
4701#define _FDI_RXB_MISC 0xf1010
4702#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4703#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4704#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4705#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4706#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4707#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4708#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4709#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4710
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004711#define _FDI_RXA_TUSIZE1 0xf0030
4712#define _FDI_RXA_TUSIZE2 0xf0038
4713#define _FDI_RXB_TUSIZE1 0xf1030
4714#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004715#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4716#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004717
4718/* FDI_RX interrupt register format */
4719#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4720#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4721#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4722#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4723#define FDI_RX_FS_CODE_ERR (1<<6)
4724#define FDI_RX_FE_CODE_ERR (1<<5)
4725#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4726#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4727#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4728#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4729#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4730
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004731#define _FDI_RXA_IIR 0xf0014
4732#define _FDI_RXA_IMR 0xf0018
4733#define _FDI_RXB_IIR 0xf1014
4734#define _FDI_RXB_IMR 0xf1018
4735#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4736#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004737
4738#define FDI_PLL_CTL_1 0xfe000
4739#define FDI_PLL_CTL_2 0xfe004
4740
Zhenyu Wangb9055052009-06-05 15:38:38 +08004741#define PCH_LVDS 0xe1180
4742#define LVDS_DETECTED (1 << 1)
4743
Shobhit Kumar98364372012-06-15 11:55:14 -07004744/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004745#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4746#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4747#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004748#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4749#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004750#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4751#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004752
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004753#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4754#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4755#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4756#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4757#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004758
Jesse Barnes453c5422013-03-28 09:55:41 -07004759#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4760#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4761#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4762 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4763#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4764 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4765#define VLV_PIPE_PP_DIVISOR(pipe) \
4766 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4767
Zhenyu Wangb9055052009-06-05 15:38:38 +08004768#define PCH_PP_STATUS 0xc7200
4769#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004770#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004771#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004772#define EDP_FORCE_VDD (1 << 3)
4773#define EDP_BLC_ENABLE (1 << 2)
4774#define PANEL_POWER_RESET (1 << 1)
4775#define PANEL_POWER_OFF (0 << 0)
4776#define PANEL_POWER_ON (1 << 0)
4777#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004778#define PANEL_PORT_SELECT_MASK (3 << 30)
4779#define PANEL_PORT_SELECT_LVDS (0 << 30)
4780#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004781#define PANEL_PORT_SELECT_DPC (2 << 30)
4782#define PANEL_PORT_SELECT_DPD (3 << 30)
4783#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4784#define PANEL_POWER_UP_DELAY_SHIFT 16
4785#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4786#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4787
Zhenyu Wangb9055052009-06-05 15:38:38 +08004788#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004789#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4790#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4791#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4792#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4793
Zhenyu Wangb9055052009-06-05 15:38:38 +08004794#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004795#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4796#define PP_REFERENCE_DIVIDER_SHIFT 8
4797#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4798#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004799
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004800#define PCH_DP_B 0xe4100
4801#define PCH_DPB_AUX_CH_CTL 0xe4110
4802#define PCH_DPB_AUX_CH_DATA1 0xe4114
4803#define PCH_DPB_AUX_CH_DATA2 0xe4118
4804#define PCH_DPB_AUX_CH_DATA3 0xe411c
4805#define PCH_DPB_AUX_CH_DATA4 0xe4120
4806#define PCH_DPB_AUX_CH_DATA5 0xe4124
4807
4808#define PCH_DP_C 0xe4200
4809#define PCH_DPC_AUX_CH_CTL 0xe4210
4810#define PCH_DPC_AUX_CH_DATA1 0xe4214
4811#define PCH_DPC_AUX_CH_DATA2 0xe4218
4812#define PCH_DPC_AUX_CH_DATA3 0xe421c
4813#define PCH_DPC_AUX_CH_DATA4 0xe4220
4814#define PCH_DPC_AUX_CH_DATA5 0xe4224
4815
4816#define PCH_DP_D 0xe4300
4817#define PCH_DPD_AUX_CH_CTL 0xe4310
4818#define PCH_DPD_AUX_CH_DATA1 0xe4314
4819#define PCH_DPD_AUX_CH_DATA2 0xe4318
4820#define PCH_DPD_AUX_CH_DATA3 0xe431c
4821#define PCH_DPD_AUX_CH_DATA4 0xe4320
4822#define PCH_DPD_AUX_CH_DATA5 0xe4324
4823
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004824/* CPT */
4825#define PORT_TRANS_A_SEL_CPT 0
4826#define PORT_TRANS_B_SEL_CPT (1<<29)
4827#define PORT_TRANS_C_SEL_CPT (2<<29)
4828#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004829#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004830#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4831#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004832
4833#define TRANS_DP_CTL_A 0xe0300
4834#define TRANS_DP_CTL_B 0xe1300
4835#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004836#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004837#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4838#define TRANS_DP_PORT_SEL_B (0<<29)
4839#define TRANS_DP_PORT_SEL_C (1<<29)
4840#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004841#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004842#define TRANS_DP_PORT_SEL_MASK (3<<29)
4843#define TRANS_DP_AUDIO_ONLY (1<<26)
4844#define TRANS_DP_ENH_FRAMING (1<<18)
4845#define TRANS_DP_8BPC (0<<9)
4846#define TRANS_DP_10BPC (1<<9)
4847#define TRANS_DP_6BPC (2<<9)
4848#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004849#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004850#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4851#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4852#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4853#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004854#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004855
4856/* SNB eDP training params */
4857/* SNB A-stepping */
4858#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4859#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4860#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4861#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4862/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004863#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4864#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4865#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4866#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4867#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004868#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4869
Keith Packard1a2eb462011-11-16 16:26:07 -08004870/* IVB */
4871#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4872#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4873#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4874#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4875#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4876#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004877#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004878
4879/* legacy values */
4880#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4881#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4882#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4883#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4884#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4885
4886#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4887
Zou Nan haicae58522010-11-09 17:17:32 +08004888#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004889#define FORCEWAKE_VLV 0x1300b0
4890#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004891#define FORCEWAKE_MEDIA_VLV 0x1300b8
4892#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004893#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004894#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004895#define VLV_GTLC_WAKE_CTRL 0x130090
4896#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304897#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4898#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004899#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004900#define FORCEWAKE_KERNEL 0x1
4901#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004902#define FORCEWAKE_MT_ACK 0x130040
4903#define ECOBUS 0xa180
4904#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004905
Ben Widawskydd202c62012-02-09 10:15:18 +01004906#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004907#define GT_FIFO_SBDROPERR (1<<6)
4908#define GT_FIFO_BLOBDROPERR (1<<5)
4909#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4910#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004911#define GT_FIFO_OVFERR (1<<2)
4912#define GT_FIFO_IAWRERR (1<<1)
4913#define GT_FIFO_IARDERR (1<<0)
4914
Ville Syrjälä46520e22013-11-14 02:00:00 +02004915#define GTFIFOCTL 0x120008
4916#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004917#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004918
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004919#define HSW_IDICR 0x9008
4920#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4921#define HSW_EDRAM_PRESENT 0x120010
4922
Daniel Vetter80e829f2012-03-31 11:21:57 +02004923#define GEN6_UCGCTL1 0x9400
4924# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004925# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004926
Eric Anholt406478d2011-11-07 16:07:04 -08004927#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004928# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004929# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004930# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004931# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004932# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004933
Jesse Barnese3f33d42012-06-14 11:04:50 -07004934#define GEN7_UCGCTL4 0x940c
4935#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4936
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02004937#define GEN8_UCGCTL6 0x9430
4938#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
4939
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004940#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004941#define GEN6_TURBO_DISABLE (1<<31)
4942#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004943#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004944#define GEN6_OFFSET(x) ((x)<<19)
4945#define GEN6_AGGRESSIVE_TURBO (0<<15)
4946#define GEN6_RC_VIDEO_FREQ 0xA00C
4947#define GEN6_RC_CONTROL 0xA090
4948#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4949#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4950#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4951#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4952#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004953#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004954#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004955#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4956#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4957#define GEN6_RP_DOWN_TIMEOUT 0xA010
4958#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004959#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004960#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004961#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004962#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004963#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004964#define GEN6_RP_CONTROL 0xA024
4965#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004966#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4967#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4968#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4969#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4970#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004971#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4972#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004973#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4974#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4975#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004976#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004977#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004978#define GEN6_RP_UP_THRESHOLD 0xA02C
4979#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004980#define GEN6_RP_CUR_UP_EI 0xA050
4981#define GEN6_CURICONT_MASK 0xffffff
4982#define GEN6_RP_CUR_UP 0xA054
4983#define GEN6_CURBSYTAVG_MASK 0xffffff
4984#define GEN6_RP_PREV_UP 0xA058
4985#define GEN6_RP_CUR_DOWN_EI 0xA05C
4986#define GEN6_CURIAVG_MASK 0xffffff
4987#define GEN6_RP_CUR_DOWN 0xA060
4988#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004989#define GEN6_RP_UP_EI 0xA068
4990#define GEN6_RP_DOWN_EI 0xA06C
4991#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4992#define GEN6_RC_STATE 0xA094
4993#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4994#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4995#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4996#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4997#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4998#define GEN6_RC_SLEEP 0xA0B0
4999#define GEN6_RC1e_THRESHOLD 0xA0B4
5000#define GEN6_RC6_THRESHOLD 0xA0B8
5001#define GEN6_RC6p_THRESHOLD 0xA0BC
5002#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005003#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00005004
5005#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005006#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005007#define GEN6_PMIIR 0x44028
5008#define GEN6_PMIER 0x4402C
5009#define GEN6_PM_MBOX_EVENT (1<<25)
5010#define GEN6_PM_THERMAL_EVENT (1<<24)
5011#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5012#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5013#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5014#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5015#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005016#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005017 GEN6_PM_RP_DOWN_THRESHOLD | \
5018 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005019
Deepak S76c3552f2014-01-30 23:08:16 +05305020#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5021#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5022#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5023
Ben Widawskycce66a22012-03-27 18:59:38 -07005024#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005025#define VLV_COUNTER_CONTROL 0x138104
5026#define VLV_COUNT_RANGE_HIGH (1<<15)
5027#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5028#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005029#define GEN6_GT_GFX_RC6 0x138108
5030#define GEN6_GT_GFX_RC6p 0x13810C
5031#define GEN6_GT_GFX_RC6pp 0x138110
5032
Chris Wilson8fd26852010-12-08 18:40:43 +00005033#define GEN6_PCODE_MAILBOX 0x138124
5034#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005035#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005036#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5037#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005038#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5039#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005040#define GEN6_PCODE_READ_D_COMP 0x10
5041#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005042#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5043#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005044#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005045#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005046#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005047#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005048
Ben Widawsky4d855292011-12-12 19:34:16 -08005049#define GEN6_GT_CORE_STATUS 0x138060
5050#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5051#define GEN6_RCn_MASK 7
5052#define GEN6_RC0 0
5053#define GEN6_RC3 2
5054#define GEN6_RC6 3
5055#define GEN6_RC7 4
5056
Ben Widawskye3689192012-05-25 16:56:22 -07005057#define GEN7_MISCCPCTL (0x9424)
5058#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5059
5060/* IVYBRIDGE DPF */
5061#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005062#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005063#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5064#define GEN7_PARITY_ERROR_VALID (1<<13)
5065#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5066#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5067#define GEN7_PARITY_ERROR_ROW(reg) \
5068 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5069#define GEN7_PARITY_ERROR_BANK(reg) \
5070 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5071#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5072 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5073#define GEN7_L3CDERRST1_ENABLE (1<<7)
5074
Ben Widawskyb9524a12012-05-25 16:56:24 -07005075#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005076#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005077#define GEN7_L3LOG_SIZE 0x80
5078
Jesse Barnes12f33822012-10-25 12:15:45 -07005079#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5080#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5081#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005082#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005083#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5084
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005085#define GEN8_ROW_CHICKEN 0xe4f0
5086#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005087#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005088
Jesse Barnes8ab43972012-10-25 12:15:42 -07005089#define GEN7_ROW_CHICKEN2 0xe4f4
5090#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5091#define DOP_CLOCK_GATING_DISABLE (1<<0)
5092
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005093#define HSW_ROW_CHICKEN3 0xe49c
5094#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5095
Ben Widawskyfd392b62013-11-04 22:52:39 -08005096#define HALF_SLICE_CHICKEN3 0xe184
5097#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005098#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005099
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005100#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005101#define INTEL_AUDIO_DEVCL 0x808629FB
5102#define INTEL_AUDIO_DEVBLC 0x80862801
5103#define INTEL_AUDIO_DEVCTG 0x80862802
5104
5105#define G4X_AUD_CNTL_ST 0x620B4
5106#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5107#define G4X_ELDV_DEVCTG (1 << 14)
5108#define G4X_ELD_ADDR (0xf << 5)
5109#define G4X_ELD_ACK (1 << 4)
5110#define G4X_HDMIW_HDMIEDID 0x6210C
5111
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005112#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005113#define IBX_HDMIW_HDMIEDID_B 0xE2150
5114#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5115 IBX_HDMIW_HDMIEDID_A, \
5116 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005117#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005118#define IBX_AUD_CNTL_ST_B 0xE21B4
5119#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5120 IBX_AUD_CNTL_ST_A, \
5121 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005122#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5123#define IBX_ELD_ADDRESS (0x1f << 5)
5124#define IBX_ELD_ACK (1 << 4)
5125#define IBX_AUD_CNTL_ST2 0xE20C0
5126#define IBX_ELD_VALIDB (1 << 0)
5127#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005128
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005129#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005130#define CPT_HDMIW_HDMIEDID_B 0xE5150
5131#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5132 CPT_HDMIW_HDMIEDID_A, \
5133 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005134#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005135#define CPT_AUD_CNTL_ST_B 0xE51B4
5136#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5137 CPT_AUD_CNTL_ST_A, \
5138 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005139#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005140
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005141#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5142#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5143#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5144 VLV_HDMIW_HDMIEDID_A, \
5145 VLV_HDMIW_HDMIEDID_B)
5146#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5147#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5148#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5149 VLV_AUD_CNTL_ST_A, \
5150 VLV_AUD_CNTL_ST_B)
5151#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5152
Eric Anholtae662d32012-01-03 09:23:29 -08005153/* These are the 4 32-bit write offset registers for each stream
5154 * output buffer. It determines the offset from the
5155 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5156 */
5157#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5158
Wu Fengguangb6daa022012-01-06 14:41:31 -06005159#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005160#define IBX_AUD_CONFIG_B 0xe2100
5161#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5162 IBX_AUD_CONFIG_A, \
5163 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005164#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005165#define CPT_AUD_CONFIG_B 0xe5100
5166#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5167 CPT_AUD_CONFIG_A, \
5168 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005169#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5170#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5171#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5172 VLV_AUD_CONFIG_A, \
5173 VLV_AUD_CONFIG_B)
5174
Wu Fengguangb6daa022012-01-06 14:41:31 -06005175#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5176#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5177#define AUD_CONFIG_UPPER_N_SHIFT 20
5178#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5179#define AUD_CONFIG_LOWER_N_SHIFT 4
5180#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5181#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005182#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5183#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5184#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5185#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5186#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5187#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5188#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5189#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5190#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5191#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5192#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005193#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5194
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005195/* HSW Audio */
5196#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5197#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5198#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5199 HSW_AUD_CONFIG_A, \
5200 HSW_AUD_CONFIG_B)
5201
5202#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5203#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5204#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5205 HSW_AUD_MISC_CTRL_A, \
5206 HSW_AUD_MISC_CTRL_B)
5207
5208#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5209#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5210#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5211 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5212 HSW_AUD_DIP_ELD_CTRL_ST_B)
5213
5214/* Audio Digital Converter */
5215#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5216#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5217#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5218 HSW_AUD_DIG_CNVT_1, \
5219 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005220#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005221
5222#define HSW_AUD_EDID_DATA_A 0x65050
5223#define HSW_AUD_EDID_DATA_B 0x65150
5224#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5225 HSW_AUD_EDID_DATA_A, \
5226 HSW_AUD_EDID_DATA_B)
5227
5228#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5229#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5230#define AUDIO_INACTIVE_C (1<<11)
5231#define AUDIO_INACTIVE_B (1<<7)
5232#define AUDIO_INACTIVE_A (1<<3)
5233#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5234#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5235#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5236#define AUDIO_ELD_VALID_A (1<<0)
5237#define AUDIO_ELD_VALID_B (1<<4)
5238#define AUDIO_ELD_VALID_C (1<<8)
5239#define AUDIO_CP_READY_A (1<<1)
5240#define AUDIO_CP_READY_B (1<<5)
5241#define AUDIO_CP_READY_C (1<<9)
5242
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005243/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005244#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5245#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5246#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5247#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005248#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5249#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005250#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005251#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5252#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005253#define HSW_PWR_WELL_FORCE_ON (1<<19)
5254#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005255
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005256/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005257#define TRANS_DDI_FUNC_CTL_A 0x60400
5258#define TRANS_DDI_FUNC_CTL_B 0x61400
5259#define TRANS_DDI_FUNC_CTL_C 0x62400
5260#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005261#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5262
Paulo Zanoniad80a812012-10-24 16:06:19 -02005263#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005264/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005265#define TRANS_DDI_PORT_MASK (7<<28)
5266#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5267#define TRANS_DDI_PORT_NONE (0<<28)
5268#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5269#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5270#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5271#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5272#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5273#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5274#define TRANS_DDI_BPC_MASK (7<<20)
5275#define TRANS_DDI_BPC_8 (0<<20)
5276#define TRANS_DDI_BPC_10 (1<<20)
5277#define TRANS_DDI_BPC_6 (2<<20)
5278#define TRANS_DDI_BPC_12 (3<<20)
5279#define TRANS_DDI_PVSYNC (1<<17)
5280#define TRANS_DDI_PHSYNC (1<<16)
5281#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5282#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5283#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5284#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5285#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5286#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005287
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005288/* DisplayPort Transport Control */
5289#define DP_TP_CTL_A 0x64040
5290#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005291#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5292#define DP_TP_CTL_ENABLE (1<<31)
5293#define DP_TP_CTL_MODE_SST (0<<27)
5294#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005295#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005296#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005297#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5298#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5299#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005300#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5301#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005302#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005303#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005304
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005305/* DisplayPort Transport Status */
5306#define DP_TP_STATUS_A 0x64044
5307#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005308#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005309#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005310#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5311
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005312/* DDI Buffer Control */
5313#define DDI_BUF_CTL_A 0x64000
5314#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005315#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5316#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005317/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005318#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005319#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005320#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005321#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005322#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005323#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005324#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5325#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005326#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005327/* Broadwell */
5328#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5329#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5330#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5331#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5332#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5333#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5334#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5335#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5336#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005337#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005338#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005339#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005340#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005341#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005342#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5343
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005344/* DDI Buffer Translations */
5345#define DDI_BUF_TRANS_A 0x64E00
5346#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005347#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005348
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005349/* Sideband Interface (SBI) is programmed indirectly, via
5350 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5351 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005352#define SBI_ADDR 0xC6000
5353#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005354#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005355#define SBI_CTL_DEST_ICLK (0x0<<16)
5356#define SBI_CTL_DEST_MPHY (0x1<<16)
5357#define SBI_CTL_OP_IORD (0x2<<8)
5358#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005359#define SBI_CTL_OP_CRRD (0x6<<8)
5360#define SBI_CTL_OP_CRWR (0x7<<8)
5361#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005362#define SBI_RESPONSE_SUCCESS (0x0<<1)
5363#define SBI_BUSY (0x1<<0)
5364#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005365
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005366/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005367#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005368#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5369#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5370#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5371#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005372#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005373#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005374#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005375#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005376#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005377#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005378#define SBI_SSCAUXDIV6 0x0610
5379#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005380#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005381#define SBI_GEN0 0x1f00
5382#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005383
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005384/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005385#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005386#define PIXCLK_GATE_UNGATE (1<<0)
5387#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005388
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005389/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005390#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005391#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005392#define SPLL_PLL_SSC (1<<28)
5393#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005394#define SPLL_PLL_LCPLL (3<<28)
5395#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005396#define SPLL_PLL_FREQ_810MHz (0<<26)
5397#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005398#define SPLL_PLL_FREQ_2700MHz (2<<26)
5399#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005400
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005401/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005402#define WRPLL_CTL1 0x46040
5403#define WRPLL_CTL2 0x46060
5404#define WRPLL_PLL_ENABLE (1<<31)
5405#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005406#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005407#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005408/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005409#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005410#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005411#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005412#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5413#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005414#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005415#define WRPLL_DIVIDER_FB_SHIFT 16
5416#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005417
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005418/* Port clock selection */
5419#define PORT_CLK_SEL_A 0x46100
5420#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005421#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005422#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5423#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5424#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005425#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005426#define PORT_CLK_SEL_WRPLL1 (4<<29)
5427#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005428#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005429#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005430
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005431/* Transcoder clock selection */
5432#define TRANS_CLK_SEL_A 0x46140
5433#define TRANS_CLK_SEL_B 0x46144
5434#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5435/* For each transcoder, we need to select the corresponding port clock */
5436#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5437#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005438
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005439#define TRANSA_MSA_MISC 0x60410
5440#define TRANSB_MSA_MISC 0x61410
5441#define TRANSC_MSA_MISC 0x62410
5442#define TRANS_EDP_MSA_MISC 0x6f410
5443#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5444
Paulo Zanonic9809792012-10-23 18:30:00 -02005445#define TRANS_MSA_SYNC_CLK (1<<0)
5446#define TRANS_MSA_6_BPC (0<<5)
5447#define TRANS_MSA_8_BPC (1<<5)
5448#define TRANS_MSA_10_BPC (2<<5)
5449#define TRANS_MSA_12_BPC (3<<5)
5450#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005451
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005452/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005453#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005454#define LCPLL_PLL_DISABLE (1<<31)
5455#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005456#define LCPLL_CLK_FREQ_MASK (3<<26)
5457#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005458#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5459#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5460#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005461#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005462#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005463#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005464#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005465#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5466
5467#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5468#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5469#define D_COMP_COMP_FORCE (1<<8)
5470#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005471
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005472/* Pipe WM_LINETIME - watermark line time */
5473#define PIPE_WM_LINETIME_A 0x45270
5474#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005475#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5476 PIPE_WM_LINETIME_B)
5477#define PIPE_WM_LINETIME_MASK (0x1ff)
5478#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005479#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005480#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005481
5482/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005483#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005484#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5485#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005486#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5487#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5488#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5489
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005490#define WM_MISC 0x45260
5491#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5492
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005493#define WM_DBG 0x45280
5494#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5495#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5496#define WM_DBG_DISALLOW_SPRITE (1<<2)
5497
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005498/* pipe CSC */
5499#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5500#define _PIPE_A_CSC_COEFF_BY 0x49014
5501#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5502#define _PIPE_A_CSC_COEFF_BU 0x4901c
5503#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5504#define _PIPE_A_CSC_COEFF_BV 0x49024
5505#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005506#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5507#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5508#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005509#define _PIPE_A_CSC_PREOFF_HI 0x49030
5510#define _PIPE_A_CSC_PREOFF_ME 0x49034
5511#define _PIPE_A_CSC_PREOFF_LO 0x49038
5512#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5513#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5514#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5515
5516#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5517#define _PIPE_B_CSC_COEFF_BY 0x49114
5518#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5519#define _PIPE_B_CSC_COEFF_BU 0x4911c
5520#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5521#define _PIPE_B_CSC_COEFF_BV 0x49124
5522#define _PIPE_B_CSC_MODE 0x49128
5523#define _PIPE_B_CSC_PREOFF_HI 0x49130
5524#define _PIPE_B_CSC_PREOFF_ME 0x49134
5525#define _PIPE_B_CSC_PREOFF_LO 0x49138
5526#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5527#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5528#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5529
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005530#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5531#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5532#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5533#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5534#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5535#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5536#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5537#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5538#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5539#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5540#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5541#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5542#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5543
Jani Nikula3230bf12013-08-27 15:12:16 +03005544/* VLV MIPI registers */
5545
5546#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5547#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5548#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5549#define DPI_ENABLE (1 << 31) /* A + B */
5550#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5551#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5552#define DUAL_LINK_MODE_MASK (1 << 26)
5553#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5554#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5555#define DITHERING_ENABLE (1 << 25) /* A + B */
5556#define FLOPPED_HSTX (1 << 23)
5557#define DE_INVERT (1 << 19) /* XXX */
5558#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5559#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5560#define AFE_LATCHOUT (1 << 17)
5561#define LP_OUTPUT_HOLD (1 << 16)
5562#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5563#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5564#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5565#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5566#define CSB_SHIFT 9
5567#define CSB_MASK (3 << 9)
5568#define CSB_20MHZ (0 << 9)
5569#define CSB_10MHZ (1 << 9)
5570#define CSB_40MHZ (2 << 9)
5571#define BANDGAP_MASK (1 << 8)
5572#define BANDGAP_PNW_CIRCUIT (0 << 8)
5573#define BANDGAP_LNC_CIRCUIT (1 << 8)
5574#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5575#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5576#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5577#define TEARING_EFFECT_SHIFT 2 /* A + B */
5578#define TEARING_EFFECT_MASK (3 << 2)
5579#define TEARING_EFFECT_OFF (0 << 2)
5580#define TEARING_EFFECT_DSI (1 << 2)
5581#define TEARING_EFFECT_GPIO (2 << 2)
5582#define LANE_CONFIGURATION_SHIFT 0
5583#define LANE_CONFIGURATION_MASK (3 << 0)
5584#define LANE_CONFIGURATION_4LANE (0 << 0)
5585#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5586#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5587
5588#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5589#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5590#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5591#define TEARING_EFFECT_DELAY_SHIFT 0
5592#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5593
5594/* XXX: all bits reserved */
5595#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5596
5597/* MIPI DSI Controller and D-PHY registers */
5598
5599#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5600#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5601#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5602#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5603#define ULPS_STATE_MASK (3 << 1)
5604#define ULPS_STATE_ENTER (2 << 1)
5605#define ULPS_STATE_EXIT (1 << 1)
5606#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5607#define DEVICE_READY (1 << 0)
5608
5609#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5610#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5611#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5612#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5613#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5614#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5615#define TEARING_EFFECT (1 << 31)
5616#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5617#define GEN_READ_DATA_AVAIL (1 << 29)
5618#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5619#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5620#define RX_PROT_VIOLATION (1 << 26)
5621#define RX_INVALID_TX_LENGTH (1 << 25)
5622#define ACK_WITH_NO_ERROR (1 << 24)
5623#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5624#define LP_RX_TIMEOUT (1 << 22)
5625#define HS_TX_TIMEOUT (1 << 21)
5626#define DPI_FIFO_UNDERRUN (1 << 20)
5627#define LOW_CONTENTION (1 << 19)
5628#define HIGH_CONTENTION (1 << 18)
5629#define TXDSI_VC_ID_INVALID (1 << 17)
5630#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5631#define TXCHECKSUM_ERROR (1 << 15)
5632#define TXECC_MULTIBIT_ERROR (1 << 14)
5633#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5634#define TXFALSE_CONTROL_ERROR (1 << 12)
5635#define RXDSI_VC_ID_INVALID (1 << 11)
5636#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5637#define RXCHECKSUM_ERROR (1 << 9)
5638#define RXECC_MULTIBIT_ERROR (1 << 8)
5639#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5640#define RXFALSE_CONTROL_ERROR (1 << 6)
5641#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5642#define RX_LP_TX_SYNC_ERROR (1 << 4)
5643#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5644#define RXEOT_SYNC_ERROR (1 << 2)
5645#define RXSOT_SYNC_ERROR (1 << 1)
5646#define RXSOT_ERROR (1 << 0)
5647
5648#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5649#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5650#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5651#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5652#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5653#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5654#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5655#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5656#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5657#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5658#define VID_MODE_FORMAT_MASK (0xf << 7)
5659#define VID_MODE_NOT_SUPPORTED (0 << 7)
5660#define VID_MODE_FORMAT_RGB565 (1 << 7)
5661#define VID_MODE_FORMAT_RGB666 (2 << 7)
5662#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5663#define VID_MODE_FORMAT_RGB888 (4 << 7)
5664#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5665#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5666#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5667#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5668#define DATA_LANES_PRG_REG_SHIFT 0
5669#define DATA_LANES_PRG_REG_MASK (7 << 0)
5670
5671#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5672#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5673#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5674#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5675
5676#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5677#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5678#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5679#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5680
5681#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5682#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5683#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5684#define TURN_AROUND_TIMEOUT_MASK 0x3f
5685
5686#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5687#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5688#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5689#define DEVICE_RESET_TIMER_MASK 0xffff
5690
5691#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5692#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5693#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5694#define VERTICAL_ADDRESS_SHIFT 16
5695#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5696#define HORIZONTAL_ADDRESS_SHIFT 0
5697#define HORIZONTAL_ADDRESS_MASK 0xffff
5698
5699#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5700#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5701#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5702#define DBI_FIFO_EMPTY_HALF (0 << 0)
5703#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5704#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5705
5706/* regs below are bits 15:0 */
5707#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5708#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5709#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5710
5711#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5712#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5713#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5714
5715#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5716#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5717#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5718
5719#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5720#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5721#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5722
5723#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5724#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5725#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5726
5727#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5728#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5729#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5730
5731#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5732#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5733#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5734
5735#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5736#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5737#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5738/* regs above are bits 15:0 */
5739
5740#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5741#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5742#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5743#define DPI_LP_MODE (1 << 6)
5744#define BACKLIGHT_OFF (1 << 5)
5745#define BACKLIGHT_ON (1 << 4)
5746#define COLOR_MODE_OFF (1 << 3)
5747#define COLOR_MODE_ON (1 << 2)
5748#define TURN_ON (1 << 1)
5749#define SHUTDOWN (1 << 0)
5750
5751#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5752#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5753#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5754#define COMMAND_BYTE_SHIFT 0
5755#define COMMAND_BYTE_MASK (0x3f << 0)
5756
5757#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5758#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5759#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5760#define MASTER_INIT_TIMER_SHIFT 0
5761#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5762
5763#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5764#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5765#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5766#define MAX_RETURN_PKT_SIZE_SHIFT 0
5767#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5768
5769#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5770#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5771#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5772#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5773#define DISABLE_VIDEO_BTA (1 << 3)
5774#define IP_TG_CONFIG (1 << 2)
5775#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5776#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5777#define VIDEO_MODE_BURST (3 << 0)
5778
5779#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5780#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5781#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5782#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5783#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5784#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5785#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5786#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5787#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5788#define CLOCKSTOP (1 << 1)
5789#define EOT_DISABLE (1 << 0)
5790
5791#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5792#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5793#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5794#define LP_BYTECLK_SHIFT 0
5795#define LP_BYTECLK_MASK (0xffff << 0)
5796
5797/* bits 31:0 */
5798#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5799#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5800#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5801
5802/* bits 31:0 */
5803#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5804#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5805#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5806
5807#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5808#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5809#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5810#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5811#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5812#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5813#define LONG_PACKET_WORD_COUNT_SHIFT 8
5814#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5815#define SHORT_PACKET_PARAM_SHIFT 8
5816#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5817#define VIRTUAL_CHANNEL_SHIFT 6
5818#define VIRTUAL_CHANNEL_MASK (3 << 6)
5819#define DATA_TYPE_SHIFT 0
5820#define DATA_TYPE_MASK (3f << 0)
5821/* data type values, see include/video/mipi_display.h */
5822
5823#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5824#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5825#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5826#define DPI_FIFO_EMPTY (1 << 28)
5827#define DBI_FIFO_EMPTY (1 << 27)
5828#define LP_CTRL_FIFO_EMPTY (1 << 26)
5829#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5830#define LP_CTRL_FIFO_FULL (1 << 24)
5831#define HS_CTRL_FIFO_EMPTY (1 << 18)
5832#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5833#define HS_CTRL_FIFO_FULL (1 << 16)
5834#define LP_DATA_FIFO_EMPTY (1 << 10)
5835#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5836#define LP_DATA_FIFO_FULL (1 << 8)
5837#define HS_DATA_FIFO_EMPTY (1 << 2)
5838#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5839#define HS_DATA_FIFO_FULL (1 << 0)
5840
5841#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5842#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5843#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5844#define DBI_HS_LP_MODE_MASK (1 << 0)
5845#define DBI_LP_MODE (1 << 0)
5846#define DBI_HS_MODE (0 << 0)
5847
5848#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5849#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5850#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5851#define EXIT_ZERO_COUNT_SHIFT 24
5852#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5853#define TRAIL_COUNT_SHIFT 16
5854#define TRAIL_COUNT_MASK (0x1f << 16)
5855#define CLK_ZERO_COUNT_SHIFT 8
5856#define CLK_ZERO_COUNT_MASK (0xff << 8)
5857#define PREPARE_COUNT_SHIFT 0
5858#define PREPARE_COUNT_MASK (0x3f << 0)
5859
5860/* bits 31:0 */
5861#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5862#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5863#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5864
5865#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5866#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5867#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5868#define LP_HS_SSW_CNT_SHIFT 16
5869#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5870#define HS_LP_PWR_SW_CNT_SHIFT 0
5871#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5872
5873#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5874#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5875#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5876#define STOP_STATE_STALL_COUNTER_SHIFT 0
5877#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5878
5879#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5880#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5881#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5882#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5883#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5884#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5885#define RX_CONTENTION_DETECTED (1 << 0)
5886
5887/* XXX: only pipe A ?!? */
5888#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5889#define DBI_TYPEC_ENABLE (1 << 31)
5890#define DBI_TYPEC_WIP (1 << 30)
5891#define DBI_TYPEC_OPTION_SHIFT 28
5892#define DBI_TYPEC_OPTION_MASK (3 << 28)
5893#define DBI_TYPEC_FREQ_SHIFT 24
5894#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5895#define DBI_TYPEC_OVERRIDE (1 << 8)
5896#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5897#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5898
5899
5900/* MIPI adapter registers */
5901
5902#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5903#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5904#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5905#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5906#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5907#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5908#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5909#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5910#define READ_REQUEST_PRIORITY_SHIFT 3
5911#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5912#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5913#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5914#define RGB_FLIP_TO_BGR (1 << 2)
5915
5916#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5917#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5918#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5919#define DATA_MEM_ADDRESS_SHIFT 5
5920#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5921#define DATA_VALID (1 << 0)
5922
5923#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5924#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5925#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5926#define DATA_LENGTH_SHIFT 0
5927#define DATA_LENGTH_MASK (0xfffff << 0)
5928
5929#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5930#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5931#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5932#define COMMAND_MEM_ADDRESS_SHIFT 5
5933#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5934#define AUTO_PWG_ENABLE (1 << 2)
5935#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5936#define COMMAND_VALID (1 << 0)
5937
5938#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5939#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5940#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5941#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5942#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5943
5944#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5945#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5946#define MIPI_READ_DATA_RETURN(pipe, n) \
5947 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5948
5949#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5950#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5951#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5952#define READ_DATA_VALID(n) (1 << (n))
5953
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005954/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005955#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
5956#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
5957#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
5958#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
5959#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
5960#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005961
Jesse Barnes585fb112008-07-29 11:54:06 -07005962#endif /* _I915_REG_H_ */