blob: 01f251b6e36c5788fa7fea4fadf29549e276289d [file] [log] [blame]
Thomas Gleixner5b497af2019-05-29 07:18:09 -07001/* SPDX-License-Identifier: GPL-2.0-only */
Dan Williamsb94d5232015-05-19 22:54:31 -04002/*
3 * libnvdimm - Non-volatile-memory Devices Subsystem
4 *
5 * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
Dan Williamsb94d5232015-05-19 22:54:31 -04006 */
7#ifndef __LIBNVDIMM_H__
8#define __LIBNVDIMM_H__
Ross Zwisler047fc8a2015-06-25 04:21:02 -04009#include <linux/kernel.h>
Dan Williams62232e452015-06-08 14:27:06 -040010#include <linux/sizes.h>
11#include <linux/types.h>
Dan Williamsfaec6f82017-06-06 11:10:51 -070012#include <linux/uuid.h>
Dave Jiangaa9ad442017-08-23 12:48:26 -070013#include <linux/spinlock.h>
Pankaj Guptac5d43552019-07-05 19:33:22 +053014#include <linux/bio.h>
Dave Jiangaa9ad442017-08-23 12:48:26 -070015
16struct badrange_entry {
17 u64 start;
18 u64 length;
19 struct list_head list;
20};
21
22struct badrange {
23 struct list_head list;
24 spinlock_t lock;
25};
Dan Williamse6dfb2d2015-04-25 03:56:17 -040026
27enum {
28 /* when a dimm supports both PMEM and BLK access a label is required */
Dan Williams8f078b32017-05-04 14:01:24 -070029 NDD_ALIASING = 0,
Dan Williams58138822015-06-23 20:08:34 -040030 /* unarmed memory devices may not persist writes */
Dan Williams8f078b32017-05-04 14:01:24 -070031 NDD_UNARMED = 1,
32 /* locked memory devices should not be accessed */
33 NDD_LOCKED = 2,
Dave Jiang7d988092018-12-13 15:36:18 -070034 /* memory under security wipes should not be accessed */
35 NDD_SECURITY_OVERWRITE = 3,
36 /* tracking whether or not there is a pending device reference */
37 NDD_WORK_PENDING = 4,
Dan Williamsd5d30d52019-02-02 16:35:26 -080038 /* ignore / filter NSLABEL_FLAG_LOCAL for this DIMM, i.e. no aliasing */
39 NDD_NOBLK = 5,
Dan Williamsa0e37452020-01-30 12:06:18 -080040 /* dimm supports namespace labels */
41 NDD_LABELING = 6,
Dan Williams62232e452015-06-08 14:27:06 -040042
43 /* need to set a limit somewhere, but yes, this is likely overkill */
44 ND_IOCTL_MAX_BUFLEN = SZ_4M,
Dan Williams4577b062016-02-17 13:08:58 -080045 ND_CMD_MAX_ELEM = 5,
Jerry Hoemann40abf9b2016-04-11 15:02:28 -070046 ND_CMD_MAX_ENVELOPE = 256,
Dan Williams1f7df6f2015-06-09 20:13:14 -040047 ND_MAX_MAPPINGS = 32,
Dan Williams1b40e092015-05-01 13:34:01 -040048
Dan Williams004f1af2015-08-24 19:20:23 -040049 /* region flag indicating to direct-map persistent memory by default */
50 ND_REGION_PAGEMAP = 0,
Dave Jiang06e8ccd2018-01-31 12:45:38 -070051 /*
52 * Platform ensures entire CPU store data path is flushed to pmem on
53 * system power loss.
54 */
55 ND_REGION_PERSIST_CACHE = 1,
Dave Jiang30e6d7b2018-01-31 12:45:43 -070056 /*
57 * Platform provides mechanisms to automatically flush outstanding
58 * write data from memory controler to pmem on system power loss.
59 * (ADR)
60 */
61 ND_REGION_PERSIST_MEMCTRL = 2,
Dan Williams004f1af2015-08-24 19:20:23 -040062
Pankaj Guptac5d43552019-07-05 19:33:22 +053063 /* Platform provides asynchronous flush mechanism */
64 ND_REGION_ASYNC = 3,
65
Dan Williams1b40e092015-05-01 13:34:01 -040066 /* mark newly adjusted resources as requiring a label update */
67 DPA_RESOURCE_ADJUSTED = 1 << 0,
Dan Williamse6dfb2d2015-04-25 03:56:17 -040068};
69
Dan Williamsb94d5232015-05-19 22:54:31 -040070struct nvdimm;
71struct nvdimm_bus_descriptor;
72typedef int (*ndctl_fn)(struct nvdimm_bus_descriptor *nd_desc,
73 struct nvdimm *nvdimm, unsigned int cmd, void *buf,
Dan Williamsaef25332016-02-12 17:01:11 -080074 unsigned int buf_len, int *cmd_rc);
Dan Williamsb94d5232015-05-19 22:54:31 -040075
Oliver O'Halloran1ff19f42018-04-06 15:21:13 +100076struct device_node;
Dan Williamsb94d5232015-05-19 22:54:31 -040077struct nvdimm_bus_descriptor {
Dan Williams45def222015-04-26 19:26:48 -040078 const struct attribute_group **attr_groups;
Dan Williamse3654ec2016-04-28 16:17:07 -070079 unsigned long cmd_mask;
Dan Williams92fe2aa2020-07-20 15:07:30 -070080 unsigned long dimm_family_mask;
81 unsigned long bus_family_mask;
Dan Williamsbc9775d2016-07-21 20:03:19 -070082 struct module *module;
Dan Williamsb94d5232015-05-19 22:54:31 -040083 char *provider_name;
Oliver O'Halloran1ff19f42018-04-06 15:21:13 +100084 struct device_node *of_node;
Dan Williamsb94d5232015-05-19 22:54:31 -040085 ndctl_fn ndctl;
Dan Williams7ae0fa432016-02-19 12:16:34 -080086 int (*flush_probe)(struct nvdimm_bus_descriptor *nd_desc);
Dan Williams87bf5722016-02-22 21:50:31 -080087 int (*clear_to_send)(struct nvdimm_bus_descriptor *nd_desc,
Dave Jiangb3ed2ce2018-12-04 10:31:11 -080088 struct nvdimm *nvdimm, unsigned int cmd, void *data);
Dan Williams48001ea2020-07-20 15:08:18 -070089 const struct nvdimm_bus_fw_ops *fw_ops;
Dan Williamsb94d5232015-05-19 22:54:31 -040090};
91
Dan Williams62232e452015-06-08 14:27:06 -040092struct nd_cmd_desc {
93 int in_num;
94 int out_num;
95 u32 in_sizes[ND_CMD_MAX_ELEM];
96 int out_sizes[ND_CMD_MAX_ELEM];
97};
98
Dan Williamseaf96152015-05-01 13:11:27 -040099struct nd_interleave_set {
Dan Williamsc12c48c2017-06-04 10:59:15 +0900100 /* v1.1 definition of the interleave-set-cookie algorithm */
101 u64 cookie1;
102 /* v1.2 definition of the interleave-set-cookie algorithm */
103 u64 cookie2;
Dan Williams86ef58a2017-02-28 18:32:48 -0800104 /* compatibility with initial buggy Linux implementation */
105 u64 altcookie;
Dan Williamsfaec6f82017-06-06 11:10:51 -0700106
107 guid_t type_guid;
Dan Williamseaf96152015-05-01 13:11:27 -0400108};
109
Dan Williams44c462e2016-09-19 16:38:50 -0700110struct nd_mapping_desc {
111 struct nvdimm *nvdimm;
112 u64 start;
113 u64 size;
Dan Williams401c0a12017-08-04 17:20:16 -0700114 int position;
Dan Williams44c462e2016-09-19 16:38:50 -0700115};
116
Pankaj Guptac5d43552019-07-05 19:33:22 +0530117struct nd_region;
Dan Williams1f7df6f2015-06-09 20:13:14 -0400118struct nd_region_desc {
119 struct resource *res;
Dan Williams44c462e2016-09-19 16:38:50 -0700120 struct nd_mapping_desc *mapping;
Dan Williams1f7df6f2015-06-09 20:13:14 -0400121 u16 num_mappings;
122 const struct attribute_group **attr_groups;
Dan Williamseaf96152015-05-01 13:11:27 -0400123 struct nd_interleave_set *nd_set;
Dan Williams1f7df6f2015-06-09 20:13:14 -0400124 void *provider_data;
Vishal Verma5212e112015-06-25 04:20:32 -0400125 int num_lanes;
Toshi Kani41d7a6d2015-06-19 12:18:33 -0600126 int numa_node;
Dan Williams8fc5c732018-11-09 12:43:07 -0800127 int target_node;
Dan Williams004f1af2015-08-24 19:20:23 -0400128 unsigned long flags;
Oliver O'Halloran1ff19f42018-04-06 15:21:13 +1000129 struct device_node *of_node;
Pankaj Guptac5d43552019-07-05 19:33:22 +0530130 int (*flush)(struct nd_region *nd_region, struct bio *bio);
Dan Williams1f7df6f2015-06-09 20:13:14 -0400131};
132
Dan Williams29b9aa02016-06-06 17:42:38 -0700133struct device;
134void *devm_nvdimm_memremap(struct device *dev, resource_size_t offset,
135 size_t size, unsigned long flags);
136static inline void __iomem *devm_nvdimm_ioremap(struct device *dev,
137 resource_size_t offset, size_t size)
138{
139 return (void __iomem *) devm_nvdimm_memremap(dev, offset, size, 0);
140}
141
Dan Williams62232e452015-06-08 14:27:06 -0400142struct nvdimm_bus;
Dan Williams3d880022015-05-31 15:02:11 -0400143struct module;
Ross Zwisler047fc8a2015-06-25 04:21:02 -0400144struct device;
145struct nd_blk_region;
146struct nd_blk_region_desc {
147 int (*enable)(struct nvdimm_bus *nvdimm_bus, struct device *dev);
Ross Zwisler047fc8a2015-06-25 04:21:02 -0400148 int (*do_io)(struct nd_blk_region *ndbr, resource_size_t dpa,
149 void *iobuf, u64 len, int rw);
150 struct nd_region_desc ndr_desc;
151};
152
153static inline struct nd_blk_region_desc *to_blk_region_desc(
154 struct nd_region_desc *ndr_desc)
155{
156 return container_of(ndr_desc, struct nd_blk_region_desc, ndr_desc);
157
158}
159
Dan Williamsd78c6202019-08-26 17:54:54 -0700160/*
161 * Note that separate bits for locked + unlocked are defined so that
162 * 'flags == 0' corresponds to an error / not-supported state.
163 */
164enum nvdimm_security_bits {
Dave Jiangf2989392018-12-05 23:39:29 -0800165 NVDIMM_SECURITY_DISABLED,
166 NVDIMM_SECURITY_UNLOCKED,
167 NVDIMM_SECURITY_LOCKED,
168 NVDIMM_SECURITY_FROZEN,
169 NVDIMM_SECURITY_OVERWRITE,
170};
171
Dave Jiang4c6926a2018-12-06 12:40:01 -0800172#define NVDIMM_PASSPHRASE_LEN 32
173#define NVDIMM_KEY_DESC_LEN 22
174
175struct nvdimm_key_data {
176 u8 data[NVDIMM_PASSPHRASE_LEN];
177};
178
Dave Jiang89fa9d82018-12-10 10:53:22 -0700179enum nvdimm_passphrase_type {
180 NVDIMM_USER,
181 NVDIMM_MASTER,
182};
183
Dave Jiangf2989392018-12-05 23:39:29 -0800184struct nvdimm_security_ops {
Dan Williamsd78c6202019-08-26 17:54:54 -0700185 unsigned long (*get_flags)(struct nvdimm *nvdimm,
Dave Jiang89fa9d82018-12-10 10:53:22 -0700186 enum nvdimm_passphrase_type pass_type);
Dave Jiang37833fb2018-12-06 09:14:08 -0800187 int (*freeze)(struct nvdimm *nvdimm);
Dave Jiang4c6926a2018-12-06 12:40:01 -0800188 int (*change_key)(struct nvdimm *nvdimm,
189 const struct nvdimm_key_data *old_data,
Dave Jiang89fa9d82018-12-10 10:53:22 -0700190 const struct nvdimm_key_data *new_data,
191 enum nvdimm_passphrase_type pass_type);
Dave Jiang4c6926a2018-12-06 12:40:01 -0800192 int (*unlock)(struct nvdimm *nvdimm,
193 const struct nvdimm_key_data *key_data);
Dave Jiang03b65b22018-12-07 10:33:30 -0700194 int (*disable)(struct nvdimm *nvdimm,
195 const struct nvdimm_key_data *key_data);
Dave Jiang64e77c82018-12-07 14:02:12 -0700196 int (*erase)(struct nvdimm *nvdimm,
Dave Jiang89fa9d82018-12-10 10:53:22 -0700197 const struct nvdimm_key_data *key_data,
198 enum nvdimm_passphrase_type pass_type);
Dave Jiang7d988092018-12-13 15:36:18 -0700199 int (*overwrite)(struct nvdimm *nvdimm,
200 const struct nvdimm_key_data *key_data);
201 int (*query_overwrite)(struct nvdimm *nvdimm);
Dave Jiangf2989392018-12-05 23:39:29 -0800202};
203
Dan Williams48001ea2020-07-20 15:08:18 -0700204enum nvdimm_fwa_state {
205 NVDIMM_FWA_INVALID,
206 NVDIMM_FWA_IDLE,
207 NVDIMM_FWA_ARMED,
208 NVDIMM_FWA_BUSY,
209 NVDIMM_FWA_ARM_OVERFLOW,
210};
211
212enum nvdimm_fwa_trigger {
213 NVDIMM_FWA_ARM,
214 NVDIMM_FWA_DISARM,
215};
216
217enum nvdimm_fwa_capability {
218 NVDIMM_FWA_CAP_INVALID,
219 NVDIMM_FWA_CAP_NONE,
220 NVDIMM_FWA_CAP_QUIESCE,
221 NVDIMM_FWA_CAP_LIVE,
222};
223
224enum nvdimm_fwa_result {
225 NVDIMM_FWA_RESULT_INVALID,
226 NVDIMM_FWA_RESULT_NONE,
227 NVDIMM_FWA_RESULT_SUCCESS,
228 NVDIMM_FWA_RESULT_NOTSTAGED,
229 NVDIMM_FWA_RESULT_NEEDRESET,
230 NVDIMM_FWA_RESULT_FAIL,
231};
232
233struct nvdimm_bus_fw_ops {
234 enum nvdimm_fwa_state (*activate_state)
235 (struct nvdimm_bus_descriptor *nd_desc);
236 enum nvdimm_fwa_capability (*capability)
237 (struct nvdimm_bus_descriptor *nd_desc);
238 int (*activate)(struct nvdimm_bus_descriptor *nd_desc);
239};
240
241struct nvdimm_fw_ops {
242 enum nvdimm_fwa_state (*activate_state)(struct nvdimm *nvdimm);
243 enum nvdimm_fwa_result (*activate_result)(struct nvdimm *nvdimm);
244 int (*arm)(struct nvdimm *nvdimm, enum nvdimm_fwa_trigger arg);
245};
246
Dave Jiangaa9ad442017-08-23 12:48:26 -0700247void badrange_init(struct badrange *badrange);
248int badrange_add(struct badrange *badrange, u64 addr, u64 length);
249void badrange_forget(struct badrange *badrange, phys_addr_t start,
250 unsigned int len);
251int nvdimm_bus_add_badrange(struct nvdimm_bus *nvdimm_bus, u64 addr,
252 u64 length);
Dan Williamsbc9775d2016-07-21 20:03:19 -0700253struct nvdimm_bus *nvdimm_bus_register(struct device *parent,
254 struct nvdimm_bus_descriptor *nfit_desc);
Dan Williamsb94d5232015-05-19 22:54:31 -0400255void nvdimm_bus_unregister(struct nvdimm_bus *nvdimm_bus);
Dan Williams45def222015-04-26 19:26:48 -0400256struct nvdimm_bus *to_nvdimm_bus(struct device *dev);
Dave Jiangf2989392018-12-05 23:39:29 -0800257struct nvdimm_bus *nvdimm_to_bus(struct nvdimm *nvdimm);
Dan Williamse6dfb2d2015-04-25 03:56:17 -0400258struct nvdimm *to_nvdimm(struct device *dev);
Dan Williams1f7df6f2015-06-09 20:13:14 -0400259struct nd_region *to_nd_region(struct device *dev);
Dan Williams243f29f2018-04-02 13:14:25 -0700260struct device *nd_region_dev(struct nd_region *nd_region);
Ross Zwisler047fc8a2015-06-25 04:21:02 -0400261struct nd_blk_region *to_nd_blk_region(struct device *dev);
Dan Williams45def222015-04-26 19:26:48 -0400262struct nvdimm_bus_descriptor *to_nd_desc(struct nvdimm_bus *nvdimm_bus);
Vishal Verma37b137f2016-07-23 21:51:42 -0700263struct device *to_nvdimm_bus_dev(struct nvdimm_bus *nvdimm_bus);
Dan Williamse6dfb2d2015-04-25 03:56:17 -0400264const char *nvdimm_name(struct nvdimm *nvdimm);
Dan Williamsba9c8dd2016-08-22 19:28:37 -0700265struct kobject *nvdimm_kobj(struct nvdimm *nvdimm);
Dan Williamse3654ec2016-04-28 16:17:07 -0700266unsigned long nvdimm_cmd_mask(struct nvdimm *nvdimm);
Dan Williamse6dfb2d2015-04-25 03:56:17 -0400267void *nvdimm_provider_data(struct nvdimm *nvdimm);
Dave Jiangd6548ae2018-12-04 10:31:20 -0800268struct nvdimm *__nvdimm_create(struct nvdimm_bus *nvdimm_bus,
269 void *provider_data, const struct attribute_group **groups,
270 unsigned long flags, unsigned long cmd_mask, int num_flush,
Dave Jiangf2989392018-12-05 23:39:29 -0800271 struct resource *flush_wpq, const char *dimm_id,
Dan Williamsa1facc12020-07-20 15:08:24 -0700272 const struct nvdimm_security_ops *sec_ops,
273 const struct nvdimm_fw_ops *fw_ops);
Dave Jiangd6548ae2018-12-04 10:31:20 -0800274static inline struct nvdimm *nvdimm_create(struct nvdimm_bus *nvdimm_bus,
275 void *provider_data, const struct attribute_group **groups,
276 unsigned long flags, unsigned long cmd_mask, int num_flush,
277 struct resource *flush_wpq)
278{
279 return __nvdimm_create(nvdimm_bus, provider_data, groups, flags,
Dan Williamsa1facc12020-07-20 15:08:24 -0700280 cmd_mask, num_flush, flush_wpq, NULL, NULL, NULL);
Dave Jiangd6548ae2018-12-04 10:31:20 -0800281}
282
Dan Williams62232e452015-06-08 14:27:06 -0400283const struct nd_cmd_desc *nd_cmd_dimm_desc(int cmd);
284const struct nd_cmd_desc *nd_cmd_bus_desc(int cmd);
285u32 nd_cmd_in_size(struct nvdimm *nvdimm, int cmd,
286 const struct nd_cmd_desc *desc, int idx, void *buf);
287u32 nd_cmd_out_size(struct nvdimm *nvdimm, int cmd,
288 const struct nd_cmd_desc *desc, int idx, const u32 *in_field,
Dan Williamsefda1b5d2016-12-06 09:10:12 -0800289 const u32 *out_field, unsigned long remainder);
Dan Williams4d88a972015-05-31 14:41:48 -0400290int nvdimm_bus_check_dimm_count(struct nvdimm_bus *nvdimm_bus, int dimm_count);
Dan Williams1f7df6f2015-06-09 20:13:14 -0400291struct nd_region *nvdimm_pmem_region_create(struct nvdimm_bus *nvdimm_bus,
292 struct nd_region_desc *ndr_desc);
293struct nd_region *nvdimm_blk_region_create(struct nvdimm_bus *nvdimm_bus,
294 struct nd_region_desc *ndr_desc);
295struct nd_region *nvdimm_volatile_region_create(struct nvdimm_bus *nvdimm_bus,
296 struct nd_region_desc *ndr_desc);
Ross Zwisler047fc8a2015-06-25 04:21:02 -0400297void *nd_region_provider_data(struct nd_region *nd_region);
298void *nd_blk_region_provider_data(struct nd_blk_region *ndbr);
299void nd_blk_region_set_provider_data(struct nd_blk_region *ndbr, void *data);
300struct nvdimm *nd_blk_region_to_dimm(struct nd_blk_region *ndbr);
Dan Williamsca6a4652017-01-13 20:36:58 -0800301unsigned long nd_blk_memremap_flags(struct nd_blk_region *ndbr);
Ross Zwisler047fc8a2015-06-25 04:21:02 -0400302unsigned int nd_region_acquire_lane(struct nd_region *nd_region);
303void nd_region_release_lane(struct nd_region *nd_region, unsigned int lane);
Dan Williamseaf96152015-05-01 13:11:27 -0400304u64 nd_fletcher64(void *addr, size_t len, bool le);
Pankaj Guptac5d43552019-07-05 19:33:22 +0530305int nvdimm_flush(struct nd_region *nd_region, struct bio *bio);
306int generic_nvdimm_flush(struct nd_region *nd_region);
Dan Williamsf284a4f2016-07-07 19:44:50 -0700307int nvdimm_has_flush(struct nd_region *nd_region);
Dan Williams0b277962017-06-09 09:46:50 -0700308int nvdimm_has_cache(struct nd_region *nd_region);
Dave Jiang7d988092018-12-13 15:36:18 -0700309int nvdimm_in_overwrite(struct nvdimm *nvdimm);
Pankaj Guptafefc1d92019-07-05 19:33:24 +0530310bool is_nvdimm_sync(struct nd_region *nd_region);
Robin Murphy5deb67f2017-08-31 12:27:09 +0100311
Dave Jiangf2989392018-12-05 23:39:29 -0800312static inline int nvdimm_ctl(struct nvdimm *nvdimm, unsigned int cmd, void *buf,
313 unsigned int buf_len, int *cmd_rc)
314{
315 struct nvdimm_bus *nvdimm_bus = nvdimm_to_bus(nvdimm);
316 struct nvdimm_bus_descriptor *nd_desc = to_nd_desc(nvdimm_bus);
317
318 return nd_desc->ndctl(nd_desc, nvdimm, cmd, buf, buf_len, cmd_rc);
319}
320
Robin Murphy5deb67f2017-08-31 12:27:09 +0100321#ifdef CONFIG_ARCH_HAS_PMEM_API
322#define ARCH_MEMREMAP_PMEM MEMREMAP_WB
323void arch_wb_cache_pmem(void *addr, size_t size);
324void arch_invalidate_pmem(void *addr, size_t size);
325#else
326#define ARCH_MEMREMAP_PMEM MEMREMAP_WT
327static inline void arch_wb_cache_pmem(void *addr, size_t size)
328{
329}
330static inline void arch_invalidate_pmem(void *addr, size_t size)
331{
332}
333#endif
334
Dan Williamsb94d5232015-05-19 22:54:31 -0400335#endif /* __LIBNVDIMM_H__ */