blob: fb47efdfb448dcb63b2a541d050ec31ee8dd80ea [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030082 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010084
85 return 0;
86}
Ben Gamari433e12f2009-02-17 20:08:51 -050087
Imre Deaka7363de2016-05-12 16:18:52 +030088static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000089{
Chris Wilson573adb32016-08-04 16:32:39 +010090 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000091}
92
Imre Deaka7363de2016-05-12 16:18:52 +030093static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010094{
95 return obj->pin_display ? 'p' : ' ';
96}
97
Imre Deaka7363de2016-05-12 16:18:52 +030098static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000099{
Chris Wilson3e510a82016-08-05 10:14:23 +0100100 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102 case I915_TILING_NONE: return ' ';
103 case I915_TILING_X: return 'X';
104 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000106}
107
Imre Deaka7363de2016-05-12 16:18:52 +0300108static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700109{
Chris Wilson275f0392016-10-24 13:42:14 +0100110 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100111}
112
Imre Deaka7363de2016-05-12 16:18:52 +0300113static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100114{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100115 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700116}
117
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100118static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
119{
120 u64 size = 0;
121 struct i915_vma *vma;
122
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000123 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100124 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100125 size += vma->node.size;
126 }
127
128 return size;
129}
130
Chris Wilson37811fc2010-08-25 22:45:57 +0100131static void
132describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
133{
Chris Wilsonb4716182015-04-27 13:41:17 +0100134 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000135 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700136 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100137 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800138 int pin_count = 0;
139
Chris Wilson188c1ab2016-04-03 14:14:20 +0100140 lockdep_assert_held(&obj->base.dev->struct_mutex);
141
Chris Wilsond07f0e52016-10-28 13:58:44 +0100142 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100143 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100144 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 get_pin_flag(obj),
146 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700147 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100148 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800149 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100151 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300152 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100153 obj->mm.dirty ? " dirty" : "",
154 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100158 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100162 if (obj->pin_display)
163 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100165 if (!drm_mm_node_allocated(&vma->node))
166 continue;
167
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100169 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100170 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100171 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000172 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100173 if (vma->fence)
174 seq_printf(m, " , fence: %d%s",
175 vma->fence->id,
176 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000177 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700178 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000179 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100180 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100181
Chris Wilsond07f0e52016-10-28 13:58:44 +0100182 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100183 if (engine)
184 seq_printf(m, " (%s)", engine->name);
185
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100186 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
187 if (frontbuffer_bits)
188 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100189}
190
Chris Wilson6d2b88852013-08-07 18:30:54 +0100191static int obj_rank_by_stolen(void *priv,
192 struct list_head *A, struct list_head *B)
193{
194 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200195 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100196 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200197 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100198
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200199 if (a->stolen->start < b->stolen->start)
200 return -1;
201 if (a->stolen->start > b->stolen->start)
202 return 1;
203 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100204}
205
206static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
207{
David Weinehall36cdd012016-08-22 13:59:31 +0300208 struct drm_i915_private *dev_priv = node_to_i915(m->private);
209 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100210 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300211 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100212 LIST_HEAD(stolen);
213 int count, ret;
214
215 ret = mutex_lock_interruptible(&dev->struct_mutex);
216 if (ret)
217 return ret;
218
219 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200220 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100221 if (obj->stolen == NULL)
222 continue;
223
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200224 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100225
226 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100227 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228 count++;
229 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200230 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231 if (obj->stolen == NULL)
232 continue;
233
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200234 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100235
236 total_obj_size += obj->base.size;
237 count++;
238 }
239 list_sort(NULL, &stolen, obj_rank_by_stolen);
240 seq_puts(m, "Stolen:\n");
241 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200242 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100243 seq_puts(m, " ");
244 describe_obj(m, obj);
245 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200246 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 }
248 mutex_unlock(&dev->struct_mutex);
249
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300250 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251 count, total_obj_size, total_gtt_size);
252 return 0;
253}
254
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100255struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000256 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300257 unsigned long count;
258 u64 total, unbound;
259 u64 global, shared;
260 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100261};
262
263static int per_file_stats(int id, void *ptr, void *data)
264{
265 struct drm_i915_gem_object *obj = ptr;
266 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000267 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100268
269 stats->count++;
270 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100271 if (!obj->bind_count)
272 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000273 if (obj->base.name || obj->base.dma_buf)
274 stats->shared += obj->base.size;
275
Chris Wilson894eeec2016-08-04 07:52:20 +0100276 list_for_each_entry(vma, &obj->vma_list, obj_link) {
277 if (!drm_mm_node_allocated(&vma->node))
278 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000279
Chris Wilson3272db52016-08-04 16:32:32 +0100280 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100281 stats->global += vma->node.size;
282 } else {
283 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000284
Chris Wilson2bfa9962016-08-04 07:52:25 +0100285 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000286 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100288
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100289 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100290 stats->active += vma->node.size;
291 else
292 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100293 }
294
295 return 0;
296}
297
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100298#define print_file_stats(m, name, stats) do { \
299 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300300 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100301 name, \
302 stats.count, \
303 stats.total, \
304 stats.active, \
305 stats.inactive, \
306 stats.global, \
307 stats.shared, \
308 stats.unbound); \
309} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800310
311static void print_batch_pool_stats(struct seq_file *m,
312 struct drm_i915_private *dev_priv)
313{
314 struct drm_i915_gem_object *obj;
315 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000316 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530317 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000318 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800319
320 memset(&stats, 0, sizeof(stats));
321
Akash Goel3b3f1652016-10-13 22:44:48 +0530322 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000323 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100324 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000325 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100326 batch_pool_link)
327 per_file_stats(0, obj, &stats);
328 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100329 }
Brad Volkin493018d2014-12-11 12:13:08 -0800330
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100331 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800332}
333
Chris Wilson15da9562016-05-24 14:53:43 +0100334static int per_file_ctx_stats(int id, void *ptr, void *data)
335{
336 struct i915_gem_context *ctx = ptr;
337 int n;
338
339 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
340 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100341 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100342 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100343 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100344 }
345
346 return 0;
347}
348
349static void print_context_stats(struct seq_file *m,
350 struct drm_i915_private *dev_priv)
351{
David Weinehall36cdd012016-08-22 13:59:31 +0300352 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100353 struct file_stats stats;
354 struct drm_file *file;
355
356 memset(&stats, 0, sizeof(stats));
357
David Weinehall36cdd012016-08-22 13:59:31 +0300358 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100359 if (dev_priv->kernel_context)
360 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
361
David Weinehall36cdd012016-08-22 13:59:31 +0300362 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100363 struct drm_i915_file_private *fpriv = file->driver_priv;
364 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
365 }
David Weinehall36cdd012016-08-22 13:59:31 +0300366 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100367
368 print_file_stats(m, "[k]contexts", stats);
369}
370
David Weinehall36cdd012016-08-22 13:59:31 +0300371static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100372{
David Weinehall36cdd012016-08-22 13:59:31 +0300373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
374 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300375 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100376 u32 count, mapped_count, purgeable_count, dpy_count;
377 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000378 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100379 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100380 int ret;
381
382 ret = mutex_lock_interruptible(&dev->struct_mutex);
383 if (ret)
384 return ret;
385
Chris Wilson3ef7f222016-10-18 13:02:48 +0100386 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000387 dev_priv->mm.object_count,
388 dev_priv->mm.object_memory);
389
Chris Wilson1544c422016-08-15 13:18:16 +0100390 size = count = 0;
391 mapped_size = mapped_count = 0;
392 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200393 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100394 size += obj->base.size;
395 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200396
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100397 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200398 purgeable_size += obj->base.size;
399 ++purgeable_count;
400 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100401
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100402 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100403 mapped_count++;
404 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100405 }
Chris Wilson6299f992010-11-24 12:23:44 +0000406 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100407 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
408
409 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200410 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100411 size += obj->base.size;
412 ++count;
413
414 if (obj->pin_display) {
415 dpy_size += obj->base.size;
416 ++dpy_count;
417 }
418
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100419 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420 purgeable_size += obj->base.size;
421 ++purgeable_count;
422 }
423
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100424 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100425 mapped_count++;
426 mapped_size += obj->base.size;
427 }
428 }
429 seq_printf(m, "%u bound objects, %llu bytes\n",
430 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300431 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200432 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100433 seq_printf(m, "%u mapped objects, %llu bytes\n",
434 mapped_count, mapped_size);
435 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
436 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000437
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300438 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300439 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100440
Damien Lespiau267f0c92013-06-24 22:59:48 +0100441 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800442 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200443 mutex_unlock(&dev->struct_mutex);
444
445 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100446 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100447 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
448 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100449 struct drm_i915_file_private *file_priv = file->driver_priv;
450 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900451 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452
453 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000454 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100455 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100456 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100457 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900458 /*
459 * Although we have a valid reference on file->pid, that does
460 * not guarantee that the task_struct who called get_pid() is
461 * still alive (e.g. get_pid(current) => fork() => exit()).
462 * Therefore, we need to protect this ->comm access using RCU.
463 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100464 mutex_lock(&dev->struct_mutex);
465 request = list_first_entry_or_null(&file_priv->mm.request_list,
466 struct drm_i915_gem_request,
467 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900468 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100469 task = pid_task(request && request->ctx->pid ?
470 request->ctx->pid : file->pid,
471 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800472 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900473 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100474 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200476 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100477
478 return 0;
479}
480
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100481static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000482{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100483 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300484 struct drm_i915_private *dev_priv = node_to_i915(node);
485 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100486 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000487 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300488 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000489 int count, ret;
490
491 ret = mutex_lock_interruptible(&dev->struct_mutex);
492 if (ret)
493 return ret;
494
495 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200496 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100497 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100498 continue;
499
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000501 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100502 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000503 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100504 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000505 count++;
506 }
507
508 mutex_unlock(&dev->struct_mutex);
509
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300510 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000511 count, total_obj_size, total_gtt_size);
512
513 return 0;
514}
515
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100516static int i915_gem_pageflip_info(struct seq_file *m, void *data)
517{
David Weinehall36cdd012016-08-22 13:59:31 +0300518 struct drm_i915_private *dev_priv = node_to_i915(m->private);
519 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200521 int ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100527 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800528 const char pipe = pipe_name(crtc->pipe);
529 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200530 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100531
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200532 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200533 work = crtc->flip_work;
534 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800535 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536 pipe, plane);
537 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200538 u32 pending;
539 u32 addr;
540
541 pending = atomic_read(&work->pending);
542 if (pending) {
543 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
544 pipe, plane);
545 } else {
546 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
547 pipe, plane);
548 }
549 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200550 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200551
552 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
553 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200554 work->flip_queued_req->global_seqno,
Chris Wilson28176ef2016-10-28 13:58:56 +0100555 atomic_read(&dev_priv->gt.global_timeline.next_seqno),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100556 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100557 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200558 } else
559 seq_printf(m, "Flip not associated with any ring\n");
560 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
561 work->flip_queued_vblank,
562 work->flip_ready_vblank,
563 intel_crtc_get_vblank_counter(crtc));
564 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
565
David Weinehall36cdd012016-08-22 13:59:31 +0300566 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200567 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568 else
569 addr = I915_READ(DSPADDR(crtc->plane));
570 seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
572 if (work->pending_flip_obj) {
573 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100575 }
576 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200577 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100578 }
579
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200580 mutex_unlock(&dev->struct_mutex);
581
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100582 return 0;
583}
584
Brad Volkin493018d2014-12-11 12:13:08 -0800585static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
586{
David Weinehall36cdd012016-08-22 13:59:31 +0300587 struct drm_i915_private *dev_priv = node_to_i915(m->private);
588 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800589 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000590 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530591 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100592 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000593 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800594
595 ret = mutex_lock_interruptible(&dev->struct_mutex);
596 if (ret)
597 return ret;
598
Akash Goel3b3f1652016-10-13 22:44:48 +0530599 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000600 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100601 int count;
602
603 count = 0;
604 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000605 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100606 batch_pool_link)
607 count++;
608 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610
611 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000612 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100613 batch_pool_link) {
614 seq_puts(m, " ");
615 describe_obj(m, obj);
616 seq_putc(m, '\n');
617 }
618
619 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100620 }
Brad Volkin493018d2014-12-11 12:13:08 -0800621 }
622
Chris Wilson8d9d5742015-04-07 16:20:38 +0100623 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800624
625 mutex_unlock(&dev->struct_mutex);
626
627 return 0;
628}
629
Chris Wilson1b365952016-10-04 21:11:31 +0100630static void print_request(struct seq_file *m,
631 struct drm_i915_gem_request *rq,
632 const char *prefix)
633{
Chris Wilson20311bd2016-11-14 20:41:03 +0000634 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100635 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000636 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100637 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100638 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100639}
640
Ben Gamari20172632009-02-17 20:08:50 -0500641static int i915_gem_request_info(struct seq_file *m, void *data)
642{
David Weinehall36cdd012016-08-22 13:59:31 +0300643 struct drm_i915_private *dev_priv = node_to_i915(m->private);
644 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200645 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530646 struct intel_engine_cs *engine;
647 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000648 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100649
650 ret = mutex_lock_interruptible(&dev->struct_mutex);
651 if (ret)
652 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500653
Chris Wilson2d1070b2015-04-01 10:36:56 +0100654 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530655 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100656 int count;
657
658 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100659 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 count++;
661 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100662 continue;
663
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000664 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100665 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100666 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100667
668 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500669 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100670 mutex_unlock(&dev->struct_mutex);
671
Chris Wilson2d1070b2015-04-01 10:36:56 +0100672 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100673 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100674
Ben Gamari20172632009-02-17 20:08:50 -0500675 return 0;
676}
677
Chris Wilsonb2223492010-10-27 15:27:33 +0100678static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000679 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100680{
Chris Wilson688e6c72016-07-01 17:23:15 +0100681 struct intel_breadcrumbs *b = &engine->breadcrumbs;
682 struct rb_node *rb;
683
Chris Wilson12471ba2016-04-09 10:57:55 +0100684 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100685 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100686
Chris Wilsonf6168e32016-10-28 13:58:55 +0100687 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100688 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
689 struct intel_wait *w = container_of(rb, typeof(*w), node);
690
691 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
692 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
693 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100694 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100695}
696
Ben Gamari20172632009-02-17 20:08:50 -0500697static int i915_gem_seqno_info(struct seq_file *m, void *data)
698{
David Weinehall36cdd012016-08-22 13:59:31 +0300699 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000700 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530701 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500702
Akash Goel3b3f1652016-10-13 22:44:48 +0530703 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100705
Ben Gamari20172632009-02-17 20:08:50 -0500706 return 0;
707}
708
709
710static int i915_interrupt_info(struct seq_file *m, void *data)
711{
David Weinehall36cdd012016-08-22 13:59:31 +0300712 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530714 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100715 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100716
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200717 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500718
David Weinehall36cdd012016-08-22 13:59:31 +0300719 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300720 seq_printf(m, "Master Interrupt Control:\t%08x\n",
721 I915_READ(GEN8_MASTER_IRQ));
722
723 seq_printf(m, "Display IER:\t%08x\n",
724 I915_READ(VLV_IER));
725 seq_printf(m, "Display IIR:\t%08x\n",
726 I915_READ(VLV_IIR));
727 seq_printf(m, "Display IIR_RW:\t%08x\n",
728 I915_READ(VLV_IIR_RW));
729 seq_printf(m, "Display IMR:\t%08x\n",
730 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100731 for_each_pipe(dev_priv, pipe) {
732 enum intel_display_power_domain power_domain;
733
734 power_domain = POWER_DOMAIN_PIPE(pipe);
735 if (!intel_display_power_get_if_enabled(dev_priv,
736 power_domain)) {
737 seq_printf(m, "Pipe %c power disabled\n",
738 pipe_name(pipe));
739 continue;
740 }
741
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300742 seq_printf(m, "Pipe %c stat:\t%08x\n",
743 pipe_name(pipe),
744 I915_READ(PIPESTAT(pipe)));
745
Chris Wilson9c870d02016-10-24 13:42:15 +0100746 intel_display_power_put(dev_priv, power_domain);
747 }
748
749 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300750 seq_printf(m, "Port hotplug:\t%08x\n",
751 I915_READ(PORT_HOTPLUG_EN));
752 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
753 I915_READ(VLV_DPFLIPSTAT));
754 seq_printf(m, "DPINVGTT:\t%08x\n",
755 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100756 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300773 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200805
806 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300829 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100838 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530898 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300899 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000902 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000903 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000904 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000905 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200906 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100907
Ben Gamari20172632009-02-17 20:08:50 -0500908 return 0;
909}
910
Chris Wilsona6172a82009-02-11 14:26:38 +0000911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
David Weinehall36cdd012016-08-22 13:59:31 +0300913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000920
Chris Wilsona6172a82009-02-11 14:26:38 +0000921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000924
Chris Wilson6c085a72012-08-20 11:40:46 +0200925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100927 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100928 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100929 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100930 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100931 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 }
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000935 return 0;
936}
937
Ben Gamari20172632009-02-17 20:08:50 -0500938static int i915_hws_info(struct seq_file *m, void *data)
939{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100940 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(node);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100943 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100944 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500945
Akash Goel3b3f1652016-10-13 22:44:48 +0530946 engine = dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000947 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500948 if (hws == NULL)
949 return 0;
950
951 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
952 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
953 i * 4,
954 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
955 }
956 return 0;
957}
958
Chris Wilson98a2f412016-10-12 10:05:18 +0100959#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
960
Daniel Vetterd5442302012-04-27 15:17:40 +0200961static ssize_t
962i915_error_state_write(struct file *filp,
963 const char __user *ubuf,
964 size_t cnt,
965 loff_t *ppos)
966{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300967 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200968
969 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson662d19e2016-09-01 21:55:10 +0100970 i915_destroy_error_state(error_priv->dev);
Daniel Vetterd5442302012-04-27 15:17:40 +0200971
972 return cnt;
973}
974
975static int i915_error_state_open(struct inode *inode, struct file *file)
976{
David Weinehall36cdd012016-08-22 13:59:31 +0300977 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200978 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200979
980 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
981 if (!error_priv)
982 return -ENOMEM;
983
David Weinehall36cdd012016-08-22 13:59:31 +0300984 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +0200985
David Weinehall36cdd012016-08-22 13:59:31 +0300986 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200987
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300988 file->private_data = error_priv;
989
990 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200991}
992
993static int i915_error_state_release(struct inode *inode, struct file *file)
994{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300995 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200996
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300997 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200998 kfree(error_priv);
999
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001000 return 0;
1001}
1002
1003static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1004 size_t count, loff_t *pos)
1005{
1006 struct i915_error_state_file_priv *error_priv = file->private_data;
1007 struct drm_i915_error_state_buf error_str;
1008 loff_t tmp_pos = 0;
1009 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001010 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001011
David Weinehall36cdd012016-08-22 13:59:31 +03001012 ret = i915_error_state_buf_init(&error_str,
1013 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001014 if (ret)
1015 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001017 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001018 if (ret)
1019 goto out;
1020
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1022 error_str.buf,
1023 error_str.bytes);
1024
1025 if (ret_count < 0)
1026 ret = ret_count;
1027 else
1028 *pos = error_str.start + ret_count;
1029out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001030 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001031 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001032}
1033
1034static const struct file_operations i915_error_state_fops = {
1035 .owner = THIS_MODULE,
1036 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001037 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001038 .write = i915_error_state_write,
1039 .llseek = default_llseek,
1040 .release = i915_error_state_release,
1041};
1042
Chris Wilson98a2f412016-10-12 10:05:18 +01001043#endif
1044
Kees Cook647416f2013-03-10 14:10:06 -07001045static int
1046i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001047{
David Weinehall36cdd012016-08-22 13:59:31 +03001048 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001049
Chris Wilson28176ef2016-10-28 13:58:56 +01001050 *val = atomic_read(&dev_priv->gt.global_timeline.next_seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001051 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001052}
1053
Kees Cook647416f2013-03-10 14:10:06 -07001054static int
1055i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001056{
David Weinehall36cdd012016-08-22 13:59:31 +03001057 struct drm_i915_private *dev_priv = data;
1058 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001059 int ret;
1060
Mika Kuoppala40633212012-12-04 15:12:00 +02001061 ret = mutex_lock_interruptible(&dev->struct_mutex);
1062 if (ret)
1063 return ret;
1064
Chris Wilson73cb9702016-10-28 13:58:46 +01001065 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001066 mutex_unlock(&dev->struct_mutex);
1067
Kees Cook647416f2013-03-10 14:10:06 -07001068 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001069}
1070
Kees Cook647416f2013-03-10 14:10:06 -07001071DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1072 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001073 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001074
Deepak Sadb4bd12014-03-31 11:30:02 +05301075static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001076{
David Weinehall36cdd012016-08-22 13:59:31 +03001077 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1078 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001079 int ret = 0;
1080
1081 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001082
David Weinehall36cdd012016-08-22 13:59:31 +03001083 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001084 u16 rgvswctl = I915_READ16(MEMSWCTL);
1085 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1086
1087 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1088 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1089 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1090 MEMSTAT_VID_SHIFT);
1091 seq_printf(m, "Current P-state: %d\n",
1092 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001093 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001094 u32 freq_sts;
1095
1096 mutex_lock(&dev_priv->rps.hw_lock);
1097 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1098 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1099 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1100
1101 seq_printf(m, "actual GPU freq: %d MHz\n",
1102 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1103
1104 seq_printf(m, "current GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1106
1107 seq_printf(m, "max GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1109
1110 seq_printf(m, "min GPU freq: %d MHz\n",
1111 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1112
1113 seq_printf(m, "idle GPU freq: %d MHz\n",
1114 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1115
1116 seq_printf(m,
1117 "efficient (RPe) frequency: %d MHz\n",
1118 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1119 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001120 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001121 u32 rp_state_limits;
1122 u32 gt_perf_status;
1123 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001124 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001125 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001126 u32 rpupei, rpcurup, rpprevup;
1127 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001128 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001129 int max_freq;
1130
Bob Paauwe35040562015-06-25 14:54:07 -07001131 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001132 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001133 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1134 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1135 } else {
1136 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1137 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1138 }
1139
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001141 ret = mutex_lock_interruptible(&dev->struct_mutex);
1142 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001143 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001144
Mika Kuoppala59bad942015-01-16 11:34:40 +02001145 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001146
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001147 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001148 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301149 reqf >>= 23;
1150 else {
1151 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301153 reqf >>= 24;
1154 else
1155 reqf >>= 25;
1156 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001157 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001158
Chris Wilson0d8f9492014-03-27 09:06:14 +00001159 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1160 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1161 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1162
Jesse Barnesccab5c82011-01-18 15:49:25 -08001163 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301164 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1165 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1166 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1167 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1168 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1169 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001170 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301171 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001172 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001173 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1174 else
1175 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001176 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001177
Mika Kuoppala59bad942015-01-16 11:34:40 +02001178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001179 mutex_unlock(&dev->struct_mutex);
1180
David Weinehall36cdd012016-08-22 13:59:31 +03001181 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001182 pm_ier = I915_READ(GEN6_PMIER);
1183 pm_imr = I915_READ(GEN6_PMIMR);
1184 pm_isr = I915_READ(GEN6_PMISR);
1185 pm_iir = I915_READ(GEN6_PMIIR);
1186 pm_mask = I915_READ(GEN6_PMINTRMSK);
1187 } else {
1188 pm_ier = I915_READ(GEN8_GT_IER(2));
1189 pm_imr = I915_READ(GEN8_GT_IMR(2));
1190 pm_isr = I915_READ(GEN8_GT_ISR(2));
1191 pm_iir = I915_READ(GEN8_GT_IIR(2));
1192 pm_mask = I915_READ(GEN6_PMINTRMSK);
1193 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001194 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001195 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301196 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001197 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001199 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 seq_printf(m, "Render p-state VID: %d\n",
1201 gt_perf_status & 0xff);
1202 seq_printf(m, "Render p-state limit: %d\n",
1203 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001204 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1205 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1206 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1207 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001208 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001209 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301210 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1211 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1212 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1213 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1214 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1215 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001216 seq_printf(m, "Up threshold: %d%%\n",
1217 dev_priv->rps.up_threshold);
1218
Akash Goeld6cda9c2016-04-23 00:05:46 +05301219 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1220 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1221 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1222 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1223 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1224 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001225 seq_printf(m, "Down threshold: %d%%\n",
1226 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227
David Weinehall36cdd012016-08-22 13:59:31 +03001228 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001229 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001230 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001231 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001233 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
1235 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001236 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001237 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001238 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001239 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001240
David Weinehall36cdd012016-08-22 13:59:31 +03001241 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001242 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001243 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001244 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001245 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001246 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001247 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001248 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001249
Chris Wilsond86ed342015-04-27 13:41:19 +01001250 seq_printf(m, "Current freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1252 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001253 seq_printf(m, "Idle freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001255 seq_printf(m, "Min freq: %d MHz\n",
1256 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001257 seq_printf(m, "Boost freq: %d MHz\n",
1258 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001259 seq_printf(m, "Max freq: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1261 seq_printf(m,
1262 "efficient (RPe) frequency: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001265 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001266 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001267
Mika Kahola1170f282015-09-25 14:00:32 +03001268 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1269 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1270 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1271
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001272out:
1273 intel_runtime_pm_put(dev_priv);
1274 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001275}
1276
Ben Widawskyd6369512016-09-20 16:54:32 +03001277static void i915_instdone_info(struct drm_i915_private *dev_priv,
1278 struct seq_file *m,
1279 struct intel_instdone *instdone)
1280{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001281 int slice;
1282 int subslice;
1283
Ben Widawskyd6369512016-09-20 16:54:32 +03001284 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1285 instdone->instdone);
1286
1287 if (INTEL_GEN(dev_priv) <= 3)
1288 return;
1289
1290 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1291 instdone->slice_common);
1292
1293 if (INTEL_GEN(dev_priv) <= 6)
1294 return;
1295
Ben Widawskyf9e61372016-09-20 16:54:33 +03001296 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1297 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1298 slice, subslice, instdone->sampler[slice][subslice]);
1299
1300 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1301 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1302 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001303}
1304
Chris Wilsonf6544492015-01-26 18:03:04 +02001305static int i915_hangcheck_info(struct seq_file *m, void *unused)
1306{
David Weinehall36cdd012016-08-22 13:59:31 +03001307 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001308 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001309 u64 acthd[I915_NUM_ENGINES];
1310 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001311 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001312 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001313
Chris Wilson8af29b02016-09-09 14:11:47 +01001314 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1315 seq_printf(m, "Wedged\n");
1316 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1317 seq_printf(m, "Reset in progress\n");
1318 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1319 seq_printf(m, "Waiter holding struct mutex\n");
1320 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1321 seq_printf(m, "struct_mutex blocked for reset\n");
1322
Chris Wilsonf6544492015-01-26 18:03:04 +02001323 if (!i915.enable_hangcheck) {
1324 seq_printf(m, "Hangcheck disabled\n");
1325 return 0;
1326 }
1327
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001328 intel_runtime_pm_get(dev_priv);
1329
Akash Goel3b3f1652016-10-13 22:44:48 +05301330 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001331 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001332 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001333 }
1334
Akash Goel3b3f1652016-10-13 22:44:48 +05301335 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001336
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001337 intel_runtime_pm_put(dev_priv);
1338
Chris Wilsonf6544492015-01-26 18:03:04 +02001339 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1340 seq_printf(m, "Hangcheck active, fires in %dms\n",
1341 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1342 jiffies));
1343 } else
1344 seq_printf(m, "Hangcheck inactive\n");
1345
Akash Goel3b3f1652016-10-13 22:44:48 +05301346 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001347 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1348 struct rb_node *rb;
1349
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001350 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001351 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001352 engine->hangcheck.seqno, seqno[id],
1353 intel_engine_last_submit(engine));
Chris Wilson83348ba2016-08-09 17:47:51 +01001354 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1355 yesno(intel_engine_has_waiter(engine)),
1356 yesno(test_bit(engine->id,
1357 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf6168e32016-10-28 13:58:55 +01001358 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001359 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1360 struct intel_wait *w = container_of(rb, typeof(*w), node);
1361
1362 seq_printf(m, "\t%s [%d] waiting for %x\n",
1363 w->tsk->comm, w->tsk->pid, w->seqno);
1364 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001365 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001366
Chris Wilsonf6544492015-01-26 18:03:04 +02001367 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001368 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001369 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001370 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1371 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001372
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001373 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001374 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001375
Ben Widawskyd6369512016-09-20 16:54:32 +03001376 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001377
Ben Widawskyd6369512016-09-20 16:54:32 +03001378 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001379
Ben Widawskyd6369512016-09-20 16:54:32 +03001380 i915_instdone_info(dev_priv, m,
1381 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001382 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001383 }
1384
1385 return 0;
1386}
1387
Ben Widawsky4d855292011-12-12 19:34:16 -08001388static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001389{
David Weinehall36cdd012016-08-22 13:59:31 +03001390 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001391 u32 rgvmodectl, rstdbyctl;
1392 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001393
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001394 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001395
1396 rgvmodectl = I915_READ(MEMMODECTL);
1397 rstdbyctl = I915_READ(RSTDBYCTL);
1398 crstandvid = I915_READ16(CRSTANDVID);
1399
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001400 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001401
Jani Nikula742f4912015-09-03 11:16:09 +03001402 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001403 seq_printf(m, "Boost freq: %d\n",
1404 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1405 MEMMODE_BOOST_FREQ_SHIFT);
1406 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001407 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001408 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001409 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001410 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001411 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001412 seq_printf(m, "Starting frequency: P%d\n",
1413 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001414 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001415 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001416 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1417 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1418 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1419 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001420 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001421 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001422 switch (rstdbyctl & RSX_STATUS_MASK) {
1423 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001425 break;
1426 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001427 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001428 break;
1429 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001431 break;
1432 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001434 break;
1435 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001437 break;
1438 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001440 break;
1441 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001443 break;
1444 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001445
1446 return 0;
1447}
1448
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001449static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001450{
David Weinehall36cdd012016-08-22 13:59:31 +03001451 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001452 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001453
1454 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001455 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001456 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001457 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001458 fw_domain->wake_count);
1459 }
1460 spin_unlock_irq(&dev_priv->uncore.lock);
1461
1462 return 0;
1463}
1464
Deepak S669ab5a2014-01-10 15:18:26 +05301465static int vlv_drpc_info(struct seq_file *m)
1466{
David Weinehall36cdd012016-08-22 13:59:31 +03001467 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001468 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301469
Imre Deakd46c0512014-04-14 20:24:27 +03001470 intel_runtime_pm_get(dev_priv);
1471
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001472 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301473 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1474 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1475
Imre Deakd46c0512014-04-14 20:24:27 +03001476 intel_runtime_pm_put(dev_priv);
1477
Deepak S669ab5a2014-01-10 15:18:26 +05301478 seq_printf(m, "Video Turbo Mode: %s\n",
1479 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1480 seq_printf(m, "Turbo enabled: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1482 seq_printf(m, "HW control enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "SW control enabled: %s\n",
1485 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1486 GEN6_RP_MEDIA_SW_MODE));
1487 seq_printf(m, "RC6 Enabled: %s\n",
1488 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1489 GEN6_RC_CTL_EI_MODE(1))));
1490 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001491 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301492 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001493 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301494
Imre Deak9cc19be2014-04-14 20:24:24 +03001495 seq_printf(m, "Render RC6 residency since boot: %u\n",
1496 I915_READ(VLV_GT_RENDER_RC6));
1497 seq_printf(m, "Media RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_MEDIA_RC6));
1499
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001500 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301501}
1502
Ben Widawsky4d855292011-12-12 19:34:16 -08001503static int gen6_drpc_info(struct seq_file *m)
1504{
David Weinehall36cdd012016-08-22 13:59:31 +03001505 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1506 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001507 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301508 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001509 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001510 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001511
1512 ret = mutex_lock_interruptible(&dev->struct_mutex);
1513 if (ret)
1514 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001515 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001516
Chris Wilson907b28c2013-07-19 20:36:52 +01001517 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001518 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001519 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001520
1521 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001522 seq_puts(m, "RC information inaccurate because somebody "
1523 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001524 } else {
1525 /* NB: we cannot use forcewake, else we read the wrong values */
1526 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1527 udelay(10);
1528 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1529 }
1530
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001531 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001532 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001533
1534 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1535 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001536 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301537 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1538 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1539 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001541 mutex_lock(&dev_priv->rps.hw_lock);
1542 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1543 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001544
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001545 intel_runtime_pm_put(dev_priv);
1546
Ben Widawsky4d855292011-12-12 19:34:16 -08001547 seq_printf(m, "Video Turbo Mode: %s\n",
1548 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1549 seq_printf(m, "HW control enabled: %s\n",
1550 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1551 seq_printf(m, "SW control enabled: %s\n",
1552 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1553 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001554 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001555 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1556 seq_printf(m, "RC6 Enabled: %s\n",
1557 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001558 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301559 seq_printf(m, "Render Well Gating Enabled: %s\n",
1560 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1561 seq_printf(m, "Media Well Gating Enabled: %s\n",
1562 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1563 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001564 seq_printf(m, "Deep RC6 Enabled: %s\n",
1565 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1566 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1567 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001568 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001569 switch (gt_core_status & GEN6_RCn_MASK) {
1570 case GEN6_RC0:
1571 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001574 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001575 break;
1576 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001577 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001578 break;
1579 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001580 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001581 break;
1582 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001583 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001584 break;
1585 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001586 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001587 break;
1588 }
1589
1590 seq_printf(m, "Core Power Down: %s\n",
1591 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001592 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301593 seq_printf(m, "Render Power Well: %s\n",
1594 (gen9_powergate_status &
1595 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1596 seq_printf(m, "Media Power Well: %s\n",
1597 (gen9_powergate_status &
1598 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1599 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001600
1601 /* Not exactly sure what this is */
1602 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1603 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1604 seq_printf(m, "RC6 residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6));
1606 seq_printf(m, "RC6+ residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6p));
1608 seq_printf(m, "RC6++ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6pp));
1610
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001611 seq_printf(m, "RC6 voltage: %dmV\n",
1612 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1613 seq_printf(m, "RC6+ voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1615 seq_printf(m, "RC6++ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301617 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001618}
1619
1620static int i915_drpc_info(struct seq_file *m, void *unused)
1621{
David Weinehall36cdd012016-08-22 13:59:31 +03001622 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001623
David Weinehall36cdd012016-08-22 13:59:31 +03001624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301625 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001626 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001627 return gen6_drpc_info(m);
1628 else
1629 return ironlake_drpc_info(m);
1630}
1631
Daniel Vetter9a851782015-06-18 10:30:22 +02001632static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1633{
David Weinehall36cdd012016-08-22 13:59:31 +03001634 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001635
1636 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1637 dev_priv->fb_tracking.busy_bits);
1638
1639 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1640 dev_priv->fb_tracking.flip_bits);
1641
1642 return 0;
1643}
1644
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001645static int i915_fbc_status(struct seq_file *m, void *unused)
1646{
David Weinehall36cdd012016-08-22 13:59:31 +03001647 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001648
David Weinehall36cdd012016-08-22 13:59:31 +03001649 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001650 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001651 return 0;
1652 }
1653
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001654 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001655 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001656
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001657 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001658 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001659 else
1660 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001661 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001662
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001663 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1664 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1665 BDW_FBC_COMPRESSION_MASK :
1666 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001667 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001668 yesno(I915_READ(FBC_STATUS2) & mask));
1669 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001670
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001671 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001672 intel_runtime_pm_put(dev_priv);
1673
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001674 return 0;
1675}
1676
Rodrigo Vivida46f932014-08-01 02:04:45 -07001677static int i915_fbc_fc_get(void *data, u64 *val)
1678{
David Weinehall36cdd012016-08-22 13:59:31 +03001679 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001680
David Weinehall36cdd012016-08-22 13:59:31 +03001681 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001682 return -ENODEV;
1683
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001685
1686 return 0;
1687}
1688
1689static int i915_fbc_fc_set(void *data, u64 val)
1690{
David Weinehall36cdd012016-08-22 13:59:31 +03001691 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001692 u32 reg;
1693
David Weinehall36cdd012016-08-22 13:59:31 +03001694 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001695 return -ENODEV;
1696
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001697 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001698
1699 reg = I915_READ(ILK_DPFC_CONTROL);
1700 dev_priv->fbc.false_color = val;
1701
1702 I915_WRITE(ILK_DPFC_CONTROL, val ?
1703 (reg | FBC_CTL_FALSE_COLOR) :
1704 (reg & ~FBC_CTL_FALSE_COLOR));
1705
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001706 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001707 return 0;
1708}
1709
1710DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1711 i915_fbc_fc_get, i915_fbc_fc_set,
1712 "%llu\n");
1713
Paulo Zanoni92d44622013-05-31 16:33:24 -03001714static int i915_ips_status(struct seq_file *m, void *unused)
1715{
David Weinehall36cdd012016-08-22 13:59:31 +03001716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001717
David Weinehall36cdd012016-08-22 13:59:31 +03001718 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719 seq_puts(m, "not supported\n");
1720 return 0;
1721 }
1722
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001723 intel_runtime_pm_get(dev_priv);
1724
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001725 seq_printf(m, "Enabled by kernel parameter: %s\n",
1726 yesno(i915.enable_ips));
1727
David Weinehall36cdd012016-08-22 13:59:31 +03001728 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001729 seq_puts(m, "Currently: unknown\n");
1730 } else {
1731 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1732 seq_puts(m, "Currently: enabled\n");
1733 else
1734 seq_puts(m, "Currently: disabled\n");
1735 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001736
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001737 intel_runtime_pm_put(dev_priv);
1738
Paulo Zanoni92d44622013-05-31 16:33:24 -03001739 return 0;
1740}
1741
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001742static int i915_sr_status(struct seq_file *m, void *unused)
1743{
David Weinehall36cdd012016-08-22 13:59:31 +03001744 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001745 bool sr_enabled = false;
1746
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001747 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001748 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001749
David Weinehall36cdd012016-08-22 13:59:31 +03001750 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001751 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001752 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1753 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001754 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001755 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001756 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001757 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001758 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001759 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001760 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001761
Chris Wilson9c870d02016-10-24 13:42:15 +01001762 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001763 intel_runtime_pm_put(dev_priv);
1764
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001765 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001766
1767 return 0;
1768}
1769
Jesse Barnes7648fa92010-05-20 14:28:11 -07001770static int i915_emon_status(struct seq_file *m, void *unused)
1771{
David Weinehall36cdd012016-08-22 13:59:31 +03001772 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1773 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001774 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001775 int ret;
1776
David Weinehall36cdd012016-08-22 13:59:31 +03001777 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001778 return -ENODEV;
1779
Chris Wilsonde227ef2010-07-03 07:58:38 +01001780 ret = mutex_lock_interruptible(&dev->struct_mutex);
1781 if (ret)
1782 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001783
1784 temp = i915_mch_val(dev_priv);
1785 chipset = i915_chipset_val(dev_priv);
1786 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001787 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001788
1789 seq_printf(m, "GMCH temp: %ld\n", temp);
1790 seq_printf(m, "Chipset power: %ld\n", chipset);
1791 seq_printf(m, "GFX power: %ld\n", gfx);
1792 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1793
1794 return 0;
1795}
1796
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001797static int i915_ring_freq_table(struct seq_file *m, void *unused)
1798{
David Weinehall36cdd012016-08-22 13:59:31 +03001799 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001800 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001801 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301802 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001803
Carlos Santa26310342016-08-17 12:30:41 -07001804 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001805 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806 return 0;
1807 }
1808
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001809 intel_runtime_pm_get(dev_priv);
1810
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001811 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001813 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814
David Weinehall36cdd012016-08-22 13:59:31 +03001815 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301816 /* Convert GT frequency to 50 HZ units */
1817 min_gpu_freq =
1818 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1819 max_gpu_freq =
1820 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1821 } else {
1822 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1823 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1824 }
1825
Damien Lespiau267f0c92013-06-24 22:59:48 +01001826 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827
Akash Goelf936ec32015-06-29 14:50:22 +05301828 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001829 ia_freq = gpu_freq;
1830 sandybridge_pcode_read(dev_priv,
1831 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1832 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001833 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301834 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001835 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001836 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001837 ((ia_freq >> 0) & 0xff) * 100,
1838 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001839 }
1840
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001841 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001842
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001843out:
1844 intel_runtime_pm_put(dev_priv);
1845 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001846}
1847
Chris Wilson44834a62010-08-19 16:09:23 +01001848static int i915_opregion(struct seq_file *m, void *unused)
1849{
David Weinehall36cdd012016-08-22 13:59:31 +03001850 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1851 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001852 struct intel_opregion *opregion = &dev_priv->opregion;
1853 int ret;
1854
1855 ret = mutex_lock_interruptible(&dev->struct_mutex);
1856 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001857 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001858
Jani Nikula2455a8e2015-12-14 12:50:53 +02001859 if (opregion->header)
1860 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001861
1862 mutex_unlock(&dev->struct_mutex);
1863
Daniel Vetter0d38f002012-04-21 22:49:10 +02001864out:
Chris Wilson44834a62010-08-19 16:09:23 +01001865 return 0;
1866}
1867
Jani Nikulaada8f952015-12-15 13:17:12 +02001868static int i915_vbt(struct seq_file *m, void *unused)
1869{
David Weinehall36cdd012016-08-22 13:59:31 +03001870 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001871
1872 if (opregion->vbt)
1873 seq_write(m, opregion->vbt, opregion->vbt_size);
1874
1875 return 0;
1876}
1877
Chris Wilson37811fc2010-08-25 22:45:57 +01001878static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1879{
David Weinehall36cdd012016-08-22 13:59:31 +03001880 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1881 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301882 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001883 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001884 int ret;
1885
1886 ret = mutex_lock_interruptible(&dev->struct_mutex);
1887 if (ret)
1888 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001889
Daniel Vetter06957262015-08-10 13:34:08 +02001890#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001891 if (dev_priv->fbdev) {
1892 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001893
Chris Wilson25bcce92016-07-02 15:36:00 +01001894 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1895 fbdev_fb->base.width,
1896 fbdev_fb->base.height,
1897 fbdev_fb->base.depth,
1898 fbdev_fb->base.bits_per_pixel,
1899 fbdev_fb->base.modifier[0],
1900 drm_framebuffer_read_refcount(&fbdev_fb->base));
1901 describe_obj(m, fbdev_fb->obj);
1902 seq_putc(m, '\n');
1903 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001904#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001905
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001906 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001907 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301908 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1909 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001910 continue;
1911
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001912 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001913 fb->base.width,
1914 fb->base.height,
1915 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001916 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001917 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001918 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001919 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001920 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001921 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001922 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001923 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001924
1925 return 0;
1926}
1927
Chris Wilson7e37f882016-08-02 22:50:21 +01001928static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001929{
1930 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001931 ring->space, ring->head, ring->tail,
1932 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001933}
1934
Ben Widawskye76d3632011-03-19 18:14:29 -07001935static int i915_context_status(struct seq_file *m, void *unused)
1936{
David Weinehall36cdd012016-08-22 13:59:31 +03001937 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1938 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001939 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001940 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301941 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001942 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001943
Daniel Vetterf3d28872014-05-29 23:23:08 +02001944 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001945 if (ret)
1946 return ret;
1947
Ben Widawskya33afea2013-09-17 21:12:45 -07001948 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001949 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001950 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001951 struct task_struct *task;
1952
Chris Wilsonc84455b2016-08-15 10:49:08 +01001953 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001954 if (task) {
1955 seq_printf(m, "(%s [%d]) ",
1956 task->comm, task->pid);
1957 put_task_struct(task);
1958 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001959 } else if (IS_ERR(ctx->file_priv)) {
1960 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001961 } else {
1962 seq_puts(m, "(kernel) ");
1963 }
1964
Chris Wilsonbca44d82016-05-24 14:53:41 +01001965 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1966 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001967
Akash Goel3b3f1652016-10-13 22:44:48 +05301968 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001969 struct intel_context *ce = &ctx->engine[engine->id];
1970
1971 seq_printf(m, "%s: ", engine->name);
1972 seq_putc(m, ce->initialised ? 'I' : 'i');
1973 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001974 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001975 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001976 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001977 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001978 }
1979
Ben Widawskya33afea2013-09-17 21:12:45 -07001980 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001981 }
1982
Daniel Vetterf3d28872014-05-29 23:23:08 +02001983 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001984
1985 return 0;
1986}
1987
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001988static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001989 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001990 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001991{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001992 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001994 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001995
Chris Wilson7069b142016-04-28 09:56:52 +01001996 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1997
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001998 if (!vma) {
1999 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002000 return;
2001 }
2002
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002003 if (vma->flags & I915_VMA_GLOBAL_BIND)
2004 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002005 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002006
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002007 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002008 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002009 return;
2010 }
2011
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002012 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2013 if (page) {
2014 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002015
2016 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002017 seq_printf(m,
2018 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2019 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002020 reg_state[j], reg_state[j + 1],
2021 reg_state[j + 2], reg_state[j + 3]);
2022 }
2023 kunmap_atomic(reg_state);
2024 }
2025
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002026 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002027 seq_putc(m, '\n');
2028}
2029
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002030static int i915_dump_lrc(struct seq_file *m, void *unused)
2031{
David Weinehall36cdd012016-08-22 13:59:31 +03002032 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2033 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002034 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002035 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302036 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002037 int ret;
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002038
2039 if (!i915.enable_execlists) {
2040 seq_printf(m, "Logical Ring Contexts are disabled\n");
2041 return 0;
2042 }
2043
2044 ret = mutex_lock_interruptible(&dev->struct_mutex);
2045 if (ret)
2046 return ret;
2047
Dave Gordone28e4042016-01-19 19:02:55 +00002048 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302049 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002050 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002051
2052 mutex_unlock(&dev->struct_mutex);
2053
2054 return 0;
2055}
2056
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002057static const char *swizzle_string(unsigned swizzle)
2058{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002059 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002060 case I915_BIT_6_SWIZZLE_NONE:
2061 return "none";
2062 case I915_BIT_6_SWIZZLE_9:
2063 return "bit9";
2064 case I915_BIT_6_SWIZZLE_9_10:
2065 return "bit9/bit10";
2066 case I915_BIT_6_SWIZZLE_9_11:
2067 return "bit9/bit11";
2068 case I915_BIT_6_SWIZZLE_9_10_11:
2069 return "bit9/bit10/bit11";
2070 case I915_BIT_6_SWIZZLE_9_17:
2071 return "bit9/bit17";
2072 case I915_BIT_6_SWIZZLE_9_10_17:
2073 return "bit9/bit10/bit17";
2074 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002075 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002076 }
2077
2078 return "bug";
2079}
2080
2081static int i915_swizzle_info(struct seq_file *m, void *data)
2082{
David Weinehall36cdd012016-08-22 13:59:31 +03002083 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002084
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002085 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002086
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002087 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2088 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2089 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2090 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2091
David Weinehall36cdd012016-08-22 13:59:31 +03002092 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002093 seq_printf(m, "DDC = 0x%08x\n",
2094 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002095 seq_printf(m, "DDC2 = 0x%08x\n",
2096 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002097 seq_printf(m, "C0DRB3 = 0x%04x\n",
2098 I915_READ16(C0DRB3));
2099 seq_printf(m, "C1DRB3 = 0x%04x\n",
2100 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002101 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002102 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2103 I915_READ(MAD_DIMM_C0));
2104 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2105 I915_READ(MAD_DIMM_C1));
2106 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2107 I915_READ(MAD_DIMM_C2));
2108 seq_printf(m, "TILECTL = 0x%08x\n",
2109 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002110 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002111 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2112 I915_READ(GAMTARBMODE));
2113 else
2114 seq_printf(m, "ARB_MODE = 0x%08x\n",
2115 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002116 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2117 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002118 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002119
2120 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2121 seq_puts(m, "L-shaped memory detected\n");
2122
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002123 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002124
2125 return 0;
2126}
2127
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002128static int per_file_ctx(int id, void *ptr, void *data)
2129{
Chris Wilsone2efd132016-05-24 14:53:34 +01002130 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002131 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002132 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2133
2134 if (!ppgtt) {
2135 seq_printf(m, " no ppgtt for context %d\n",
2136 ctx->user_handle);
2137 return 0;
2138 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002139
Oscar Mateof83d6512014-05-22 14:13:38 +01002140 if (i915_gem_context_is_default(ctx))
2141 seq_puts(m, " default context:\n");
2142 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002143 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002144 ppgtt->debug_dump(ppgtt, m);
2145
2146 return 0;
2147}
2148
David Weinehall36cdd012016-08-22 13:59:31 +03002149static void gen8_ppgtt_info(struct seq_file *m,
2150 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002151{
Ben Widawsky77df6772013-11-02 21:07:30 -07002152 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302153 struct intel_engine_cs *engine;
2154 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002155 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002156
Ben Widawsky77df6772013-11-02 21:07:30 -07002157 if (!ppgtt)
2158 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002159
Akash Goel3b3f1652016-10-13 22:44:48 +05302160 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002161 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002162 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002163 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002164 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002165 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002166 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002167 }
2168 }
2169}
2170
David Weinehall36cdd012016-08-22 13:59:31 +03002171static void gen6_ppgtt_info(struct seq_file *m,
2172 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002173{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002174 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302175 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002176
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002177 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002178 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2179
Akash Goel3b3f1652016-10-13 22:44:48 +05302180 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002181 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002182 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002183 seq_printf(m, "GFX_MODE: 0x%08x\n",
2184 I915_READ(RING_MODE_GEN7(engine)));
2185 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2186 I915_READ(RING_PP_DIR_BASE(engine)));
2187 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2188 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2189 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2190 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002191 }
2192 if (dev_priv->mm.aliasing_ppgtt) {
2193 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2194
Damien Lespiau267f0c92013-06-24 22:59:48 +01002195 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002196 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002197
Ben Widawsky87d60b62013-12-06 14:11:29 -08002198 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002199 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002200
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002201 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002202}
2203
2204static int i915_ppgtt_info(struct seq_file *m, void *data)
2205{
David Weinehall36cdd012016-08-22 13:59:31 +03002206 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2207 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002208 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002209 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002210
Chris Wilson637ee292016-08-22 14:28:20 +01002211 mutex_lock(&dev->filelist_mutex);
2212 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002213 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002214 goto out_unlock;
2215
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002216 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002217
David Weinehall36cdd012016-08-22 13:59:31 +03002218 if (INTEL_GEN(dev_priv) >= 8)
2219 gen8_ppgtt_info(m, dev_priv);
2220 else if (INTEL_GEN(dev_priv) >= 6)
2221 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002222
Michel Thierryea91e402015-07-29 17:23:57 +01002223 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2224 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002225 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002226
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002227 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002228 if (!task) {
2229 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002230 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002231 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002232 seq_printf(m, "\nproc: %s\n", task->comm);
2233 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002234 idr_for_each(&file_priv->context_idr, per_file_ctx,
2235 (void *)(unsigned long)m);
2236 }
2237
Chris Wilson637ee292016-08-22 14:28:20 +01002238out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002239 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002240 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002241out_unlock:
2242 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002243 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002244}
2245
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002246static int count_irq_waiters(struct drm_i915_private *i915)
2247{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002248 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302249 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002250 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002251
Akash Goel3b3f1652016-10-13 22:44:48 +05302252 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002253 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002254
2255 return count;
2256}
2257
Chris Wilson7466c292016-08-15 09:49:33 +01002258static const char *rps_power_to_str(unsigned int power)
2259{
2260 static const char * const strings[] = {
2261 [LOW_POWER] = "low power",
2262 [BETWEEN] = "mixed",
2263 [HIGH_POWER] = "high power",
2264 };
2265
2266 if (power >= ARRAY_SIZE(strings) || !strings[power])
2267 return "unknown";
2268
2269 return strings[power];
2270}
2271
Chris Wilson1854d5c2015-04-07 16:20:32 +01002272static int i915_rps_boost_info(struct seq_file *m, void *data)
2273{
David Weinehall36cdd012016-08-22 13:59:31 +03002274 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2275 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002276 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002277
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002278 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002279 seq_printf(m, "GPU busy? %s [%d requests]\n",
2280 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002281 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002282 seq_printf(m, "Frequency requested %d\n",
2283 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2284 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002285 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2286 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2287 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2288 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002289 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2290 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2291 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2292 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002293
2294 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002295 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002296 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2297 struct drm_i915_file_private *file_priv = file->driver_priv;
2298 struct task_struct *task;
2299
2300 rcu_read_lock();
2301 task = pid_task(file->pid, PIDTYPE_PID);
2302 seq_printf(m, "%s [%d]: %d boosts%s\n",
2303 task ? task->comm : "<unknown>",
2304 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002305 file_priv->rps.boosts,
2306 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002307 rcu_read_unlock();
2308 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002309 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002310 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002311 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002312
Chris Wilson7466c292016-08-15 09:49:33 +01002313 if (INTEL_GEN(dev_priv) >= 6 &&
2314 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002315 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002316 u32 rpup, rpupei;
2317 u32 rpdown, rpdownei;
2318
2319 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2320 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2321 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2322 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2323 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2324 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2325
2326 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2327 rps_power_to_str(dev_priv->rps.power));
2328 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2329 100 * rpup / rpupei,
2330 dev_priv->rps.up_threshold);
2331 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2332 100 * rpdown / rpdownei,
2333 dev_priv->rps.down_threshold);
2334 } else {
2335 seq_puts(m, "\nRPS Autotuning inactive\n");
2336 }
2337
Chris Wilson8d3afd72015-05-21 21:01:47 +01002338 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002339}
2340
Ben Widawsky63573eb2013-07-04 11:02:07 -07002341static int i915_llc(struct seq_file *m, void *data)
2342{
David Weinehall36cdd012016-08-22 13:59:31 +03002343 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002344 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002345
David Weinehall36cdd012016-08-22 13:59:31 +03002346 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002347 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2348 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002349
2350 return 0;
2351}
2352
Alex Daifdf5d352015-08-12 15:43:37 +01002353static int i915_guc_load_status_info(struct seq_file *m, void *data)
2354{
David Weinehall36cdd012016-08-22 13:59:31 +03002355 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002356 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2357 u32 tmp, i;
2358
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002359 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002360 return 0;
2361
2362 seq_printf(m, "GuC firmware status:\n");
2363 seq_printf(m, "\tpath: %s\n",
2364 guc_fw->guc_fw_path);
2365 seq_printf(m, "\tfetch: %s\n",
2366 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2367 seq_printf(m, "\tload: %s\n",
2368 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2369 seq_printf(m, "\tversion wanted: %d.%d\n",
2370 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2371 seq_printf(m, "\tversion found: %d.%d\n",
2372 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002373 seq_printf(m, "\theader: offset is %d; size = %d\n",
2374 guc_fw->header_offset, guc_fw->header_size);
2375 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2376 guc_fw->ucode_offset, guc_fw->ucode_size);
2377 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2378 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002379
2380 tmp = I915_READ(GUC_STATUS);
2381
2382 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2383 seq_printf(m, "\tBootrom status = 0x%x\n",
2384 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2385 seq_printf(m, "\tuKernel status = 0x%x\n",
2386 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2387 seq_printf(m, "\tMIA Core status = 0x%x\n",
2388 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2389 seq_puts(m, "\nScratch registers:\n");
2390 for (i = 0; i < 16; i++)
2391 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2392
2393 return 0;
2394}
2395
Akash Goel5aa1ee42016-10-12 21:54:36 +05302396static void i915_guc_log_info(struct seq_file *m,
2397 struct drm_i915_private *dev_priv)
2398{
2399 struct intel_guc *guc = &dev_priv->guc;
2400
2401 seq_puts(m, "\nGuC logging stats:\n");
2402
2403 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2404 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2405 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2406
2407 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2408 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2409 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2410
2411 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2412 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2413 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2414
2415 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2416 guc->log.flush_interrupt_count);
2417
2418 seq_printf(m, "\tCapture miss count: %u\n",
2419 guc->log.capture_miss_count);
2420}
2421
Dave Gordon8b417c22015-08-12 15:43:44 +01002422static void i915_guc_client_info(struct seq_file *m,
2423 struct drm_i915_private *dev_priv,
2424 struct i915_guc_client *client)
2425{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002426 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002427 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002428 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002429
2430 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2431 client->priority, client->ctx_index, client->proc_desc_offset);
2432 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2433 client->doorbell_id, client->doorbell_offset, client->cookie);
2434 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2435 client->wq_size, client->wq_offset, client->wq_tail);
2436
Dave Gordon551aaec2016-05-13 15:36:33 +01002437 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002438 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2439 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2440
Akash Goel3b3f1652016-10-13 22:44:48 +05302441 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002442 u64 submissions = client->submissions[id];
2443 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002444 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002445 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002446 }
2447 seq_printf(m, "\tTotal: %llu\n", tot);
2448}
2449
2450static int i915_guc_info(struct seq_file *m, void *data)
2451{
David Weinehall36cdd012016-08-22 13:59:31 +03002452 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2453 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002454 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002455 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002456 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002457 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002458 u64 total = 0;
2459
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002460 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002461 return 0;
2462
Alex Dai5a843302015-12-02 16:56:29 -08002463 if (mutex_lock_interruptible(&dev->struct_mutex))
2464 return 0;
2465
Dave Gordon8b417c22015-08-12 15:43:44 +01002466 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002467 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002468 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002469 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002470
2471 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002472
Dave Gordon9636f6d2016-06-13 17:57:28 +01002473 seq_printf(m, "Doorbell map:\n");
2474 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2475 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2476
Dave Gordon8b417c22015-08-12 15:43:44 +01002477 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2478 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2479 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2480 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2481 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2482
2483 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302484 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002485 u64 submissions = guc.submissions[id];
2486 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002487 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002488 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002489 }
2490 seq_printf(m, "\t%s: %llu\n", "Total", total);
2491
2492 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2493 i915_guc_client_info(m, dev_priv, &client);
2494
Akash Goel5aa1ee42016-10-12 21:54:36 +05302495 i915_guc_log_info(m, dev_priv);
2496
Dave Gordon8b417c22015-08-12 15:43:44 +01002497 /* Add more as required ... */
2498
2499 return 0;
2500}
2501
Alex Dai4c7e77f2015-08-12 15:43:40 +01002502static int i915_guc_log_dump(struct seq_file *m, void *data)
2503{
David Weinehall36cdd012016-08-22 13:59:31 +03002504 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002505 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002506 int i = 0, pg;
2507
Akash Goeld6b40b42016-10-12 21:54:29 +05302508 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002509 return 0;
2510
Akash Goeld6b40b42016-10-12 21:54:29 +05302511 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002512 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2513 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002514
2515 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2516 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2517 *(log + i), *(log + i + 1),
2518 *(log + i + 2), *(log + i + 3));
2519
2520 kunmap_atomic(log);
2521 }
2522
2523 seq_putc(m, '\n');
2524
2525 return 0;
2526}
2527
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302528static int i915_guc_log_control_get(void *data, u64 *val)
2529{
2530 struct drm_device *dev = data;
2531 struct drm_i915_private *dev_priv = to_i915(dev);
2532
2533 if (!dev_priv->guc.log.vma)
2534 return -EINVAL;
2535
2536 *val = i915.guc_log_level;
2537
2538 return 0;
2539}
2540
2541static int i915_guc_log_control_set(void *data, u64 val)
2542{
2543 struct drm_device *dev = data;
2544 struct drm_i915_private *dev_priv = to_i915(dev);
2545 int ret;
2546
2547 if (!dev_priv->guc.log.vma)
2548 return -EINVAL;
2549
2550 ret = mutex_lock_interruptible(&dev->struct_mutex);
2551 if (ret)
2552 return ret;
2553
2554 intel_runtime_pm_get(dev_priv);
2555 ret = i915_guc_log_control(dev_priv, val);
2556 intel_runtime_pm_put(dev_priv);
2557
2558 mutex_unlock(&dev->struct_mutex);
2559 return ret;
2560}
2561
2562DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2563 i915_guc_log_control_get, i915_guc_log_control_set,
2564 "%lld\n");
2565
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002566static int i915_edp_psr_status(struct seq_file *m, void *data)
2567{
David Weinehall36cdd012016-08-22 13:59:31 +03002568 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002569 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002570 u32 stat[3];
2571 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002572 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002573
David Weinehall36cdd012016-08-22 13:59:31 +03002574 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002575 seq_puts(m, "PSR not supported\n");
2576 return 0;
2577 }
2578
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002579 intel_runtime_pm_get(dev_priv);
2580
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002581 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002582 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2583 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002584 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002585 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002586 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2587 dev_priv->psr.busy_frontbuffer_bits);
2588 seq_printf(m, "Re-enable work scheduled: %s\n",
2589 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002590
David Weinehall36cdd012016-08-22 13:59:31 +03002591 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002592 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002593 else {
2594 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002595 enum transcoder cpu_transcoder =
2596 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2597 enum intel_display_power_domain power_domain;
2598
2599 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2600 if (!intel_display_power_get_if_enabled(dev_priv,
2601 power_domain))
2602 continue;
2603
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002604 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2605 VLV_EDP_PSR_CURR_STATE_MASK;
2606 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2607 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2608 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002609
2610 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002611 }
2612 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002613
2614 seq_printf(m, "Main link in standby mode: %s\n",
2615 yesno(dev_priv->psr.link_standby));
2616
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002617 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002618
David Weinehall36cdd012016-08-22 13:59:31 +03002619 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002620 for_each_pipe(dev_priv, pipe) {
2621 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2622 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2623 seq_printf(m, " pipe %c", pipe_name(pipe));
2624 }
2625 seq_puts(m, "\n");
2626
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002627 /*
2628 * VLV/CHV PSR has no kind of performance counter
2629 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2630 */
David Weinehall36cdd012016-08-22 13:59:31 +03002631 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002632 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002633 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002634
2635 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2636 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002637 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002638
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002639 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002640 return 0;
2641}
2642
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002643static int i915_sink_crc(struct seq_file *m, void *data)
2644{
David Weinehall36cdd012016-08-22 13:59:31 +03002645 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2646 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002647 struct intel_connector *connector;
2648 struct intel_dp *intel_dp = NULL;
2649 int ret;
2650 u8 crc[6];
2651
2652 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002653 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002654 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002655
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002656 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002657 continue;
2658
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002659 crtc = connector->base.state->crtc;
2660 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002661 continue;
2662
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002663 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002664 continue;
2665
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002666 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002667
2668 ret = intel_dp_sink_crc(intel_dp, crc);
2669 if (ret)
2670 goto out;
2671
2672 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2673 crc[0], crc[1], crc[2],
2674 crc[3], crc[4], crc[5]);
2675 goto out;
2676 }
2677 ret = -ENODEV;
2678out:
2679 drm_modeset_unlock_all(dev);
2680 return ret;
2681}
2682
Jesse Barnesec013e72013-08-20 10:29:23 +01002683static int i915_energy_uJ(struct seq_file *m, void *data)
2684{
David Weinehall36cdd012016-08-22 13:59:31 +03002685 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002686 u64 power;
2687 u32 units;
2688
David Weinehall36cdd012016-08-22 13:59:31 +03002689 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002690 return -ENODEV;
2691
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002692 intel_runtime_pm_get(dev_priv);
2693
Jesse Barnesec013e72013-08-20 10:29:23 +01002694 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2695 power = (power & 0x1f00) >> 8;
2696 units = 1000000 / (1 << power); /* convert to uJ */
2697 power = I915_READ(MCH_SECP_NRG_STTS);
2698 power *= units;
2699
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002700 intel_runtime_pm_put(dev_priv);
2701
Jesse Barnesec013e72013-08-20 10:29:23 +01002702 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002703
2704 return 0;
2705}
2706
Damien Lespiau6455c872015-06-04 18:23:57 +01002707static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002708{
David Weinehall36cdd012016-08-22 13:59:31 +03002709 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002710 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002711
Chris Wilsona156e642016-04-03 14:14:21 +01002712 if (!HAS_RUNTIME_PM(dev_priv))
2713 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002714
Chris Wilson67d97da2016-07-04 08:08:31 +01002715 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002716 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002717 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002718#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002719 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002720 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002721#else
2722 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2723#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002724 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002725 pci_power_name(pdev->current_state),
2726 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002727
Jesse Barnesec013e72013-08-20 10:29:23 +01002728 return 0;
2729}
2730
Imre Deak1da51582013-11-25 17:15:35 +02002731static int i915_power_domain_info(struct seq_file *m, void *unused)
2732{
David Weinehall36cdd012016-08-22 13:59:31 +03002733 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002734 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2735 int i;
2736
2737 mutex_lock(&power_domains->lock);
2738
2739 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2740 for (i = 0; i < power_domains->power_well_count; i++) {
2741 struct i915_power_well *power_well;
2742 enum intel_display_power_domain power_domain;
2743
2744 power_well = &power_domains->power_wells[i];
2745 seq_printf(m, "%-25s %d\n", power_well->name,
2746 power_well->count);
2747
2748 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2749 power_domain++) {
2750 if (!(BIT(power_domain) & power_well->domains))
2751 continue;
2752
2753 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002754 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002755 power_domains->domain_use_count[power_domain]);
2756 }
2757 }
2758
2759 mutex_unlock(&power_domains->lock);
2760
2761 return 0;
2762}
2763
Damien Lespiaub7cec662015-10-27 14:47:01 +02002764static int i915_dmc_info(struct seq_file *m, void *unused)
2765{
David Weinehall36cdd012016-08-22 13:59:31 +03002766 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002767 struct intel_csr *csr;
2768
David Weinehall36cdd012016-08-22 13:59:31 +03002769 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002770 seq_puts(m, "not supported\n");
2771 return 0;
2772 }
2773
2774 csr = &dev_priv->csr;
2775
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002776 intel_runtime_pm_get(dev_priv);
2777
Damien Lespiaub7cec662015-10-27 14:47:01 +02002778 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2779 seq_printf(m, "path: %s\n", csr->fw_path);
2780
2781 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002782 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002783
2784 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2785 CSR_VERSION_MINOR(csr->version));
2786
David Weinehall36cdd012016-08-22 13:59:31 +03002787 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002788 seq_printf(m, "DC3 -> DC5 count: %d\n",
2789 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2790 seq_printf(m, "DC5 -> DC6 count: %d\n",
2791 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002792 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002793 seq_printf(m, "DC3 -> DC5 count: %d\n",
2794 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002795 }
2796
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002797out:
2798 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2799 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2800 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2801
Damien Lespiau83372062015-10-30 17:53:32 +02002802 intel_runtime_pm_put(dev_priv);
2803
Damien Lespiaub7cec662015-10-27 14:47:01 +02002804 return 0;
2805}
2806
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002807static void intel_seq_print_mode(struct seq_file *m, int tabs,
2808 struct drm_display_mode *mode)
2809{
2810 int i;
2811
2812 for (i = 0; i < tabs; i++)
2813 seq_putc(m, '\t');
2814
2815 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2816 mode->base.id, mode->name,
2817 mode->vrefresh, mode->clock,
2818 mode->hdisplay, mode->hsync_start,
2819 mode->hsync_end, mode->htotal,
2820 mode->vdisplay, mode->vsync_start,
2821 mode->vsync_end, mode->vtotal,
2822 mode->type, mode->flags);
2823}
2824
2825static void intel_encoder_info(struct seq_file *m,
2826 struct intel_crtc *intel_crtc,
2827 struct intel_encoder *intel_encoder)
2828{
David Weinehall36cdd012016-08-22 13:59:31 +03002829 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2830 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002831 struct drm_crtc *crtc = &intel_crtc->base;
2832 struct intel_connector *intel_connector;
2833 struct drm_encoder *encoder;
2834
2835 encoder = &intel_encoder->base;
2836 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002837 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002838 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2839 struct drm_connector *connector = &intel_connector->base;
2840 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2841 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002842 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002843 drm_get_connector_status_name(connector->status));
2844 if (connector->status == connector_status_connected) {
2845 struct drm_display_mode *mode = &crtc->mode;
2846 seq_printf(m, ", mode:\n");
2847 intel_seq_print_mode(m, 2, mode);
2848 } else {
2849 seq_putc(m, '\n');
2850 }
2851 }
2852}
2853
2854static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2855{
David Weinehall36cdd012016-08-22 13:59:31 +03002856 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2857 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002858 struct drm_crtc *crtc = &intel_crtc->base;
2859 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002860 struct drm_plane_state *plane_state = crtc->primary->state;
2861 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002862
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002863 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002864 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002865 fb->base.id, plane_state->src_x >> 16,
2866 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002867 else
2868 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002869 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2870 intel_encoder_info(m, intel_crtc, intel_encoder);
2871}
2872
2873static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2874{
2875 struct drm_display_mode *mode = panel->fixed_mode;
2876
2877 seq_printf(m, "\tfixed mode:\n");
2878 intel_seq_print_mode(m, 2, mode);
2879}
2880
2881static void intel_dp_info(struct seq_file *m,
2882 struct intel_connector *intel_connector)
2883{
2884 struct intel_encoder *intel_encoder = intel_connector->encoder;
2885 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2886
2887 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002888 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002889 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002890 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002891
2892 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2893 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002894}
2895
2896static void intel_hdmi_info(struct seq_file *m,
2897 struct intel_connector *intel_connector)
2898{
2899 struct intel_encoder *intel_encoder = intel_connector->encoder;
2900 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2901
Jani Nikula742f4912015-09-03 11:16:09 +03002902 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002903}
2904
2905static void intel_lvds_info(struct seq_file *m,
2906 struct intel_connector *intel_connector)
2907{
2908 intel_panel_info(m, &intel_connector->panel);
2909}
2910
2911static void intel_connector_info(struct seq_file *m,
2912 struct drm_connector *connector)
2913{
2914 struct intel_connector *intel_connector = to_intel_connector(connector);
2915 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002916 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002917
2918 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002919 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002920 drm_get_connector_status_name(connector->status));
2921 if (connector->status == connector_status_connected) {
2922 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2923 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2924 connector->display_info.width_mm,
2925 connector->display_info.height_mm);
2926 seq_printf(m, "\tsubpixel order: %s\n",
2927 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2928 seq_printf(m, "\tCEA rev: %d\n",
2929 connector->display_info.cea_rev);
2930 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002931
2932 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2933 return;
2934
2935 switch (connector->connector_type) {
2936 case DRM_MODE_CONNECTOR_DisplayPort:
2937 case DRM_MODE_CONNECTOR_eDP:
Dhinakaran Pandiyanbe754b12016-09-28 23:55:04 -07002938 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002939 break;
2940 case DRM_MODE_CONNECTOR_LVDS:
2941 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002942 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002943 break;
2944 case DRM_MODE_CONNECTOR_HDMIA:
2945 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2946 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2947 intel_hdmi_info(m, intel_connector);
2948 break;
2949 default:
2950 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002951 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952
Jesse Barnesf103fc72014-02-20 12:39:57 -08002953 seq_printf(m, "\tmodes:\n");
2954 list_for_each_entry(mode, &connector->modes, head)
2955 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002956}
2957
David Weinehall36cdd012016-08-22 13:59:31 +03002958static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002959{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002960 u32 state;
2961
David Weinehall36cdd012016-08-22 13:59:31 +03002962 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002963 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002964 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002965 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002966
2967 return state;
2968}
2969
David Weinehall36cdd012016-08-22 13:59:31 +03002970static bool cursor_position(struct drm_i915_private *dev_priv,
2971 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002972{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002973 u32 pos;
2974
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002975 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002976
2977 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2978 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2979 *x = -*x;
2980
2981 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2982 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2983 *y = -*y;
2984
David Weinehall36cdd012016-08-22 13:59:31 +03002985 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002986}
2987
Robert Fekete3abc4e02015-10-27 16:58:32 +01002988static const char *plane_type(enum drm_plane_type type)
2989{
2990 switch (type) {
2991 case DRM_PLANE_TYPE_OVERLAY:
2992 return "OVL";
2993 case DRM_PLANE_TYPE_PRIMARY:
2994 return "PRI";
2995 case DRM_PLANE_TYPE_CURSOR:
2996 return "CUR";
2997 /*
2998 * Deliberately omitting default: to generate compiler warnings
2999 * when a new drm_plane_type gets added.
3000 */
3001 }
3002
3003 return "unknown";
3004}
3005
3006static const char *plane_rotation(unsigned int rotation)
3007{
3008 static char buf[48];
3009 /*
3010 * According to doc only one DRM_ROTATE_ is allowed but this
3011 * will print them all to visualize if the values are misused
3012 */
3013 snprintf(buf, sizeof(buf),
3014 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003015 (rotation & DRM_ROTATE_0) ? "0 " : "",
3016 (rotation & DRM_ROTATE_90) ? "90 " : "",
3017 (rotation & DRM_ROTATE_180) ? "180 " : "",
3018 (rotation & DRM_ROTATE_270) ? "270 " : "",
3019 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3020 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003021 rotation);
3022
3023 return buf;
3024}
3025
3026static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3027{
David Weinehall36cdd012016-08-22 13:59:31 +03003028 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3029 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003030 struct intel_plane *intel_plane;
3031
3032 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3033 struct drm_plane_state *state;
3034 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003035 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003036
3037 if (!plane->state) {
3038 seq_puts(m, "plane->state is NULL!\n");
3039 continue;
3040 }
3041
3042 state = plane->state;
3043
Eric Engestrom90844f02016-08-15 01:02:38 +01003044 if (state->fb) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003045 drm_get_format_name(state->fb->pixel_format, &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003046 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003047 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003048 }
3049
Robert Fekete3abc4e02015-10-27 16:58:32 +01003050 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3051 plane->base.id,
3052 plane_type(intel_plane->base.type),
3053 state->crtc_x, state->crtc_y,
3054 state->crtc_w, state->crtc_h,
3055 (state->src_x >> 16),
3056 ((state->src_x & 0xffff) * 15625) >> 10,
3057 (state->src_y >> 16),
3058 ((state->src_y & 0xffff) * 15625) >> 10,
3059 (state->src_w >> 16),
3060 ((state->src_w & 0xffff) * 15625) >> 10,
3061 (state->src_h >> 16),
3062 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003063 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003064 plane_rotation(state->rotation));
3065 }
3066}
3067
3068static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3069{
3070 struct intel_crtc_state *pipe_config;
3071 int num_scalers = intel_crtc->num_scalers;
3072 int i;
3073
3074 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3075
3076 /* Not all platformas have a scaler */
3077 if (num_scalers) {
3078 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3079 num_scalers,
3080 pipe_config->scaler_state.scaler_users,
3081 pipe_config->scaler_state.scaler_id);
3082
A.Sunil Kamath58415912016-11-20 23:20:26 +05303083 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003084 struct intel_scaler *sc =
3085 &pipe_config->scaler_state.scalers[i];
3086
3087 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3088 i, yesno(sc->in_use), sc->mode);
3089 }
3090 seq_puts(m, "\n");
3091 } else {
3092 seq_puts(m, "\tNo scalers available on this platform\n");
3093 }
3094}
3095
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003096static int i915_display_info(struct seq_file *m, void *unused)
3097{
David Weinehall36cdd012016-08-22 13:59:31 +03003098 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3099 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003100 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003101 struct drm_connector *connector;
3102
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003103 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003104 drm_modeset_lock_all(dev);
3105 seq_printf(m, "CRTC info\n");
3106 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003107 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003108 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003109 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003110 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003111
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003112 pipe_config = to_intel_crtc_state(crtc->base.state);
3113
Robert Fekete3abc4e02015-10-27 16:58:32 +01003114 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003115 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003116 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003117 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3118 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3119
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003120 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003121 intel_crtc_info(m, crtc);
3122
David Weinehall36cdd012016-08-22 13:59:31 +03003123 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003124 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003125 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003126 x, y, crtc->base.cursor->state->crtc_w,
3127 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003128 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003129 intel_scaler_info(m, crtc);
3130 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003131 }
Daniel Vettercace8412014-05-22 17:56:31 +02003132
3133 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3134 yesno(!crtc->cpu_fifo_underrun_disabled),
3135 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003136 }
3137
3138 seq_printf(m, "\n");
3139 seq_printf(m, "Connector info\n");
3140 seq_printf(m, "--------------\n");
3141 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3142 intel_connector_info(m, connector);
3143 }
3144 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003145 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003146
3147 return 0;
3148}
3149
Chris Wilson1b365952016-10-04 21:11:31 +01003150static int i915_engine_info(struct seq_file *m, void *unused)
3151{
3152 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3153 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303154 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003155
Chris Wilson9c870d02016-10-24 13:42:15 +01003156 intel_runtime_pm_get(dev_priv);
3157
Akash Goel3b3f1652016-10-13 22:44:48 +05303158 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003159 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3160 struct drm_i915_gem_request *rq;
3161 struct rb_node *rb;
3162 u64 addr;
3163
3164 seq_printf(m, "%s\n", engine->name);
3165 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
3166 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003167 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003168 engine->hangcheck.seqno,
3169 engine->hangcheck.score);
3170
3171 rcu_read_lock();
3172
3173 seq_printf(m, "\tRequests:\n");
3174
Chris Wilson73cb9702016-10-28 13:58:46 +01003175 rq = list_first_entry(&engine->timeline->requests,
3176 struct drm_i915_gem_request, link);
3177 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003178 print_request(m, rq, "\t\tfirst ");
3179
Chris Wilson73cb9702016-10-28 13:58:46 +01003180 rq = list_last_entry(&engine->timeline->requests,
3181 struct drm_i915_gem_request, link);
3182 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003183 print_request(m, rq, "\t\tlast ");
3184
3185 rq = i915_gem_find_active_request(engine);
3186 if (rq) {
3187 print_request(m, rq, "\t\tactive ");
3188 seq_printf(m,
3189 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3190 rq->head, rq->postfix, rq->tail,
3191 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3192 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3193 }
3194
3195 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3196 I915_READ(RING_START(engine->mmio_base)),
3197 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3198 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3199 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3200 rq ? rq->ring->head : 0);
3201 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3202 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3203 rq ? rq->ring->tail : 0);
3204 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3205 I915_READ(RING_CTL(engine->mmio_base)),
3206 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3207
3208 rcu_read_unlock();
3209
3210 addr = intel_engine_get_active_head(engine);
3211 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3212 upper_32_bits(addr), lower_32_bits(addr));
3213 addr = intel_engine_get_last_batch_head(engine);
3214 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3215 upper_32_bits(addr), lower_32_bits(addr));
3216
3217 if (i915.enable_execlists) {
3218 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003219 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003220
3221 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3222 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3223 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3224
3225 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3226 read = GEN8_CSB_READ_PTR(ptr);
3227 write = GEN8_CSB_WRITE_PTR(ptr);
3228 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3229 read, write);
3230 if (read >= GEN8_CSB_ENTRIES)
3231 read = 0;
3232 if (write >= GEN8_CSB_ENTRIES)
3233 write = 0;
3234 if (read > write)
3235 write += GEN8_CSB_ENTRIES;
3236 while (read < write) {
3237 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3238
3239 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3240 idx,
3241 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3242 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3243 }
3244
3245 rcu_read_lock();
3246 rq = READ_ONCE(engine->execlist_port[0].request);
3247 if (rq)
3248 print_request(m, rq, "\t\tELSP[0] ");
3249 else
3250 seq_printf(m, "\t\tELSP[0] idle\n");
3251 rq = READ_ONCE(engine->execlist_port[1].request);
3252 if (rq)
3253 print_request(m, rq, "\t\tELSP[1] ");
3254 else
3255 seq_printf(m, "\t\tELSP[1] idle\n");
3256 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003257
Chris Wilson663f71e2016-11-14 20:41:00 +00003258 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003259 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3260 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003261 print_request(m, rq, "\t\tQ ");
3262 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003263 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003264 } else if (INTEL_GEN(dev_priv) > 6) {
3265 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3266 I915_READ(RING_PP_DIR_BASE(engine)));
3267 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3268 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3269 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3270 I915_READ(RING_PP_DIR_DCLV(engine)));
3271 }
3272
Chris Wilsonf6168e32016-10-28 13:58:55 +01003273 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003274 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
3275 struct intel_wait *w = container_of(rb, typeof(*w), node);
3276
3277 seq_printf(m, "\t%s [%d] waiting for %x\n",
3278 w->tsk->comm, w->tsk->pid, w->seqno);
3279 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003280 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003281
3282 seq_puts(m, "\n");
3283 }
3284
Chris Wilson9c870d02016-10-24 13:42:15 +01003285 intel_runtime_pm_put(dev_priv);
3286
Chris Wilson1b365952016-10-04 21:11:31 +01003287 return 0;
3288}
3289
Ben Widawskye04934c2014-06-30 09:53:42 -07003290static int i915_semaphore_status(struct seq_file *m, void *unused)
3291{
David Weinehall36cdd012016-08-22 13:59:31 +03003292 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3293 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003294 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003295 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003296 enum intel_engine_id id;
3297 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003298
Chris Wilson39df9192016-07-20 13:31:57 +01003299 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003300 seq_puts(m, "Semaphores are disabled\n");
3301 return 0;
3302 }
3303
3304 ret = mutex_lock_interruptible(&dev->struct_mutex);
3305 if (ret)
3306 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003307 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003308
David Weinehall36cdd012016-08-22 13:59:31 +03003309 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003310 struct page *page;
3311 uint64_t *seqno;
3312
Chris Wilson51d545d2016-08-15 10:49:02 +01003313 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003314
3315 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303316 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003317 uint64_t offset;
3318
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003319 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003320
3321 seq_puts(m, " Last signal:");
3322 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003323 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003324 seq_printf(m, "0x%08llx (0x%02llx) ",
3325 seqno[offset], offset * 8);
3326 }
3327 seq_putc(m, '\n');
3328
3329 seq_puts(m, " Last wait: ");
3330 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003331 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003332 seq_printf(m, "0x%08llx (0x%02llx) ",
3333 seqno[offset], offset * 8);
3334 }
3335 seq_putc(m, '\n');
3336
3337 }
3338 kunmap_atomic(seqno);
3339 } else {
3340 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303341 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003342 for (j = 0; j < num_rings; j++)
3343 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003344 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003345 seq_putc(m, '\n');
3346 }
3347
Paulo Zanoni03872062014-07-09 14:31:57 -03003348 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003349 mutex_unlock(&dev->struct_mutex);
3350 return 0;
3351}
3352
Daniel Vetter728e29d2014-06-25 22:01:53 +03003353static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3354{
David Weinehall36cdd012016-08-22 13:59:31 +03003355 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3356 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003357 int i;
3358
3359 drm_modeset_lock_all(dev);
3360 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3361 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3362
3363 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003364 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3365 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003366 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003367 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3368 seq_printf(m, " dpll_md: 0x%08x\n",
3369 pll->config.hw_state.dpll_md);
3370 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3371 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3372 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003373 }
3374 drm_modeset_unlock_all(dev);
3375
3376 return 0;
3377}
3378
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003379static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003380{
3381 int i;
3382 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003383 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003384 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3385 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003386 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003387 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003388
Arun Siluvery888b5992014-08-26 14:44:51 +01003389 ret = mutex_lock_interruptible(&dev->struct_mutex);
3390 if (ret)
3391 return ret;
3392
3393 intel_runtime_pm_get(dev_priv);
3394
Arun Siluvery33136b02016-01-21 21:43:47 +00003395 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303396 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003397 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003398 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003399 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003400 i915_reg_t addr;
3401 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003402 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003403
Arun Siluvery33136b02016-01-21 21:43:47 +00003404 addr = workarounds->reg[i].addr;
3405 mask = workarounds->reg[i].mask;
3406 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003407 read = I915_READ(addr);
3408 ok = (value & mask) == (read & mask);
3409 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003410 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003411 }
3412
3413 intel_runtime_pm_put(dev_priv);
3414 mutex_unlock(&dev->struct_mutex);
3415
3416 return 0;
3417}
3418
Damien Lespiauc5511e42014-11-04 17:06:51 +00003419static int i915_ddb_info(struct seq_file *m, void *unused)
3420{
David Weinehall36cdd012016-08-22 13:59:31 +03003421 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3422 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003423 struct skl_ddb_allocation *ddb;
3424 struct skl_ddb_entry *entry;
3425 enum pipe pipe;
3426 int plane;
3427
David Weinehall36cdd012016-08-22 13:59:31 +03003428 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003429 return 0;
3430
Damien Lespiauc5511e42014-11-04 17:06:51 +00003431 drm_modeset_lock_all(dev);
3432
3433 ddb = &dev_priv->wm.skl_hw.ddb;
3434
3435 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3436
3437 for_each_pipe(dev_priv, pipe) {
3438 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3439
Matt Roper8b364b42016-10-26 15:51:28 -07003440 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003441 entry = &ddb->plane[pipe][plane];
3442 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3443 entry->start, entry->end,
3444 skl_ddb_entry_size(entry));
3445 }
3446
Matt Roper4969d332015-09-24 15:53:10 -07003447 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003448 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3449 entry->end, skl_ddb_entry_size(entry));
3450 }
3451
3452 drm_modeset_unlock_all(dev);
3453
3454 return 0;
3455}
3456
Vandana Kannana54746e2015-03-03 20:53:10 +05303457static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003458 struct drm_device *dev,
3459 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003461 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303462 struct i915_drrs *drrs = &dev_priv->drrs;
3463 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003464 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303465
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003466 drm_for_each_connector(connector, dev) {
3467 if (connector->state->crtc != &intel_crtc->base)
3468 continue;
3469
3470 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303471 }
3472
3473 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3474 seq_puts(m, "\tVBT: DRRS_type: Static");
3475 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3476 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3477 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3478 seq_puts(m, "\tVBT: DRRS_type: None");
3479 else
3480 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3481
3482 seq_puts(m, "\n\n");
3483
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003484 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303485 struct intel_panel *panel;
3486
3487 mutex_lock(&drrs->mutex);
3488 /* DRRS Supported */
3489 seq_puts(m, "\tDRRS Supported: Yes\n");
3490
3491 /* disable_drrs() will make drrs->dp NULL */
3492 if (!drrs->dp) {
3493 seq_puts(m, "Idleness DRRS: Disabled");
3494 mutex_unlock(&drrs->mutex);
3495 return;
3496 }
3497
3498 panel = &drrs->dp->attached_connector->panel;
3499 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3500 drrs->busy_frontbuffer_bits);
3501
3502 seq_puts(m, "\n\t\t");
3503 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3504 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3505 vrefresh = panel->fixed_mode->vrefresh;
3506 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3507 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3508 vrefresh = panel->downclock_mode->vrefresh;
3509 } else {
3510 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3511 drrs->refresh_rate_type);
3512 mutex_unlock(&drrs->mutex);
3513 return;
3514 }
3515 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3516
3517 seq_puts(m, "\n\t\t");
3518 mutex_unlock(&drrs->mutex);
3519 } else {
3520 /* DRRS not supported. Print the VBT parameter*/
3521 seq_puts(m, "\tDRRS Supported : No");
3522 }
3523 seq_puts(m, "\n");
3524}
3525
3526static int i915_drrs_status(struct seq_file *m, void *unused)
3527{
David Weinehall36cdd012016-08-22 13:59:31 +03003528 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3529 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303530 struct intel_crtc *intel_crtc;
3531 int active_crtc_cnt = 0;
3532
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003533 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303534 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003535 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303536 active_crtc_cnt++;
3537 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3538
3539 drrs_status_per_crtc(m, dev, intel_crtc);
3540 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303541 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003542 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303543
3544 if (!active_crtc_cnt)
3545 seq_puts(m, "No active crtc found\n");
3546
3547 return 0;
3548}
3549
Damien Lespiau07144422013-10-15 18:55:40 +01003550struct pipe_crc_info {
3551 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003552 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003553 enum pipe pipe;
3554};
3555
Dave Airlie11bed952014-05-12 15:22:27 +10003556static int i915_dp_mst_info(struct seq_file *m, void *unused)
3557{
David Weinehall36cdd012016-08-22 13:59:31 +03003558 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3559 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003560 struct intel_encoder *intel_encoder;
3561 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003562 struct drm_connector *connector;
3563
Dave Airlie11bed952014-05-12 15:22:27 +10003564 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003565 drm_for_each_connector(connector, dev) {
3566 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003567 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003568
3569 intel_encoder = intel_attached_encoder(connector);
3570 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3571 continue;
3572
3573 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003574 if (!intel_dig_port->dp.can_mst)
3575 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003576
Jim Bride40ae80c2016-04-14 10:18:37 -07003577 seq_printf(m, "MST Source Port %c\n",
3578 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003579 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3580 }
3581 drm_modeset_unlock_all(dev);
3582 return 0;
3583}
3584
Damien Lespiau07144422013-10-15 18:55:40 +01003585static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003586{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003587 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003588 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003589 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3590
David Weinehall36cdd012016-08-22 13:59:31 +03003591 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003592 return -ENODEV;
3593
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003594 spin_lock_irq(&pipe_crc->lock);
3595
3596 if (pipe_crc->opened) {
3597 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003598 return -EBUSY; /* already open */
3599 }
3600
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003601 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003602 filep->private_data = inode->i_private;
3603
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003604 spin_unlock_irq(&pipe_crc->lock);
3605
Damien Lespiau07144422013-10-15 18:55:40 +01003606 return 0;
3607}
3608
3609static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3610{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003611 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003612 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003613 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3614
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003615 spin_lock_irq(&pipe_crc->lock);
3616 pipe_crc->opened = false;
3617 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003618
Damien Lespiau07144422013-10-15 18:55:40 +01003619 return 0;
3620}
3621
3622/* (6 fields, 8 chars each, space separated (5) + '\n') */
3623#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3624/* account for \'0' */
3625#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3626
3627static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3628{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003629 assert_spin_locked(&pipe_crc->lock);
3630 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3631 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003632}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003633
Damien Lespiau07144422013-10-15 18:55:40 +01003634static ssize_t
3635i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3636 loff_t *pos)
3637{
3638 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003639 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003640 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3641 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003642 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003643 ssize_t bytes_read;
3644
3645 /*
3646 * Don't allow user space to provide buffers not big enough to hold
3647 * a line of data.
3648 */
3649 if (count < PIPE_CRC_LINE_LEN)
3650 return -EINVAL;
3651
3652 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3653 return 0;
3654
3655 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003656 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003657 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003658 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003659
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003660 if (filep->f_flags & O_NONBLOCK) {
3661 spin_unlock_irq(&pipe_crc->lock);
3662 return -EAGAIN;
3663 }
3664
3665 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3666 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3667 if (ret) {
3668 spin_unlock_irq(&pipe_crc->lock);
3669 return ret;
3670 }
Damien Lespiau07144422013-10-15 18:55:40 +01003671 }
3672
3673 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003674 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003675
Damien Lespiau07144422013-10-15 18:55:40 +01003676 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003677 while (n_entries > 0) {
3678 struct intel_pipe_crc_entry *entry =
3679 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003680
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003681 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3682 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3683 break;
3684
3685 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3686 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3687
Damien Lespiau07144422013-10-15 18:55:40 +01003688 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3689 "%8u %8x %8x %8x %8x %8x\n",
3690 entry->frame, entry->crc[0],
3691 entry->crc[1], entry->crc[2],
3692 entry->crc[3], entry->crc[4]);
3693
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003694 spin_unlock_irq(&pipe_crc->lock);
3695
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003696 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003697 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003698
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003699 user_buf += PIPE_CRC_LINE_LEN;
3700 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003701
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003702 spin_lock_irq(&pipe_crc->lock);
3703 }
3704
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003705 spin_unlock_irq(&pipe_crc->lock);
3706
Damien Lespiau07144422013-10-15 18:55:40 +01003707 return bytes_read;
3708}
3709
3710static const struct file_operations i915_pipe_crc_fops = {
3711 .owner = THIS_MODULE,
3712 .open = i915_pipe_crc_open,
3713 .read = i915_pipe_crc_read,
3714 .release = i915_pipe_crc_release,
3715};
3716
3717static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3718 {
3719 .name = "i915_pipe_A_crc",
3720 .pipe = PIPE_A,
3721 },
3722 {
3723 .name = "i915_pipe_B_crc",
3724 .pipe = PIPE_B,
3725 },
3726 {
3727 .name = "i915_pipe_C_crc",
3728 .pipe = PIPE_C,
3729 },
3730};
3731
3732static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3733 enum pipe pipe)
3734{
David Weinehall36cdd012016-08-22 13:59:31 +03003735 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003736 struct dentry *ent;
3737 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3738
David Weinehall36cdd012016-08-22 13:59:31 +03003739 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003740 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3741 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003742 if (!ent)
3743 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003744
3745 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003746}
3747
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003748static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003749 "none",
3750 "plane1",
3751 "plane2",
3752 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003753 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003754 "TV",
3755 "DP-B",
3756 "DP-C",
3757 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003758 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003759};
3760
3761static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3762{
3763 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3764 return pipe_crc_sources[source];
3765}
3766
Damien Lespiaubd9db022013-10-15 18:55:36 +01003767static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003768{
David Weinehall36cdd012016-08-22 13:59:31 +03003769 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003770 int i;
3771
3772 for (i = 0; i < I915_MAX_PIPES; i++)
3773 seq_printf(m, "%c %s\n", pipe_name(i),
3774 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3775
3776 return 0;
3777}
3778
Damien Lespiaubd9db022013-10-15 18:55:36 +01003779static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003780{
David Weinehall36cdd012016-08-22 13:59:31 +03003781 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003782}
3783
Daniel Vetter46a19182013-11-01 10:50:20 +01003784static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003785 uint32_t *val)
3786{
Daniel Vetter46a19182013-11-01 10:50:20 +01003787 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3788 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3789
3790 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003791 case INTEL_PIPE_CRC_SOURCE_PIPE:
3792 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3793 break;
3794 case INTEL_PIPE_CRC_SOURCE_NONE:
3795 *val = 0;
3796 break;
3797 default:
3798 return -EINVAL;
3799 }
3800
3801 return 0;
3802}
3803
David Weinehall36cdd012016-08-22 13:59:31 +03003804static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3805 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003806 enum intel_pipe_crc_source *source)
3807{
David Weinehall36cdd012016-08-22 13:59:31 +03003808 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003809 struct intel_encoder *encoder;
3810 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003811 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003812 int ret = 0;
3813
3814 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3815
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003816 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003817 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003818 if (!encoder->base.crtc)
3819 continue;
3820
3821 crtc = to_intel_crtc(encoder->base.crtc);
3822
3823 if (crtc->pipe != pipe)
3824 continue;
3825
3826 switch (encoder->type) {
3827 case INTEL_OUTPUT_TVOUT:
3828 *source = INTEL_PIPE_CRC_SOURCE_TV;
3829 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003830 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003831 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003832 dig_port = enc_to_dig_port(&encoder->base);
3833 switch (dig_port->port) {
3834 case PORT_B:
3835 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3836 break;
3837 case PORT_C:
3838 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3839 break;
3840 case PORT_D:
3841 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3842 break;
3843 default:
3844 WARN(1, "nonexisting DP port %c\n",
3845 port_name(dig_port->port));
3846 break;
3847 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003848 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003849 default:
3850 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003851 }
3852 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003853 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003854
3855 return ret;
3856}
3857
David Weinehall36cdd012016-08-22 13:59:31 +03003858static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003859 enum pipe pipe,
3860 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003861 uint32_t *val)
3862{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003863 bool need_stable_symbols = false;
3864
Daniel Vetter46a19182013-11-01 10:50:20 +01003865 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003866 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003867 if (ret)
3868 return ret;
3869 }
3870
3871 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003872 case INTEL_PIPE_CRC_SOURCE_PIPE:
3873 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3874 break;
3875 case INTEL_PIPE_CRC_SOURCE_DP_B:
3876 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003877 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003878 break;
3879 case INTEL_PIPE_CRC_SOURCE_DP_C:
3880 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003881 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003882 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003883 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003884 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003885 return -EINVAL;
3886 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3887 need_stable_symbols = true;
3888 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003889 case INTEL_PIPE_CRC_SOURCE_NONE:
3890 *val = 0;
3891 break;
3892 default:
3893 return -EINVAL;
3894 }
3895
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003896 /*
3897 * When the pipe CRC tap point is after the transcoders we need
3898 * to tweak symbol-level features to produce a deterministic series of
3899 * symbols for a given frame. We need to reset those features only once
3900 * a frame (instead of every nth symbol):
3901 * - DC-balance: used to ensure a better clock recovery from the data
3902 * link (SDVO)
3903 * - DisplayPort scrambling: used for EMI reduction
3904 */
3905 if (need_stable_symbols) {
3906 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3907
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003908 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003909 switch (pipe) {
3910 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003911 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003912 break;
3913 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003914 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003915 break;
3916 case PIPE_C:
3917 tmp |= PIPE_C_SCRAMBLE_RESET;
3918 break;
3919 default:
3920 return -EINVAL;
3921 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003922 I915_WRITE(PORT_DFT2_G4X, tmp);
3923 }
3924
Daniel Vetter7ac01292013-10-18 16:37:06 +02003925 return 0;
3926}
3927
David Weinehall36cdd012016-08-22 13:59:31 +03003928static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003929 enum pipe pipe,
3930 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003931 uint32_t *val)
3932{
Daniel Vetter84093602013-11-01 10:50:21 +01003933 bool need_stable_symbols = false;
3934
Daniel Vetter46a19182013-11-01 10:50:20 +01003935 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003936 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003937 if (ret)
3938 return ret;
3939 }
3940
3941 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003942 case INTEL_PIPE_CRC_SOURCE_PIPE:
3943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3944 break;
3945 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003946 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003947 return -EINVAL;
3948 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3949 break;
3950 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003951 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003952 return -EINVAL;
3953 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003954 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003955 break;
3956 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003957 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003958 return -EINVAL;
3959 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003960 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003961 break;
3962 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003963 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003964 return -EINVAL;
3965 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003966 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003967 break;
3968 case INTEL_PIPE_CRC_SOURCE_NONE:
3969 *val = 0;
3970 break;
3971 default:
3972 return -EINVAL;
3973 }
3974
Daniel Vetter84093602013-11-01 10:50:21 +01003975 /*
3976 * When the pipe CRC tap point is after the transcoders we need
3977 * to tweak symbol-level features to produce a deterministic series of
3978 * symbols for a given frame. We need to reset those features only once
3979 * a frame (instead of every nth symbol):
3980 * - DC-balance: used to ensure a better clock recovery from the data
3981 * link (SDVO)
3982 * - DisplayPort scrambling: used for EMI reduction
3983 */
3984 if (need_stable_symbols) {
3985 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3986
David Weinehall36cdd012016-08-22 13:59:31 +03003987 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003988
3989 I915_WRITE(PORT_DFT_I9XX,
3990 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3991
3992 if (pipe == PIPE_A)
3993 tmp |= PIPE_A_SCRAMBLE_RESET;
3994 else
3995 tmp |= PIPE_B_SCRAMBLE_RESET;
3996
3997 I915_WRITE(PORT_DFT2_G4X, tmp);
3998 }
3999
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004000 return 0;
4001}
4002
David Weinehall36cdd012016-08-22 13:59:31 +03004003static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004004 enum pipe pipe)
4005{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004006 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4007
Ville Syrjäläeb736672014-12-09 21:28:28 +02004008 switch (pipe) {
4009 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004010 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02004011 break;
4012 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004013 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02004014 break;
4015 case PIPE_C:
4016 tmp &= ~PIPE_C_SCRAMBLE_RESET;
4017 break;
4018 default:
4019 return;
4020 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004021 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
4022 tmp &= ~DC_BALANCE_RESET_VLV;
4023 I915_WRITE(PORT_DFT2_G4X, tmp);
4024
4025}
4026
David Weinehall36cdd012016-08-22 13:59:31 +03004027static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01004028 enum pipe pipe)
4029{
Daniel Vetter84093602013-11-01 10:50:21 +01004030 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4031
4032 if (pipe == PIPE_A)
4033 tmp &= ~PIPE_A_SCRAMBLE_RESET;
4034 else
4035 tmp &= ~PIPE_B_SCRAMBLE_RESET;
4036 I915_WRITE(PORT_DFT2_G4X, tmp);
4037
4038 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4039 I915_WRITE(PORT_DFT_I9XX,
4040 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4041 }
4042}
4043
Daniel Vetter46a19182013-11-01 10:50:20 +01004044static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004045 uint32_t *val)
4046{
Daniel Vetter46a19182013-11-01 10:50:20 +01004047 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4048 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4049
4050 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004051 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4052 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4053 break;
4054 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4055 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4056 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004057 case INTEL_PIPE_CRC_SOURCE_PIPE:
4058 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4059 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004060 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004061 *val = 0;
4062 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004063 default:
4064 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004065 }
4066
4067 return 0;
4068}
4069
David Weinehall36cdd012016-08-22 13:59:31 +03004070static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
4071 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004072{
David Weinehall36cdd012016-08-22 13:59:31 +03004073 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +02004074 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004075 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004076 struct drm_atomic_state *state;
4077 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004078
4079 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004080 state = drm_atomic_state_alloc(dev);
4081 if (!state) {
4082 ret = -ENOMEM;
4083 goto out;
4084 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004085
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004086 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4087 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4088 if (IS_ERR(pipe_config)) {
4089 ret = PTR_ERR(pipe_config);
4090 goto out;
4091 }
4092
4093 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004094 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004095 pipe_config->pch_pfit.enabled != enable)
4096 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004097
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004098 ret = drm_atomic_commit(state);
4099out:
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004100 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
Chris Wilson08536952016-10-14 13:18:18 +01004101 drm_modeset_unlock_all(dev);
4102 drm_atomic_state_put(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004103}
4104
David Weinehall36cdd012016-08-22 13:59:31 +03004105static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004106 enum pipe pipe,
4107 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004108 uint32_t *val)
4109{
Daniel Vetter46a19182013-11-01 10:50:20 +01004110 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4111 *source = INTEL_PIPE_CRC_SOURCE_PF;
4112
4113 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004114 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4115 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4116 break;
4117 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4118 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4119 break;
4120 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03004121 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4122 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004123
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004124 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4125 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004126 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004127 *val = 0;
4128 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004129 default:
4130 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004131 }
4132
4133 return 0;
4134}
4135
David Weinehall36cdd012016-08-22 13:59:31 +03004136static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
4137 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02004138 enum intel_pipe_crc_source source)
4139{
Damien Lespiaucc3da172013-10-15 18:55:31 +01004140 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02004141 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Imre Deake1296492016-02-12 18:55:17 +02004142 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004143 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004144 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004145
Damien Lespiaucc3da172013-10-15 18:55:31 +01004146 if (pipe_crc->source == source)
4147 return 0;
4148
Damien Lespiauae676fc2013-10-15 18:55:32 +01004149 /* forbid changing the source without going back to 'none' */
4150 if (pipe_crc->source && source)
4151 return -EINVAL;
4152
Imre Deake1296492016-02-12 18:55:17 +02004153 power_domain = POWER_DOMAIN_PIPE(pipe);
4154 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004155 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4156 return -EIO;
4157 }
4158
David Weinehall36cdd012016-08-22 13:59:31 +03004159 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004160 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004161 else if (INTEL_GEN(dev_priv) < 5)
4162 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4163 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4164 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4165 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004166 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004167 else
David Weinehall36cdd012016-08-22 13:59:31 +03004168 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004169
4170 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004171 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004172
Damien Lespiau4b584362013-10-15 18:55:33 +01004173 /* none -> real source transition */
4174 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004175 struct intel_pipe_crc_entry *entries;
4176
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004177 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4178 pipe_name(pipe), pipe_crc_source_name(source));
4179
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004180 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4181 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004182 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004183 if (!entries) {
4184 ret = -ENOMEM;
4185 goto out;
4186 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004187
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004188 /*
4189 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4190 * enabled and disabled dynamically based on package C states,
4191 * user space can't make reliable use of the CRCs, so let's just
4192 * completely disable it.
4193 */
4194 hsw_disable_ips(crtc);
4195
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004196 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004197 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004198 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004199 pipe_crc->head = 0;
4200 pipe_crc->tail = 0;
4201 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004202 }
4203
Damien Lespiaucc3da172013-10-15 18:55:31 +01004204 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004205
Daniel Vetter926321d2013-10-16 13:30:34 +02004206 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4207 POSTING_READ(PIPE_CRC_CTL(pipe));
4208
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004209 /* real source -> none transition */
4210 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004211 struct intel_pipe_crc_entry *entries;
Ville Syrjälä98187832016-10-31 22:37:10 +02004212 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
4213 pipe);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004214
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004215 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4216 pipe_name(pipe));
4217
Daniel Vettera33d7102014-06-06 08:22:08 +02004218 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004219 if (crtc->base.state->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004220 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vettera33d7102014-06-06 08:22:08 +02004221 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004222
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004223 spin_lock_irq(&pipe_crc->lock);
4224 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004225 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004226 pipe_crc->head = 0;
4227 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004228 spin_unlock_irq(&pipe_crc->lock);
4229
4230 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004231
David Weinehall36cdd012016-08-22 13:59:31 +03004232 if (IS_G4X(dev_priv))
4233 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4234 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4235 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4236 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4237 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004238
4239 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004240 }
4241
Imre Deake1296492016-02-12 18:55:17 +02004242 ret = 0;
4243
4244out:
4245 intel_display_power_put(dev_priv, power_domain);
4246
4247 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004248}
4249
4250/*
4251 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004252 * command: wsp* object wsp+ name wsp+ source wsp*
4253 * object: 'pipe'
4254 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004255 * source: (none | plane1 | plane2 | pf)
4256 * wsp: (#0x20 | #0x9 | #0xA)+
4257 *
4258 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004259 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4260 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004261 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004262static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004263{
4264 int n_words = 0;
4265
4266 while (*buf) {
4267 char *end;
4268
4269 /* skip leading white space */
4270 buf = skip_spaces(buf);
4271 if (!*buf)
4272 break; /* end of buffer */
4273
4274 /* find end of word */
4275 for (end = buf; *end && !isspace(*end); end++)
4276 ;
4277
4278 if (n_words == max_words) {
4279 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4280 max_words);
4281 return -EINVAL; /* ran out of words[] before bytes */
4282 }
4283
4284 if (*end)
4285 *end++ = '\0';
4286 words[n_words++] = buf;
4287 buf = end;
4288 }
4289
4290 return n_words;
4291}
4292
Damien Lespiaub94dec82013-10-15 18:55:35 +01004293enum intel_pipe_crc_object {
4294 PIPE_CRC_OBJECT_PIPE,
4295};
4296
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004297static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004298 "pipe",
4299};
4300
4301static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004302display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004303{
4304 int i;
4305
4306 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4307 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004308 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004309 return 0;
4310 }
4311
4312 return -EINVAL;
4313}
4314
Damien Lespiaubd9db022013-10-15 18:55:36 +01004315static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004316{
4317 const char name = buf[0];
4318
4319 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4320 return -EINVAL;
4321
4322 *pipe = name - 'A';
4323
4324 return 0;
4325}
4326
4327static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004328display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004329{
4330 int i;
4331
4332 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4333 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004334 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004335 return 0;
4336 }
4337
4338 return -EINVAL;
4339}
4340
David Weinehall36cdd012016-08-22 13:59:31 +03004341static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4342 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004343{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004344#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004345 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004346 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004347 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004348 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004349 enum intel_pipe_crc_source source;
4350
Damien Lespiaubd9db022013-10-15 18:55:36 +01004351 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004352 if (n_words != N_WORDS) {
4353 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4354 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004355 return -EINVAL;
4356 }
4357
Damien Lespiaubd9db022013-10-15 18:55:36 +01004358 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004359 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004360 return -EINVAL;
4361 }
4362
Damien Lespiaubd9db022013-10-15 18:55:36 +01004363 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004364 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4365 return -EINVAL;
4366 }
4367
Damien Lespiaubd9db022013-10-15 18:55:36 +01004368 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004369 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004370 return -EINVAL;
4371 }
4372
David Weinehall36cdd012016-08-22 13:59:31 +03004373 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004374}
4375
Damien Lespiaubd9db022013-10-15 18:55:36 +01004376static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4377 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004378{
4379 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004380 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004381 char *tmpbuf;
4382 int ret;
4383
4384 if (len == 0)
4385 return 0;
4386
4387 if (len > PAGE_SIZE - 1) {
4388 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4389 PAGE_SIZE);
4390 return -E2BIG;
4391 }
4392
4393 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4394 if (!tmpbuf)
4395 return -ENOMEM;
4396
4397 if (copy_from_user(tmpbuf, ubuf, len)) {
4398 ret = -EFAULT;
4399 goto out;
4400 }
4401 tmpbuf[len] = '\0';
4402
David Weinehall36cdd012016-08-22 13:59:31 +03004403 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004404
4405out:
4406 kfree(tmpbuf);
4407 if (ret < 0)
4408 return ret;
4409
4410 *offp += len;
4411 return len;
4412}
4413
Damien Lespiaubd9db022013-10-15 18:55:36 +01004414static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004415 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004416 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004417 .read = seq_read,
4418 .llseek = seq_lseek,
4419 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004420 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004421};
4422
Todd Previteeb3394fa2015-04-18 00:04:19 -07004423static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004424 const char __user *ubuf,
4425 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004426{
4427 char *input_buffer;
4428 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004429 struct drm_device *dev;
4430 struct drm_connector *connector;
4431 struct list_head *connector_list;
4432 struct intel_dp *intel_dp;
4433 int val = 0;
4434
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304435 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004436
Todd Previteeb3394fa2015-04-18 00:04:19 -07004437 connector_list = &dev->mode_config.connector_list;
4438
4439 if (len == 0)
4440 return 0;
4441
4442 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4443 if (!input_buffer)
4444 return -ENOMEM;
4445
4446 if (copy_from_user(input_buffer, ubuf, len)) {
4447 status = -EFAULT;
4448 goto out;
4449 }
4450
4451 input_buffer[len] = '\0';
4452 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4453
4454 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004455 if (connector->connector_type !=
4456 DRM_MODE_CONNECTOR_DisplayPort)
4457 continue;
4458
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304459 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004460 connector->encoder != NULL) {
4461 intel_dp = enc_to_intel_dp(connector->encoder);
4462 status = kstrtoint(input_buffer, 10, &val);
4463 if (status < 0)
4464 goto out;
4465 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4466 /* To prevent erroneous activation of the compliance
4467 * testing code, only accept an actual value of 1 here
4468 */
4469 if (val == 1)
4470 intel_dp->compliance_test_active = 1;
4471 else
4472 intel_dp->compliance_test_active = 0;
4473 }
4474 }
4475out:
4476 kfree(input_buffer);
4477 if (status < 0)
4478 return status;
4479
4480 *offp += len;
4481 return len;
4482}
4483
4484static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4485{
4486 struct drm_device *dev = m->private;
4487 struct drm_connector *connector;
4488 struct list_head *connector_list = &dev->mode_config.connector_list;
4489 struct intel_dp *intel_dp;
4490
Todd Previteeb3394fa2015-04-18 00:04:19 -07004491 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004492 if (connector->connector_type !=
4493 DRM_MODE_CONNECTOR_DisplayPort)
4494 continue;
4495
4496 if (connector->status == connector_status_connected &&
4497 connector->encoder != NULL) {
4498 intel_dp = enc_to_intel_dp(connector->encoder);
4499 if (intel_dp->compliance_test_active)
4500 seq_puts(m, "1");
4501 else
4502 seq_puts(m, "0");
4503 } else
4504 seq_puts(m, "0");
4505 }
4506
4507 return 0;
4508}
4509
4510static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004511 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004512{
David Weinehall36cdd012016-08-22 13:59:31 +03004513 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004514
David Weinehall36cdd012016-08-22 13:59:31 +03004515 return single_open(file, i915_displayport_test_active_show,
4516 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004517}
4518
4519static const struct file_operations i915_displayport_test_active_fops = {
4520 .owner = THIS_MODULE,
4521 .open = i915_displayport_test_active_open,
4522 .read = seq_read,
4523 .llseek = seq_lseek,
4524 .release = single_release,
4525 .write = i915_displayport_test_active_write
4526};
4527
4528static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4529{
4530 struct drm_device *dev = m->private;
4531 struct drm_connector *connector;
4532 struct list_head *connector_list = &dev->mode_config.connector_list;
4533 struct intel_dp *intel_dp;
4534
Todd Previteeb3394fa2015-04-18 00:04:19 -07004535 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004536 if (connector->connector_type !=
4537 DRM_MODE_CONNECTOR_DisplayPort)
4538 continue;
4539
4540 if (connector->status == connector_status_connected &&
4541 connector->encoder != NULL) {
4542 intel_dp = enc_to_intel_dp(connector->encoder);
4543 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4544 } else
4545 seq_puts(m, "0");
4546 }
4547
4548 return 0;
4549}
4550static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004551 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004552{
David Weinehall36cdd012016-08-22 13:59:31 +03004553 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004554
David Weinehall36cdd012016-08-22 13:59:31 +03004555 return single_open(file, i915_displayport_test_data_show,
4556 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004557}
4558
4559static const struct file_operations i915_displayport_test_data_fops = {
4560 .owner = THIS_MODULE,
4561 .open = i915_displayport_test_data_open,
4562 .read = seq_read,
4563 .llseek = seq_lseek,
4564 .release = single_release
4565};
4566
4567static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4568{
4569 struct drm_device *dev = m->private;
4570 struct drm_connector *connector;
4571 struct list_head *connector_list = &dev->mode_config.connector_list;
4572 struct intel_dp *intel_dp;
4573
Todd Previteeb3394fa2015-04-18 00:04:19 -07004574 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004575 if (connector->connector_type !=
4576 DRM_MODE_CONNECTOR_DisplayPort)
4577 continue;
4578
4579 if (connector->status == connector_status_connected &&
4580 connector->encoder != NULL) {
4581 intel_dp = enc_to_intel_dp(connector->encoder);
4582 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4583 } else
4584 seq_puts(m, "0");
4585 }
4586
4587 return 0;
4588}
4589
4590static int i915_displayport_test_type_open(struct inode *inode,
4591 struct file *file)
4592{
David Weinehall36cdd012016-08-22 13:59:31 +03004593 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004594
David Weinehall36cdd012016-08-22 13:59:31 +03004595 return single_open(file, i915_displayport_test_type_show,
4596 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004597}
4598
4599static const struct file_operations i915_displayport_test_type_fops = {
4600 .owner = THIS_MODULE,
4601 .open = i915_displayport_test_type_open,
4602 .read = seq_read,
4603 .llseek = seq_lseek,
4604 .release = single_release
4605};
4606
Damien Lespiau97e94b22014-11-04 17:06:50 +00004607static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004608{
David Weinehall36cdd012016-08-22 13:59:31 +03004609 struct drm_i915_private *dev_priv = m->private;
4610 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004611 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004612 int num_levels;
4613
David Weinehall36cdd012016-08-22 13:59:31 +03004614 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004615 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004616 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004617 num_levels = 1;
4618 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004619 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004620
4621 drm_modeset_lock_all(dev);
4622
4623 for (level = 0; level < num_levels; level++) {
4624 unsigned int latency = wm[level];
4625
Damien Lespiau97e94b22014-11-04 17:06:50 +00004626 /*
4627 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004628 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004629 */
David Weinehall36cdd012016-08-22 13:59:31 +03004630 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4631 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004632 latency *= 10;
4633 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004634 latency *= 5;
4635
4636 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004637 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004638 }
4639
4640 drm_modeset_unlock_all(dev);
4641}
4642
4643static int pri_wm_latency_show(struct seq_file *m, void *data)
4644{
David Weinehall36cdd012016-08-22 13:59:31 +03004645 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004646 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004647
David Weinehall36cdd012016-08-22 13:59:31 +03004648 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004649 latencies = dev_priv->wm.skl_latency;
4650 else
David Weinehall36cdd012016-08-22 13:59:31 +03004651 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004652
4653 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004654
4655 return 0;
4656}
4657
4658static int spr_wm_latency_show(struct seq_file *m, void *data)
4659{
David Weinehall36cdd012016-08-22 13:59:31 +03004660 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004661 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004662
David Weinehall36cdd012016-08-22 13:59:31 +03004663 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004664 latencies = dev_priv->wm.skl_latency;
4665 else
David Weinehall36cdd012016-08-22 13:59:31 +03004666 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004667
4668 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004669
4670 return 0;
4671}
4672
4673static int cur_wm_latency_show(struct seq_file *m, void *data)
4674{
David Weinehall36cdd012016-08-22 13:59:31 +03004675 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004676 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004677
David Weinehall36cdd012016-08-22 13:59:31 +03004678 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004679 latencies = dev_priv->wm.skl_latency;
4680 else
David Weinehall36cdd012016-08-22 13:59:31 +03004681 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004682
4683 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004684
4685 return 0;
4686}
4687
4688static int pri_wm_latency_open(struct inode *inode, struct file *file)
4689{
David Weinehall36cdd012016-08-22 13:59:31 +03004690 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004691
David Weinehall36cdd012016-08-22 13:59:31 +03004692 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004693 return -ENODEV;
4694
David Weinehall36cdd012016-08-22 13:59:31 +03004695 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004696}
4697
4698static int spr_wm_latency_open(struct inode *inode, struct file *file)
4699{
David Weinehall36cdd012016-08-22 13:59:31 +03004700 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004701
David Weinehall36cdd012016-08-22 13:59:31 +03004702 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004703 return -ENODEV;
4704
David Weinehall36cdd012016-08-22 13:59:31 +03004705 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004706}
4707
4708static int cur_wm_latency_open(struct inode *inode, struct file *file)
4709{
David Weinehall36cdd012016-08-22 13:59:31 +03004710 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004711
David Weinehall36cdd012016-08-22 13:59:31 +03004712 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004713 return -ENODEV;
4714
David Weinehall36cdd012016-08-22 13:59:31 +03004715 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004716}
4717
4718static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004719 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004720{
4721 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004722 struct drm_i915_private *dev_priv = m->private;
4723 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004724 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004725 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004726 int level;
4727 int ret;
4728 char tmp[32];
4729
David Weinehall36cdd012016-08-22 13:59:31 +03004730 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004731 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004732 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004733 num_levels = 1;
4734 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004735 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004736
Ville Syrjälä369a1342014-01-22 14:36:08 +02004737 if (len >= sizeof(tmp))
4738 return -EINVAL;
4739
4740 if (copy_from_user(tmp, ubuf, len))
4741 return -EFAULT;
4742
4743 tmp[len] = '\0';
4744
Damien Lespiau97e94b22014-11-04 17:06:50 +00004745 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4746 &new[0], &new[1], &new[2], &new[3],
4747 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004748 if (ret != num_levels)
4749 return -EINVAL;
4750
4751 drm_modeset_lock_all(dev);
4752
4753 for (level = 0; level < num_levels; level++)
4754 wm[level] = new[level];
4755
4756 drm_modeset_unlock_all(dev);
4757
4758 return len;
4759}
4760
4761
4762static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4763 size_t len, loff_t *offp)
4764{
4765 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004766 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004767 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004768
David Weinehall36cdd012016-08-22 13:59:31 +03004769 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004770 latencies = dev_priv->wm.skl_latency;
4771 else
David Weinehall36cdd012016-08-22 13:59:31 +03004772 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004773
4774 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004775}
4776
4777static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4778 size_t len, loff_t *offp)
4779{
4780 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004781 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004782 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004783
David Weinehall36cdd012016-08-22 13:59:31 +03004784 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004785 latencies = dev_priv->wm.skl_latency;
4786 else
David Weinehall36cdd012016-08-22 13:59:31 +03004787 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004788
4789 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004790}
4791
4792static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4793 size_t len, loff_t *offp)
4794{
4795 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004796 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004797 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004798
David Weinehall36cdd012016-08-22 13:59:31 +03004799 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004800 latencies = dev_priv->wm.skl_latency;
4801 else
David Weinehall36cdd012016-08-22 13:59:31 +03004802 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004803
4804 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004805}
4806
4807static const struct file_operations i915_pri_wm_latency_fops = {
4808 .owner = THIS_MODULE,
4809 .open = pri_wm_latency_open,
4810 .read = seq_read,
4811 .llseek = seq_lseek,
4812 .release = single_release,
4813 .write = pri_wm_latency_write
4814};
4815
4816static const struct file_operations i915_spr_wm_latency_fops = {
4817 .owner = THIS_MODULE,
4818 .open = spr_wm_latency_open,
4819 .read = seq_read,
4820 .llseek = seq_lseek,
4821 .release = single_release,
4822 .write = spr_wm_latency_write
4823};
4824
4825static const struct file_operations i915_cur_wm_latency_fops = {
4826 .owner = THIS_MODULE,
4827 .open = cur_wm_latency_open,
4828 .read = seq_read,
4829 .llseek = seq_lseek,
4830 .release = single_release,
4831 .write = cur_wm_latency_write
4832};
4833
Kees Cook647416f2013-03-10 14:10:06 -07004834static int
4835i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004836{
David Weinehall36cdd012016-08-22 13:59:31 +03004837 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004838
Chris Wilsond98c52c2016-04-13 17:35:05 +01004839 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004840
Kees Cook647416f2013-03-10 14:10:06 -07004841 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004842}
4843
Kees Cook647416f2013-03-10 14:10:06 -07004844static int
4845i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004846{
David Weinehall36cdd012016-08-22 13:59:31 +03004847 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004848
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004849 /*
4850 * There is no safeguard against this debugfs entry colliding
4851 * with the hangcheck calling same i915_handle_error() in
4852 * parallel, causing an explosion. For now we assume that the
4853 * test harness is responsible enough not to inject gpu hangs
4854 * while it is writing to 'i915_wedged'
4855 */
4856
Chris Wilsond98c52c2016-04-13 17:35:05 +01004857 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004858 return -EAGAIN;
4859
Chris Wilsonc0336662016-05-06 15:40:21 +01004860 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004861 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004862
Kees Cook647416f2013-03-10 14:10:06 -07004863 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004864}
4865
Kees Cook647416f2013-03-10 14:10:06 -07004866DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4867 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004868 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004869
Kees Cook647416f2013-03-10 14:10:06 -07004870static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004871i915_ring_missed_irq_get(void *data, u64 *val)
4872{
David Weinehall36cdd012016-08-22 13:59:31 +03004873 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004874
4875 *val = dev_priv->gpu_error.missed_irq_rings;
4876 return 0;
4877}
4878
4879static int
4880i915_ring_missed_irq_set(void *data, u64 val)
4881{
David Weinehall36cdd012016-08-22 13:59:31 +03004882 struct drm_i915_private *dev_priv = data;
4883 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004884 int ret;
4885
4886 /* Lock against concurrent debugfs callers */
4887 ret = mutex_lock_interruptible(&dev->struct_mutex);
4888 if (ret)
4889 return ret;
4890 dev_priv->gpu_error.missed_irq_rings = val;
4891 mutex_unlock(&dev->struct_mutex);
4892
4893 return 0;
4894}
4895
4896DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4897 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4898 "0x%08llx\n");
4899
4900static int
4901i915_ring_test_irq_get(void *data, u64 *val)
4902{
David Weinehall36cdd012016-08-22 13:59:31 +03004903 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004904
4905 *val = dev_priv->gpu_error.test_irq_rings;
4906
4907 return 0;
4908}
4909
4910static int
4911i915_ring_test_irq_set(void *data, u64 val)
4912{
David Weinehall36cdd012016-08-22 13:59:31 +03004913 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004914
Chris Wilson3a122c22016-06-17 14:35:05 +01004915 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004916 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004917 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004918
4919 return 0;
4920}
4921
4922DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4923 i915_ring_test_irq_get, i915_ring_test_irq_set,
4924 "0x%08llx\n");
4925
Chris Wilsondd624af2013-01-15 12:39:35 +00004926#define DROP_UNBOUND 0x1
4927#define DROP_BOUND 0x2
4928#define DROP_RETIRE 0x4
4929#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004930#define DROP_FREED 0x10
4931#define DROP_ALL (DROP_UNBOUND | \
4932 DROP_BOUND | \
4933 DROP_RETIRE | \
4934 DROP_ACTIVE | \
4935 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004936static int
4937i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004938{
Kees Cook647416f2013-03-10 14:10:06 -07004939 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004940
Kees Cook647416f2013-03-10 14:10:06 -07004941 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004942}
4943
Kees Cook647416f2013-03-10 14:10:06 -07004944static int
4945i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004946{
David Weinehall36cdd012016-08-22 13:59:31 +03004947 struct drm_i915_private *dev_priv = data;
4948 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004949 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004950
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004951 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004952
4953 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4954 * on ioctls on -EAGAIN. */
4955 ret = mutex_lock_interruptible(&dev->struct_mutex);
4956 if (ret)
4957 return ret;
4958
4959 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004960 ret = i915_gem_wait_for_idle(dev_priv,
4961 I915_WAIT_INTERRUPTIBLE |
4962 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004963 if (ret)
4964 goto unlock;
4965 }
4966
4967 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004968 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004969
Chris Wilson21ab4e72014-09-09 11:16:08 +01004970 if (val & DROP_BOUND)
4971 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004972
Chris Wilson21ab4e72014-09-09 11:16:08 +01004973 if (val & DROP_UNBOUND)
4974 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004975
4976unlock:
4977 mutex_unlock(&dev->struct_mutex);
4978
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004979 if (val & DROP_FREED) {
4980 synchronize_rcu();
4981 flush_work(&dev_priv->mm.free_work);
4982 }
4983
Kees Cook647416f2013-03-10 14:10:06 -07004984 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004985}
4986
Kees Cook647416f2013-03-10 14:10:06 -07004987DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4988 i915_drop_caches_get, i915_drop_caches_set,
4989 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004990
Kees Cook647416f2013-03-10 14:10:06 -07004991static int
4992i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004993{
David Weinehall36cdd012016-08-22 13:59:31 +03004994 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004995
David Weinehall36cdd012016-08-22 13:59:31 +03004996 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004997 return -ENODEV;
4998
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004999 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005000 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005001}
5002
Kees Cook647416f2013-03-10 14:10:06 -07005003static int
5004i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07005005{
David Weinehall36cdd012016-08-22 13:59:31 +03005006 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305007 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005008 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005009
David Weinehall36cdd012016-08-22 13:59:31 +03005010 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005011 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07005012
Kees Cook647416f2013-03-10 14:10:06 -07005013 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07005014
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005015 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005016 if (ret)
5017 return ret;
5018
Jesse Barnes358733e2011-07-27 11:53:01 -07005019 /*
5020 * Turbo will still be enabled, but won't go above the set value.
5021 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305022 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005023
Akash Goelbc4d91f2015-02-26 16:09:47 +05305024 hw_max = dev_priv->rps.max_freq;
5025 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005026
Ben Widawskyb39fb292014-03-19 18:31:11 -07005027 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005028 mutex_unlock(&dev_priv->rps.hw_lock);
5029 return -EINVAL;
5030 }
5031
Ben Widawskyb39fb292014-03-19 18:31:11 -07005032 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005033
Chris Wilsondc979972016-05-10 14:10:04 +01005034 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005035
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005036 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07005037
Kees Cook647416f2013-03-10 14:10:06 -07005038 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005039}
5040
Kees Cook647416f2013-03-10 14:10:06 -07005041DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5042 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005043 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07005044
Kees Cook647416f2013-03-10 14:10:06 -07005045static int
5046i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005047{
David Weinehall36cdd012016-08-22 13:59:31 +03005048 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02005049
Chris Wilson62e1baa2016-07-13 09:10:36 +01005050 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005051 return -ENODEV;
5052
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005053 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005054 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005055}
5056
Kees Cook647416f2013-03-10 14:10:06 -07005057static int
5058i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005059{
David Weinehall36cdd012016-08-22 13:59:31 +03005060 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305061 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005062 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005063
Chris Wilson62e1baa2016-07-13 09:10:36 +01005064 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005065 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005066
Kees Cook647416f2013-03-10 14:10:06 -07005067 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005068
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005069 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005070 if (ret)
5071 return ret;
5072
Jesse Barnes1523c312012-05-25 12:34:54 -07005073 /*
5074 * Turbo will still be enabled, but won't go below the set value.
5075 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305076 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005077
Akash Goelbc4d91f2015-02-26 16:09:47 +05305078 hw_max = dev_priv->rps.max_freq;
5079 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005080
David Weinehall36cdd012016-08-22 13:59:31 +03005081 if (val < hw_min ||
5082 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005083 mutex_unlock(&dev_priv->rps.hw_lock);
5084 return -EINVAL;
5085 }
5086
Ben Widawskyb39fb292014-03-19 18:31:11 -07005087 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005088
Chris Wilsondc979972016-05-10 14:10:04 +01005089 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005090
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005091 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005092
Kees Cook647416f2013-03-10 14:10:06 -07005093 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005094}
5095
Kees Cook647416f2013-03-10 14:10:06 -07005096DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5097 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005098 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005099
Kees Cook647416f2013-03-10 14:10:06 -07005100static int
5101i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005102{
David Weinehall36cdd012016-08-22 13:59:31 +03005103 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005104 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005105
David Weinehall36cdd012016-08-22 13:59:31 +03005106 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005107 return -ENODEV;
5108
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005109 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005110
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005111 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005112
5113 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005114
Kees Cook647416f2013-03-10 14:10:06 -07005115 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005116
Kees Cook647416f2013-03-10 14:10:06 -07005117 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005118}
5119
Kees Cook647416f2013-03-10 14:10:06 -07005120static int
5121i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005122{
David Weinehall36cdd012016-08-22 13:59:31 +03005123 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005124 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005125
David Weinehall36cdd012016-08-22 13:59:31 +03005126 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005127 return -ENODEV;
5128
Kees Cook647416f2013-03-10 14:10:06 -07005129 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005130 return -EINVAL;
5131
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005132 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005133 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005134
5135 /* Update the cache sharing policy here as well */
5136 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5137 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5138 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5139 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5140
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005141 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005142 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005143}
5144
Kees Cook647416f2013-03-10 14:10:06 -07005145DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5146 i915_cache_sharing_get, i915_cache_sharing_set,
5147 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005148
David Weinehall36cdd012016-08-22 13:59:31 +03005149static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005150 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005151{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005152 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005153 int ss;
5154 u32 sig1[ss_max], sig2[ss_max];
5155
5156 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5157 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5158 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5159 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5160
5161 for (ss = 0; ss < ss_max; ss++) {
5162 unsigned int eu_cnt;
5163
5164 if (sig1[ss] & CHV_SS_PG_ENABLE)
5165 /* skip disabled subslice */
5166 continue;
5167
Imre Deakf08a0c92016-08-31 19:13:04 +03005168 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005169 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005170 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5171 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5172 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5173 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005174 sseu->eu_total += eu_cnt;
5175 sseu->eu_per_subslice = max_t(unsigned int,
5176 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005177 }
Jeff McGee5d395252015-04-03 18:13:17 -07005178}
5179
David Weinehall36cdd012016-08-22 13:59:31 +03005180static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005181 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005182{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005183 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005184 int s, ss;
5185 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5186
Jeff McGee1c046bc2015-04-03 18:13:18 -07005187 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005188 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005189 s_max = 1;
5190 ss_max = 3;
5191 }
5192
5193 for (s = 0; s < s_max; s++) {
5194 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5195 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5196 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5197 }
5198
Jeff McGee5d395252015-04-03 18:13:17 -07005199 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5200 GEN9_PGCTL_SSA_EU19_ACK |
5201 GEN9_PGCTL_SSA_EU210_ACK |
5202 GEN9_PGCTL_SSA_EU311_ACK;
5203 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5204 GEN9_PGCTL_SSB_EU19_ACK |
5205 GEN9_PGCTL_SSB_EU210_ACK |
5206 GEN9_PGCTL_SSB_EU311_ACK;
5207
5208 for (s = 0; s < s_max; s++) {
5209 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5210 /* skip disabled slice */
5211 continue;
5212
Imre Deakf08a0c92016-08-31 19:13:04 +03005213 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005214
David Weinehall36cdd012016-08-22 13:59:31 +03005215 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005216 sseu->subslice_mask =
5217 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005218
Jeff McGee5d395252015-04-03 18:13:17 -07005219 for (ss = 0; ss < ss_max; ss++) {
5220 unsigned int eu_cnt;
5221
Imre Deak57ec1712016-08-31 19:13:05 +03005222 if (IS_BROXTON(dev_priv)) {
5223 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5224 /* skip disabled subslice */
5225 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005226
Imre Deak57ec1712016-08-31 19:13:05 +03005227 sseu->subslice_mask |= BIT(ss);
5228 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005229
Jeff McGee5d395252015-04-03 18:13:17 -07005230 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5231 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005232 sseu->eu_total += eu_cnt;
5233 sseu->eu_per_subslice = max_t(unsigned int,
5234 sseu->eu_per_subslice,
5235 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005236 }
5237 }
5238}
5239
David Weinehall36cdd012016-08-22 13:59:31 +03005240static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005241 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005242{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005243 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005244 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005245
Imre Deakf08a0c92016-08-31 19:13:04 +03005246 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005247
Imre Deakf08a0c92016-08-31 19:13:04 +03005248 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005249 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005250 sseu->eu_per_subslice =
5251 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005252 sseu->eu_total = sseu->eu_per_subslice *
5253 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005254
5255 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005256 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005257 u8 subslice_7eu =
5258 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005259
Imre Deak915490d2016-08-31 19:13:01 +03005260 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005261 }
5262 }
5263}
5264
Imre Deak615d8902016-08-31 19:13:03 +03005265static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5266 const struct sseu_dev_info *sseu)
5267{
5268 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5269 const char *type = is_available_info ? "Available" : "Enabled";
5270
Imre Deakc67ba532016-08-31 19:13:06 +03005271 seq_printf(m, " %s Slice Mask: %04x\n", type,
5272 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005273 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005274 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005275 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005276 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005277 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5278 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005279 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005280 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005281 seq_printf(m, " %s EU Total: %u\n", type,
5282 sseu->eu_total);
5283 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5284 sseu->eu_per_subslice);
5285
5286 if (!is_available_info)
5287 return;
5288
5289 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5290 if (HAS_POOLED_EU(dev_priv))
5291 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5292
5293 seq_printf(m, " Has Slice Power Gating: %s\n",
5294 yesno(sseu->has_slice_pg));
5295 seq_printf(m, " Has Subslice Power Gating: %s\n",
5296 yesno(sseu->has_subslice_pg));
5297 seq_printf(m, " Has EU Power Gating: %s\n",
5298 yesno(sseu->has_eu_pg));
5299}
5300
Jeff McGee38732182015-02-13 10:27:54 -06005301static int i915_sseu_status(struct seq_file *m, void *unused)
5302{
David Weinehall36cdd012016-08-22 13:59:31 +03005303 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005304 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005305
David Weinehall36cdd012016-08-22 13:59:31 +03005306 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005307 return -ENODEV;
5308
5309 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005310 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005311
Jeff McGee7f992ab2015-02-13 10:27:55 -06005312 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005313 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005314
5315 intel_runtime_pm_get(dev_priv);
5316
David Weinehall36cdd012016-08-22 13:59:31 +03005317 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005318 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005319 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005320 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005321 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005322 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005323 }
David Weinehall238010e2016-08-01 17:33:27 +03005324
5325 intel_runtime_pm_put(dev_priv);
5326
Imre Deak615d8902016-08-31 19:13:03 +03005327 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005328
Jeff McGee38732182015-02-13 10:27:54 -06005329 return 0;
5330}
5331
Ben Widawsky6d794d42011-04-25 11:25:56 -07005332static int i915_forcewake_open(struct inode *inode, struct file *file)
5333{
David Weinehall36cdd012016-08-22 13:59:31 +03005334 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005335
David Weinehall36cdd012016-08-22 13:59:31 +03005336 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005337 return 0;
5338
Chris Wilson6daccb02015-01-16 11:34:35 +02005339 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005340 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005341
5342 return 0;
5343}
5344
Ben Widawskyc43b5632012-04-16 14:07:40 -07005345static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005346{
David Weinehall36cdd012016-08-22 13:59:31 +03005347 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005348
David Weinehall36cdd012016-08-22 13:59:31 +03005349 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005350 return 0;
5351
Mika Kuoppala59bad942015-01-16 11:34:40 +02005352 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005353 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005354
5355 return 0;
5356}
5357
5358static const struct file_operations i915_forcewake_fops = {
5359 .owner = THIS_MODULE,
5360 .open = i915_forcewake_open,
5361 .release = i915_forcewake_release,
5362};
5363
5364static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5365{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005366 struct dentry *ent;
5367
5368 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005369 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005370 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005371 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005372 if (!ent)
5373 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005374
Ben Widawsky8eb57292011-05-11 15:10:58 -07005375 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005376}
5377
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005378static int i915_debugfs_create(struct dentry *root,
5379 struct drm_minor *minor,
5380 const char *name,
5381 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005382{
Jesse Barnes358733e2011-07-27 11:53:01 -07005383 struct dentry *ent;
5384
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005385 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005386 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005387 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005388 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005389 if (!ent)
5390 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005391
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005392 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005393}
5394
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005395static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005396 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005397 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005398 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005399 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005400 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005401 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005402 {"i915_gem_request", i915_gem_request_info, 0},
5403 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005404 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005405 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005406 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5407 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5408 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005409 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005410 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005411 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005412 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005413 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305414 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005415 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005416 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005417 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005418 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005419 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005420 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005421 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005422 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005423 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005424 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005425 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005426 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01005427 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005428 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005429 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005430 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005431 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005432 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005433 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005434 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005435 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005436 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005437 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005438 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01005439 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005440 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005441 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005442 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005443 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005444 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005445 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305446 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005447 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005448};
Ben Gamari27c202a2009-07-01 22:26:52 -04005449#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005450
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005451static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005452 const char *name;
5453 const struct file_operations *fops;
5454} i915_debugfs_files[] = {
5455 {"i915_wedged", &i915_wedged_fops},
5456 {"i915_max_freq", &i915_max_freq_fops},
5457 {"i915_min_freq", &i915_min_freq_fops},
5458 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005459 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5460 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005461 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005462#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02005463 {"i915_error_state", &i915_error_state_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005464#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02005465 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005466 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005467 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5468 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5469 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005470 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005471 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5472 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05305473 {"i915_dp_test_active", &i915_displayport_test_active_fops},
5474 {"i915_guc_log_control", &i915_guc_log_control_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005475};
5476
David Weinehall36cdd012016-08-22 13:59:31 +03005477void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005478{
Daniel Vetterb3783602013-11-14 11:30:42 +01005479 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005480
Damien Lespiau055e3932014-08-18 13:49:10 +01005481 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005482 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005483
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005484 pipe_crc->opened = false;
5485 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005486 init_waitqueue_head(&pipe_crc->wq);
5487 }
5488}
5489
Chris Wilson1dac8912016-06-24 14:00:17 +01005490int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005491{
Chris Wilson91c8a322016-07-05 10:40:23 +01005492 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005493 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005494
Ben Widawsky6d794d42011-04-25 11:25:56 -07005495 ret = i915_forcewake_create(minor->debugfs_root, minor);
5496 if (ret)
5497 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005498
Damien Lespiau07144422013-10-15 18:55:40 +01005499 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5500 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5501 if (ret)
5502 return ret;
5503 }
5504
Daniel Vetter34b96742013-07-04 20:49:44 +02005505 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5506 ret = i915_debugfs_create(minor->debugfs_root, minor,
5507 i915_debugfs_files[i].name,
5508 i915_debugfs_files[i].fops);
5509 if (ret)
5510 return ret;
5511 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005512
Ben Gamari27c202a2009-07-01 22:26:52 -04005513 return drm_debugfs_create_files(i915_debugfs_list,
5514 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005515 minor->debugfs_root, minor);
5516}
5517
Chris Wilson1dac8912016-06-24 14:00:17 +01005518void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005519{
Chris Wilson91c8a322016-07-05 10:40:23 +01005520 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005521 int i;
5522
Ben Gamari27c202a2009-07-01 22:26:52 -04005523 drm_debugfs_remove_files(i915_debugfs_list,
5524 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005525
David Weinehall36cdd012016-08-22 13:59:31 +03005526 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005527 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005528
Daniel Vettere309a992013-10-16 22:55:51 +02005529 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005530 struct drm_info_list *info_list =
5531 (struct drm_info_list *)&i915_pipe_crc_data[i];
5532
5533 drm_debugfs_remove_files(info_list, 1, minor);
5534 }
5535
Daniel Vetter34b96742013-07-04 20:49:44 +02005536 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5537 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005538 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005539
5540 drm_debugfs_remove_files(info_list, 1, minor);
5541 }
Ben Gamari20172632009-02-17 20:08:50 -05005542}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005543
5544struct dpcd_block {
5545 /* DPCD dump start address. */
5546 unsigned int offset;
5547 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5548 unsigned int end;
5549 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5550 size_t size;
5551 /* Only valid for eDP. */
5552 bool edp;
5553};
5554
5555static const struct dpcd_block i915_dpcd_debug[] = {
5556 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5557 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5558 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5559 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5560 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5561 { .offset = DP_SET_POWER },
5562 { .offset = DP_EDP_DPCD_REV },
5563 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5564 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5565 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5566};
5567
5568static int i915_dpcd_show(struct seq_file *m, void *data)
5569{
5570 struct drm_connector *connector = m->private;
5571 struct intel_dp *intel_dp =
5572 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5573 uint8_t buf[16];
5574 ssize_t err;
5575 int i;
5576
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005577 if (connector->status != connector_status_connected)
5578 return -ENODEV;
5579
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005580 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5581 const struct dpcd_block *b = &i915_dpcd_debug[i];
5582 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5583
5584 if (b->edp &&
5585 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5586 continue;
5587
5588 /* low tech for now */
5589 if (WARN_ON(size > sizeof(buf)))
5590 continue;
5591
5592 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5593 if (err <= 0) {
5594 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5595 size, b->offset, err);
5596 continue;
5597 }
5598
5599 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005600 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005601
5602 return 0;
5603}
5604
5605static int i915_dpcd_open(struct inode *inode, struct file *file)
5606{
5607 return single_open(file, i915_dpcd_show, inode->i_private);
5608}
5609
5610static const struct file_operations i915_dpcd_fops = {
5611 .owner = THIS_MODULE,
5612 .open = i915_dpcd_open,
5613 .read = seq_read,
5614 .llseek = seq_lseek,
5615 .release = single_release,
5616};
5617
David Weinehallecbd6782016-08-23 12:23:56 +03005618static int i915_panel_show(struct seq_file *m, void *data)
5619{
5620 struct drm_connector *connector = m->private;
5621 struct intel_dp *intel_dp =
5622 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5623
5624 if (connector->status != connector_status_connected)
5625 return -ENODEV;
5626
5627 seq_printf(m, "Panel power up delay: %d\n",
5628 intel_dp->panel_power_up_delay);
5629 seq_printf(m, "Panel power down delay: %d\n",
5630 intel_dp->panel_power_down_delay);
5631 seq_printf(m, "Backlight on delay: %d\n",
5632 intel_dp->backlight_on_delay);
5633 seq_printf(m, "Backlight off delay: %d\n",
5634 intel_dp->backlight_off_delay);
5635
5636 return 0;
5637}
5638
5639static int i915_panel_open(struct inode *inode, struct file *file)
5640{
5641 return single_open(file, i915_panel_show, inode->i_private);
5642}
5643
5644static const struct file_operations i915_panel_fops = {
5645 .owner = THIS_MODULE,
5646 .open = i915_panel_open,
5647 .read = seq_read,
5648 .llseek = seq_lseek,
5649 .release = single_release,
5650};
5651
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005652/**
5653 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5654 * @connector: pointer to a registered drm_connector
5655 *
5656 * Cleanup will be done by drm_connector_unregister() through a call to
5657 * drm_debugfs_connector_remove().
5658 *
5659 * Returns 0 on success, negative error codes on error.
5660 */
5661int i915_debugfs_connector_add(struct drm_connector *connector)
5662{
5663 struct dentry *root = connector->debugfs_entry;
5664
5665 /* The connector must have been registered beforehands. */
5666 if (!root)
5667 return -ENODEV;
5668
5669 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5670 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005671 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5672 connector, &i915_dpcd_fops);
5673
5674 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5675 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5676 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005677
5678 return 0;
5679}