blob: 6c788e434255bc7c89aa2f09518df87edc047d7f [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010099 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Chris Wilsonb4716182015-04-27 13:41:17 +0100123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100127 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800128
Chris Wilsonb4716182015-04-27 13:41:17 +0100129 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100130 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100131 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 get_pin_flag(obj),
133 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800135 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100136 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 obj->base.write_domain);
138 for_each_ring(ring, dev_priv, i)
139 seq_printf(m, "%x ",
140 i915_gem_request_get_seqno(obj->last_read_req[i]));
141 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000142 i915_gem_request_get_seqno(obj->last_write_req),
143 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100144 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 obj->dirty ? " dirty" : "",
146 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
147 if (obj->base.name)
148 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300149 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800150 if (vma->pin_count > 0)
151 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300152 }
153 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100154 if (obj->pin_display)
155 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 if (obj->fence_reg != I915_FENCE_REG_NONE)
157 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100159 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160 i915_is_ggtt(vma->vm) ? "g" : "pp",
161 vma->node.start, vma->node.size);
162 if (i915_is_ggtt(vma->vm))
163 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700164 else
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100165 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700166 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000167 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100168 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100169 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000170 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100171 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000172 *t++ = 'p';
173 if (obj->fault_mappable)
174 *t++ = 'f';
175 *t = '\0';
176 seq_printf(m, " (%s mappable)", s);
177 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100178 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000179 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100180 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200181 if (obj->frontbuffer_bits)
182 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100183}
184
Oscar Mateo273497e2014-05-22 14:13:37 +0100185static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700186{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100187 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700188 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
189 seq_putc(m, ' ');
190}
191
Ben Gamari433e12f2009-02-17 20:08:51 -0500192static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500193{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100194 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500195 uintptr_t list = (uintptr_t) node->info_ent->data;
196 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500197 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100201 size_t total_obj_size, total_gtt_size;
202 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100203
204 ret = mutex_lock_interruptible(&dev->struct_mutex);
205 if (ret)
206 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500207
Ben Widawskyca191b12013-07-31 17:00:14 -0700208 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 switch (list) {
210 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100211 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700212 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 break;
214 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100215 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700216 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500217 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100219 mutex_unlock(&dev->struct_mutex);
220 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500221 }
222
Chris Wilson8f2480f2010-09-26 11:44:19 +0100223 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700224 list_for_each_entry(vma, head, mm_list) {
225 seq_printf(m, " ");
226 describe_obj(m, vma->obj);
227 seq_printf(m, "\n");
228 total_obj_size += vma->obj->base.size;
229 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100230 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500231 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100232 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700233
Chris Wilson8f2480f2010-09-26 11:44:19 +0100234 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
235 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500236 return 0;
237}
238
Chris Wilson6d2b88852013-08-07 18:30:54 +0100239static int obj_rank_by_stolen(void *priv,
240 struct list_head *A, struct list_head *B)
241{
242 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200243 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200245 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
247 return a->stolen->start - b->stolen->start;
248}
249
250static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
251{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100252 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253 struct drm_device *dev = node->minor->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 struct drm_i915_gem_object *obj;
256 size_t total_obj_size, total_gtt_size;
257 LIST_HEAD(stolen);
258 int count, ret;
259
260 ret = mutex_lock_interruptible(&dev->struct_mutex);
261 if (ret)
262 return ret;
263
264 total_obj_size = total_gtt_size = count = 0;
265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 total_gtt_size += i915_gem_obj_ggtt_size(obj);
273 count++;
274 }
275 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
276 if (obj->stolen == NULL)
277 continue;
278
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280
281 total_obj_size += obj->base.size;
282 count++;
283 }
284 list_sort(NULL, &stolen, obj_rank_by_stolen);
285 seq_puts(m, "Stolen:\n");
286 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200287 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100288 seq_puts(m, " ");
289 describe_obj(m, obj);
290 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200291 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 }
293 mutex_unlock(&dev->struct_mutex);
294
295 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
296 count, total_obj_size, total_gtt_size);
297 return 0;
298}
299
Chris Wilson6299f992010-11-24 12:23:44 +0000300#define count_objects(list, member) do { \
301 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700302 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000303 ++count; \
304 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700305 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000306 ++mappable_count; \
307 } \
308 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400309} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000310
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000312 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000314 size_t total, unbound;
315 size_t global, shared;
316 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317};
318
319static int per_file_stats(int id, void *ptr, void *data)
320{
321 struct drm_i915_gem_object *obj = ptr;
322 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000323 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324
325 stats->count++;
326 stats->total += obj->base.size;
327
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000328 if (obj->base.name || obj->base.dma_buf)
329 stats->shared += obj->base.size;
330
Chris Wilson6313c202014-03-19 13:45:45 +0000331 if (USES_FULL_PPGTT(obj->base.dev)) {
332 list_for_each_entry(vma, &obj->vma_list, vma_link) {
333 struct i915_hw_ppgtt *ppgtt;
334
335 if (!drm_mm_node_allocated(&vma->node))
336 continue;
337
338 if (i915_is_ggtt(vma->vm)) {
339 stats->global += obj->base.size;
340 continue;
341 }
342
343 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200344 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000345 continue;
346
John Harrison41c52412014-11-24 18:49:43 +0000347 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351
352 return 0;
353 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100354 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (i915_gem_obj_ggtt_bound(obj)) {
356 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000357 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 stats->active += obj->base.size;
359 else
360 stats->inactive += obj->base.size;
361 return 0;
362 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100363 }
364
Chris Wilson6313c202014-03-19 13:45:45 +0000365 if (!list_empty(&obj->global_list))
366 stats->unbound += obj->base.size;
367
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100368 return 0;
369}
370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
373 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100389 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800391
392 memset(&stats, 0, sizeof(stats));
393
Chris Wilson06fbca72015-04-07 16:20:36 +0100394 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100395 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
396 list_for_each_entry(obj,
397 &ring->batch_pool.cache_list[j],
398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100401 }
Brad Volkin493018d2014-12-11 12:13:08 -0800402
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100403 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800404}
405
Ben Widawskyca191b12013-07-31 17:00:14 -0700406#define count_vmas(list, member) do { \
407 list_for_each_entry(vma, list, member) { \
408 size += i915_gem_obj_ggtt_size(vma->obj); \
409 ++count; \
410 if (vma->obj->map_and_fenceable) { \
411 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
412 ++mappable_count; \
413 } \
414 } \
415} while (0)
416
417static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100418{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100419 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 struct drm_device *dev = node->minor->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200422 u32 count, mappable_count, purgeable_count;
423 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000424 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700425 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100426 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700427 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, "%u objects, %zu bytes\n",
435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
438 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700439 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000440 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
441 count, mappable_count, size, mappable_size);
442
443 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700444 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000445 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
446 count, mappable_count, size, mappable_size);
447
448 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700449 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000450 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
451 count, mappable_count, size, mappable_size);
452
Chris Wilsonb7abb712012-08-20 11:33:30 +0200453 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700454 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200455 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200456 if (obj->madv == I915_MADV_DONTNEED)
457 purgeable_size += obj->base.size, ++purgeable_count;
458 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200459 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
460
Chris Wilson6299f992010-11-24 12:23:44 +0000461 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700462 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000463 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700464 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000465 ++count;
466 }
Chris Wilson30154652015-04-07 17:28:24 +0100467 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700468 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000469 ++mappable_count;
470 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200471 if (obj->madv == I915_MADV_DONTNEED) {
472 purgeable_size += obj->base.size;
473 ++purgeable_count;
474 }
Chris Wilson6299f992010-11-24 12:23:44 +0000475 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200476 seq_printf(m, "%u purgeable objects, %zu bytes\n",
477 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
479 mappable_count, mappable_size);
480 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
481 count, size);
482
Ben Widawsky93d18792013-01-17 12:45:17 -0800483 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700484 dev_priv->gtt.base.total,
485 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100486
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
504 rcu_read_lock();
505 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800506 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900507 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100508 }
509
Chris Wilson73aa8082010-09-30 11:46:12 +0100510 mutex_unlock(&dev->struct_mutex);
511
512 return 0;
513}
514
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100515static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000516{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100517 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000518 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100519 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000520 struct drm_i915_private *dev_priv = dev->dev_private;
521 struct drm_i915_gem_object *obj;
522 size_t total_obj_size, total_gtt_size;
523 int count, ret;
524
525 ret = mutex_lock_interruptible(&dev->struct_mutex);
526 if (ret)
527 return ret;
528
529 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700530 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800531 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100532 continue;
533
Damien Lespiau267f0c92013-06-24 22:59:48 +0100534 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000535 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000537 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700538 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000539 count++;
540 }
541
542 mutex_unlock(&dev->struct_mutex);
543
544 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
545 count, total_obj_size, total_gtt_size);
546
547 return 0;
548}
549
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550static int i915_gem_pageflip_info(struct seq_file *m, void *data)
551{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100552 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100553 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100554 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200556 int ret;
557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100562 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800563 const char pipe = pipe_name(crtc->pipe);
564 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 struct intel_unpin_work *work;
566
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200567 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 work = crtc->unpin_work;
569 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800570 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571 pipe, plane);
572 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100573 u32 addr;
574
Chris Wilsone7d841c2012-12-03 11:36:30 +0000575 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100577 pipe, plane);
578 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800579 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100580 pipe, plane);
581 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100582 if (work->flip_queued_req) {
583 struct intel_engine_cs *ring =
584 i915_gem_request_get_ring(work->flip_queued_req);
585
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200586 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100587 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000588 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100589 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100590 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000591 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100592 } else
593 seq_printf(m, "Flip not associated with any ring\n");
594 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
595 work->flip_queued_vblank,
596 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100597 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100598 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100599 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100600 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100601 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000602 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100603
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100604 if (INTEL_INFO(dev)->gen >= 4)
605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
606 else
607 addr = I915_READ(DSPADDR(crtc->plane));
608 seq_printf(m, "Current scanout address 0x%08x\n", addr);
609
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100611 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
612 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 }
614 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200615 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100616 }
617
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200618 mutex_unlock(&dev->struct_mutex);
619
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100620 return 0;
621}
622
Brad Volkin493018d2014-12-11 12:13:08 -0800623static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
624{
625 struct drm_info_node *node = m->private;
626 struct drm_device *dev = node->minor->dev;
627 struct drm_i915_private *dev_priv = dev->dev_private;
628 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100629 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100630 int total = 0;
631 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800632
633 ret = mutex_lock_interruptible(&dev->struct_mutex);
634 if (ret)
635 return ret;
636
Chris Wilson06fbca72015-04-07 16:20:36 +0100637 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
639 int count;
640
641 count = 0;
642 list_for_each_entry(obj,
643 &ring->batch_pool.cache_list[j],
644 batch_pool_link)
645 count++;
646 seq_printf(m, "%s cache[%d]: %d objects\n",
647 ring->name, j, count);
648
649 list_for_each_entry(obj,
650 &ring->batch_pool.cache_list[j],
651 batch_pool_link) {
652 seq_puts(m, " ");
653 describe_obj(m, obj);
654 seq_putc(m, '\n');
655 }
656
657 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100658 }
Brad Volkin493018d2014-12-11 12:13:08 -0800659 }
660
Chris Wilson8d9d5742015-04-07 16:20:38 +0100661 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800662
663 mutex_unlock(&dev->struct_mutex);
664
665 return 0;
666}
667
Ben Gamari20172632009-02-17 20:08:50 -0500668static int i915_gem_request_info(struct seq_file *m, void *data)
669{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100670 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500671 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300672 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100673 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200674 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100675 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100676
677 ret = mutex_lock_interruptible(&dev->struct_mutex);
678 if (ret)
679 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500680
Chris Wilson2d1070b2015-04-01 10:36:56 +0100681 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100682 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683 int count;
684
685 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200686 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100687 count++;
688 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100689 continue;
690
Chris Wilson2d1070b2015-04-01 10:36:56 +0100691 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200692 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 struct task_struct *task;
694
695 rcu_read_lock();
696 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200697 if (req->pid)
698 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100699 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200700 req->seqno,
701 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100702 task ? task->comm : "<unknown>",
703 task ? task->pid : -1);
704 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100705 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100706
707 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500708 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100709 mutex_unlock(&dev->struct_mutex);
710
Chris Wilson2d1070b2015-04-01 10:36:56 +0100711 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100712 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100713
Ben Gamari20172632009-02-17 20:08:50 -0500714 return 0;
715}
716
Chris Wilsonb2223492010-10-27 15:27:33 +0100717static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100718 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100719{
720 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200721 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100722 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100723 }
724}
725
Ben Gamari20172632009-02-17 20:08:50 -0500726static int i915_gem_seqno_info(struct seq_file *m, void *data)
727{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100728 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500729 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300730 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100731 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000732 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200737 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500738
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100739 for_each_ring(ring, dev_priv, i)
740 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100741
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200742 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100743 mutex_unlock(&dev->struct_mutex);
744
Ben Gamari20172632009-02-17 20:08:50 -0500745 return 0;
746}
747
748
749static int i915_interrupt_info(struct seq_file *m, void *data)
750{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100751 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500752 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300753 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100754 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800755 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
757 ret = mutex_lock_interruptible(&dev->struct_mutex);
758 if (ret)
759 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200760 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500761
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300762 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 seq_printf(m, "Display IER:\t%08x\n",
767 I915_READ(VLV_IER));
768 seq_printf(m, "Display IIR:\t%08x\n",
769 I915_READ(VLV_IIR));
770 seq_printf(m, "Display IIR_RW:\t%08x\n",
771 I915_READ(VLV_IIR_RW));
772 seq_printf(m, "Display IMR:\t%08x\n",
773 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100774 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 seq_printf(m, "Pipe %c stat:\t%08x\n",
776 pipe_name(pipe),
777 I915_READ(PIPESTAT(pipe)));
778
779 seq_printf(m, "Port hotplug:\t%08x\n",
780 I915_READ(PORT_HOTPLUG_EN));
781 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
782 I915_READ(VLV_DPFLIPSTAT));
783 seq_printf(m, "DPINVGTT:\t%08x\n",
784 I915_READ(DPINVGTT));
785
786 for (i = 0; i < 4; i++) {
787 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
788 i, I915_READ(GEN8_GT_IMR(i)));
789 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
790 i, I915_READ(GEN8_GT_IIR(i)));
791 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IER(i)));
793 }
794
795 seq_printf(m, "PCU interrupt mask:\t%08x\n",
796 I915_READ(GEN8_PCU_IMR));
797 seq_printf(m, "PCU interrupt identity:\t%08x\n",
798 I915_READ(GEN8_PCU_IIR));
799 seq_printf(m, "PCU interrupt enable:\t%08x\n",
800 I915_READ(GEN8_PCU_IER));
801 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Master Interrupt Control:\t%08x\n",
803 I915_READ(GEN8_MASTER_IRQ));
804
805 for (i = 0; i < 4; i++) {
806 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
807 i, I915_READ(GEN8_GT_IMR(i)));
808 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
809 i, I915_READ(GEN8_GT_IIR(i)));
810 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
811 i, I915_READ(GEN8_GT_IER(i)));
812 }
813
Damien Lespiau055e3932014-08-18 13:49:10 +0100814 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200815 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300816 POWER_DOMAIN_PIPE(pipe))) {
817 seq_printf(m, "Pipe %c power disabled\n",
818 pipe_name(pipe));
819 continue;
820 }
Ben Widawskya123f152013-11-02 21:07:10 -0700821 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700824 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000825 pipe_name(pipe),
826 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700827 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000828 pipe_name(pipe),
829 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700830 }
831
832 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_PORT_IMR));
834 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_PORT_IIR));
836 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_PORT_IER));
838
839 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
840 I915_READ(GEN8_DE_MISC_IMR));
841 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
842 I915_READ(GEN8_DE_MISC_IIR));
843 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
844 I915_READ(GEN8_DE_MISC_IER));
845
846 seq_printf(m, "PCU interrupt mask:\t%08x\n",
847 I915_READ(GEN8_PCU_IMR));
848 seq_printf(m, "PCU interrupt identity:\t%08x\n",
849 I915_READ(GEN8_PCU_IIR));
850 seq_printf(m, "PCU interrupt enable:\t%08x\n",
851 I915_READ(GEN8_PCU_IER));
852 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700853 seq_printf(m, "Display IER:\t%08x\n",
854 I915_READ(VLV_IER));
855 seq_printf(m, "Display IIR:\t%08x\n",
856 I915_READ(VLV_IIR));
857 seq_printf(m, "Display IIR_RW:\t%08x\n",
858 I915_READ(VLV_IIR_RW));
859 seq_printf(m, "Display IMR:\t%08x\n",
860 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100861 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700862 seq_printf(m, "Pipe %c stat:\t%08x\n",
863 pipe_name(pipe),
864 I915_READ(PIPESTAT(pipe)));
865
866 seq_printf(m, "Master IER:\t%08x\n",
867 I915_READ(VLV_MASTER_IER));
868
869 seq_printf(m, "Render IER:\t%08x\n",
870 I915_READ(GTIER));
871 seq_printf(m, "Render IIR:\t%08x\n",
872 I915_READ(GTIIR));
873 seq_printf(m, "Render IMR:\t%08x\n",
874 I915_READ(GTIMR));
875
876 seq_printf(m, "PM IER:\t\t%08x\n",
877 I915_READ(GEN6_PMIER));
878 seq_printf(m, "PM IIR:\t\t%08x\n",
879 I915_READ(GEN6_PMIIR));
880 seq_printf(m, "PM IMR:\t\t%08x\n",
881 I915_READ(GEN6_PMIMR));
882
883 seq_printf(m, "Port hotplug:\t%08x\n",
884 I915_READ(PORT_HOTPLUG_EN));
885 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
886 I915_READ(VLV_DPFLIPSTAT));
887 seq_printf(m, "DPINVGTT:\t%08x\n",
888 I915_READ(DPINVGTT));
889
890 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800891 seq_printf(m, "Interrupt enable: %08x\n",
892 I915_READ(IER));
893 seq_printf(m, "Interrupt identity: %08x\n",
894 I915_READ(IIR));
895 seq_printf(m, "Interrupt mask: %08x\n",
896 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100897 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800898 seq_printf(m, "Pipe %c stat: %08x\n",
899 pipe_name(pipe),
900 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800901 } else {
902 seq_printf(m, "North Display Interrupt enable: %08x\n",
903 I915_READ(DEIER));
904 seq_printf(m, "North Display Interrupt identity: %08x\n",
905 I915_READ(DEIIR));
906 seq_printf(m, "North Display Interrupt mask: %08x\n",
907 I915_READ(DEIMR));
908 seq_printf(m, "South Display Interrupt enable: %08x\n",
909 I915_READ(SDEIER));
910 seq_printf(m, "South Display Interrupt identity: %08x\n",
911 I915_READ(SDEIIR));
912 seq_printf(m, "South Display Interrupt mask: %08x\n",
913 I915_READ(SDEIMR));
914 seq_printf(m, "Graphics Interrupt enable: %08x\n",
915 I915_READ(GTIER));
916 seq_printf(m, "Graphics Interrupt identity: %08x\n",
917 I915_READ(GTIIR));
918 seq_printf(m, "Graphics Interrupt mask: %08x\n",
919 I915_READ(GTIMR));
920 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100921 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700922 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100923 seq_printf(m,
924 "Graphics Interrupt mask (%s): %08x\n",
925 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000926 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100927 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000928 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200929 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100930 mutex_unlock(&dev->struct_mutex);
931
Ben Gamari20172632009-02-17 20:08:50 -0500932 return 0;
933}
934
Chris Wilsona6172a82009-02-11 14:26:38 +0000935static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
936{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100937 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000938 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300939 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100940 int i, ret;
941
942 ret = mutex_lock_interruptible(&dev->struct_mutex);
943 if (ret)
944 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000945
946 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
947 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
948 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000949 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000950
Chris Wilson6c085a72012-08-20 11:40:46 +0200951 seq_printf(m, "Fence %d, pin count = %d, object = ",
952 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100953 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100954 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100955 else
Chris Wilson05394f32010-11-08 19:18:58 +0000956 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100957 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000958 }
959
Chris Wilson05394f32010-11-08 19:18:58 +0000960 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000961 return 0;
962}
963
Ben Gamari20172632009-02-17 20:08:50 -0500964static int i915_hws_info(struct seq_file *m, void *data)
965{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100966 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500967 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300968 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100969 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100970 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100971 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500972
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000973 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100974 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500975 if (hws == NULL)
976 return 0;
977
978 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
979 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
980 i * 4,
981 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
982 }
983 return 0;
984}
985
Daniel Vetterd5442302012-04-27 15:17:40 +0200986static ssize_t
987i915_error_state_write(struct file *filp,
988 const char __user *ubuf,
989 size_t cnt,
990 loff_t *ppos)
991{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300992 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200993 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200994 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200995
996 DRM_DEBUG_DRIVER("Resetting error state\n");
997
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200998 ret = mutex_lock_interruptible(&dev->struct_mutex);
999 if (ret)
1000 return ret;
1001
Daniel Vetterd5442302012-04-27 15:17:40 +02001002 i915_destroy_error_state(dev);
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return cnt;
1006}
1007
1008static int i915_error_state_open(struct inode *inode, struct file *file)
1009{
1010 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001011 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
1013 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1014 if (!error_priv)
1015 return -ENOMEM;
1016
1017 error_priv->dev = dev;
1018
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001019 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001020
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 file->private_data = error_priv;
1022
1023 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001024}
1025
1026static int i915_error_state_release(struct inode *inode, struct file *file)
1027{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001028 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001029
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001030 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001031 kfree(error_priv);
1032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001033 return 0;
1034}
1035
1036static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1037 size_t count, loff_t *pos)
1038{
1039 struct i915_error_state_file_priv *error_priv = file->private_data;
1040 struct drm_i915_error_state_buf error_str;
1041 loff_t tmp_pos = 0;
1042 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001043 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001044
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001045 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001046 if (ret)
1047 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001048
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001049 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001050 if (ret)
1051 goto out;
1052
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001053 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1054 error_str.buf,
1055 error_str.bytes);
1056
1057 if (ret_count < 0)
1058 ret = ret_count;
1059 else
1060 *pos = error_str.start + ret_count;
1061out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001062 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001063 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001064}
1065
1066static const struct file_operations i915_error_state_fops = {
1067 .owner = THIS_MODULE,
1068 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001069 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001070 .write = i915_error_state_write,
1071 .llseek = default_llseek,
1072 .release = i915_error_state_release,
1073};
1074
Kees Cook647416f2013-03-10 14:10:06 -07001075static int
1076i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001077{
Kees Cook647416f2013-03-10 14:10:06 -07001078 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001079 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
Kees Cook647416f2013-03-10 14:10:06 -07001086 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 mutex_unlock(&dev->struct_mutex);
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001090}
1091
Kees Cook647416f2013-03-10 14:10:06 -07001092static int
1093i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001094{
Kees Cook647416f2013-03-10 14:10:06 -07001095 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 int ret;
1097
Mika Kuoppala40633212012-12-04 15:12:00 +02001098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001102 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001103 mutex_unlock(&dev->struct_mutex);
1104
Kees Cook647416f2013-03-10 14:10:06 -07001105 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001106}
1107
Kees Cook647416f2013-03-10 14:10:06 -07001108DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1109 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001110 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001111
Deepak Sadb4bd12014-03-31 11:30:02 +05301112static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001114 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001116 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001117 int ret = 0;
1118
1119 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001120
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001121 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1122
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123 if (IS_GEN5(dev)) {
1124 u16 rgvswctl = I915_READ16(MEMSWCTL);
1125 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1126
1127 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1128 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1129 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1130 MEMSTAT_VID_SHIFT);
1131 seq_printf(m, "Current P-state: %d\n",
1132 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001133 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
Akash Goel60260a52015-03-06 11:07:21 +05301134 IS_BROADWELL(dev) || IS_GEN9(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1136 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1137 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001138 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001139 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001140 u32 rpupei, rpcurup, rpprevup;
1141 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001142 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 int max_freq;
1144
1145 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001146 ret = mutex_lock_interruptible(&dev->struct_mutex);
1147 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001148 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001149
Mika Kuoppala59bad942015-01-16 11:34:40 +02001150 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001152 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301153 if (IS_GEN9(dev))
1154 reqf >>= 23;
1155 else {
1156 reqf &= ~GEN6_TURBO_DISABLE;
1157 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1158 reqf >>= 24;
1159 else
1160 reqf >>= 25;
1161 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001162 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001163
Chris Wilson0d8f9492014-03-27 09:06:14 +00001164 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1165 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1166 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1167
Jesse Barnesccab5c82011-01-18 15:49:25 -08001168 rpstat = I915_READ(GEN6_RPSTAT1);
1169 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1170 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1171 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1172 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1173 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1174 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301175 if (IS_GEN9(dev))
1176 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1177 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001178 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1179 else
1180 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001181 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001182
Mika Kuoppala59bad942015-01-16 11:34:40 +02001183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001184 mutex_unlock(&dev->struct_mutex);
1185
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001186 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1187 pm_ier = I915_READ(GEN6_PMIER);
1188 pm_imr = I915_READ(GEN6_PMIMR);
1189 pm_isr = I915_READ(GEN6_PMISR);
1190 pm_iir = I915_READ(GEN6_PMIIR);
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 } else {
1193 pm_ier = I915_READ(GEN8_GT_IER(2));
1194 pm_imr = I915_READ(GEN8_GT_IMR(2));
1195 pm_isr = I915_READ(GEN8_GT_ISR(2));
1196 pm_iir = I915_READ(GEN8_GT_IIR(2));
1197 pm_mask = I915_READ(GEN6_PMINTRMSK);
1198 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001199 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001200 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301203 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001204 seq_printf(m, "Render p-state VID: %d\n",
1205 gt_perf_status & 0xff);
1206 seq_printf(m, "Render p-state limit: %d\n",
1207 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1209 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1210 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1211 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001212 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001213 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001214 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1215 GEN6_CURICONT_MASK);
1216 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1217 GEN6_CURBSYTAVG_MASK);
1218 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1219 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001220 seq_printf(m, "Up threshold: %d%%\n",
1221 dev_priv->rps.up_threshold);
1222
Jesse Barnesccab5c82011-01-18 15:49:25 -08001223 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1224 GEN6_CURIAVG_MASK);
1225 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1226 GEN6_CURBSYTAVG_MASK);
1227 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1228 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001229 seq_printf(m, "Down threshold: %d%%\n",
1230 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001231
1232 max_freq = (rp_state_cap & 0xff0000) >> 16;
Akash Goel60260a52015-03-06 11:07:21 +05301233 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001235 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236
1237 max_freq = (rp_state_cap & 0xff00) >> 8;
Akash Goel60260a52015-03-06 11:07:21 +05301238 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001239 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001240 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241
1242 max_freq = rp_state_cap & 0xff;
Akash Goel60260a52015-03-06 11:07:21 +05301243 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001244 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001245 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001246 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001247 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001248
Chris Wilsond86ed342015-04-27 13:41:19 +01001249 seq_printf(m, "Current freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1251 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252 seq_printf(m, "Idle freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001254 seq_printf(m, "Min freq: %d MHz\n",
1255 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1256 seq_printf(m, "Max freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258 seq_printf(m,
1259 "efficient (RPe) frequency: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001261 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001262 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001263
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001264 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001265 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001266 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1267 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1268
Chris Wilsond86ed342015-04-27 13:41:19 +01001269 seq_printf(m, "actual GPU freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1271
1272 seq_printf(m, "current GPU freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1274
Jesse Barnes0a073b82013-04-17 15:54:58 -07001275 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001277
Jesse Barnes0a073b82013-04-17 15:54:58 -07001278 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001279 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001280
Chris Wilsonaed242f2015-03-18 09:48:21 +00001281 seq_printf(m, "idle GPU freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1283
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001287 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001288 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001289 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001291
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001292out:
1293 intel_runtime_pm_put(dev_priv);
1294 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001295}
1296
Chris Wilsonf6544492015-01-26 18:03:04 +02001297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
1299 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001300 struct drm_device *dev = node->minor->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001302 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001303 u64 acthd[I915_NUM_RINGS];
1304 u32 seqno[I915_NUM_RINGS];
Chris Wilsonf6544492015-01-26 18:03:04 +02001305 int i;
1306
1307 if (!i915.enable_hangcheck) {
1308 seq_printf(m, "Hangcheck disabled\n");
1309 return 0;
1310 }
1311
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001312 intel_runtime_pm_get(dev_priv);
1313
1314 for_each_ring(ring, dev_priv, i) {
1315 seqno[i] = ring->get_seqno(ring, false);
1316 acthd[i] = intel_ring_get_active_head(ring);
1317 }
1318
1319 intel_runtime_pm_put(dev_priv);
1320
Chris Wilsonf6544492015-01-26 18:03:04 +02001321 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1322 seq_printf(m, "Hangcheck active, fires in %dms\n",
1323 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1324 jiffies));
1325 } else
1326 seq_printf(m, "Hangcheck inactive\n");
1327
1328 for_each_ring(ring, dev_priv, i) {
1329 seq_printf(m, "%s:\n", ring->name);
1330 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1333 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001335 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1336 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001337 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1338 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Chris Wilsonf6544492015-01-26 18:03:04 +02001339 }
1340
1341 return 0;
1342}
1343
Ben Widawsky4d855292011-12-12 19:34:16 -08001344static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001345{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001346 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001347 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001348 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001349 u32 rgvmodectl, rstdbyctl;
1350 u16 crstandvid;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001356 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357
1358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001362 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001363 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001364
1365 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1366 "yes" : "no");
1367 seq_printf(m, "Boost freq: %d\n",
1368 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1369 MEMMODE_BOOST_FREQ_SHIFT);
1370 seq_printf(m, "HW control enabled: %s\n",
1371 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1372 seq_printf(m, "SW control enabled: %s\n",
1373 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1374 seq_printf(m, "Gated voltage change: %s\n",
1375 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1376 seq_printf(m, "Starting frequency: P%d\n",
1377 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001378 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001379 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001380 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1381 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1382 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1383 seq_printf(m, "Render standby enabled: %s\n",
1384 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001385 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001386 switch (rstdbyctl & RSX_STATUS_MASK) {
1387 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001389 break;
1390 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001391 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001392 break;
1393 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001395 break;
1396 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001397 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001398 break;
1399 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001401 break;
1402 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001403 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001404 break;
1405 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001407 break;
1408 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001409
1410 return 0;
1411}
1412
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001413static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001414{
1415 struct drm_info_node *node = m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 int i;
1420
1421 spin_lock_irq(&dev_priv->uncore.lock);
1422 for_each_fw_domain(fw_domain, dev_priv, i) {
1423 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001424 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425 fw_domain->wake_count);
1426 }
1427 spin_unlock_irq(&dev_priv->uncore.lock);
1428
1429 return 0;
1430}
1431
Deepak S669ab5a2014-01-10 15:18:26 +05301432static int vlv_drpc_info(struct seq_file *m)
1433{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001434 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301435 struct drm_device *dev = node->minor->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001437 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301438
Imre Deakd46c0512014-04-14 20:24:27 +03001439 intel_runtime_pm_get(dev_priv);
1440
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001441 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301442 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
Imre Deakd46c0512014-04-14 20:24:27 +03001445 intel_runtime_pm_put(dev_priv);
1446
Deepak S669ab5a2014-01-10 15:18:26 +05301447 seq_printf(m, "Video Turbo Mode: %s\n",
1448 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1449 seq_printf(m, "Turbo enabled: %s\n",
1450 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1451 seq_printf(m, "HW control enabled: %s\n",
1452 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1453 seq_printf(m, "SW control enabled: %s\n",
1454 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1455 GEN6_RP_MEDIA_SW_MODE));
1456 seq_printf(m, "RC6 Enabled: %s\n",
1457 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1458 GEN6_RC_CTL_EI_MODE(1))));
1459 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001460 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301461 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001462 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301463
Imre Deak9cc19be2014-04-14 20:24:24 +03001464 seq_printf(m, "Render RC6 residency since boot: %u\n",
1465 I915_READ(VLV_GT_RENDER_RC6));
1466 seq_printf(m, "Media RC6 residency since boot: %u\n",
1467 I915_READ(VLV_GT_MEDIA_RC6));
1468
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001469 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301470}
1471
Ben Widawsky4d855292011-12-12 19:34:16 -08001472static int gen6_drpc_info(struct seq_file *m)
1473{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001474 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001475 struct drm_device *dev = node->minor->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001477 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001478 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001479 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001480
1481 ret = mutex_lock_interruptible(&dev->struct_mutex);
1482 if (ret)
1483 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001484 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001485
Chris Wilson907b28c2013-07-19 20:36:52 +01001486 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001487 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001488 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001489
1490 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "RC information inaccurate because somebody "
1492 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001493 } else {
1494 /* NB: we cannot use forcewake, else we read the wrong values */
1495 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1496 udelay(10);
1497 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1498 }
1499
1500 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001501 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001502
1503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001506 mutex_lock(&dev_priv->rps.hw_lock);
1507 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1508 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001509
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001510 intel_runtime_pm_put(dev_priv);
1511
Ben Widawsky4d855292011-12-12 19:34:16 -08001512 seq_printf(m, "Video Turbo Mode: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001519 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001520 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1521 seq_printf(m, "RC6 Enabled: %s\n",
1522 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523 seq_printf(m, "Deep RC6 Enabled: %s\n",
1524 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1525 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1526 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001527 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001528 switch (gt_core_status & GEN6_RCn_MASK) {
1529 case GEN6_RC0:
1530 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001531 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001533 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001534 break;
1535 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001537 break;
1538 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001539 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 break;
1541 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001543 break;
1544 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001545 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001546 break;
1547 }
1548
1549 seq_printf(m, "Core Power Down: %s\n",
1550 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001551
1552 /* Not exactly sure what this is */
1553 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1555 seq_printf(m, "RC6 residency since boot: %u\n",
1556 I915_READ(GEN6_GT_GFX_RC6));
1557 seq_printf(m, "RC6+ residency since boot: %u\n",
1558 I915_READ(GEN6_GT_GFX_RC6p));
1559 seq_printf(m, "RC6++ residency since boot: %u\n",
1560 I915_READ(GEN6_GT_GFX_RC6pp));
1561
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001562 seq_printf(m, "RC6 voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1564 seq_printf(m, "RC6+ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1566 seq_printf(m, "RC6++ voltage: %dmV\n",
1567 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 return 0;
1569}
1570
1571static int i915_drpc_info(struct seq_file *m, void *unused)
1572{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001573 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 struct drm_device *dev = node->minor->dev;
1575
Deepak S669ab5a2014-01-10 15:18:26 +05301576 if (IS_VALLEYVIEW(dev))
1577 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001578 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 return gen6_drpc_info(m);
1580 else
1581 return ironlake_drpc_info(m);
1582}
1583
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001584static int i915_fbc_status(struct seq_file *m, void *unused)
1585{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001586 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001587 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001589
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001590 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001592 return 0;
1593 }
1594
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001595 intel_runtime_pm_get(dev_priv);
1596
Adam Jacksonee5382a2010-04-23 11:17:39 -04001597 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001598 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001599 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001601 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001602 case FBC_OK:
1603 seq_puts(m, "FBC actived, but currently disabled in hardware");
1604 break;
1605 case FBC_UNSUPPORTED:
1606 seq_puts(m, "unsupported by this chipset");
1607 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001608 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001609 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001610 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001611 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001613 break;
1614 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001616 break;
1617 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001619 break;
1620 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001622 break;
1623 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001625 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001626 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001627 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001628 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001629 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001630 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001631 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001632 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001633 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001634 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001635 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001636 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001638 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001639 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001640
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001641 if (INTEL_INFO(dev_priv)->gen >= 7)
1642 seq_printf(m, "Compressing: %s\n",
1643 yesno(I915_READ(FBC_STATUS2) &
1644 FBC_COMPRESSION_MASK));
1645
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001646 intel_runtime_pm_put(dev_priv);
1647
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001648 return 0;
1649}
1650
Rodrigo Vivida46f932014-08-01 02:04:45 -07001651static int i915_fbc_fc_get(void *data, u64 *val)
1652{
1653 struct drm_device *dev = data;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655
1656 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1657 return -ENODEV;
1658
1659 drm_modeset_lock_all(dev);
1660 *val = dev_priv->fbc.false_color;
1661 drm_modeset_unlock_all(dev);
1662
1663 return 0;
1664}
1665
1666static int i915_fbc_fc_set(void *data, u64 val)
1667{
1668 struct drm_device *dev = data;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 u32 reg;
1671
1672 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1673 return -ENODEV;
1674
1675 drm_modeset_lock_all(dev);
1676
1677 reg = I915_READ(ILK_DPFC_CONTROL);
1678 dev_priv->fbc.false_color = val;
1679
1680 I915_WRITE(ILK_DPFC_CONTROL, val ?
1681 (reg | FBC_CTL_FALSE_COLOR) :
1682 (reg & ~FBC_CTL_FALSE_COLOR));
1683
1684 drm_modeset_unlock_all(dev);
1685 return 0;
1686}
1687
1688DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1689 i915_fbc_fc_get, i915_fbc_fc_set,
1690 "%llu\n");
1691
Paulo Zanoni92d44622013-05-31 16:33:24 -03001692static int i915_ips_status(struct seq_file *m, void *unused)
1693{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001694 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001695 struct drm_device *dev = node->minor->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
Damien Lespiauf5adf942013-06-24 18:29:34 +01001698 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001699 seq_puts(m, "not supported\n");
1700 return 0;
1701 }
1702
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001703 intel_runtime_pm_get(dev_priv);
1704
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001705 seq_printf(m, "Enabled by kernel parameter: %s\n",
1706 yesno(i915.enable_ips));
1707
1708 if (INTEL_INFO(dev)->gen >= 8) {
1709 seq_puts(m, "Currently: unknown\n");
1710 } else {
1711 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1712 seq_puts(m, "Currently: enabled\n");
1713 else
1714 seq_puts(m, "Currently: disabled\n");
1715 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001717 intel_runtime_pm_put(dev_priv);
1718
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719 return 0;
1720}
1721
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001722static int i915_sr_status(struct seq_file *m, void *unused)
1723{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001724 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001725 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001726 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001727 bool sr_enabled = false;
1728
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001729 intel_runtime_pm_get(dev_priv);
1730
Yuanhan Liu13982612010-12-15 15:42:31 +08001731 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001732 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001733 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001734 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1735 else if (IS_I915GM(dev))
1736 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1737 else if (IS_PINEVIEW(dev))
1738 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1739
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001740 intel_runtime_pm_put(dev_priv);
1741
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001742 seq_printf(m, "self-refresh: %s\n",
1743 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001744
1745 return 0;
1746}
1747
Jesse Barnes7648fa92010-05-20 14:28:11 -07001748static int i915_emon_status(struct seq_file *m, void *unused)
1749{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001750 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001751 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001753 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001754 int ret;
1755
Chris Wilson582be6b2012-04-30 19:35:02 +01001756 if (!IS_GEN5(dev))
1757 return -ENODEV;
1758
Chris Wilsonde227ef2010-07-03 07:58:38 +01001759 ret = mutex_lock_interruptible(&dev->struct_mutex);
1760 if (ret)
1761 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001762
1763 temp = i915_mch_val(dev_priv);
1764 chipset = i915_chipset_val(dev_priv);
1765 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001766 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001767
1768 seq_printf(m, "GMCH temp: %ld\n", temp);
1769 seq_printf(m, "Chipset power: %ld\n", chipset);
1770 seq_printf(m, "GFX power: %ld\n", gfx);
1771 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1772
1773 return 0;
1774}
1775
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001776static int i915_ring_freq_table(struct seq_file *m, void *unused)
1777{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001778 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001779 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001781 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001782 int gpu_freq, ia_freq;
1783
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001784 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001785 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001786 return 0;
1787 }
1788
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001789 intel_runtime_pm_get(dev_priv);
1790
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001791 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1792
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001793 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001794 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001795 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001796
Damien Lespiau267f0c92013-06-24 22:59:48 +01001797 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001798
Ben Widawskyb39fb292014-03-19 18:31:11 -07001799 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1800 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001801 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001802 ia_freq = gpu_freq;
1803 sandybridge_pcode_read(dev_priv,
1804 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1805 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001806 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001807 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001808 ((ia_freq >> 0) & 0xff) * 100,
1809 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810 }
1811
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001812 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001813
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001814out:
1815 intel_runtime_pm_put(dev_priv);
1816 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001817}
1818
Chris Wilson44834a62010-08-19 16:09:23 +01001819static int i915_opregion(struct seq_file *m, void *unused)
1820{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001821 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001822 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001824 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001825 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001826 int ret;
1827
Daniel Vetter0d38f002012-04-21 22:49:10 +02001828 if (data == NULL)
1829 return -ENOMEM;
1830
Chris Wilson44834a62010-08-19 16:09:23 +01001831 ret = mutex_lock_interruptible(&dev->struct_mutex);
1832 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001833 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001834
Daniel Vetter0d38f002012-04-21 22:49:10 +02001835 if (opregion->header) {
1836 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1837 seq_write(m, data, OPREGION_SIZE);
1838 }
Chris Wilson44834a62010-08-19 16:09:23 +01001839
1840 mutex_unlock(&dev->struct_mutex);
1841
Daniel Vetter0d38f002012-04-21 22:49:10 +02001842out:
1843 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001844 return 0;
1845}
1846
Chris Wilson37811fc2010-08-25 22:45:57 +01001847static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1848{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001849 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001850 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001851 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001852 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001853
Daniel Vetter4520f532013-10-09 09:18:51 +02001854#ifdef CONFIG_DRM_I915_FBDEV
1855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001856
1857 ifbdev = dev_priv->fbdev;
1858 fb = to_intel_framebuffer(ifbdev->helper.fb);
1859
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001860 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001861 fb->base.width,
1862 fb->base.height,
1863 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001864 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001865 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001866 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001867 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001868 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001869#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001870
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001871 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001872 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001873 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001874 continue;
1875
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001876 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001877 fb->base.width,
1878 fb->base.height,
1879 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001880 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001881 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001882 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001883 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001884 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001885 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001886 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001887
1888 return 0;
1889}
1890
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001891static void describe_ctx_ringbuf(struct seq_file *m,
1892 struct intel_ringbuffer *ringbuf)
1893{
1894 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1895 ringbuf->space, ringbuf->head, ringbuf->tail,
1896 ringbuf->last_retired_head);
1897}
1898
Ben Widawskye76d3632011-03-19 18:14:29 -07001899static int i915_context_status(struct seq_file *m, void *unused)
1900{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001901 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001902 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001903 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001904 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001905 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001906 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001907
Daniel Vetterf3d28872014-05-29 23:23:08 +02001908 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001909 if (ret)
1910 return ret;
1911
Ben Widawskya33afea2013-09-17 21:12:45 -07001912 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001913 if (!i915.enable_execlists &&
1914 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001915 continue;
1916
Ben Widawskya33afea2013-09-17 21:12:45 -07001917 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001918 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001919 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001920 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001921 seq_printf(m, "(default context %s) ",
1922 ring->name);
1923 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001924
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001925 if (i915.enable_execlists) {
1926 seq_putc(m, '\n');
1927 for_each_ring(ring, dev_priv, i) {
1928 struct drm_i915_gem_object *ctx_obj =
1929 ctx->engine[i].state;
1930 struct intel_ringbuffer *ringbuf =
1931 ctx->engine[i].ringbuf;
1932
1933 seq_printf(m, "%s: ", ring->name);
1934 if (ctx_obj)
1935 describe_obj(m, ctx_obj);
1936 if (ringbuf)
1937 describe_ctx_ringbuf(m, ringbuf);
1938 seq_putc(m, '\n');
1939 }
1940 } else {
1941 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1942 }
1943
Ben Widawskya33afea2013-09-17 21:12:45 -07001944 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001945 }
1946
Daniel Vetterf3d28872014-05-29 23:23:08 +02001947 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001948
1949 return 0;
1950}
1951
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001952static void i915_dump_lrc_obj(struct seq_file *m,
1953 struct intel_engine_cs *ring,
1954 struct drm_i915_gem_object *ctx_obj)
1955{
1956 struct page *page;
1957 uint32_t *reg_state;
1958 int j;
1959 unsigned long ggtt_offset = 0;
1960
1961 if (ctx_obj == NULL) {
1962 seq_printf(m, "Context on %s with no gem object\n",
1963 ring->name);
1964 return;
1965 }
1966
1967 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1968 intel_execlists_ctx_id(ctx_obj));
1969
1970 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1971 seq_puts(m, "\tNot bound in GGTT\n");
1972 else
1973 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1974
1975 if (i915_gem_object_get_pages(ctx_obj)) {
1976 seq_puts(m, "\tFailed to get pages for context object\n");
1977 return;
1978 }
1979
1980 page = i915_gem_object_get_page(ctx_obj, 1);
1981 if (!WARN_ON(page == NULL)) {
1982 reg_state = kmap_atomic(page);
1983
1984 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1985 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1986 ggtt_offset + 4096 + (j * 4),
1987 reg_state[j], reg_state[j + 1],
1988 reg_state[j + 2], reg_state[j + 3]);
1989 }
1990 kunmap_atomic(reg_state);
1991 }
1992
1993 seq_putc(m, '\n');
1994}
1995
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01001996static int i915_dump_lrc(struct seq_file *m, void *unused)
1997{
1998 struct drm_info_node *node = (struct drm_info_node *) m->private;
1999 struct drm_device *dev = node->minor->dev;
2000 struct drm_i915_private *dev_priv = dev->dev_private;
2001 struct intel_engine_cs *ring;
2002 struct intel_context *ctx;
2003 int ret, i;
2004
2005 if (!i915.enable_execlists) {
2006 seq_printf(m, "Logical Ring Contexts are disabled\n");
2007 return 0;
2008 }
2009
2010 ret = mutex_lock_interruptible(&dev->struct_mutex);
2011 if (ret)
2012 return ret;
2013
2014 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2015 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002016 if (ring->default_context != ctx)
2017 i915_dump_lrc_obj(m, ring,
2018 ctx->engine[i].state);
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002019 }
2020 }
2021
2022 mutex_unlock(&dev->struct_mutex);
2023
2024 return 0;
2025}
2026
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002027static int i915_execlists(struct seq_file *m, void *data)
2028{
2029 struct drm_info_node *node = (struct drm_info_node *)m->private;
2030 struct drm_device *dev = node->minor->dev;
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 struct intel_engine_cs *ring;
2033 u32 status_pointer;
2034 u8 read_pointer;
2035 u8 write_pointer;
2036 u32 status;
2037 u32 ctx_id;
2038 struct list_head *cursor;
2039 int ring_id, i;
2040 int ret;
2041
2042 if (!i915.enable_execlists) {
2043 seq_puts(m, "Logical Ring Contexts are disabled\n");
2044 return 0;
2045 }
2046
2047 ret = mutex_lock_interruptible(&dev->struct_mutex);
2048 if (ret)
2049 return ret;
2050
Michel Thierryfc0412e2014-10-16 16:13:38 +01002051 intel_runtime_pm_get(dev_priv);
2052
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002053 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002054 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002055 int count = 0;
2056 unsigned long flags;
2057
2058 seq_printf(m, "%s\n", ring->name);
2059
2060 status = I915_READ(RING_EXECLIST_STATUS(ring));
2061 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2062 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2063 status, ctx_id);
2064
2065 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2066 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2067
2068 read_pointer = ring->next_context_status_buffer;
2069 write_pointer = status_pointer & 0x07;
2070 if (read_pointer > write_pointer)
2071 write_pointer += 6;
2072 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2073 read_pointer, write_pointer);
2074
2075 for (i = 0; i < 6; i++) {
2076 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2077 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2078
2079 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2080 i, status, ctx_id);
2081 }
2082
2083 spin_lock_irqsave(&ring->execlist_lock, flags);
2084 list_for_each(cursor, &ring->execlist_queue)
2085 count++;
2086 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002087 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002088 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2089
2090 seq_printf(m, "\t%d requests in queue\n", count);
2091 if (head_req) {
2092 struct drm_i915_gem_object *ctx_obj;
2093
Nick Hoath6d3d8272015-01-15 13:10:39 +00002094 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002095 seq_printf(m, "\tHead request id: %u\n",
2096 intel_execlists_ctx_id(ctx_obj));
2097 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002098 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002099 }
2100
2101 seq_putc(m, '\n');
2102 }
2103
Michel Thierryfc0412e2014-10-16 16:13:38 +01002104 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002105 mutex_unlock(&dev->struct_mutex);
2106
2107 return 0;
2108}
2109
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002110static const char *swizzle_string(unsigned swizzle)
2111{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002112 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002113 case I915_BIT_6_SWIZZLE_NONE:
2114 return "none";
2115 case I915_BIT_6_SWIZZLE_9:
2116 return "bit9";
2117 case I915_BIT_6_SWIZZLE_9_10:
2118 return "bit9/bit10";
2119 case I915_BIT_6_SWIZZLE_9_11:
2120 return "bit9/bit11";
2121 case I915_BIT_6_SWIZZLE_9_10_11:
2122 return "bit9/bit10/bit11";
2123 case I915_BIT_6_SWIZZLE_9_17:
2124 return "bit9/bit17";
2125 case I915_BIT_6_SWIZZLE_9_10_17:
2126 return "bit9/bit10/bit17";
2127 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002128 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002129 }
2130
2131 return "bug";
2132}
2133
2134static int i915_swizzle_info(struct seq_file *m, void *data)
2135{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002136 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002137 struct drm_device *dev = node->minor->dev;
2138 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002139 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002140
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002141 ret = mutex_lock_interruptible(&dev->struct_mutex);
2142 if (ret)
2143 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002144 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002145
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002146 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2147 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2148 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2149 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2150
2151 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2152 seq_printf(m, "DDC = 0x%08x\n",
2153 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002154 seq_printf(m, "DDC2 = 0x%08x\n",
2155 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002156 seq_printf(m, "C0DRB3 = 0x%04x\n",
2157 I915_READ16(C0DRB3));
2158 seq_printf(m, "C1DRB3 = 0x%04x\n",
2159 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002160 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002161 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2162 I915_READ(MAD_DIMM_C0));
2163 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2164 I915_READ(MAD_DIMM_C1));
2165 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2166 I915_READ(MAD_DIMM_C2));
2167 seq_printf(m, "TILECTL = 0x%08x\n",
2168 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002169 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002170 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2171 I915_READ(GAMTARBMODE));
2172 else
2173 seq_printf(m, "ARB_MODE = 0x%08x\n",
2174 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002175 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2176 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002177 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002178
2179 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2180 seq_puts(m, "L-shaped memory detected\n");
2181
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002182 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002183 mutex_unlock(&dev->struct_mutex);
2184
2185 return 0;
2186}
2187
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002188static int per_file_ctx(int id, void *ptr, void *data)
2189{
Oscar Mateo273497e2014-05-22 14:13:37 +01002190 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002191 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002192 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2193
2194 if (!ppgtt) {
2195 seq_printf(m, " no ppgtt for context %d\n",
2196 ctx->user_handle);
2197 return 0;
2198 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002199
Oscar Mateof83d6512014-05-22 14:13:38 +01002200 if (i915_gem_context_is_default(ctx))
2201 seq_puts(m, " default context:\n");
2202 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002203 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002204 ppgtt->debug_dump(ppgtt, m);
2205
2206 return 0;
2207}
2208
Ben Widawsky77df6772013-11-02 21:07:30 -07002209static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002210{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002211 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002212 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002213 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2214 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002215
Ben Widawsky77df6772013-11-02 21:07:30 -07002216 if (!ppgtt)
2217 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002218
Ben Widawsky77df6772013-11-02 21:07:30 -07002219 for_each_ring(ring, dev_priv, unused) {
2220 seq_printf(m, "%s\n", ring->name);
2221 for (i = 0; i < 4; i++) {
2222 u32 offset = 0x270 + i * 8;
2223 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2224 pdp <<= 32;
2225 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002226 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002227 }
2228 }
2229}
2230
2231static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2232{
2233 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002234 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002235 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002236 int i;
2237
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002238 if (INTEL_INFO(dev)->gen == 6)
2239 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2240
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002241 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002242 seq_printf(m, "%s\n", ring->name);
2243 if (INTEL_INFO(dev)->gen == 7)
2244 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2245 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2246 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2247 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2248 }
2249 if (dev_priv->mm.aliasing_ppgtt) {
2250 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2251
Damien Lespiau267f0c92013-06-24 22:59:48 +01002252 seq_puts(m, "aliasing PPGTT:\n");
Ben Widawsky7324cc02015-02-24 16:22:35 +00002253 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002254
Ben Widawsky87d60b62013-12-06 14:11:29 -08002255 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002256 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002257
2258 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2259 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002260
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002261 seq_printf(m, "proc: %s\n",
2262 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002263 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002264 }
2265 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002266}
2267
2268static int i915_ppgtt_info(struct seq_file *m, void *data)
2269{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002270 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002271 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002272 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002273
2274 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2275 if (ret)
2276 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002277 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002278
2279 if (INTEL_INFO(dev)->gen >= 8)
2280 gen8_ppgtt_info(m, dev);
2281 else if (INTEL_INFO(dev)->gen >= 6)
2282 gen6_ppgtt_info(m, dev);
2283
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002284 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002285 mutex_unlock(&dev->struct_mutex);
2286
2287 return 0;
2288}
2289
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002290static int count_irq_waiters(struct drm_i915_private *i915)
2291{
2292 struct intel_engine_cs *ring;
2293 int count = 0;
2294 int i;
2295
2296 for_each_ring(ring, i915, i)
2297 count += ring->irq_refcount;
2298
2299 return count;
2300}
2301
Chris Wilson1854d5c2015-04-07 16:20:32 +01002302static int i915_rps_boost_info(struct seq_file *m, void *data)
2303{
2304 struct drm_info_node *node = m->private;
2305 struct drm_device *dev = node->minor->dev;
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002308
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002309 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2310 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2311 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2312 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2313 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2314 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2315 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2316 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2317 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002318 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002319 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2320 struct drm_i915_file_private *file_priv = file->driver_priv;
2321 struct task_struct *task;
2322
2323 rcu_read_lock();
2324 task = pid_task(file->pid, PIDTYPE_PID);
2325 seq_printf(m, "%s [%d]: %d boosts%s\n",
2326 task ? task->comm : "<unknown>",
2327 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002328 file_priv->rps.boosts,
2329 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002330 rcu_read_unlock();
2331 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002332 seq_printf(m, "Semaphore boosts: %d%s\n",
2333 dev_priv->rps.semaphores.boosts,
2334 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2335 seq_printf(m, "MMIO flip boosts: %d%s\n",
2336 dev_priv->rps.mmioflips.boosts,
2337 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002338 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002339 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002340
Chris Wilson8d3afd72015-05-21 21:01:47 +01002341 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002342}
2343
Ben Widawsky63573eb2013-07-04 11:02:07 -07002344static int i915_llc(struct seq_file *m, void *data)
2345{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002346 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002347 struct drm_device *dev = node->minor->dev;
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349
2350 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2351 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2352 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2353
2354 return 0;
2355}
2356
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002357static int i915_edp_psr_status(struct seq_file *m, void *data)
2358{
2359 struct drm_info_node *node = m->private;
2360 struct drm_device *dev = node->minor->dev;
2361 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002362 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002363 u32 stat[3];
2364 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002365 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002366
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002367 if (!HAS_PSR(dev)) {
2368 seq_puts(m, "PSR not supported\n");
2369 return 0;
2370 }
2371
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002372 intel_runtime_pm_get(dev_priv);
2373
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002374 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002375 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2376 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002377 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002378 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002379 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2380 dev_priv->psr.busy_frontbuffer_bits);
2381 seq_printf(m, "Re-enable work scheduled: %s\n",
2382 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002383
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002384 if (HAS_DDI(dev))
2385 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2386 else {
2387 for_each_pipe(dev_priv, pipe) {
2388 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2389 VLV_EDP_PSR_CURR_STATE_MASK;
2390 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2391 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2392 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002393 }
2394 }
2395 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002396
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002397 if (!HAS_DDI(dev))
2398 for_each_pipe(dev_priv, pipe) {
2399 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2400 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2401 seq_printf(m, " pipe %c", pipe_name(pipe));
2402 }
2403 seq_puts(m, "\n");
2404
2405 /* CHV PSR has no kind of performance counter */
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002406 if (HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002407 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2408 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002409
2410 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2411 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002412 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002413
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002414 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002415 return 0;
2416}
2417
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002418static int i915_sink_crc(struct seq_file *m, void *data)
2419{
2420 struct drm_info_node *node = m->private;
2421 struct drm_device *dev = node->minor->dev;
2422 struct intel_encoder *encoder;
2423 struct intel_connector *connector;
2424 struct intel_dp *intel_dp = NULL;
2425 int ret;
2426 u8 crc[6];
2427
2428 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002429 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002430
2431 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2432 continue;
2433
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002434 if (!connector->base.encoder)
2435 continue;
2436
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002437 encoder = to_intel_encoder(connector->base.encoder);
2438 if (encoder->type != INTEL_OUTPUT_EDP)
2439 continue;
2440
2441 intel_dp = enc_to_intel_dp(&encoder->base);
2442
2443 ret = intel_dp_sink_crc(intel_dp, crc);
2444 if (ret)
2445 goto out;
2446
2447 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2448 crc[0], crc[1], crc[2],
2449 crc[3], crc[4], crc[5]);
2450 goto out;
2451 }
2452 ret = -ENODEV;
2453out:
2454 drm_modeset_unlock_all(dev);
2455 return ret;
2456}
2457
Jesse Barnesec013e72013-08-20 10:29:23 +01002458static int i915_energy_uJ(struct seq_file *m, void *data)
2459{
2460 struct drm_info_node *node = m->private;
2461 struct drm_device *dev = node->minor->dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 u64 power;
2464 u32 units;
2465
2466 if (INTEL_INFO(dev)->gen < 6)
2467 return -ENODEV;
2468
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002469 intel_runtime_pm_get(dev_priv);
2470
Jesse Barnesec013e72013-08-20 10:29:23 +01002471 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2472 power = (power & 0x1f00) >> 8;
2473 units = 1000000 / (1 << power); /* convert to uJ */
2474 power = I915_READ(MCH_SECP_NRG_STTS);
2475 power *= units;
2476
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002477 intel_runtime_pm_put(dev_priv);
2478
Jesse Barnesec013e72013-08-20 10:29:23 +01002479 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002480
2481 return 0;
2482}
2483
Damien Lespiau6455c872015-06-04 18:23:57 +01002484static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002485{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002486 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002487 struct drm_device *dev = node->minor->dev;
2488 struct drm_i915_private *dev_priv = dev->dev_private;
2489
Damien Lespiau6455c872015-06-04 18:23:57 +01002490 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002491 seq_puts(m, "not supported\n");
2492 return 0;
2493 }
2494
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002495 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002496 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002497 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002498#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002499 seq_printf(m, "Usage count: %d\n",
2500 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002501#else
2502 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2503#endif
Paulo Zanoni371db662013-08-19 13:18:10 -03002504
Jesse Barnesec013e72013-08-20 10:29:23 +01002505 return 0;
2506}
2507
Imre Deak1da51582013-11-25 17:15:35 +02002508static const char *power_domain_str(enum intel_display_power_domain domain)
2509{
2510 switch (domain) {
2511 case POWER_DOMAIN_PIPE_A:
2512 return "PIPE_A";
2513 case POWER_DOMAIN_PIPE_B:
2514 return "PIPE_B";
2515 case POWER_DOMAIN_PIPE_C:
2516 return "PIPE_C";
2517 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2518 return "PIPE_A_PANEL_FITTER";
2519 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2520 return "PIPE_B_PANEL_FITTER";
2521 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2522 return "PIPE_C_PANEL_FITTER";
2523 case POWER_DOMAIN_TRANSCODER_A:
2524 return "TRANSCODER_A";
2525 case POWER_DOMAIN_TRANSCODER_B:
2526 return "TRANSCODER_B";
2527 case POWER_DOMAIN_TRANSCODER_C:
2528 return "TRANSCODER_C";
2529 case POWER_DOMAIN_TRANSCODER_EDP:
2530 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002531 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2532 return "PORT_DDI_A_2_LANES";
2533 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2534 return "PORT_DDI_A_4_LANES";
2535 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2536 return "PORT_DDI_B_2_LANES";
2537 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2538 return "PORT_DDI_B_4_LANES";
2539 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2540 return "PORT_DDI_C_2_LANES";
2541 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2542 return "PORT_DDI_C_4_LANES";
2543 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2544 return "PORT_DDI_D_2_LANES";
2545 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2546 return "PORT_DDI_D_4_LANES";
2547 case POWER_DOMAIN_PORT_DSI:
2548 return "PORT_DSI";
2549 case POWER_DOMAIN_PORT_CRT:
2550 return "PORT_CRT";
2551 case POWER_DOMAIN_PORT_OTHER:
2552 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002553 case POWER_DOMAIN_VGA:
2554 return "VGA";
2555 case POWER_DOMAIN_AUDIO:
2556 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002557 case POWER_DOMAIN_PLLS:
2558 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002559 case POWER_DOMAIN_AUX_A:
2560 return "AUX_A";
2561 case POWER_DOMAIN_AUX_B:
2562 return "AUX_B";
2563 case POWER_DOMAIN_AUX_C:
2564 return "AUX_C";
2565 case POWER_DOMAIN_AUX_D:
2566 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002567 case POWER_DOMAIN_INIT:
2568 return "INIT";
2569 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002570 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002571 return "?";
2572 }
2573}
2574
2575static int i915_power_domain_info(struct seq_file *m, void *unused)
2576{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002577 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002578 struct drm_device *dev = node->minor->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2581 int i;
2582
2583 mutex_lock(&power_domains->lock);
2584
2585 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2586 for (i = 0; i < power_domains->power_well_count; i++) {
2587 struct i915_power_well *power_well;
2588 enum intel_display_power_domain power_domain;
2589
2590 power_well = &power_domains->power_wells[i];
2591 seq_printf(m, "%-25s %d\n", power_well->name,
2592 power_well->count);
2593
2594 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2595 power_domain++) {
2596 if (!(BIT(power_domain) & power_well->domains))
2597 continue;
2598
2599 seq_printf(m, " %-23s %d\n",
2600 power_domain_str(power_domain),
2601 power_domains->domain_use_count[power_domain]);
2602 }
2603 }
2604
2605 mutex_unlock(&power_domains->lock);
2606
2607 return 0;
2608}
2609
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002610static void intel_seq_print_mode(struct seq_file *m, int tabs,
2611 struct drm_display_mode *mode)
2612{
2613 int i;
2614
2615 for (i = 0; i < tabs; i++)
2616 seq_putc(m, '\t');
2617
2618 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2619 mode->base.id, mode->name,
2620 mode->vrefresh, mode->clock,
2621 mode->hdisplay, mode->hsync_start,
2622 mode->hsync_end, mode->htotal,
2623 mode->vdisplay, mode->vsync_start,
2624 mode->vsync_end, mode->vtotal,
2625 mode->type, mode->flags);
2626}
2627
2628static void intel_encoder_info(struct seq_file *m,
2629 struct intel_crtc *intel_crtc,
2630 struct intel_encoder *intel_encoder)
2631{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002632 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002633 struct drm_device *dev = node->minor->dev;
2634 struct drm_crtc *crtc = &intel_crtc->base;
2635 struct intel_connector *intel_connector;
2636 struct drm_encoder *encoder;
2637
2638 encoder = &intel_encoder->base;
2639 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002640 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002641 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2642 struct drm_connector *connector = &intel_connector->base;
2643 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2644 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002645 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002646 drm_get_connector_status_name(connector->status));
2647 if (connector->status == connector_status_connected) {
2648 struct drm_display_mode *mode = &crtc->mode;
2649 seq_printf(m, ", mode:\n");
2650 intel_seq_print_mode(m, 2, mode);
2651 } else {
2652 seq_putc(m, '\n');
2653 }
2654 }
2655}
2656
2657static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2658{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002659 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002660 struct drm_device *dev = node->minor->dev;
2661 struct drm_crtc *crtc = &intel_crtc->base;
2662 struct intel_encoder *intel_encoder;
2663
Matt Roper5aa8a932014-06-16 10:12:55 -07002664 if (crtc->primary->fb)
2665 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2666 crtc->primary->fb->base.id, crtc->x, crtc->y,
2667 crtc->primary->fb->width, crtc->primary->fb->height);
2668 else
2669 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002670 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2671 intel_encoder_info(m, intel_crtc, intel_encoder);
2672}
2673
2674static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2675{
2676 struct drm_display_mode *mode = panel->fixed_mode;
2677
2678 seq_printf(m, "\tfixed mode:\n");
2679 intel_seq_print_mode(m, 2, mode);
2680}
2681
2682static void intel_dp_info(struct seq_file *m,
2683 struct intel_connector *intel_connector)
2684{
2685 struct intel_encoder *intel_encoder = intel_connector->encoder;
2686 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2687
2688 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2689 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2690 "no");
2691 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2692 intel_panel_info(m, &intel_connector->panel);
2693}
2694
2695static void intel_hdmi_info(struct seq_file *m,
2696 struct intel_connector *intel_connector)
2697{
2698 struct intel_encoder *intel_encoder = intel_connector->encoder;
2699 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2700
2701 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2702 "no");
2703}
2704
2705static void intel_lvds_info(struct seq_file *m,
2706 struct intel_connector *intel_connector)
2707{
2708 intel_panel_info(m, &intel_connector->panel);
2709}
2710
2711static void intel_connector_info(struct seq_file *m,
2712 struct drm_connector *connector)
2713{
2714 struct intel_connector *intel_connector = to_intel_connector(connector);
2715 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002716 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002717
2718 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002719 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002720 drm_get_connector_status_name(connector->status));
2721 if (connector->status == connector_status_connected) {
2722 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2723 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2724 connector->display_info.width_mm,
2725 connector->display_info.height_mm);
2726 seq_printf(m, "\tsubpixel order: %s\n",
2727 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2728 seq_printf(m, "\tCEA rev: %d\n",
2729 connector->display_info.cea_rev);
2730 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002731 if (intel_encoder) {
2732 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2733 intel_encoder->type == INTEL_OUTPUT_EDP)
2734 intel_dp_info(m, intel_connector);
2735 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2736 intel_hdmi_info(m, intel_connector);
2737 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2738 intel_lvds_info(m, intel_connector);
2739 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002740
Jesse Barnesf103fc72014-02-20 12:39:57 -08002741 seq_printf(m, "\tmodes:\n");
2742 list_for_each_entry(mode, &connector->modes, head)
2743 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002744}
2745
Chris Wilson065f2ec2014-03-12 09:13:13 +00002746static bool cursor_active(struct drm_device *dev, int pipe)
2747{
2748 struct drm_i915_private *dev_priv = dev->dev_private;
2749 u32 state;
2750
2751 if (IS_845G(dev) || IS_I865G(dev))
2752 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002753 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002754 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002755
2756 return state;
2757}
2758
2759static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2760{
2761 struct drm_i915_private *dev_priv = dev->dev_private;
2762 u32 pos;
2763
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002764 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002765
2766 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2767 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2768 *x = -*x;
2769
2770 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2771 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2772 *y = -*y;
2773
2774 return cursor_active(dev, pipe);
2775}
2776
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002777static int i915_display_info(struct seq_file *m, void *unused)
2778{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002779 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002780 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002781 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002782 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002783 struct drm_connector *connector;
2784
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002785 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002786 drm_modeset_lock_all(dev);
2787 seq_printf(m, "CRTC info\n");
2788 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002789 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002790 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002791 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002792 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002793
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002794 pipe_config = to_intel_crtc_state(crtc->base.state);
2795
Chris Wilson57127ef2014-07-04 08:20:11 +01002796 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002797 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002798 yesno(pipe_config->base.active),
2799 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2800 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002801 intel_crtc_info(m, crtc);
2802
Paulo Zanonia23dc652014-04-01 14:55:11 -03002803 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002804 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002805 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08002806 x, y, crtc->base.cursor->state->crtc_w,
2807 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01002808 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002809 }
Daniel Vettercace8412014-05-22 17:56:31 +02002810
2811 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2812 yesno(!crtc->cpu_fifo_underrun_disabled),
2813 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002814 }
2815
2816 seq_printf(m, "\n");
2817 seq_printf(m, "Connector info\n");
2818 seq_printf(m, "--------------\n");
2819 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2820 intel_connector_info(m, connector);
2821 }
2822 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002823 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002824
2825 return 0;
2826}
2827
Ben Widawskye04934c2014-06-30 09:53:42 -07002828static int i915_semaphore_status(struct seq_file *m, void *unused)
2829{
2830 struct drm_info_node *node = (struct drm_info_node *) m->private;
2831 struct drm_device *dev = node->minor->dev;
2832 struct drm_i915_private *dev_priv = dev->dev_private;
2833 struct intel_engine_cs *ring;
2834 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2835 int i, j, ret;
2836
2837 if (!i915_semaphore_is_enabled(dev)) {
2838 seq_puts(m, "Semaphores are disabled\n");
2839 return 0;
2840 }
2841
2842 ret = mutex_lock_interruptible(&dev->struct_mutex);
2843 if (ret)
2844 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002845 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002846
2847 if (IS_BROADWELL(dev)) {
2848 struct page *page;
2849 uint64_t *seqno;
2850
2851 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2852
2853 seqno = (uint64_t *)kmap_atomic(page);
2854 for_each_ring(ring, dev_priv, i) {
2855 uint64_t offset;
2856
2857 seq_printf(m, "%s\n", ring->name);
2858
2859 seq_puts(m, " Last signal:");
2860 for (j = 0; j < num_rings; j++) {
2861 offset = i * I915_NUM_RINGS + j;
2862 seq_printf(m, "0x%08llx (0x%02llx) ",
2863 seqno[offset], offset * 8);
2864 }
2865 seq_putc(m, '\n');
2866
2867 seq_puts(m, " Last wait: ");
2868 for (j = 0; j < num_rings; j++) {
2869 offset = i + (j * I915_NUM_RINGS);
2870 seq_printf(m, "0x%08llx (0x%02llx) ",
2871 seqno[offset], offset * 8);
2872 }
2873 seq_putc(m, '\n');
2874
2875 }
2876 kunmap_atomic(seqno);
2877 } else {
2878 seq_puts(m, " Last signal:");
2879 for_each_ring(ring, dev_priv, i)
2880 for (j = 0; j < num_rings; j++)
2881 seq_printf(m, "0x%08x\n",
2882 I915_READ(ring->semaphore.mbox.signal[j]));
2883 seq_putc(m, '\n');
2884 }
2885
2886 seq_puts(m, "\nSync seqno:\n");
2887 for_each_ring(ring, dev_priv, i) {
2888 for (j = 0; j < num_rings; j++) {
2889 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2890 }
2891 seq_putc(m, '\n');
2892 }
2893 seq_putc(m, '\n');
2894
Paulo Zanoni03872062014-07-09 14:31:57 -03002895 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002896 mutex_unlock(&dev->struct_mutex);
2897 return 0;
2898}
2899
Daniel Vetter728e29d2014-06-25 22:01:53 +03002900static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2901{
2902 struct drm_info_node *node = (struct drm_info_node *) m->private;
2903 struct drm_device *dev = node->minor->dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 int i;
2906
2907 drm_modeset_lock_all(dev);
2908 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2909 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2910
2911 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002912 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002913 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002914 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002915 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2916 seq_printf(m, " dpll_md: 0x%08x\n",
2917 pll->config.hw_state.dpll_md);
2918 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2919 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2920 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002921 }
2922 drm_modeset_unlock_all(dev);
2923
2924 return 0;
2925}
2926
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002927static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002928{
2929 int i;
2930 int ret;
2931 struct drm_info_node *node = (struct drm_info_node *) m->private;
2932 struct drm_device *dev = node->minor->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934
Arun Siluvery888b5992014-08-26 14:44:51 +01002935 ret = mutex_lock_interruptible(&dev->struct_mutex);
2936 if (ret)
2937 return ret;
2938
2939 intel_runtime_pm_get(dev_priv);
2940
Mika Kuoppala72253422014-10-07 17:21:26 +03002941 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2942 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002943 u32 addr, mask, value, read;
2944 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002945
Mika Kuoppala72253422014-10-07 17:21:26 +03002946 addr = dev_priv->workarounds.reg[i].addr;
2947 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002948 value = dev_priv->workarounds.reg[i].value;
2949 read = I915_READ(addr);
2950 ok = (value & mask) == (read & mask);
2951 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2952 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002953 }
2954
2955 intel_runtime_pm_put(dev_priv);
2956 mutex_unlock(&dev->struct_mutex);
2957
2958 return 0;
2959}
2960
Damien Lespiauc5511e42014-11-04 17:06:51 +00002961static int i915_ddb_info(struct seq_file *m, void *unused)
2962{
2963 struct drm_info_node *node = m->private;
2964 struct drm_device *dev = node->minor->dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
2966 struct skl_ddb_allocation *ddb;
2967 struct skl_ddb_entry *entry;
2968 enum pipe pipe;
2969 int plane;
2970
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002971 if (INTEL_INFO(dev)->gen < 9)
2972 return 0;
2973
Damien Lespiauc5511e42014-11-04 17:06:51 +00002974 drm_modeset_lock_all(dev);
2975
2976 ddb = &dev_priv->wm.skl_hw.ddb;
2977
2978 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2979
2980 for_each_pipe(dev_priv, pipe) {
2981 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2982
Damien Lespiaudd740782015-02-28 14:54:08 +00002983 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00002984 entry = &ddb->plane[pipe][plane];
2985 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2986 entry->start, entry->end,
2987 skl_ddb_entry_size(entry));
2988 }
2989
2990 entry = &ddb->cursor[pipe];
2991 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2992 entry->end, skl_ddb_entry_size(entry));
2993 }
2994
2995 drm_modeset_unlock_all(dev);
2996
2997 return 0;
2998}
2999
Vandana Kannana54746e2015-03-03 20:53:10 +05303000static void drrs_status_per_crtc(struct seq_file *m,
3001 struct drm_device *dev, struct intel_crtc *intel_crtc)
3002{
3003 struct intel_encoder *intel_encoder;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct i915_drrs *drrs = &dev_priv->drrs;
3006 int vrefresh = 0;
3007
3008 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3009 /* Encoder connected on this CRTC */
3010 switch (intel_encoder->type) {
3011 case INTEL_OUTPUT_EDP:
3012 seq_puts(m, "eDP:\n");
3013 break;
3014 case INTEL_OUTPUT_DSI:
3015 seq_puts(m, "DSI:\n");
3016 break;
3017 case INTEL_OUTPUT_HDMI:
3018 seq_puts(m, "HDMI:\n");
3019 break;
3020 case INTEL_OUTPUT_DISPLAYPORT:
3021 seq_puts(m, "DP:\n");
3022 break;
3023 default:
3024 seq_printf(m, "Other encoder (id=%d).\n",
3025 intel_encoder->type);
3026 return;
3027 }
3028 }
3029
3030 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3031 seq_puts(m, "\tVBT: DRRS_type: Static");
3032 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3033 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3034 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3035 seq_puts(m, "\tVBT: DRRS_type: None");
3036 else
3037 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3038
3039 seq_puts(m, "\n\n");
3040
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003041 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303042 struct intel_panel *panel;
3043
3044 mutex_lock(&drrs->mutex);
3045 /* DRRS Supported */
3046 seq_puts(m, "\tDRRS Supported: Yes\n");
3047
3048 /* disable_drrs() will make drrs->dp NULL */
3049 if (!drrs->dp) {
3050 seq_puts(m, "Idleness DRRS: Disabled");
3051 mutex_unlock(&drrs->mutex);
3052 return;
3053 }
3054
3055 panel = &drrs->dp->attached_connector->panel;
3056 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3057 drrs->busy_frontbuffer_bits);
3058
3059 seq_puts(m, "\n\t\t");
3060 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3061 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3062 vrefresh = panel->fixed_mode->vrefresh;
3063 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3064 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3065 vrefresh = panel->downclock_mode->vrefresh;
3066 } else {
3067 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3068 drrs->refresh_rate_type);
3069 mutex_unlock(&drrs->mutex);
3070 return;
3071 }
3072 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3073
3074 seq_puts(m, "\n\t\t");
3075 mutex_unlock(&drrs->mutex);
3076 } else {
3077 /* DRRS not supported. Print the VBT parameter*/
3078 seq_puts(m, "\tDRRS Supported : No");
3079 }
3080 seq_puts(m, "\n");
3081}
3082
3083static int i915_drrs_status(struct seq_file *m, void *unused)
3084{
3085 struct drm_info_node *node = m->private;
3086 struct drm_device *dev = node->minor->dev;
3087 struct intel_crtc *intel_crtc;
3088 int active_crtc_cnt = 0;
3089
3090 for_each_intel_crtc(dev, intel_crtc) {
3091 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3092
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003093 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303094 active_crtc_cnt++;
3095 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3096
3097 drrs_status_per_crtc(m, dev, intel_crtc);
3098 }
3099
3100 drm_modeset_unlock(&intel_crtc->base.mutex);
3101 }
3102
3103 if (!active_crtc_cnt)
3104 seq_puts(m, "No active crtc found\n");
3105
3106 return 0;
3107}
3108
Damien Lespiau07144422013-10-15 18:55:40 +01003109struct pipe_crc_info {
3110 const char *name;
3111 struct drm_device *dev;
3112 enum pipe pipe;
3113};
3114
Dave Airlie11bed952014-05-12 15:22:27 +10003115static int i915_dp_mst_info(struct seq_file *m, void *unused)
3116{
3117 struct drm_info_node *node = (struct drm_info_node *) m->private;
3118 struct drm_device *dev = node->minor->dev;
3119 struct drm_encoder *encoder;
3120 struct intel_encoder *intel_encoder;
3121 struct intel_digital_port *intel_dig_port;
3122 drm_modeset_lock_all(dev);
3123 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3124 intel_encoder = to_intel_encoder(encoder);
3125 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3126 continue;
3127 intel_dig_port = enc_to_dig_port(encoder);
3128 if (!intel_dig_port->dp.can_mst)
3129 continue;
3130
3131 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3132 }
3133 drm_modeset_unlock_all(dev);
3134 return 0;
3135}
3136
Damien Lespiau07144422013-10-15 18:55:40 +01003137static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003138{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003139 struct pipe_crc_info *info = inode->i_private;
3140 struct drm_i915_private *dev_priv = info->dev->dev_private;
3141 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3142
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003143 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3144 return -ENODEV;
3145
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003146 spin_lock_irq(&pipe_crc->lock);
3147
3148 if (pipe_crc->opened) {
3149 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003150 return -EBUSY; /* already open */
3151 }
3152
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003153 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003154 filep->private_data = inode->i_private;
3155
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003156 spin_unlock_irq(&pipe_crc->lock);
3157
Damien Lespiau07144422013-10-15 18:55:40 +01003158 return 0;
3159}
3160
3161static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3162{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003163 struct pipe_crc_info *info = inode->i_private;
3164 struct drm_i915_private *dev_priv = info->dev->dev_private;
3165 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3166
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003167 spin_lock_irq(&pipe_crc->lock);
3168 pipe_crc->opened = false;
3169 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003170
Damien Lespiau07144422013-10-15 18:55:40 +01003171 return 0;
3172}
3173
3174/* (6 fields, 8 chars each, space separated (5) + '\n') */
3175#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3176/* account for \'0' */
3177#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3178
3179static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3180{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003181 assert_spin_locked(&pipe_crc->lock);
3182 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3183 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003184}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003185
Damien Lespiau07144422013-10-15 18:55:40 +01003186static ssize_t
3187i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3188 loff_t *pos)
3189{
3190 struct pipe_crc_info *info = filep->private_data;
3191 struct drm_device *dev = info->dev;
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3194 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003195 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003196 ssize_t bytes_read;
3197
3198 /*
3199 * Don't allow user space to provide buffers not big enough to hold
3200 * a line of data.
3201 */
3202 if (count < PIPE_CRC_LINE_LEN)
3203 return -EINVAL;
3204
3205 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3206 return 0;
3207
3208 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003209 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003210 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003211 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003212
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003213 if (filep->f_flags & O_NONBLOCK) {
3214 spin_unlock_irq(&pipe_crc->lock);
3215 return -EAGAIN;
3216 }
3217
3218 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3219 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3220 if (ret) {
3221 spin_unlock_irq(&pipe_crc->lock);
3222 return ret;
3223 }
Damien Lespiau07144422013-10-15 18:55:40 +01003224 }
3225
3226 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003227 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003228
Damien Lespiau07144422013-10-15 18:55:40 +01003229 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003230 while (n_entries > 0) {
3231 struct intel_pipe_crc_entry *entry =
3232 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003233 int ret;
3234
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003235 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3236 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3237 break;
3238
3239 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3240 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3241
Damien Lespiau07144422013-10-15 18:55:40 +01003242 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3243 "%8u %8x %8x %8x %8x %8x\n",
3244 entry->frame, entry->crc[0],
3245 entry->crc[1], entry->crc[2],
3246 entry->crc[3], entry->crc[4]);
3247
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003248 spin_unlock_irq(&pipe_crc->lock);
3249
3250 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003251 if (ret == PIPE_CRC_LINE_LEN)
3252 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003253
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003254 user_buf += PIPE_CRC_LINE_LEN;
3255 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003256
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003257 spin_lock_irq(&pipe_crc->lock);
3258 }
3259
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003260 spin_unlock_irq(&pipe_crc->lock);
3261
Damien Lespiau07144422013-10-15 18:55:40 +01003262 return bytes_read;
3263}
3264
3265static const struct file_operations i915_pipe_crc_fops = {
3266 .owner = THIS_MODULE,
3267 .open = i915_pipe_crc_open,
3268 .read = i915_pipe_crc_read,
3269 .release = i915_pipe_crc_release,
3270};
3271
3272static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3273 {
3274 .name = "i915_pipe_A_crc",
3275 .pipe = PIPE_A,
3276 },
3277 {
3278 .name = "i915_pipe_B_crc",
3279 .pipe = PIPE_B,
3280 },
3281 {
3282 .name = "i915_pipe_C_crc",
3283 .pipe = PIPE_C,
3284 },
3285};
3286
3287static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3288 enum pipe pipe)
3289{
3290 struct drm_device *dev = minor->dev;
3291 struct dentry *ent;
3292 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3293
3294 info->dev = dev;
3295 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3296 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003297 if (!ent)
3298 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003299
3300 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003301}
3302
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003303static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003304 "none",
3305 "plane1",
3306 "plane2",
3307 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003308 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003309 "TV",
3310 "DP-B",
3311 "DP-C",
3312 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003313 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003314};
3315
3316static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3317{
3318 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3319 return pipe_crc_sources[source];
3320}
3321
Damien Lespiaubd9db022013-10-15 18:55:36 +01003322static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003323{
3324 struct drm_device *dev = m->private;
3325 struct drm_i915_private *dev_priv = dev->dev_private;
3326 int i;
3327
3328 for (i = 0; i < I915_MAX_PIPES; i++)
3329 seq_printf(m, "%c %s\n", pipe_name(i),
3330 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3331
3332 return 0;
3333}
3334
Damien Lespiaubd9db022013-10-15 18:55:36 +01003335static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003336{
3337 struct drm_device *dev = inode->i_private;
3338
Damien Lespiaubd9db022013-10-15 18:55:36 +01003339 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003340}
3341
Daniel Vetter46a19182013-11-01 10:50:20 +01003342static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003343 uint32_t *val)
3344{
Daniel Vetter46a19182013-11-01 10:50:20 +01003345 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3346 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3347
3348 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003349 case INTEL_PIPE_CRC_SOURCE_PIPE:
3350 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3351 break;
3352 case INTEL_PIPE_CRC_SOURCE_NONE:
3353 *val = 0;
3354 break;
3355 default:
3356 return -EINVAL;
3357 }
3358
3359 return 0;
3360}
3361
Daniel Vetter46a19182013-11-01 10:50:20 +01003362static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3363 enum intel_pipe_crc_source *source)
3364{
3365 struct intel_encoder *encoder;
3366 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003367 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003368 int ret = 0;
3369
3370 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3371
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003372 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003373 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003374 if (!encoder->base.crtc)
3375 continue;
3376
3377 crtc = to_intel_crtc(encoder->base.crtc);
3378
3379 if (crtc->pipe != pipe)
3380 continue;
3381
3382 switch (encoder->type) {
3383 case INTEL_OUTPUT_TVOUT:
3384 *source = INTEL_PIPE_CRC_SOURCE_TV;
3385 break;
3386 case INTEL_OUTPUT_DISPLAYPORT:
3387 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003388 dig_port = enc_to_dig_port(&encoder->base);
3389 switch (dig_port->port) {
3390 case PORT_B:
3391 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3392 break;
3393 case PORT_C:
3394 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3395 break;
3396 case PORT_D:
3397 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3398 break;
3399 default:
3400 WARN(1, "nonexisting DP port %c\n",
3401 port_name(dig_port->port));
3402 break;
3403 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003404 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003405 default:
3406 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003407 }
3408 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003409 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003410
3411 return ret;
3412}
3413
3414static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3415 enum pipe pipe,
3416 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003417 uint32_t *val)
3418{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 bool need_stable_symbols = false;
3421
Daniel Vetter46a19182013-11-01 10:50:20 +01003422 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3423 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3424 if (ret)
3425 return ret;
3426 }
3427
3428 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003429 case INTEL_PIPE_CRC_SOURCE_PIPE:
3430 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3431 break;
3432 case INTEL_PIPE_CRC_SOURCE_DP_B:
3433 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003434 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003435 break;
3436 case INTEL_PIPE_CRC_SOURCE_DP_C:
3437 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003438 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003439 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003440 case INTEL_PIPE_CRC_SOURCE_DP_D:
3441 if (!IS_CHERRYVIEW(dev))
3442 return -EINVAL;
3443 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3444 need_stable_symbols = true;
3445 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003446 case INTEL_PIPE_CRC_SOURCE_NONE:
3447 *val = 0;
3448 break;
3449 default:
3450 return -EINVAL;
3451 }
3452
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003453 /*
3454 * When the pipe CRC tap point is after the transcoders we need
3455 * to tweak symbol-level features to produce a deterministic series of
3456 * symbols for a given frame. We need to reset those features only once
3457 * a frame (instead of every nth symbol):
3458 * - DC-balance: used to ensure a better clock recovery from the data
3459 * link (SDVO)
3460 * - DisplayPort scrambling: used for EMI reduction
3461 */
3462 if (need_stable_symbols) {
3463 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3464
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003465 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003466 switch (pipe) {
3467 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003468 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003469 break;
3470 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003471 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003472 break;
3473 case PIPE_C:
3474 tmp |= PIPE_C_SCRAMBLE_RESET;
3475 break;
3476 default:
3477 return -EINVAL;
3478 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003479 I915_WRITE(PORT_DFT2_G4X, tmp);
3480 }
3481
Daniel Vetter7ac01292013-10-18 16:37:06 +02003482 return 0;
3483}
3484
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003485static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003486 enum pipe pipe,
3487 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003488 uint32_t *val)
3489{
Daniel Vetter84093602013-11-01 10:50:21 +01003490 struct drm_i915_private *dev_priv = dev->dev_private;
3491 bool need_stable_symbols = false;
3492
Daniel Vetter46a19182013-11-01 10:50:20 +01003493 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3494 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3495 if (ret)
3496 return ret;
3497 }
3498
3499 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003500 case INTEL_PIPE_CRC_SOURCE_PIPE:
3501 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3502 break;
3503 case INTEL_PIPE_CRC_SOURCE_TV:
3504 if (!SUPPORTS_TV(dev))
3505 return -EINVAL;
3506 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3507 break;
3508 case INTEL_PIPE_CRC_SOURCE_DP_B:
3509 if (!IS_G4X(dev))
3510 return -EINVAL;
3511 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003512 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003513 break;
3514 case INTEL_PIPE_CRC_SOURCE_DP_C:
3515 if (!IS_G4X(dev))
3516 return -EINVAL;
3517 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003518 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003519 break;
3520 case INTEL_PIPE_CRC_SOURCE_DP_D:
3521 if (!IS_G4X(dev))
3522 return -EINVAL;
3523 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003524 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003525 break;
3526 case INTEL_PIPE_CRC_SOURCE_NONE:
3527 *val = 0;
3528 break;
3529 default:
3530 return -EINVAL;
3531 }
3532
Daniel Vetter84093602013-11-01 10:50:21 +01003533 /*
3534 * When the pipe CRC tap point is after the transcoders we need
3535 * to tweak symbol-level features to produce a deterministic series of
3536 * symbols for a given frame. We need to reset those features only once
3537 * a frame (instead of every nth symbol):
3538 * - DC-balance: used to ensure a better clock recovery from the data
3539 * link (SDVO)
3540 * - DisplayPort scrambling: used for EMI reduction
3541 */
3542 if (need_stable_symbols) {
3543 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3544
3545 WARN_ON(!IS_G4X(dev));
3546
3547 I915_WRITE(PORT_DFT_I9XX,
3548 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3549
3550 if (pipe == PIPE_A)
3551 tmp |= PIPE_A_SCRAMBLE_RESET;
3552 else
3553 tmp |= PIPE_B_SCRAMBLE_RESET;
3554
3555 I915_WRITE(PORT_DFT2_G4X, tmp);
3556 }
3557
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003558 return 0;
3559}
3560
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003561static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3562 enum pipe pipe)
3563{
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3566
Ville Syrjäläeb736672014-12-09 21:28:28 +02003567 switch (pipe) {
3568 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003569 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003570 break;
3571 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003572 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003573 break;
3574 case PIPE_C:
3575 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3576 break;
3577 default:
3578 return;
3579 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003580 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3581 tmp &= ~DC_BALANCE_RESET_VLV;
3582 I915_WRITE(PORT_DFT2_G4X, tmp);
3583
3584}
3585
Daniel Vetter84093602013-11-01 10:50:21 +01003586static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3587 enum pipe pipe)
3588{
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3591
3592 if (pipe == PIPE_A)
3593 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3594 else
3595 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3596 I915_WRITE(PORT_DFT2_G4X, tmp);
3597
3598 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3599 I915_WRITE(PORT_DFT_I9XX,
3600 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3601 }
3602}
3603
Daniel Vetter46a19182013-11-01 10:50:20 +01003604static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003605 uint32_t *val)
3606{
Daniel Vetter46a19182013-11-01 10:50:20 +01003607 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3608 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3609
3610 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003611 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3612 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3613 break;
3614 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3615 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3616 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003617 case INTEL_PIPE_CRC_SOURCE_PIPE:
3618 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3619 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003620 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003621 *val = 0;
3622 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003623 default:
3624 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003625 }
3626
3627 return 0;
3628}
3629
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003630static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3631{
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 struct intel_crtc *crtc =
3634 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003635 struct intel_crtc_state *pipe_config;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003636
3637 drm_modeset_lock_all(dev);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003638 pipe_config = to_intel_crtc_state(crtc->base.state);
3639
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003640 /*
3641 * If we use the eDP transcoder we need to make sure that we don't
3642 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3643 * relevant on hsw with pipe A when using the always-on power well
3644 * routing.
3645 */
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003646 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3647 !pipe_config->pch_pfit.enabled) {
3648 bool active = pipe_config->base.active;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003649
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003650 if (active) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003651 intel_crtc_control(&crtc->base, false);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003652 pipe_config = to_intel_crtc_state(crtc->base.state);
3653 }
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003654
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003655 pipe_config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003656
3657 intel_display_power_get(dev_priv,
3658 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3659
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003660 if (active)
3661 intel_crtc_control(&crtc->base, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003662 }
3663 drm_modeset_unlock_all(dev);
3664}
3665
3666static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3667{
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 struct intel_crtc *crtc =
3670 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003671 struct intel_crtc_state *pipe_config;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003672
3673 drm_modeset_lock_all(dev);
3674 /*
3675 * If we use the eDP transcoder we need to make sure that we don't
3676 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3677 * relevant on hsw with pipe A when using the always-on power well
3678 * routing.
3679 */
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003680 pipe_config = to_intel_crtc_state(crtc->base.state);
3681 if (pipe_config->pch_pfit.force_thru) {
3682 bool active = pipe_config->base.active;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003683
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003684 if (active) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003685 intel_crtc_control(&crtc->base, false);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003686 pipe_config = to_intel_crtc_state(crtc->base.state);
3687 }
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003688
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003689 pipe_config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003690
3691 intel_display_power_put(dev_priv,
3692 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003693
3694 if (active)
3695 intel_crtc_control(&crtc->base, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003696 }
3697 drm_modeset_unlock_all(dev);
3698}
3699
3700static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3701 enum pipe pipe,
3702 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003703 uint32_t *val)
3704{
Daniel Vetter46a19182013-11-01 10:50:20 +01003705 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3706 *source = INTEL_PIPE_CRC_SOURCE_PF;
3707
3708 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003709 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3710 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3711 break;
3712 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3713 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3714 break;
3715 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003716 if (IS_HASWELL(dev) && pipe == PIPE_A)
3717 hsw_trans_edp_pipe_A_crc_wa(dev);
3718
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003719 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3720 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003721 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003722 *val = 0;
3723 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003724 default:
3725 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003726 }
3727
3728 return 0;
3729}
3730
Daniel Vetter926321d2013-10-16 13:30:34 +02003731static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3732 enum intel_pipe_crc_source source)
3733{
3734 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003735 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003736 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3737 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003738 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003739 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003740
Damien Lespiaucc3da172013-10-15 18:55:31 +01003741 if (pipe_crc->source == source)
3742 return 0;
3743
Damien Lespiauae676fc2013-10-15 18:55:32 +01003744 /* forbid changing the source without going back to 'none' */
3745 if (pipe_crc->source && source)
3746 return -EINVAL;
3747
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003748 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3749 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3750 return -EIO;
3751 }
3752
Daniel Vetter52f843f2013-10-21 17:26:38 +02003753 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003754 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003755 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003756 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003757 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003758 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003759 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003760 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003761 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003762 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003763
3764 if (ret != 0)
3765 return ret;
3766
Damien Lespiau4b584362013-10-15 18:55:33 +01003767 /* none -> real source transition */
3768 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003769 struct intel_pipe_crc_entry *entries;
3770
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003771 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3772 pipe_name(pipe), pipe_crc_source_name(source));
3773
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003774 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3775 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003776 GFP_KERNEL);
3777 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003778 return -ENOMEM;
3779
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003780 /*
3781 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3782 * enabled and disabled dynamically based on package C states,
3783 * user space can't make reliable use of the CRCs, so let's just
3784 * completely disable it.
3785 */
3786 hsw_disable_ips(crtc);
3787
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003788 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003789 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003790 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003791 pipe_crc->head = 0;
3792 pipe_crc->tail = 0;
3793 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003794 }
3795
Damien Lespiaucc3da172013-10-15 18:55:31 +01003796 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003797
Daniel Vetter926321d2013-10-16 13:30:34 +02003798 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3799 POSTING_READ(PIPE_CRC_CTL(pipe));
3800
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003801 /* real source -> none transition */
3802 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003803 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003804 struct intel_crtc *crtc =
3805 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003806
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003807 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3808 pipe_name(pipe));
3809
Daniel Vettera33d7102014-06-06 08:22:08 +02003810 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003811 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02003812 intel_wait_for_vblank(dev, pipe);
3813 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003814
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003815 spin_lock_irq(&pipe_crc->lock);
3816 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003817 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003818 pipe_crc->head = 0;
3819 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003820 spin_unlock_irq(&pipe_crc->lock);
3821
3822 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003823
3824 if (IS_G4X(dev))
3825 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003826 else if (IS_VALLEYVIEW(dev))
3827 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003828 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3829 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003830
3831 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003832 }
3833
Daniel Vetter926321d2013-10-16 13:30:34 +02003834 return 0;
3835}
3836
3837/*
3838 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003839 * command: wsp* object wsp+ name wsp+ source wsp*
3840 * object: 'pipe'
3841 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003842 * source: (none | plane1 | plane2 | pf)
3843 * wsp: (#0x20 | #0x9 | #0xA)+
3844 *
3845 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003846 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3847 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003848 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003849static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003850{
3851 int n_words = 0;
3852
3853 while (*buf) {
3854 char *end;
3855
3856 /* skip leading white space */
3857 buf = skip_spaces(buf);
3858 if (!*buf)
3859 break; /* end of buffer */
3860
3861 /* find end of word */
3862 for (end = buf; *end && !isspace(*end); end++)
3863 ;
3864
3865 if (n_words == max_words) {
3866 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3867 max_words);
3868 return -EINVAL; /* ran out of words[] before bytes */
3869 }
3870
3871 if (*end)
3872 *end++ = '\0';
3873 words[n_words++] = buf;
3874 buf = end;
3875 }
3876
3877 return n_words;
3878}
3879
Damien Lespiaub94dec82013-10-15 18:55:35 +01003880enum intel_pipe_crc_object {
3881 PIPE_CRC_OBJECT_PIPE,
3882};
3883
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003884static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003885 "pipe",
3886};
3887
3888static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003889display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003890{
3891 int i;
3892
3893 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3894 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003895 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003896 return 0;
3897 }
3898
3899 return -EINVAL;
3900}
3901
Damien Lespiaubd9db022013-10-15 18:55:36 +01003902static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003903{
3904 const char name = buf[0];
3905
3906 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3907 return -EINVAL;
3908
3909 *pipe = name - 'A';
3910
3911 return 0;
3912}
3913
3914static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003915display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003916{
3917 int i;
3918
3919 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3920 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003921 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003922 return 0;
3923 }
3924
3925 return -EINVAL;
3926}
3927
Damien Lespiaubd9db022013-10-15 18:55:36 +01003928static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003929{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003930#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003931 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003932 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003933 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003934 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003935 enum intel_pipe_crc_source source;
3936
Damien Lespiaubd9db022013-10-15 18:55:36 +01003937 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003938 if (n_words != N_WORDS) {
3939 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3940 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003941 return -EINVAL;
3942 }
3943
Damien Lespiaubd9db022013-10-15 18:55:36 +01003944 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003945 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003946 return -EINVAL;
3947 }
3948
Damien Lespiaubd9db022013-10-15 18:55:36 +01003949 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003950 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3951 return -EINVAL;
3952 }
3953
Damien Lespiaubd9db022013-10-15 18:55:36 +01003954 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003955 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003956 return -EINVAL;
3957 }
3958
3959 return pipe_crc_set_source(dev, pipe, source);
3960}
3961
Damien Lespiaubd9db022013-10-15 18:55:36 +01003962static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3963 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003964{
3965 struct seq_file *m = file->private_data;
3966 struct drm_device *dev = m->private;
3967 char *tmpbuf;
3968 int ret;
3969
3970 if (len == 0)
3971 return 0;
3972
3973 if (len > PAGE_SIZE - 1) {
3974 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3975 PAGE_SIZE);
3976 return -E2BIG;
3977 }
3978
3979 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3980 if (!tmpbuf)
3981 return -ENOMEM;
3982
3983 if (copy_from_user(tmpbuf, ubuf, len)) {
3984 ret = -EFAULT;
3985 goto out;
3986 }
3987 tmpbuf[len] = '\0';
3988
Damien Lespiaubd9db022013-10-15 18:55:36 +01003989 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003990
3991out:
3992 kfree(tmpbuf);
3993 if (ret < 0)
3994 return ret;
3995
3996 *offp += len;
3997 return len;
3998}
3999
Damien Lespiaubd9db022013-10-15 18:55:36 +01004000static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004001 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004002 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004003 .read = seq_read,
4004 .llseek = seq_lseek,
4005 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004006 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004007};
4008
Todd Previteeb3394fa2015-04-18 00:04:19 -07004009static ssize_t i915_displayport_test_active_write(struct file *file,
4010 const char __user *ubuf,
4011 size_t len, loff_t *offp)
4012{
4013 char *input_buffer;
4014 int status = 0;
4015 struct seq_file *m;
4016 struct drm_device *dev;
4017 struct drm_connector *connector;
4018 struct list_head *connector_list;
4019 struct intel_dp *intel_dp;
4020 int val = 0;
4021
4022 m = file->private_data;
4023 if (!m) {
4024 status = -ENODEV;
4025 return status;
4026 }
4027 dev = m->private;
4028
4029 if (!dev) {
4030 status = -ENODEV;
4031 return status;
4032 }
4033 connector_list = &dev->mode_config.connector_list;
4034
4035 if (len == 0)
4036 return 0;
4037
4038 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4039 if (!input_buffer)
4040 return -ENOMEM;
4041
4042 if (copy_from_user(input_buffer, ubuf, len)) {
4043 status = -EFAULT;
4044 goto out;
4045 }
4046
4047 input_buffer[len] = '\0';
4048 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4049
4050 list_for_each_entry(connector, connector_list, head) {
4051
4052 if (connector->connector_type !=
4053 DRM_MODE_CONNECTOR_DisplayPort)
4054 continue;
4055
4056 if (connector->connector_type ==
4057 DRM_MODE_CONNECTOR_DisplayPort &&
4058 connector->status == connector_status_connected &&
4059 connector->encoder != NULL) {
4060 intel_dp = enc_to_intel_dp(connector->encoder);
4061 status = kstrtoint(input_buffer, 10, &val);
4062 if (status < 0)
4063 goto out;
4064 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4065 /* To prevent erroneous activation of the compliance
4066 * testing code, only accept an actual value of 1 here
4067 */
4068 if (val == 1)
4069 intel_dp->compliance_test_active = 1;
4070 else
4071 intel_dp->compliance_test_active = 0;
4072 }
4073 }
4074out:
4075 kfree(input_buffer);
4076 if (status < 0)
4077 return status;
4078
4079 *offp += len;
4080 return len;
4081}
4082
4083static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4084{
4085 struct drm_device *dev = m->private;
4086 struct drm_connector *connector;
4087 struct list_head *connector_list = &dev->mode_config.connector_list;
4088 struct intel_dp *intel_dp;
4089
4090 if (!dev)
4091 return -ENODEV;
4092
4093 list_for_each_entry(connector, connector_list, head) {
4094
4095 if (connector->connector_type !=
4096 DRM_MODE_CONNECTOR_DisplayPort)
4097 continue;
4098
4099 if (connector->status == connector_status_connected &&
4100 connector->encoder != NULL) {
4101 intel_dp = enc_to_intel_dp(connector->encoder);
4102 if (intel_dp->compliance_test_active)
4103 seq_puts(m, "1");
4104 else
4105 seq_puts(m, "0");
4106 } else
4107 seq_puts(m, "0");
4108 }
4109
4110 return 0;
4111}
4112
4113static int i915_displayport_test_active_open(struct inode *inode,
4114 struct file *file)
4115{
4116 struct drm_device *dev = inode->i_private;
4117
4118 return single_open(file, i915_displayport_test_active_show, dev);
4119}
4120
4121static const struct file_operations i915_displayport_test_active_fops = {
4122 .owner = THIS_MODULE,
4123 .open = i915_displayport_test_active_open,
4124 .read = seq_read,
4125 .llseek = seq_lseek,
4126 .release = single_release,
4127 .write = i915_displayport_test_active_write
4128};
4129
4130static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4131{
4132 struct drm_device *dev = m->private;
4133 struct drm_connector *connector;
4134 struct list_head *connector_list = &dev->mode_config.connector_list;
4135 struct intel_dp *intel_dp;
4136
4137 if (!dev)
4138 return -ENODEV;
4139
4140 list_for_each_entry(connector, connector_list, head) {
4141
4142 if (connector->connector_type !=
4143 DRM_MODE_CONNECTOR_DisplayPort)
4144 continue;
4145
4146 if (connector->status == connector_status_connected &&
4147 connector->encoder != NULL) {
4148 intel_dp = enc_to_intel_dp(connector->encoder);
4149 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4150 } else
4151 seq_puts(m, "0");
4152 }
4153
4154 return 0;
4155}
4156static int i915_displayport_test_data_open(struct inode *inode,
4157 struct file *file)
4158{
4159 struct drm_device *dev = inode->i_private;
4160
4161 return single_open(file, i915_displayport_test_data_show, dev);
4162}
4163
4164static const struct file_operations i915_displayport_test_data_fops = {
4165 .owner = THIS_MODULE,
4166 .open = i915_displayport_test_data_open,
4167 .read = seq_read,
4168 .llseek = seq_lseek,
4169 .release = single_release
4170};
4171
4172static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4173{
4174 struct drm_device *dev = m->private;
4175 struct drm_connector *connector;
4176 struct list_head *connector_list = &dev->mode_config.connector_list;
4177 struct intel_dp *intel_dp;
4178
4179 if (!dev)
4180 return -ENODEV;
4181
4182 list_for_each_entry(connector, connector_list, head) {
4183
4184 if (connector->connector_type !=
4185 DRM_MODE_CONNECTOR_DisplayPort)
4186 continue;
4187
4188 if (connector->status == connector_status_connected &&
4189 connector->encoder != NULL) {
4190 intel_dp = enc_to_intel_dp(connector->encoder);
4191 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4192 } else
4193 seq_puts(m, "0");
4194 }
4195
4196 return 0;
4197}
4198
4199static int i915_displayport_test_type_open(struct inode *inode,
4200 struct file *file)
4201{
4202 struct drm_device *dev = inode->i_private;
4203
4204 return single_open(file, i915_displayport_test_type_show, dev);
4205}
4206
4207static const struct file_operations i915_displayport_test_type_fops = {
4208 .owner = THIS_MODULE,
4209 .open = i915_displayport_test_type_open,
4210 .read = seq_read,
4211 .llseek = seq_lseek,
4212 .release = single_release
4213};
4214
Damien Lespiau97e94b22014-11-04 17:06:50 +00004215static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004216{
4217 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01004218 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004219 int level;
4220
4221 drm_modeset_lock_all(dev);
4222
4223 for (level = 0; level < num_levels; level++) {
4224 unsigned int latency = wm[level];
4225
Damien Lespiau97e94b22014-11-04 17:06:50 +00004226 /*
4227 * - WM1+ latency values in 0.5us units
4228 * - latencies are in us on gen9
4229 */
4230 if (INTEL_INFO(dev)->gen >= 9)
4231 latency *= 10;
4232 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004233 latency *= 5;
4234
4235 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004236 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004237 }
4238
4239 drm_modeset_unlock_all(dev);
4240}
4241
4242static int pri_wm_latency_show(struct seq_file *m, void *data)
4243{
4244 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004245 struct drm_i915_private *dev_priv = dev->dev_private;
4246 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004247
Damien Lespiau97e94b22014-11-04 17:06:50 +00004248 if (INTEL_INFO(dev)->gen >= 9)
4249 latencies = dev_priv->wm.skl_latency;
4250 else
4251 latencies = to_i915(dev)->wm.pri_latency;
4252
4253 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004254
4255 return 0;
4256}
4257
4258static int spr_wm_latency_show(struct seq_file *m, void *data)
4259{
4260 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004261 struct drm_i915_private *dev_priv = dev->dev_private;
4262 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004263
Damien Lespiau97e94b22014-11-04 17:06:50 +00004264 if (INTEL_INFO(dev)->gen >= 9)
4265 latencies = dev_priv->wm.skl_latency;
4266 else
4267 latencies = to_i915(dev)->wm.spr_latency;
4268
4269 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004270
4271 return 0;
4272}
4273
4274static int cur_wm_latency_show(struct seq_file *m, void *data)
4275{
4276 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004277 struct drm_i915_private *dev_priv = dev->dev_private;
4278 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004279
Damien Lespiau97e94b22014-11-04 17:06:50 +00004280 if (INTEL_INFO(dev)->gen >= 9)
4281 latencies = dev_priv->wm.skl_latency;
4282 else
4283 latencies = to_i915(dev)->wm.cur_latency;
4284
4285 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004286
4287 return 0;
4288}
4289
4290static int pri_wm_latency_open(struct inode *inode, struct file *file)
4291{
4292 struct drm_device *dev = inode->i_private;
4293
Sonika Jindal9ad02572014-07-21 15:23:39 +05304294 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004295 return -ENODEV;
4296
4297 return single_open(file, pri_wm_latency_show, dev);
4298}
4299
4300static int spr_wm_latency_open(struct inode *inode, struct file *file)
4301{
4302 struct drm_device *dev = inode->i_private;
4303
Sonika Jindal9ad02572014-07-21 15:23:39 +05304304 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004305 return -ENODEV;
4306
4307 return single_open(file, spr_wm_latency_show, dev);
4308}
4309
4310static int cur_wm_latency_open(struct inode *inode, struct file *file)
4311{
4312 struct drm_device *dev = inode->i_private;
4313
Sonika Jindal9ad02572014-07-21 15:23:39 +05304314 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004315 return -ENODEV;
4316
4317 return single_open(file, cur_wm_latency_show, dev);
4318}
4319
4320static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004321 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004322{
4323 struct seq_file *m = file->private_data;
4324 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004325 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01004326 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004327 int level;
4328 int ret;
4329 char tmp[32];
4330
4331 if (len >= sizeof(tmp))
4332 return -EINVAL;
4333
4334 if (copy_from_user(tmp, ubuf, len))
4335 return -EFAULT;
4336
4337 tmp[len] = '\0';
4338
Damien Lespiau97e94b22014-11-04 17:06:50 +00004339 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4340 &new[0], &new[1], &new[2], &new[3],
4341 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004342 if (ret != num_levels)
4343 return -EINVAL;
4344
4345 drm_modeset_lock_all(dev);
4346
4347 for (level = 0; level < num_levels; level++)
4348 wm[level] = new[level];
4349
4350 drm_modeset_unlock_all(dev);
4351
4352 return len;
4353}
4354
4355
4356static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4357 size_t len, loff_t *offp)
4358{
4359 struct seq_file *m = file->private_data;
4360 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004361 struct drm_i915_private *dev_priv = dev->dev_private;
4362 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004363
Damien Lespiau97e94b22014-11-04 17:06:50 +00004364 if (INTEL_INFO(dev)->gen >= 9)
4365 latencies = dev_priv->wm.skl_latency;
4366 else
4367 latencies = to_i915(dev)->wm.pri_latency;
4368
4369 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004370}
4371
4372static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4373 size_t len, loff_t *offp)
4374{
4375 struct seq_file *m = file->private_data;
4376 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004379
Damien Lespiau97e94b22014-11-04 17:06:50 +00004380 if (INTEL_INFO(dev)->gen >= 9)
4381 latencies = dev_priv->wm.skl_latency;
4382 else
4383 latencies = to_i915(dev)->wm.spr_latency;
4384
4385 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004386}
4387
4388static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4389 size_t len, loff_t *offp)
4390{
4391 struct seq_file *m = file->private_data;
4392 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004395
Damien Lespiau97e94b22014-11-04 17:06:50 +00004396 if (INTEL_INFO(dev)->gen >= 9)
4397 latencies = dev_priv->wm.skl_latency;
4398 else
4399 latencies = to_i915(dev)->wm.cur_latency;
4400
4401 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004402}
4403
4404static const struct file_operations i915_pri_wm_latency_fops = {
4405 .owner = THIS_MODULE,
4406 .open = pri_wm_latency_open,
4407 .read = seq_read,
4408 .llseek = seq_lseek,
4409 .release = single_release,
4410 .write = pri_wm_latency_write
4411};
4412
4413static const struct file_operations i915_spr_wm_latency_fops = {
4414 .owner = THIS_MODULE,
4415 .open = spr_wm_latency_open,
4416 .read = seq_read,
4417 .llseek = seq_lseek,
4418 .release = single_release,
4419 .write = spr_wm_latency_write
4420};
4421
4422static const struct file_operations i915_cur_wm_latency_fops = {
4423 .owner = THIS_MODULE,
4424 .open = cur_wm_latency_open,
4425 .read = seq_read,
4426 .llseek = seq_lseek,
4427 .release = single_release,
4428 .write = cur_wm_latency_write
4429};
4430
Kees Cook647416f2013-03-10 14:10:06 -07004431static int
4432i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004433{
Kees Cook647416f2013-03-10 14:10:06 -07004434 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004436
Kees Cook647416f2013-03-10 14:10:06 -07004437 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004438
Kees Cook647416f2013-03-10 14:10:06 -07004439 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004440}
4441
Kees Cook647416f2013-03-10 14:10:06 -07004442static int
4443i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004444{
Kees Cook647416f2013-03-10 14:10:06 -07004445 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004446 struct drm_i915_private *dev_priv = dev->dev_private;
4447
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004448 /*
4449 * There is no safeguard against this debugfs entry colliding
4450 * with the hangcheck calling same i915_handle_error() in
4451 * parallel, causing an explosion. For now we assume that the
4452 * test harness is responsible enough not to inject gpu hangs
4453 * while it is writing to 'i915_wedged'
4454 */
4455
4456 if (i915_reset_in_progress(&dev_priv->gpu_error))
4457 return -EAGAIN;
4458
Imre Deakd46c0512014-04-14 20:24:27 +03004459 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004460
Mika Kuoppala58174462014-02-25 17:11:26 +02004461 i915_handle_error(dev, val,
4462 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004463
4464 intel_runtime_pm_put(dev_priv);
4465
Kees Cook647416f2013-03-10 14:10:06 -07004466 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004467}
4468
Kees Cook647416f2013-03-10 14:10:06 -07004469DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4470 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004471 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004472
Kees Cook647416f2013-03-10 14:10:06 -07004473static int
4474i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004475{
Kees Cook647416f2013-03-10 14:10:06 -07004476 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004477 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004478
Kees Cook647416f2013-03-10 14:10:06 -07004479 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004480
Kees Cook647416f2013-03-10 14:10:06 -07004481 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004482}
4483
Kees Cook647416f2013-03-10 14:10:06 -07004484static int
4485i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004486{
Kees Cook647416f2013-03-10 14:10:06 -07004487 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004488 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004489 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004490
Kees Cook647416f2013-03-10 14:10:06 -07004491 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004492
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004493 ret = mutex_lock_interruptible(&dev->struct_mutex);
4494 if (ret)
4495 return ret;
4496
Daniel Vetter99584db2012-11-14 17:14:04 +01004497 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004498 mutex_unlock(&dev->struct_mutex);
4499
Kees Cook647416f2013-03-10 14:10:06 -07004500 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004501}
4502
Kees Cook647416f2013-03-10 14:10:06 -07004503DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4504 i915_ring_stop_get, i915_ring_stop_set,
4505 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004506
Chris Wilson094f9a52013-09-25 17:34:55 +01004507static int
4508i915_ring_missed_irq_get(void *data, u64 *val)
4509{
4510 struct drm_device *dev = data;
4511 struct drm_i915_private *dev_priv = dev->dev_private;
4512
4513 *val = dev_priv->gpu_error.missed_irq_rings;
4514 return 0;
4515}
4516
4517static int
4518i915_ring_missed_irq_set(void *data, u64 val)
4519{
4520 struct drm_device *dev = data;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 int ret;
4523
4524 /* Lock against concurrent debugfs callers */
4525 ret = mutex_lock_interruptible(&dev->struct_mutex);
4526 if (ret)
4527 return ret;
4528 dev_priv->gpu_error.missed_irq_rings = val;
4529 mutex_unlock(&dev->struct_mutex);
4530
4531 return 0;
4532}
4533
4534DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4535 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4536 "0x%08llx\n");
4537
4538static int
4539i915_ring_test_irq_get(void *data, u64 *val)
4540{
4541 struct drm_device *dev = data;
4542 struct drm_i915_private *dev_priv = dev->dev_private;
4543
4544 *val = dev_priv->gpu_error.test_irq_rings;
4545
4546 return 0;
4547}
4548
4549static int
4550i915_ring_test_irq_set(void *data, u64 val)
4551{
4552 struct drm_device *dev = data;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int ret;
4555
4556 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4557
4558 /* Lock against concurrent debugfs callers */
4559 ret = mutex_lock_interruptible(&dev->struct_mutex);
4560 if (ret)
4561 return ret;
4562
4563 dev_priv->gpu_error.test_irq_rings = val;
4564 mutex_unlock(&dev->struct_mutex);
4565
4566 return 0;
4567}
4568
4569DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4570 i915_ring_test_irq_get, i915_ring_test_irq_set,
4571 "0x%08llx\n");
4572
Chris Wilsondd624af2013-01-15 12:39:35 +00004573#define DROP_UNBOUND 0x1
4574#define DROP_BOUND 0x2
4575#define DROP_RETIRE 0x4
4576#define DROP_ACTIVE 0x8
4577#define DROP_ALL (DROP_UNBOUND | \
4578 DROP_BOUND | \
4579 DROP_RETIRE | \
4580 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004581static int
4582i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004583{
Kees Cook647416f2013-03-10 14:10:06 -07004584 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004585
Kees Cook647416f2013-03-10 14:10:06 -07004586 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004587}
4588
Kees Cook647416f2013-03-10 14:10:06 -07004589static int
4590i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004591{
Kees Cook647416f2013-03-10 14:10:06 -07004592 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004593 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004594 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004595
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004596 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004597
4598 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4599 * on ioctls on -EAGAIN. */
4600 ret = mutex_lock_interruptible(&dev->struct_mutex);
4601 if (ret)
4602 return ret;
4603
4604 if (val & DROP_ACTIVE) {
4605 ret = i915_gpu_idle(dev);
4606 if (ret)
4607 goto unlock;
4608 }
4609
4610 if (val & (DROP_RETIRE | DROP_ACTIVE))
4611 i915_gem_retire_requests(dev);
4612
Chris Wilson21ab4e72014-09-09 11:16:08 +01004613 if (val & DROP_BOUND)
4614 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004615
Chris Wilson21ab4e72014-09-09 11:16:08 +01004616 if (val & DROP_UNBOUND)
4617 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004618
4619unlock:
4620 mutex_unlock(&dev->struct_mutex);
4621
Kees Cook647416f2013-03-10 14:10:06 -07004622 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004623}
4624
Kees Cook647416f2013-03-10 14:10:06 -07004625DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4626 i915_drop_caches_get, i915_drop_caches_set,
4627 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004628
Kees Cook647416f2013-03-10 14:10:06 -07004629static int
4630i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004631{
Kees Cook647416f2013-03-10 14:10:06 -07004632 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004633 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004634 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004635
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004636 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004637 return -ENODEV;
4638
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004639 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4640
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004641 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004642 if (ret)
4643 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004644
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004645 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004646 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004647
Kees Cook647416f2013-03-10 14:10:06 -07004648 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004649}
4650
Kees Cook647416f2013-03-10 14:10:06 -07004651static int
4652i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004653{
Kees Cook647416f2013-03-10 14:10:06 -07004654 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004655 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304656 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004657 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004658
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004659 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004660 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004661
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004662 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4663
Kees Cook647416f2013-03-10 14:10:06 -07004664 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004665
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004666 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004667 if (ret)
4668 return ret;
4669
Jesse Barnes358733e2011-07-27 11:53:01 -07004670 /*
4671 * Turbo will still be enabled, but won't go above the set value.
4672 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304673 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004674
Akash Goelbc4d91f2015-02-26 16:09:47 +05304675 hw_max = dev_priv->rps.max_freq;
4676 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004677
Ben Widawskyb39fb292014-03-19 18:31:11 -07004678 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004679 mutex_unlock(&dev_priv->rps.hw_lock);
4680 return -EINVAL;
4681 }
4682
Ben Widawskyb39fb292014-03-19 18:31:11 -07004683 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004684
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004685 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004686
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004687 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004688
Kees Cook647416f2013-03-10 14:10:06 -07004689 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004690}
4691
Kees Cook647416f2013-03-10 14:10:06 -07004692DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4693 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004694 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004695
Kees Cook647416f2013-03-10 14:10:06 -07004696static int
4697i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004698{
Kees Cook647416f2013-03-10 14:10:06 -07004699 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004700 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004701 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004702
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004703 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004704 return -ENODEV;
4705
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004706 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4707
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004708 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004709 if (ret)
4710 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004711
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004712 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004713 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004714
Kees Cook647416f2013-03-10 14:10:06 -07004715 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004716}
4717
Kees Cook647416f2013-03-10 14:10:06 -07004718static int
4719i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004720{
Kees Cook647416f2013-03-10 14:10:06 -07004721 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004722 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304723 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004724 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004725
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004726 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004727 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004728
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004729 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4730
Kees Cook647416f2013-03-10 14:10:06 -07004731 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004732
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004733 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004734 if (ret)
4735 return ret;
4736
Jesse Barnes1523c312012-05-25 12:34:54 -07004737 /*
4738 * Turbo will still be enabled, but won't go below the set value.
4739 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304740 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004741
Akash Goelbc4d91f2015-02-26 16:09:47 +05304742 hw_max = dev_priv->rps.max_freq;
4743 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004744
Ben Widawskyb39fb292014-03-19 18:31:11 -07004745 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004746 mutex_unlock(&dev_priv->rps.hw_lock);
4747 return -EINVAL;
4748 }
4749
Ben Widawskyb39fb292014-03-19 18:31:11 -07004750 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004751
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004752 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004753
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004754 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004755
Kees Cook647416f2013-03-10 14:10:06 -07004756 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004757}
4758
Kees Cook647416f2013-03-10 14:10:06 -07004759DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4760 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004761 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004762
Kees Cook647416f2013-03-10 14:10:06 -07004763static int
4764i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004765{
Kees Cook647416f2013-03-10 14:10:06 -07004766 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004768 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004769 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004770
Daniel Vetter004777c2012-08-09 15:07:01 +02004771 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4772 return -ENODEV;
4773
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004774 ret = mutex_lock_interruptible(&dev->struct_mutex);
4775 if (ret)
4776 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004777 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004778
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004779 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004780
4781 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004782 mutex_unlock(&dev_priv->dev->struct_mutex);
4783
Kees Cook647416f2013-03-10 14:10:06 -07004784 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004785
Kees Cook647416f2013-03-10 14:10:06 -07004786 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004787}
4788
Kees Cook647416f2013-03-10 14:10:06 -07004789static int
4790i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004791{
Kees Cook647416f2013-03-10 14:10:06 -07004792 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004793 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004794 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004795
Daniel Vetter004777c2012-08-09 15:07:01 +02004796 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4797 return -ENODEV;
4798
Kees Cook647416f2013-03-10 14:10:06 -07004799 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004800 return -EINVAL;
4801
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004802 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004803 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004804
4805 /* Update the cache sharing policy here as well */
4806 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4807 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4808 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4809 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4810
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004811 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004812 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004813}
4814
Kees Cook647416f2013-03-10 14:10:06 -07004815DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4816 i915_cache_sharing_get, i915_cache_sharing_set,
4817 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004818
Jeff McGee5d395252015-04-03 18:13:17 -07004819struct sseu_dev_status {
4820 unsigned int slice_total;
4821 unsigned int subslice_total;
4822 unsigned int subslice_per_slice;
4823 unsigned int eu_total;
4824 unsigned int eu_per_subslice;
4825};
4826
4827static void cherryview_sseu_device_status(struct drm_device *dev,
4828 struct sseu_dev_status *stat)
4829{
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 const int ss_max = 2;
4832 int ss;
4833 u32 sig1[ss_max], sig2[ss_max];
4834
4835 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4836 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4837 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4838 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4839
4840 for (ss = 0; ss < ss_max; ss++) {
4841 unsigned int eu_cnt;
4842
4843 if (sig1[ss] & CHV_SS_PG_ENABLE)
4844 /* skip disabled subslice */
4845 continue;
4846
4847 stat->slice_total = 1;
4848 stat->subslice_per_slice++;
4849 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4850 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4851 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4852 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4853 stat->eu_total += eu_cnt;
4854 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4855 }
4856 stat->subslice_total = stat->subslice_per_slice;
4857}
4858
4859static void gen9_sseu_device_status(struct drm_device *dev,
4860 struct sseu_dev_status *stat)
4861{
4862 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004863 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004864 int s, ss;
4865 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4866
Jeff McGee1c046bc2015-04-03 18:13:18 -07004867 /* BXT has a single slice and at most 3 subslices. */
4868 if (IS_BROXTON(dev)) {
4869 s_max = 1;
4870 ss_max = 3;
4871 }
4872
4873 for (s = 0; s < s_max; s++) {
4874 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4875 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4876 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4877 }
4878
Jeff McGee5d395252015-04-03 18:13:17 -07004879 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4880 GEN9_PGCTL_SSA_EU19_ACK |
4881 GEN9_PGCTL_SSA_EU210_ACK |
4882 GEN9_PGCTL_SSA_EU311_ACK;
4883 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4884 GEN9_PGCTL_SSB_EU19_ACK |
4885 GEN9_PGCTL_SSB_EU210_ACK |
4886 GEN9_PGCTL_SSB_EU311_ACK;
4887
4888 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004889 unsigned int ss_cnt = 0;
4890
Jeff McGee5d395252015-04-03 18:13:17 -07004891 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4892 /* skip disabled slice */
4893 continue;
4894
4895 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004896
4897 if (IS_SKYLAKE(dev))
4898 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4899
Jeff McGee5d395252015-04-03 18:13:17 -07004900 for (ss = 0; ss < ss_max; ss++) {
4901 unsigned int eu_cnt;
4902
Jeff McGee1c046bc2015-04-03 18:13:18 -07004903 if (IS_BROXTON(dev) &&
4904 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4905 /* skip disabled subslice */
4906 continue;
4907
4908 if (IS_BROXTON(dev))
4909 ss_cnt++;
4910
Jeff McGee5d395252015-04-03 18:13:17 -07004911 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4912 eu_mask[ss%2]);
4913 stat->eu_total += eu_cnt;
4914 stat->eu_per_subslice = max(stat->eu_per_subslice,
4915 eu_cnt);
4916 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004917
4918 stat->subslice_total += ss_cnt;
4919 stat->subslice_per_slice = max(stat->subslice_per_slice,
4920 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004921 }
4922}
4923
Jeff McGee38732182015-02-13 10:27:54 -06004924static int i915_sseu_status(struct seq_file *m, void *unused)
4925{
4926 struct drm_info_node *node = (struct drm_info_node *) m->private;
4927 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07004928 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06004929
Jeff McGee5575f032015-02-27 10:22:32 -08004930 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
Jeff McGee38732182015-02-13 10:27:54 -06004931 return -ENODEV;
4932
4933 seq_puts(m, "SSEU Device Info\n");
4934 seq_printf(m, " Available Slice Total: %u\n",
4935 INTEL_INFO(dev)->slice_total);
4936 seq_printf(m, " Available Subslice Total: %u\n",
4937 INTEL_INFO(dev)->subslice_total);
4938 seq_printf(m, " Available Subslice Per Slice: %u\n",
4939 INTEL_INFO(dev)->subslice_per_slice);
4940 seq_printf(m, " Available EU Total: %u\n",
4941 INTEL_INFO(dev)->eu_total);
4942 seq_printf(m, " Available EU Per Subslice: %u\n",
4943 INTEL_INFO(dev)->eu_per_subslice);
4944 seq_printf(m, " Has Slice Power Gating: %s\n",
4945 yesno(INTEL_INFO(dev)->has_slice_pg));
4946 seq_printf(m, " Has Subslice Power Gating: %s\n",
4947 yesno(INTEL_INFO(dev)->has_subslice_pg));
4948 seq_printf(m, " Has EU Power Gating: %s\n",
4949 yesno(INTEL_INFO(dev)->has_eu_pg));
4950
Jeff McGee7f992ab2015-02-13 10:27:55 -06004951 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07004952 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08004953 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004954 cherryview_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004955 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07004956 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004957 }
Jeff McGee5d395252015-04-03 18:13:17 -07004958 seq_printf(m, " Enabled Slice Total: %u\n",
4959 stat.slice_total);
4960 seq_printf(m, " Enabled Subslice Total: %u\n",
4961 stat.subslice_total);
4962 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4963 stat.subslice_per_slice);
4964 seq_printf(m, " Enabled EU Total: %u\n",
4965 stat.eu_total);
4966 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4967 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004968
Jeff McGee38732182015-02-13 10:27:54 -06004969 return 0;
4970}
4971
Ben Widawsky6d794d42011-04-25 11:25:56 -07004972static int i915_forcewake_open(struct inode *inode, struct file *file)
4973{
4974 struct drm_device *dev = inode->i_private;
4975 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004976
Daniel Vetter075edca2012-01-24 09:44:28 +01004977 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004978 return 0;
4979
Chris Wilson6daccb02015-01-16 11:34:35 +02004980 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004981 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004982
4983 return 0;
4984}
4985
Ben Widawskyc43b5632012-04-16 14:07:40 -07004986static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004987{
4988 struct drm_device *dev = inode->i_private;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990
Daniel Vetter075edca2012-01-24 09:44:28 +01004991 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004992 return 0;
4993
Mika Kuoppala59bad942015-01-16 11:34:40 +02004994 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004995 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004996
4997 return 0;
4998}
4999
5000static const struct file_operations i915_forcewake_fops = {
5001 .owner = THIS_MODULE,
5002 .open = i915_forcewake_open,
5003 .release = i915_forcewake_release,
5004};
5005
5006static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5007{
5008 struct drm_device *dev = minor->dev;
5009 struct dentry *ent;
5010
5011 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005012 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005013 root, dev,
5014 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005015 if (!ent)
5016 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005017
Ben Widawsky8eb57292011-05-11 15:10:58 -07005018 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005019}
5020
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005021static int i915_debugfs_create(struct dentry *root,
5022 struct drm_minor *minor,
5023 const char *name,
5024 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005025{
5026 struct drm_device *dev = minor->dev;
5027 struct dentry *ent;
5028
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005029 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005030 S_IRUGO | S_IWUSR,
5031 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005032 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005033 if (!ent)
5034 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005035
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005036 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005037}
5038
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005039static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005040 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005041 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005042 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005043 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005044 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005045 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005046 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005047 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005048 {"i915_gem_request", i915_gem_request_info, 0},
5049 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005050 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005051 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005052 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5053 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5054 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005055 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005056 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305057 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005058 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005059 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005060 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005061 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005062 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005063 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005064 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005065 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005066 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005067 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01005068 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005069 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005070 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005071 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005072 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005073 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005074 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005075 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005076 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005077 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005078 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005079 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005080 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005081 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005082 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005083 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005084 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005085 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305086 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005087 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005088};
Ben Gamari27c202a2009-07-01 22:26:52 -04005089#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005090
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005091static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005092 const char *name;
5093 const struct file_operations *fops;
5094} i915_debugfs_files[] = {
5095 {"i915_wedged", &i915_wedged_fops},
5096 {"i915_max_freq", &i915_max_freq_fops},
5097 {"i915_min_freq", &i915_min_freq_fops},
5098 {"i915_cache_sharing", &i915_cache_sharing_fops},
5099 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005100 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5101 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005102 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5103 {"i915_error_state", &i915_error_state_fops},
5104 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005105 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005106 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5107 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5108 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005109 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005110 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5111 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5112 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005113};
5114
Damien Lespiau07144422013-10-15 18:55:40 +01005115void intel_display_crc_init(struct drm_device *dev)
5116{
5117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005118 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005119
Damien Lespiau055e3932014-08-18 13:49:10 +01005120 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005121 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005122
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005123 pipe_crc->opened = false;
5124 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005125 init_waitqueue_head(&pipe_crc->wq);
5126 }
5127}
5128
Ben Gamari27c202a2009-07-01 22:26:52 -04005129int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005130{
Daniel Vetter34b96742013-07-04 20:49:44 +02005131 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005132
Ben Widawsky6d794d42011-04-25 11:25:56 -07005133 ret = i915_forcewake_create(minor->debugfs_root, minor);
5134 if (ret)
5135 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005136
Damien Lespiau07144422013-10-15 18:55:40 +01005137 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5138 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5139 if (ret)
5140 return ret;
5141 }
5142
Daniel Vetter34b96742013-07-04 20:49:44 +02005143 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5144 ret = i915_debugfs_create(minor->debugfs_root, minor,
5145 i915_debugfs_files[i].name,
5146 i915_debugfs_files[i].fops);
5147 if (ret)
5148 return ret;
5149 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005150
Ben Gamari27c202a2009-07-01 22:26:52 -04005151 return drm_debugfs_create_files(i915_debugfs_list,
5152 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005153 minor->debugfs_root, minor);
5154}
5155
Ben Gamari27c202a2009-07-01 22:26:52 -04005156void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005157{
Daniel Vetter34b96742013-07-04 20:49:44 +02005158 int i;
5159
Ben Gamari27c202a2009-07-01 22:26:52 -04005160 drm_debugfs_remove_files(i915_debugfs_list,
5161 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005162
Ben Widawsky6d794d42011-04-25 11:25:56 -07005163 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5164 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005165
Daniel Vettere309a992013-10-16 22:55:51 +02005166 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005167 struct drm_info_list *info_list =
5168 (struct drm_info_list *)&i915_pipe_crc_data[i];
5169
5170 drm_debugfs_remove_files(info_list, 1, minor);
5171 }
5172
Daniel Vetter34b96742013-07-04 20:49:44 +02005173 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5174 struct drm_info_list *info_list =
5175 (struct drm_info_list *) i915_debugfs_files[i].fops;
5176
5177 drm_debugfs_remove_files(info_list, 1, minor);
5178 }
Ben Gamari20172632009-02-17 20:08:50 -05005179}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005180
5181struct dpcd_block {
5182 /* DPCD dump start address. */
5183 unsigned int offset;
5184 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5185 unsigned int end;
5186 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5187 size_t size;
5188 /* Only valid for eDP. */
5189 bool edp;
5190};
5191
5192static const struct dpcd_block i915_dpcd_debug[] = {
5193 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5194 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5195 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5196 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5197 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5198 { .offset = DP_SET_POWER },
5199 { .offset = DP_EDP_DPCD_REV },
5200 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5201 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5202 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5203};
5204
5205static int i915_dpcd_show(struct seq_file *m, void *data)
5206{
5207 struct drm_connector *connector = m->private;
5208 struct intel_dp *intel_dp =
5209 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5210 uint8_t buf[16];
5211 ssize_t err;
5212 int i;
5213
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005214 if (connector->status != connector_status_connected)
5215 return -ENODEV;
5216
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005217 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5218 const struct dpcd_block *b = &i915_dpcd_debug[i];
5219 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5220
5221 if (b->edp &&
5222 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5223 continue;
5224
5225 /* low tech for now */
5226 if (WARN_ON(size > sizeof(buf)))
5227 continue;
5228
5229 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5230 if (err <= 0) {
5231 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5232 size, b->offset, err);
5233 continue;
5234 }
5235
5236 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005237 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005238
5239 return 0;
5240}
5241
5242static int i915_dpcd_open(struct inode *inode, struct file *file)
5243{
5244 return single_open(file, i915_dpcd_show, inode->i_private);
5245}
5246
5247static const struct file_operations i915_dpcd_fops = {
5248 .owner = THIS_MODULE,
5249 .open = i915_dpcd_open,
5250 .read = seq_read,
5251 .llseek = seq_lseek,
5252 .release = single_release,
5253};
5254
5255/**
5256 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5257 * @connector: pointer to a registered drm_connector
5258 *
5259 * Cleanup will be done by drm_connector_unregister() through a call to
5260 * drm_debugfs_connector_remove().
5261 *
5262 * Returns 0 on success, negative error codes on error.
5263 */
5264int i915_debugfs_connector_add(struct drm_connector *connector)
5265{
5266 struct dentry *root = connector->debugfs_entry;
5267
5268 /* The connector must have been registered beforehands. */
5269 if (!root)
5270 return -ENODEV;
5271
5272 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5273 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5274 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5275 &i915_dpcd_fops);
5276
5277 return 0;
5278}