blob: 7c333f8c2327104f62fea69d35bf2601d64efb0f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060015#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Stephen Hemminger0b950f02014-01-10 17:14:48 -070021static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070022 .name = "PCI busn",
23 .start = 0,
24 .end = 255,
25 .flags = IORESOURCE_BUS,
26};
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/* Ugh. Need to stop exporting this to modules. */
29LIST_HEAD(pci_root_buses);
30EXPORT_SYMBOL(pci_root_buses);
31
Yinghai Lu5cc62c22012-05-17 18:51:11 -070032static LIST_HEAD(pci_domain_busn_res_list);
33
34struct pci_domain_busn_res {
35 struct list_head list;
36 struct resource res;
37 int domain_nr;
38};
39
40static struct resource *get_pci_domain_busn_res(int domain_nr)
41{
42 struct pci_domain_busn_res *r;
43
44 list_for_each_entry(r, &pci_domain_busn_res_list, list)
45 if (r->domain_nr == domain_nr)
46 return &r->res;
47
48 r = kzalloc(sizeof(*r), GFP_KERNEL);
49 if (!r)
50 return NULL;
51
52 r->domain_nr = domain_nr;
53 r->res.start = 0;
54 r->res.end = 0xff;
55 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
56
57 list_add_tail(&r->list, &pci_domain_busn_res_list);
58
59 return &r->res;
60}
61
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080062static int find_anything(struct device *dev, void *data)
63{
64 return 1;
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
68 * Some device drivers need know if pci is initiated.
69 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
78 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Myron Stowef795d862014-10-30 11:54:43 -0600203 if (sz == 0xffffffff)
204 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600217 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
218 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
219 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
223 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 }
225 } else {
226 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_ROM_ADDRESS_MASK;
228 sz64 = sz & PCI_ROM_ADDRESS_MASK;
229 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600232 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600240 mask64 |= ((u64)~0 << 32);
241 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242
Myron Stowef795d862014-10-30 11:54:43 -0600243 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
244 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!sz64)
247 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600250 if (!sz64) {
251 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
252 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600253 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600254 }
Myron Stowef795d862014-10-30 11:54:43 -0600255
256 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700257 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
258 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600259 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
260 res->start = 0;
261 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600262 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
263 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 }
266
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600268 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700269 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600270 res->start = 0;
271 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600272 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
273 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600274 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Myron Stowef795d862014-10-30 11:54:43 -0600278 region.start = l64;
279 region.end = l64 + sz64;
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600299 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
300 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800302
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303 goto out;
304
305
306fail:
307 res->flags = 0;
308out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600309 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800310 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600311
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600312 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
316{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 for (pos = 0; pos < howmany; pos++) {
320 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400329 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
332}
333
Bill Pemberton15856ad2012-11-21 15:35:00 -0500334static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 struct pci_dev *dev = child->self;
337 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700339 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600340 struct resource *res;
341
342 io_mask = PCI_IO_RANGE_MASK;
343 io_granularity = 0x1000;
344 if (dev->io_window_1k) {
345 /* Support 1K I/O space granularity */
346 io_mask = PCI_IO_1K_RANGE_MASK;
347 io_granularity = 0x400;
348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 res = child->resource[0];
351 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
352 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600353 base = (io_base_lo & io_mask) << 8;
354 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
357 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
360 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600361 base |= ((unsigned long) io_base_hi << 16);
362 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 }
364
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600365 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700367 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600368 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800369 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600370 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700372}
373
Bill Pemberton15856ad2012-11-21 15:35:00 -0500374static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375{
376 struct pci_dev *dev = child->self;
377 u16 mem_base_lo, mem_limit_lo;
378 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700379 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 res = child->resource[1];
383 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
384 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600385 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
386 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600387 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700389 region.start = base;
390 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800391 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600392 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700394}
395
Bill Pemberton15856ad2012-11-21 15:35:00 -0500396static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397{
398 struct pci_dev *dev = child->self;
399 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700400 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700401 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700402 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 res = child->resource[2];
406 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
407 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
409 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
412 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
415 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
416
417 /*
418 * Some bridges set the base > limit by default, and some
419 * (broken) BIOSes do not initialize them. If we find
420 * this, just assume they are not being used.
421 */
422 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700423 base64 |= (u64) mem_base_hi << 32;
424 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 }
426 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700427
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700428 base = (pci_bus_addr_t) base64;
429 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700430
431 if (base != base64) {
432 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
433 (unsigned long long) base64);
434 return;
435 }
436
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600437 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700438 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
439 IORESOURCE_MEM | IORESOURCE_PREFETCH;
440 if (res->flags & PCI_PREF_RANGE_TYPE_64)
441 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700442 region.start = base;
443 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800444 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600445 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 }
447}
448
Bill Pemberton15856ad2012-11-21 15:35:00 -0500449void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450{
451 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700452 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700453 int i;
454
455 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
456 return;
457
Yinghai Lub918c622012-05-17 18:51:11 -0700458 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
459 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700460 dev->transparent ? " (subtractive decode)" : "");
461
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700462 pci_bus_remove_resources(child);
463 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
464 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
465
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 pci_read_bridge_io(child);
467 pci_read_bridge_mmio(child);
468 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700469
470 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700471 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600472 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700473 pci_bus_add_resource(child, res,
474 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475 dev_printk(KERN_DEBUG, &dev->dev,
476 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 res);
478 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700479 }
480 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700481}
482
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100483static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 struct pci_bus *b;
486
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100487 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488 if (!b)
489 return NULL;
490
491 INIT_LIST_HEAD(&b->node);
492 INIT_LIST_HEAD(&b->children);
493 INIT_LIST_HEAD(&b->devices);
494 INIT_LIST_HEAD(&b->slots);
495 INIT_LIST_HEAD(&b->resources);
496 b->max_bus_speed = PCI_SPEED_UNKNOWN;
497 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100498#ifdef CONFIG_PCI_DOMAINS_GENERIC
499 if (parent)
500 b->domain_nr = parent->domain_nr;
501#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 return b;
503}
504
Jiang Liu70efde22013-06-07 16:16:51 -0600505static void pci_release_host_bridge_dev(struct device *dev)
506{
507 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
508
509 if (bridge->release_fn)
510 bridge->release_fn(bridge);
511
512 pci_free_resource_list(&bridge->windows);
513
514 kfree(bridge);
515}
516
Yinghai Lu7b543662012-04-02 18:31:53 -0700517static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
518{
519 struct pci_host_bridge *bridge;
520
521 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600522 if (!bridge)
523 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700524
Bjorn Helgaas05013482013-06-05 14:22:11 -0600525 INIT_LIST_HEAD(&bridge->windows);
526 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700527 return bridge;
528}
529
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700530static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500531 PCI_SPEED_UNKNOWN, /* 0 */
532 PCI_SPEED_66MHz_PCIX, /* 1 */
533 PCI_SPEED_100MHz_PCIX, /* 2 */
534 PCI_SPEED_133MHz_PCIX, /* 3 */
535 PCI_SPEED_UNKNOWN, /* 4 */
536 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
537 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
538 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
539 PCI_SPEED_UNKNOWN, /* 8 */
540 PCI_SPEED_66MHz_PCIX_266, /* 9 */
541 PCI_SPEED_100MHz_PCIX_266, /* A */
542 PCI_SPEED_133MHz_PCIX_266, /* B */
543 PCI_SPEED_UNKNOWN, /* C */
544 PCI_SPEED_66MHz_PCIX_533, /* D */
545 PCI_SPEED_100MHz_PCIX_533, /* E */
546 PCI_SPEED_133MHz_PCIX_533 /* F */
547};
548
Jacob Keller343e51a2013-07-31 06:53:16 +0000549const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500550 PCI_SPEED_UNKNOWN, /* 0 */
551 PCIE_SPEED_2_5GT, /* 1 */
552 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500553 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500554 PCI_SPEED_UNKNOWN, /* 4 */
555 PCI_SPEED_UNKNOWN, /* 5 */
556 PCI_SPEED_UNKNOWN, /* 6 */
557 PCI_SPEED_UNKNOWN, /* 7 */
558 PCI_SPEED_UNKNOWN, /* 8 */
559 PCI_SPEED_UNKNOWN, /* 9 */
560 PCI_SPEED_UNKNOWN, /* A */
561 PCI_SPEED_UNKNOWN, /* B */
562 PCI_SPEED_UNKNOWN, /* C */
563 PCI_SPEED_UNKNOWN, /* D */
564 PCI_SPEED_UNKNOWN, /* E */
565 PCI_SPEED_UNKNOWN /* F */
566};
567
568void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
569{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700570 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500571}
572EXPORT_SYMBOL_GPL(pcie_update_link_speed);
573
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500574static unsigned char agp_speeds[] = {
575 AGP_UNKNOWN,
576 AGP_1X,
577 AGP_2X,
578 AGP_4X,
579 AGP_8X
580};
581
582static enum pci_bus_speed agp_speed(int agp3, int agpstat)
583{
584 int index = 0;
585
586 if (agpstat & 4)
587 index = 3;
588 else if (agpstat & 2)
589 index = 2;
590 else if (agpstat & 1)
591 index = 1;
592 else
593 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700594
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500595 if (agp3) {
596 index += 2;
597 if (index == 5)
598 index = 0;
599 }
600
601 out:
602 return agp_speeds[index];
603}
604
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500605static void pci_set_bus_speed(struct pci_bus *bus)
606{
607 struct pci_dev *bridge = bus->self;
608 int pos;
609
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500610 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
611 if (!pos)
612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
613 if (pos) {
614 u32 agpstat, agpcmd;
615
616 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
617 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
620 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
621 }
622
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500623 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
624 if (pos) {
625 u16 status;
626 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700628 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
629 &status);
630
631 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500632 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700633 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500634 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700635 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400636 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500637 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400638 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500639 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 } else {
641 max = PCI_SPEED_66MHz_PCIX;
642 }
643
644 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700645 bus->cur_bus_speed = pcix_bus_speed[
646 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500647
648 return;
649 }
650
Yijing Wangfdfe1512013-09-05 15:55:29 +0800651 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 u32 linkcap;
653 u16 linksta;
654
Jiang Liu59875ae2012-07-24 17:20:06 +0800655 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700656 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500657
Jiang Liu59875ae2012-07-24 17:20:06 +0800658 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659 pcie_update_link_speed(bus, linksta);
660 }
661}
662
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100663static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
664{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100665 struct irq_domain *d;
666
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100667 /*
668 * Any firmware interface that can resolve the msi_domain
669 * should be called from here.
670 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100671 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100672
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100673 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100674}
675
676static void pci_set_bus_msi_domain(struct pci_bus *bus)
677{
678 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600679 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100680
681 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600682 * The bus can be a root bus, a subordinate bus, or a virtual bus
683 * created by an SR-IOV device. Walk up to the first bridge device
684 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100685 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600686 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
687 if (b->self)
688 d = dev_get_msi_domain(&b->self->dev);
689 }
690
691 if (!d)
692 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100693
694 dev_set_msi_domain(&bus->dev, d);
695}
696
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700697static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
698 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
700 struct pci_bus *child;
701 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800702 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
704 /*
705 * Allocate a new bus, and inherit stuff from the parent..
706 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100707 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 if (!child)
709 return NULL;
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 child->parent = parent;
712 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200713 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200715 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400717 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800718 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400719 */
720 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100721 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 /*
724 * Set up the primary, secondary and subordinate
725 * bus numbers.
726 */
Yinghai Lub918c622012-05-17 18:51:11 -0700727 child->number = child->busn_res.start = busnr;
728 child->primary = parent->busn_res.start;
729 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Yinghai Lu4f535092013-01-21 13:20:52 -0800731 if (!bridge) {
732 child->dev.parent = parent->bridge;
733 goto add_dev;
734 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800735
736 child->self = bridge;
737 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800738 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000739 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500740 pci_set_bus_speed(child);
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800743 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
745 child->resource[i]->name = child->name;
746 }
747 bridge->subordinate = child;
748
Yinghai Lu4f535092013-01-21 13:20:52 -0800749add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100750 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800751 ret = device_register(&child->dev);
752 WARN_ON(ret < 0);
753
Jiang Liu10a95742013-04-12 05:44:20 +0000754 pcibios_add_bus(child);
755
Yinghai Lu4f535092013-01-21 13:20:52 -0800756 /* Create legacy_io and legacy_mem files for this bus */
757 pci_create_legacy_files(child);
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return child;
760}
761
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400762struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
763 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
765 struct pci_bus *child;
766
767 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700768 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800769 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800771 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700772 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 return child;
774}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600775EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Rajat Jainf3dbd802014-09-02 16:26:00 -0700777static void pci_enable_crs(struct pci_dev *pdev)
778{
779 u16 root_cap = 0;
780
781 /* Enable CRS Software Visibility if supported */
782 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
783 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
784 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
785 PCI_EXP_RTCTL_CRSSVE);
786}
787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788/*
789 * If it's a bridge, configure it and scan the bus behind it.
790 * For CardBus bridges, we don't scan behind as the devices will
791 * be handled by the bridge driver itself.
792 *
793 * We need to process bridges in two passes -- first we scan those
794 * already configured by the BIOS and after we are done with all of
795 * them, we proceed to assigning numbers to the remaining buses in
796 * order to avoid overlaps between old and new bus numbers.
797 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500798int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
800 struct pci_bus *child;
801 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100802 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600804 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100805 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600808 primary = buses & 0xFF;
809 secondary = (buses >> 8) & 0xFF;
810 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600812 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
813 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100815 if (!primary && (primary != bus->number) && secondary && subordinate) {
816 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
817 primary = bus->number;
818 }
819
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100820 /* Check if setup is sensible at all */
821 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700822 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600823 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700824 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
825 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100826 broken = 1;
827 }
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700830 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
832 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
833 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
834
Rajat Jainf3dbd802014-09-02 16:26:00 -0700835 pci_enable_crs(dev);
836
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600837 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
838 !is_cardbus && !broken) {
839 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 /*
841 * Bus already configured by firmware, process it in the first
842 * pass and just note the configuration.
843 */
844 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000845 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100848 * The bus might already exist for two reasons: Either we are
849 * rescanning the bus or the bus is reachable through more than
850 * one bridge. The second case can happen with the i450NX
851 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600853 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600854 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600855 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600856 if (!child)
857 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600858 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700859 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600860 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100864 if (cmax > subordinate)
865 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
866 subordinate, cmax);
867 /* subordinate should equal child->busn_res.end */
868 if (subordinate > max)
869 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 } else {
871 /*
872 * We need to assign a number to this bus which we always
873 * do in the second pass.
874 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700875 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100876 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700877 /* Temporarily disable forwarding of the
878 configuration cycles on all bridges in
879 this bus segment to avoid possible
880 conflicts in the second pass between two
881 bridges programmed with overlapping
882 bus ranges. */
883 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
884 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000885 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700886 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
888 /* Clear errors */
889 pci_write_config_word(dev, PCI_STATUS, 0xffff);
890
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600891 /* Prevent assigning a bus number that already exists.
892 * This can happen when a bridge is hot-plugged, so in
893 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800894 child = pci_find_bus(pci_domain_nr(bus), max+1);
895 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100896 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800897 if (!child)
898 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600899 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800900 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100901 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 buses = (buses & 0xff000000)
903 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700904 | ((unsigned int)(child->busn_res.start) << 8)
905 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
907 /*
908 * yenta.c forces a secondary latency timer of 176.
909 * Copy that behaviour here.
910 */
911 if (is_cardbus) {
912 buses &= ~0xff000000;
913 buses |= CARDBUS_LATENCY_TIMER << 24;
914 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 /*
917 * We need to blast all three values with a single write.
918 */
919 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
920
921 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700922 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 max = pci_scan_child_bus(child);
924 } else {
925 /*
926 * For CardBus bridges, we leave 4 bus numbers
927 * as cards with a PCI-to-PCI bridge can be
928 * inserted later.
929 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400930 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100931 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700932 if (pci_find_bus(pci_domain_nr(bus),
933 max+i+1))
934 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100935 while (parent->parent) {
936 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700937 (parent->busn_res.end > max) &&
938 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100939 j = 1;
940 }
941 parent = parent->parent;
942 }
943 if (j) {
944 /*
945 * Often, there are two cardbus bridges
946 * -- try to leave one valid bus number
947 * for each one.
948 */
949 i /= 2;
950 break;
951 }
952 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700953 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 }
955 /*
956 * Set the subordinate bus number to its real value.
957 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700958 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
960 }
961
Gary Hadecb3576f2008-02-08 14:00:52 -0800962 sprintf(child->name,
963 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
964 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200966 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100967 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700968 if ((child->busn_res.end > bus->busn_res.end) ||
969 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100970 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700971 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400972 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700973 &child->busn_res,
974 (bus->number > child->busn_res.end &&
975 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800976 "wholly" : "partially",
977 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700978 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700979 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100980 }
981 bus = bus->parent;
982 }
983
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000984out:
985 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 return max;
988}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600989EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
991/*
992 * Read interrupt line and base address registers.
993 * The architecture-dependent code can tweak these, of course.
994 */
995static void pci_read_irq(struct pci_dev *dev)
996{
997 unsigned char irq;
998
999 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001000 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 if (irq)
1002 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1003 dev->irq = irq;
1004}
1005
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001006void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001007{
1008 int pos;
1009 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001010 int type;
1011 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001012
1013 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1014 if (!pos)
1015 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001016 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001017 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001018 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001019 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1020 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001021
1022 /*
1023 * A Root Port is always the upstream end of a Link. No PCIe
1024 * component has two Links. Two Links are connected by a Switch
1025 * that has a Port on each Link and internal logic to connect the
1026 * two Ports.
1027 */
1028 type = pci_pcie_type(pdev);
1029 if (type == PCI_EXP_TYPE_ROOT_PORT)
1030 pdev->has_secondary_link = 1;
1031 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1032 type == PCI_EXP_TYPE_DOWNSTREAM) {
1033 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001034
1035 /*
1036 * Usually there's an upstream device (Root Port or Switch
1037 * Downstream Port), but we can't assume one exists.
1038 */
1039 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001040 pdev->has_secondary_link = 1;
1041 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001042}
1043
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001044void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001045{
Eric W. Biederman28760482009-09-09 14:09:24 -07001046 u32 reg32;
1047
Jiang Liu59875ae2012-07-24 17:20:06 +08001048 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001049 if (reg32 & PCI_EXP_SLTCAP_HPC)
1050 pdev->is_hotplug_bridge = 1;
1051}
1052
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001053/**
Alex Williamson78916b02014-05-05 14:20:51 -06001054 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1055 * @dev: PCI device
1056 *
1057 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1058 * when forwarding a type1 configuration request the bridge must check that
1059 * the extended register address field is zero. The bridge is not permitted
1060 * to forward the transactions and must handle it as an Unsupported Request.
1061 * Some bridges do not follow this rule and simply drop the extended register
1062 * bits, resulting in the standard config space being aliased, every 256
1063 * bytes across the entire configuration space. Test for this condition by
1064 * comparing the first dword of each potential alias to the vendor/device ID.
1065 * Known offenders:
1066 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1067 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1068 */
1069static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1070{
1071#ifdef CONFIG_PCI_QUIRKS
1072 int pos;
1073 u32 header, tmp;
1074
1075 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1076
1077 for (pos = PCI_CFG_SPACE_SIZE;
1078 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1079 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1080 || header != tmp)
1081 return false;
1082 }
1083
1084 return true;
1085#else
1086 return false;
1087#endif
1088}
1089
1090/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001091 * pci_cfg_space_size - get the configuration space size of the PCI device.
1092 * @dev: PCI device
1093 *
1094 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1095 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1096 * access it. Maybe we don't have a way to generate extended config space
1097 * accesses, or the device is behind a reverse Express bridge. So we try
1098 * reading the dword at 0x100 which must either be 0 or a valid extended
1099 * capability header.
1100 */
1101static int pci_cfg_space_size_ext(struct pci_dev *dev)
1102{
1103 u32 status;
1104 int pos = PCI_CFG_SPACE_SIZE;
1105
1106 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1107 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001108 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001109 goto fail;
1110
1111 return PCI_CFG_SPACE_EXP_SIZE;
1112
1113 fail:
1114 return PCI_CFG_SPACE_SIZE;
1115}
1116
1117int pci_cfg_space_size(struct pci_dev *dev)
1118{
1119 int pos;
1120 u32 status;
1121 u16 class;
1122
1123 class = dev->class >> 8;
1124 if (class == PCI_CLASS_BRIDGE_HOST)
1125 return pci_cfg_space_size_ext(dev);
1126
1127 if (!pci_is_pcie(dev)) {
1128 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1129 if (!pos)
1130 goto fail;
1131
1132 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1133 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1134 goto fail;
1135 }
1136
1137 return pci_cfg_space_size_ext(dev);
1138
1139 fail:
1140 return PCI_CFG_SPACE_SIZE;
1141}
1142
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001143#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001144
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001145void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001146{
1147 /*
1148 * Disable the MSI hardware to avoid screaming interrupts
1149 * during boot. This is the power on reset default so
1150 * usually this should be a noop.
1151 */
1152 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1153 if (dev->msi_cap)
1154 pci_msi_set_enable(dev, 0);
1155
1156 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1157 if (dev->msix_cap)
1158 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1159}
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161/**
1162 * pci_setup_device - fill in class and map information of a device
1163 * @dev: the device structure to fill
1164 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001165 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1167 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001168 * Returns 0 on success and negative if unknown type of device (not normal,
1169 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001171int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
1173 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001174 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001175 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001176 struct pci_bus_region region;
1177 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001178
1179 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1180 return -EIO;
1181
1182 dev->sysdata = dev->bus->sysdata;
1183 dev->dev.parent = dev->bus->bridge;
1184 dev->dev.bus = &pci_bus_type;
1185 dev->hdr_type = hdr_type & 0x7f;
1186 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001187 dev->error_state = pci_channel_io_normal;
1188 set_pcie_port_type(dev);
1189
Yijing Wang017ffe62015-07-17 17:16:32 +08001190 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001191 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1192 set this higher, assuming the system even supports it. */
1193 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001195 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1196 dev->bus->number, PCI_SLOT(dev->devfn),
1197 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
1199 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001200 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001201 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001203 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1204 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Yu Zhao853346e2009-03-21 22:05:11 +08001206 /* need to have dev->class ready */
1207 dev->cfg_size = pci_cfg_space_size(dev);
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001210 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001212 pci_msi_setup_pci_dev(dev);
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 /* Early fixups, before probing the BARs */
1215 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001216 /* device class may be changed after fixup */
1217 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 switch (dev->hdr_type) { /* header type */
1220 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1221 if (class == PCI_CLASS_BRIDGE_PCI)
1222 goto bad;
1223 pci_read_irq(dev);
1224 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1225 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1226 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001227
1228 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001229 * Do the ugly legacy mode stuff here rather than broken chip
1230 * quirk code. Legacy mode ATA controllers have fixed
1231 * addresses. These are not always echoed in BAR0-3, and
1232 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001233 */
1234 if (class == PCI_CLASS_STORAGE_IDE) {
1235 u8 progif;
1236 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1237 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001238 region.start = 0x1F0;
1239 region.end = 0x1F7;
1240 res = &dev->resource[0];
1241 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001242 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001243 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1244 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001245 region.start = 0x3F6;
1246 region.end = 0x3F6;
1247 res = &dev->resource[1];
1248 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001249 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001250 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1251 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001252 }
1253 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001254 region.start = 0x170;
1255 region.end = 0x177;
1256 res = &dev->resource[2];
1257 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001258 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001259 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1260 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001261 region.start = 0x376;
1262 region.end = 0x376;
1263 res = &dev->resource[3];
1264 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001265 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001266 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1267 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001268 }
1269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 break;
1271
1272 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1273 if (class != PCI_CLASS_BRIDGE_PCI)
1274 goto bad;
1275 /* The PCI-to-PCI bridge spec requires that subtractive
1276 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001277 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001278 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 dev->transparent = ((dev->class & 0xff) == 1);
1280 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001281 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001282 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1283 if (pos) {
1284 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1285 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 break;
1288
1289 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1290 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1291 goto bad;
1292 pci_read_irq(dev);
1293 pci_read_bases(dev, 1, 0);
1294 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1295 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1296 break;
1297
1298 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001299 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1300 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001301 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
1303 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001304 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1305 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001306 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 }
1308
1309 /* We found a fine healthy device, go go go... */
1310 return 0;
1311}
1312
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001313static void pci_configure_mps(struct pci_dev *dev)
1314{
1315 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001316 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001317
1318 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1319 return;
1320
1321 mps = pcie_get_mps(dev);
1322 p_mps = pcie_get_mps(bridge);
1323
1324 if (mps == p_mps)
1325 return;
1326
1327 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1328 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1329 mps, pci_name(bridge), p_mps);
1330 return;
1331 }
Keith Busch27d868b2015-08-24 08:48:16 -05001332
1333 /*
1334 * Fancier MPS configuration is done later by
1335 * pcie_bus_configure_settings()
1336 */
1337 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1338 return;
1339
1340 rc = pcie_set_mps(dev, p_mps);
1341 if (rc) {
1342 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1343 p_mps);
1344 return;
1345 }
1346
1347 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1348 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001349}
1350
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001351static struct hpp_type0 pci_default_type0 = {
1352 .revision = 1,
1353 .cache_line_size = 8,
1354 .latency_timer = 0x40,
1355 .enable_serr = 0,
1356 .enable_perr = 0,
1357};
1358
1359static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1360{
1361 u16 pci_cmd, pci_bctl;
1362
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001363 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001364 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001365
1366 if (hpp->revision > 1) {
1367 dev_warn(&dev->dev,
1368 "PCI settings rev %d not supported; using defaults\n",
1369 hpp->revision);
1370 hpp = &pci_default_type0;
1371 }
1372
1373 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1374 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1375 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1376 if (hpp->enable_serr)
1377 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001378 if (hpp->enable_perr)
1379 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001380 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1381
1382 /* Program bridge control value */
1383 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1384 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1385 hpp->latency_timer);
1386 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1387 if (hpp->enable_serr)
1388 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001389 if (hpp->enable_perr)
1390 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001391 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1392 }
1393}
1394
1395static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1396{
1397 if (hpp)
1398 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1399}
1400
1401static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1402{
1403 int pos;
1404 u32 reg32;
1405
1406 if (!hpp)
1407 return;
1408
1409 if (hpp->revision > 1) {
1410 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1411 hpp->revision);
1412 return;
1413 }
1414
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001415 /*
1416 * Don't allow _HPX to change MPS or MRRS settings. We manage
1417 * those to make sure they're consistent with the rest of the
1418 * platform.
1419 */
1420 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1421 PCI_EXP_DEVCTL_READRQ;
1422 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1423 PCI_EXP_DEVCTL_READRQ);
1424
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001425 /* Initialize Device Control Register */
1426 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1427 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1428
1429 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001430 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001431 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1432 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1433
1434 /* Find Advanced Error Reporting Enhanced Capability */
1435 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1436 if (!pos)
1437 return;
1438
1439 /* Initialize Uncorrectable Error Mask Register */
1440 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1441 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1442 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1443
1444 /* Initialize Uncorrectable Error Severity Register */
1445 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1446 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1447 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1448
1449 /* Initialize Correctable Error Mask Register */
1450 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1451 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1452 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1453
1454 /* Initialize Advanced Error Capabilities and Control Register */
1455 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1456 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1457 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1458
1459 /*
1460 * FIXME: The following two registers are not supported yet.
1461 *
1462 * o Secondary Uncorrectable Error Severity Register
1463 * o Secondary Uncorrectable Error Mask Register
1464 */
1465}
1466
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001467static void pci_configure_device(struct pci_dev *dev)
1468{
1469 struct hotplug_params hpp;
1470 int ret;
1471
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001472 pci_configure_mps(dev);
1473
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001474 memset(&hpp, 0, sizeof(hpp));
1475 ret = pci_get_hp_params(dev, &hpp);
1476 if (ret)
1477 return;
1478
1479 program_hpp_type2(dev, hpp.t2);
1480 program_hpp_type1(dev, hpp.t1);
1481 program_hpp_type0(dev, hpp.t0);
1482}
1483
Zhao, Yu201de562008-10-13 19:49:55 +08001484static void pci_release_capabilities(struct pci_dev *dev)
1485{
1486 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001487 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001488 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001489}
1490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491/**
1492 * pci_release_dev - free a pci device structure when all users of it are finished.
1493 * @dev: device that's been disconnected
1494 *
1495 * Will be called only by the device core when all users of this pci device are
1496 * done.
1497 */
1498static void pci_release_dev(struct device *dev)
1499{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001500 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001502 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001503 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001504 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001505 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001506 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001507 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 kfree(pci_dev);
1509}
1510
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001511struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001512{
1513 struct pci_dev *dev;
1514
1515 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1516 if (!dev)
1517 return NULL;
1518
Michael Ellerman65891212007-04-05 17:19:08 +10001519 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001520 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001521 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001522
1523 return dev;
1524}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001525EXPORT_SYMBOL(pci_alloc_dev);
1526
Yinghai Luefdc87d2012-01-27 10:55:10 -08001527bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001528 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001529{
1530 int delay = 1;
1531
1532 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1533 return false;
1534
1535 /* some broken boards return 0 or ~0 if a slot is empty: */
1536 if (*l == 0xffffffff || *l == 0x00000000 ||
1537 *l == 0x0000ffff || *l == 0xffff0000)
1538 return false;
1539
Rajat Jain89665a62014-09-08 14:19:49 -07001540 /*
1541 * Configuration Request Retry Status. Some root ports return the
1542 * actual device ID instead of the synthetic ID (0xFFFF) required
1543 * by the PCIe spec. Ignore the device ID and only check for
1544 * (vendor id == 1).
1545 */
1546 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001547 if (!crs_timeout)
1548 return false;
1549
1550 msleep(delay);
1551 delay *= 2;
1552 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1553 return false;
1554 /* Card hasn't responded in 60 seconds? Must be stuck. */
1555 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001556 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1557 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1558 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001559 return false;
1560 }
1561 }
1562
1563 return true;
1564}
1565EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567/*
1568 * Read the config data for a PCI device, sanity-check it
1569 * and fill in the dev structure...
1570 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001571static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572{
1573 struct pci_dev *dev;
1574 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Yinghai Luefdc87d2012-01-27 10:55:10 -08001576 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 return NULL;
1578
Gu Zheng8b1fce02013-05-25 21:48:31 +08001579 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 if (!dev)
1581 return NULL;
1582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 dev->vendor = l & 0xffff;
1585 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001587 pci_set_of_node(dev);
1588
Yu Zhao480b93b2009-03-20 11:25:14 +08001589 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001590 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 kfree(dev);
1592 return NULL;
1593 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001594
1595 return dev;
1596}
1597
Zhao, Yu201de562008-10-13 19:49:55 +08001598static void pci_init_capabilities(struct pci_dev *dev)
1599{
1600 /* MSI/MSI-X list */
1601 pci_msi_init_pci_dev(dev);
1602
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001603 /* Buffers for saving PCIe and PCI-X capabilities */
1604 pci_allocate_cap_save_buffers(dev);
1605
Zhao, Yu201de562008-10-13 19:49:55 +08001606 /* Power Management */
1607 pci_pm_init(dev);
1608
1609 /* Vital Product Data */
1610 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001611
1612 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001613 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001614
1615 /* Single Root I/O Virtualization */
1616 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001617
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001618 /* Address Translation Services */
1619 pci_ats_init(dev);
1620
Allen Kayae21ee62009-10-07 10:27:17 -07001621 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001622 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001623}
1624
Marc Zyngier098259e2015-10-02 10:19:32 +01001625/*
1626 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1627 * devices. Firmware interfaces that can select the MSI domain on a
1628 * per-device basis should be called from here.
1629 */
1630static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1631{
1632 struct irq_domain *d;
1633
1634 /*
1635 * If a domain has been set through the pcibios_add_device
1636 * callback, then this is the one (platform code knows best).
1637 */
1638 d = dev_get_msi_domain(&dev->dev);
1639 if (d)
1640 return d;
1641
1642 return NULL;
1643}
1644
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001645static void pci_set_msi_domain(struct pci_dev *dev)
1646{
Marc Zyngier098259e2015-10-02 10:19:32 +01001647 struct irq_domain *d;
1648
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001649 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001650 * If the platform or firmware interfaces cannot supply a
1651 * device-specific MSI domain, then inherit the default domain
1652 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001653 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001654 d = pci_dev_msi_domain(dev);
1655 if (!d)
1656 d = dev_get_msi_domain(&dev->bus->dev);
1657
1658 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001659}
1660
Sam Ravnborg96bde062007-03-26 21:53:30 -08001661void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001662{
Yinghai Lu4f535092013-01-21 13:20:52 -08001663 int ret;
1664
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001665 pci_configure_device(dev);
1666
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 device_initialize(&dev->dev);
1668 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Yinghai Lu7629d192013-01-21 13:20:44 -08001670 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001672 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001674 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001676 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001677 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001678
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 /* Fix up broken headers */
1680 pci_fixup_device(pci_fixup_header, dev);
1681
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001682 /* moved out from quirk header fixup code */
1683 pci_reassigndev_resource_alignment(dev);
1684
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001685 /* Clear the state_saved flag. */
1686 dev->state_saved = false;
1687
Zhao, Yu201de562008-10-13 19:49:55 +08001688 /* Initialize various capabilities */
1689 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001690
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 /*
1692 * Add the device to our list of discovered devices
1693 * and the bus list for fixup functions, etc.
1694 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001695 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001697 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001698
Yinghai Lu4f535092013-01-21 13:20:52 -08001699 ret = pcibios_add_device(dev);
1700 WARN_ON(ret < 0);
1701
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001702 /* Setup MSI irq domain */
1703 pci_set_msi_domain(dev);
1704
Yinghai Lu4f535092013-01-21 13:20:52 -08001705 /* Notifier could use PCI capabilities */
1706 dev->match_driver = false;
1707 ret = device_add(&dev->dev);
1708 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001709}
1710
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001711struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001712{
1713 struct pci_dev *dev;
1714
Trent Piepho90bdb312009-03-20 14:56:00 -06001715 dev = pci_get_slot(bus, devfn);
1716 if (dev) {
1717 pci_dev_put(dev);
1718 return dev;
1719 }
1720
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001721 dev = pci_scan_device(bus, devfn);
1722 if (!dev)
1723 return NULL;
1724
1725 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
1727 return dev;
1728}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001729EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001731static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001732{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001733 int pos;
1734 u16 cap = 0;
1735 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001736
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001737 if (pci_ari_enabled(bus)) {
1738 if (!dev)
1739 return 0;
1740 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1741 if (!pos)
1742 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001743
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001744 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1745 next_fn = PCI_ARI_CAP_NFN(cap);
1746 if (next_fn <= fn)
1747 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001748
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001749 return next_fn;
1750 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001751
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001752 /* dev may be NULL for non-contiguous multifunction devices */
1753 if (!dev || dev->multifunction)
1754 return (fn + 1) % 8;
1755
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001756 return 0;
1757}
1758
1759static int only_one_child(struct pci_bus *bus)
1760{
1761 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001762
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001763 if (!parent || !pci_is_pcie(parent))
1764 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001765 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001766 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001767 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001768 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001769 return 1;
1770 return 0;
1771}
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773/**
1774 * pci_scan_slot - scan a PCI slot on a bus for devices.
1775 * @bus: PCI bus to scan
1776 * @devfn: slot number to scan (must have zero function.)
1777 *
1778 * Scan a PCI slot on the specified PCI bus for devices, adding
1779 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001780 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001781 *
1782 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001784int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001786 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001787 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001788
1789 if (only_one_child(bus) && (devfn > 0))
1790 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001792 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001793 if (!dev)
1794 return 0;
1795 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001796 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001798 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001799 dev = pci_scan_single_device(bus, devfn + fn);
1800 if (dev) {
1801 if (!dev->is_added)
1802 nr++;
1803 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 }
1805 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001806
Shaohua Li149e1632008-07-23 10:32:31 +08001807 /* only one slot has pcie device */
1808 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001809 pcie_aspm_init_link_state(bus->self);
1810
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 return nr;
1812}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001813EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814
Jon Masonb03e7492011-07-20 15:20:54 -05001815static int pcie_find_smpss(struct pci_dev *dev, void *data)
1816{
1817 u8 *smpss = data;
1818
1819 if (!pci_is_pcie(dev))
1820 return 0;
1821
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001822 /*
1823 * We don't have a way to change MPS settings on devices that have
1824 * drivers attached. A hot-added device might support only the minimum
1825 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1826 * where devices may be hot-added, we limit the fabric MPS to 128 so
1827 * hot-added devices will work correctly.
1828 *
1829 * However, if we hot-add a device to a slot directly below a Root
1830 * Port, it's impossible for there to be other existing devices below
1831 * the port. We don't limit the MPS in this case because we can
1832 * reconfigure MPS on both the Root Port and the hot-added device,
1833 * and there are no other devices involved.
1834 *
1835 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001836 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001837 if (dev->is_hotplug_bridge &&
1838 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001839 *smpss = 0;
1840
1841 if (*smpss > dev->pcie_mpss)
1842 *smpss = dev->pcie_mpss;
1843
1844 return 0;
1845}
1846
1847static void pcie_write_mps(struct pci_dev *dev, int mps)
1848{
Jon Mason62f392e2011-10-14 14:56:14 -05001849 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001850
1851 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001852 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001853
Yijing Wang62f87c02012-07-24 17:20:03 +08001854 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1855 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001856 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001857 * downstream communication will never be larger than
1858 * the MRRS. So, the MPS only needs to be configured
1859 * for the upstream communication. This being the case,
1860 * walk from the top down and set the MPS of the child
1861 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001862 *
1863 * Configure the device MPS with the smaller of the
1864 * device MPSS or the bridge MPS (which is assumed to be
1865 * properly configured at this point to the largest
1866 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001867 */
Jon Mason62f392e2011-10-14 14:56:14 -05001868 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001869 }
1870
1871 rc = pcie_set_mps(dev, mps);
1872 if (rc)
1873 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1874}
1875
Jon Mason62f392e2011-10-14 14:56:14 -05001876static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001877{
Jon Mason62f392e2011-10-14 14:56:14 -05001878 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001879
Jon Masoned2888e2011-09-08 16:41:18 -05001880 /* In the "safe" case, do not configure the MRRS. There appear to be
1881 * issues with setting MRRS to 0 on a number of devices.
1882 */
Jon Masoned2888e2011-09-08 16:41:18 -05001883 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1884 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001885
Jon Masoned2888e2011-09-08 16:41:18 -05001886 /* For Max performance, the MRRS must be set to the largest supported
1887 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001888 * device or the bus can support. This should already be properly
1889 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001890 */
Jon Mason62f392e2011-10-14 14:56:14 -05001891 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001892
1893 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001894 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001895 * If the MRRS value provided is not acceptable (e.g., too large),
1896 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001897 */
Jon Masonb03e7492011-07-20 15:20:54 -05001898 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1899 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001900 if (!rc)
1901 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001902
Jon Mason62f392e2011-10-14 14:56:14 -05001903 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001904 mrrs /= 2;
1905 }
Jon Mason62f392e2011-10-14 14:56:14 -05001906
1907 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001908 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001909}
1910
1911static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1912{
Jon Masona513a99a72011-10-14 14:56:16 -05001913 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001914
1915 if (!pci_is_pcie(dev))
1916 return 0;
1917
Keith Busch27d868b2015-08-24 08:48:16 -05001918 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1919 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001920 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001921
Jon Masona513a99a72011-10-14 14:56:16 -05001922 mps = 128 << *(u8 *)data;
1923 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001924
1925 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001926 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001927
Ryan Desfosses227f0642014-04-18 20:13:50 -04001928 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1929 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001930 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001931
1932 return 0;
1933}
1934
Jon Masona513a99a72011-10-14 14:56:16 -05001935/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001936 * parents then children fashion. If this changes, then this code will not
1937 * work as designed.
1938 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001939void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001940{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001941 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001942
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001943 if (!bus->self)
1944 return;
1945
Jon Masonb03e7492011-07-20 15:20:54 -05001946 if (!pci_is_pcie(bus->self))
1947 return;
1948
Jon Mason5f39e672011-10-03 09:50:20 -05001949 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001950 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001951 * simply force the MPS of the entire system to the smallest possible.
1952 */
1953 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1954 smpss = 0;
1955
Jon Masonb03e7492011-07-20 15:20:54 -05001956 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001957 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001958
Jon Masonb03e7492011-07-20 15:20:54 -05001959 pcie_find_smpss(bus->self, &smpss);
1960 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1961 }
1962
1963 pcie_bus_configure_set(bus->self, &smpss);
1964 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1965}
Jon Masondebc3b72011-08-02 00:01:18 -05001966EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001967
Bill Pemberton15856ad2012-11-21 15:35:00 -05001968unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969{
Yinghai Lub918c622012-05-17 18:51:11 -07001970 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 struct pci_dev *dev;
1972
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001973 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
1975 /* Go find them, Rover! */
1976 for (devfn = 0; devfn < 0x100; devfn += 8)
1977 pci_scan_slot(bus, devfn);
1978
Yu Zhaoa28724b2009-03-20 11:25:13 +08001979 /* Reserve buses for SR-IOV capability. */
1980 max += pci_iov_bus_range(bus);
1981
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 /*
1983 * After performing arch-dependent fixup of the bus, look behind
1984 * all PCI-to-PCI bridges on this bus.
1985 */
Alex Chiang74710de2009-03-20 14:56:10 -06001986 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001987 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001988 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001989 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001990 }
1991
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001992 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001994 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 max = pci_scan_bridge(bus, dev, max, pass);
1996 }
1997
1998 /*
1999 * We've scanned the bus and so we know all about what's on
2000 * the other side of any bridges that may be on this bus plus
2001 * any devices.
2002 *
2003 * Return how far we've got finding sub-buses.
2004 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002005 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 return max;
2007}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002008EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002010/**
2011 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2012 * @bridge: Host bridge to set up.
2013 *
2014 * Default empty implementation. Replace with an architecture-specific setup
2015 * routine, if necessary.
2016 */
2017int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2018{
2019 return 0;
2020}
2021
Jiang Liu10a95742013-04-12 05:44:20 +00002022void __weak pcibios_add_bus(struct pci_bus *bus)
2023{
2024}
2025
2026void __weak pcibios_remove_bus(struct pci_bus *bus)
2027{
2028}
2029
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002030struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2031 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002033 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002034 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002035 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002036 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002037 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002038 resource_size_t offset;
2039 char bus_addr[64];
2040 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002042 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002043 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002044 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 b->sysdata = sysdata;
2047 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002048 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002049 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002050 b2 = pci_find_bus(pci_domain_nr(b), bus);
2051 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002053 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 goto err_out;
2055 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002056
Yinghai Lu7b543662012-04-02 18:31:53 -07002057 bridge = pci_alloc_host_bridge(b);
2058 if (!bridge)
2059 goto err_out;
2060
2061 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002062 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002063 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002064 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002065 if (error) {
2066 kfree(bridge);
2067 goto err_out;
2068 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002069
Yinghai Lu7b543662012-04-02 18:31:53 -07002070 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002071 if (error) {
2072 put_device(&bridge->dev);
2073 goto err_out;
2074 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002075 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002076 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002077 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002078 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079
Yinghai Lu0d358f22008-02-19 03:20:41 -08002080 if (!parent)
2081 set_dev_node(b->bridge, pcibus_to_node(b));
2082
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002083 b->dev.class = &pcibus_class;
2084 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002085 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002086 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 if (error)
2088 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Jiang Liu10a95742013-04-12 05:44:20 +00002090 pcibios_add_bus(b);
2091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 /* Create legacy_io and legacy_mem files for this bus */
2093 pci_create_legacy_files(b);
2094
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002095 if (parent)
2096 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2097 else
2098 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2099
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002100 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002101 resource_list_for_each_entry_safe(window, n, resources) {
2102 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002103 res = window->res;
2104 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002105 if (res->flags & IORESOURCE_BUS)
2106 pci_bus_insert_busn_res(b, bus, res->end);
2107 else
2108 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002109 if (offset) {
2110 if (resource_type(res) == IORESOURCE_IO)
2111 fmt = " (bus address [%#06llx-%#06llx])";
2112 else
2113 fmt = " (bus address [%#010llx-%#010llx])";
2114 snprintf(bus_addr, sizeof(bus_addr), fmt,
2115 (unsigned long long) (res->start - offset),
2116 (unsigned long long) (res->end - offset));
2117 } else
2118 bus_addr[0] = '\0';
2119 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002120 }
2121
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002122 down_write(&pci_bus_sem);
2123 list_add_tail(&b->node, &pci_root_buses);
2124 up_write(&pci_bus_sem);
2125
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 return b;
2127
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002129 put_device(&bridge->dev);
2130 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002131err_out:
2132 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 return NULL;
2134}
Ray Juie6b29de2015-04-08 11:21:33 -07002135EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002136
Yinghai Lu98a35832012-05-18 11:35:50 -06002137int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2138{
2139 struct resource *res = &b->busn_res;
2140 struct resource *parent_res, *conflict;
2141
2142 res->start = bus;
2143 res->end = bus_max;
2144 res->flags = IORESOURCE_BUS;
2145
2146 if (!pci_is_root_bus(b))
2147 parent_res = &b->parent->busn_res;
2148 else {
2149 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2150 res->flags |= IORESOURCE_PCI_FIXED;
2151 }
2152
Andreas Noeverced04d12014-01-23 21:59:24 +01002153 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002154
2155 if (conflict)
2156 dev_printk(KERN_DEBUG, &b->dev,
2157 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2158 res, pci_is_root_bus(b) ? "domain " : "",
2159 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002160
2161 return conflict == NULL;
2162}
2163
2164int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2165{
2166 struct resource *res = &b->busn_res;
2167 struct resource old_res = *res;
2168 resource_size_t size;
2169 int ret;
2170
2171 if (res->start > bus_max)
2172 return -EINVAL;
2173
2174 size = bus_max - res->start + 1;
2175 ret = adjust_resource(res, res->start, size);
2176 dev_printk(KERN_DEBUG, &b->dev,
2177 "busn_res: %pR end %s updated to %02x\n",
2178 &old_res, ret ? "can not be" : "is", bus_max);
2179
2180 if (!ret && !res->parent)
2181 pci_bus_insert_busn_res(b, res->start, res->end);
2182
2183 return ret;
2184}
2185
2186void pci_bus_release_busn_res(struct pci_bus *b)
2187{
2188 struct resource *res = &b->busn_res;
2189 int ret;
2190
2191 if (!res->flags || !res->parent)
2192 return;
2193
2194 ret = release_resource(res);
2195 dev_printk(KERN_DEBUG, &b->dev,
2196 "busn_res: %pR %s released\n",
2197 res, ret ? "can not be" : "is");
2198}
2199
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002200struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2201 struct pci_ops *ops, void *sysdata,
2202 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002203{
Jiang Liu14d76b62015-02-05 13:44:44 +08002204 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002205 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002206 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002207 int max;
2208
Jiang Liu14d76b62015-02-05 13:44:44 +08002209 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002210 if (window->res->flags & IORESOURCE_BUS) {
2211 found = true;
2212 break;
2213 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002214
2215 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2216 if (!b)
2217 return NULL;
2218
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002219 b->msi = msi;
2220
Yinghai Lu4d99f522012-05-17 18:51:12 -07002221 if (!found) {
2222 dev_info(&b->dev,
2223 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2224 bus);
2225 pci_bus_insert_busn_res(b, bus, 255);
2226 }
2227
2228 max = pci_scan_child_bus(b);
2229
2230 if (!found)
2231 pci_bus_update_busn_res_end(b, max);
2232
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002233 return b;
2234}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002235
2236struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2237 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2238{
2239 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2240 NULL);
2241}
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002242EXPORT_SYMBOL(pci_scan_root_bus);
2243
Bill Pemberton15856ad2012-11-21 15:35:00 -05002244struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002245 void *sysdata)
2246{
2247 LIST_HEAD(resources);
2248 struct pci_bus *b;
2249
2250 pci_add_resource(&resources, &ioport_resource);
2251 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002252 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002253 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2254 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002255 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002256 } else {
2257 pci_free_resource_list(&resources);
2258 }
2259 return b;
2260}
2261EXPORT_SYMBOL(pci_scan_bus);
2262
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002263/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002264 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2265 * @bridge: PCI bridge for the bus to scan
2266 *
2267 * Scan a PCI bus and child buses for new devices, add them,
2268 * and enable them, resizing bridge mmio/io resource if necessary
2269 * and possible. The caller must ensure the child devices are already
2270 * removed for resizing to occur.
2271 *
2272 * Returns the max number of subordinate bus discovered.
2273 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002274unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002275{
2276 unsigned int max;
2277 struct pci_bus *bus = bridge->subordinate;
2278
2279 max = pci_scan_child_bus(bus);
2280
2281 pci_assign_unassigned_bridge_resources(bridge);
2282
2283 pci_bus_add_devices(bus);
2284
2285 return max;
2286}
2287
Yinghai Lua5213a32012-10-30 14:31:21 -06002288/**
2289 * pci_rescan_bus - scan a PCI bus for devices.
2290 * @bus: PCI bus to scan
2291 *
2292 * Scan a PCI bus and child buses for new devices, adds them,
2293 * and enables them.
2294 *
2295 * Returns the max number of subordinate bus discovered.
2296 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002297unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002298{
2299 unsigned int max;
2300
2301 max = pci_scan_child_bus(bus);
2302 pci_assign_unassigned_bus_resources(bus);
2303 pci_bus_add_devices(bus);
2304
2305 return max;
2306}
2307EXPORT_SYMBOL_GPL(pci_rescan_bus);
2308
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002309/*
2310 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2311 * routines should always be executed under this mutex.
2312 */
2313static DEFINE_MUTEX(pci_rescan_remove_lock);
2314
2315void pci_lock_rescan_remove(void)
2316{
2317 mutex_lock(&pci_rescan_remove_lock);
2318}
2319EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2320
2321void pci_unlock_rescan_remove(void)
2322{
2323 mutex_unlock(&pci_rescan_remove_lock);
2324}
2325EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2326
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002327static int __init pci_sort_bf_cmp(const struct device *d_a,
2328 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002329{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002330 const struct pci_dev *a = to_pci_dev(d_a);
2331 const struct pci_dev *b = to_pci_dev(d_b);
2332
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002333 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2334 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2335
2336 if (a->bus->number < b->bus->number) return -1;
2337 else if (a->bus->number > b->bus->number) return 1;
2338
2339 if (a->devfn < b->devfn) return -1;
2340 else if (a->devfn > b->devfn) return 1;
2341
2342 return 0;
2343}
2344
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002345void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002346{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002347 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002348}