blob: 68760d4a5d3da1a53c655d1b33f1c2237273d136 [file] [log] [blame]
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001/*
2 * drivers/mmc/host/omap_hsmmc.c
3 *
4 * Driver for OMAP2430/3430 MMC controller.
5 *
6 * Copyright (C) 2007 Texas Instruments.
7 *
8 * Authors:
9 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Madhusudhan <madhu.cr@ti.com>
11 * Mohit Jalori <mjalori@ti.com>
12 *
13 * This file is licensed under the terms of the GNU General Public License
14 * version 2. This program is licensed "as is" without any warranty of any
15 * kind, whether express or implied.
16 */
17
18#include <linux/module.h>
19#include <linux/init.h>
Andy Shevchenkoac330f442011-05-10 15:51:54 +030020#include <linux/kernel.h>
Denis Karpovd900f712009-09-22 16:44:38 -070021#include <linux/debugfs.h>
Russell Kingc5c98922012-04-13 12:14:39 +010022#include <linux/dmaengine.h>
Denis Karpovd900f712009-09-22 16:44:38 -070023#include <linux/seq_file.h>
Felipe Balbi031cd032013-07-11 16:09:05 +030024#include <linux/sizes.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010025#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/dma-mapping.h>
28#include <linux/platform_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010029#include <linux/timer.h>
30#include <linux/clk.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053031#include <linux/of.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020032#include <linux/of_irq.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053033#include <linux/of_gpio.h>
34#include <linux/of_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010035#include <linux/mmc/host.h>
Jarkko Lavinen13189e72009-09-22 16:44:53 -070036#include <linux/mmc/core.h>
Adrian Hunter93caf8e692010-08-11 14:17:48 -070037#include <linux/mmc/mmc.h>
NeilBrown41afa3142015-01-13 08:23:18 +130038#include <linux/mmc/slot-gpio.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010039#include <linux/io.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020040#include <linux/irq.h>
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080041#include <linux/gpio.h>
42#include <linux/regulator/consumer.h>
Daniel Mack46b76032012-10-15 21:35:05 +053043#include <linux/pinctrl/consumer.h>
Balaji T Kfa4aa2d2011-07-01 22:09:35 +053044#include <linux/pm_runtime.h>
Tony Lindgren5b83b222015-05-21 15:51:52 -070045#include <linux/pm_wakeirq.h>
Andreas Fenkart551434382014-11-08 15:33:09 +010046#include <linux/platform_data/hsmmc-omap.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010047
48/* OMAP HSMMC Host Controller Registers */
Denis Karpov11dd62a2009-09-22 16:44:43 -070049#define OMAP_HSMMC_SYSSTATUS 0x0014
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010050#define OMAP_HSMMC_CON 0x002C
Balaji T Ka2e77152014-01-21 19:54:42 +053051#define OMAP_HSMMC_SDMASA 0x0100
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010052#define OMAP_HSMMC_BLK 0x0104
53#define OMAP_HSMMC_ARG 0x0108
54#define OMAP_HSMMC_CMD 0x010C
55#define OMAP_HSMMC_RSP10 0x0110
56#define OMAP_HSMMC_RSP32 0x0114
57#define OMAP_HSMMC_RSP54 0x0118
58#define OMAP_HSMMC_RSP76 0x011C
59#define OMAP_HSMMC_DATA 0x0120
Andreas Fenkartbb0635f2014-05-29 10:28:01 +020060#define OMAP_HSMMC_PSTATE 0x0124
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010061#define OMAP_HSMMC_HCTL 0x0128
62#define OMAP_HSMMC_SYSCTL 0x012C
63#define OMAP_HSMMC_STAT 0x0130
64#define OMAP_HSMMC_IE 0x0134
65#define OMAP_HSMMC_ISE 0x0138
Balaji T Ka2e77152014-01-21 19:54:42 +053066#define OMAP_HSMMC_AC12 0x013C
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010067#define OMAP_HSMMC_CAPA 0x0140
68
69#define VS18 (1 << 26)
70#define VS30 (1 << 25)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053071#define HSS (1 << 21)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010072#define SDVS18 (0x5 << 9)
73#define SDVS30 (0x6 << 9)
David Brownelleb250822009-02-17 14:49:01 -080074#define SDVS33 (0x7 << 9)
Kim Kyuwon1b331e62009-02-20 13:10:08 +010075#define SDVS_MASK 0x00000E00
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010076#define SDVSCLR 0xFFFFF1FF
77#define SDVSDET 0x00000400
78#define AUTOIDLE 0x1
79#define SDBP (1 << 8)
80#define DTO 0xe
81#define ICE 0x1
82#define ICS 0x2
83#define CEN (1 << 2)
Balaji T Ked164182013-10-21 00:25:21 +053084#define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010085#define CLKD_MASK 0x0000FFC0
86#define CLKD_SHIFT 6
87#define DTO_MASK 0x000F0000
88#define DTO_SHIFT 16
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010089#define INIT_STREAM (1 << 1)
Balaji T Ka2e77152014-01-21 19:54:42 +053090#define ACEN_ACMD23 (2 << 2)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010091#define DP_SELECT (1 << 21)
92#define DDIR (1 << 4)
Venkatraman Sa7e96872012-11-19 22:00:01 +053093#define DMAE 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010094#define MSBS (1 << 5)
95#define BCE (1 << 1)
96#define FOUR_BIT (1 << 1)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053097#define HSPE (1 << 2)
Balaji T K5a52b082014-05-29 10:28:02 +020098#define IWE (1 << 24)
Balaji T K03b5d9242012-04-09 12:08:33 +053099#define DDR (1 << 19)
Balaji T K5a52b082014-05-29 10:28:02 +0200100#define CLKEXTFREE (1 << 16)
101#define CTPL (1 << 11)
Jarkko Lavinen73153012008-11-21 16:49:54 +0200102#define DW8 (1 << 5)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100103#define OD 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100104#define STAT_CLEAR 0xFFFFFFFF
105#define INIT_STREAM_CMD 0x00000000
106#define DUAL_VOLT_OCR_BIT 7
107#define SRC (1 << 25)
108#define SRD (1 << 26)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700109#define SOFTRESET (1 << 1)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100110
Andreas Fenkartf9459012014-05-29 10:28:03 +0200111/* PSTATE */
112#define DLEV_DAT(x) (1 << (20 + (x)))
113
Venkatraman Sa7e96872012-11-19 22:00:01 +0530114/* Interrupt masks for IE and ISE register */
115#define CC_EN (1 << 0)
116#define TC_EN (1 << 1)
117#define BWR_EN (1 << 4)
118#define BRR_EN (1 << 5)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200119#define CIRQ_EN (1 << 8)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530120#define ERR_EN (1 << 15)
121#define CTO_EN (1 << 16)
122#define CCRC_EN (1 << 17)
123#define CEB_EN (1 << 18)
124#define CIE_EN (1 << 19)
125#define DTO_EN (1 << 20)
126#define DCRC_EN (1 << 21)
127#define DEB_EN (1 << 22)
Balaji T Ka2e77152014-01-21 19:54:42 +0530128#define ACE_EN (1 << 24)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530129#define CERR_EN (1 << 28)
130#define BADA_EN (1 << 29)
131
Balaji T Ka2e77152014-01-21 19:54:42 +0530132#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
Venkatraman Sa7e96872012-11-19 22:00:01 +0530133 DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
134 BRR_EN | BWR_EN | TC_EN | CC_EN)
135
Balaji T Ka2e77152014-01-21 19:54:42 +0530136#define CNI (1 << 7)
137#define ACIE (1 << 4)
138#define ACEB (1 << 3)
139#define ACCE (1 << 2)
140#define ACTO (1 << 1)
141#define ACNE (1 << 0)
142
Balaji T Kfa4aa2d2011-07-01 22:09:35 +0530143#define MMC_AUTOSUSPEND_DELAY 100
Jianpeng Ma1e881782013-10-21 00:25:20 +0530144#define MMC_TIMEOUT_MS 20 /* 20 mSec */
145#define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
Andy Shevchenko6b206ef2011-07-13 11:16:29 -0400146#define OMAP_MMC_MIN_CLOCK 400000
147#define OMAP_MMC_MAX_CLOCK 52000000
Kishore Kadiyala0005ae72011-02-28 20:48:05 +0530148#define DRIVER_NAME "omap_hsmmc"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100149
150/*
151 * One controller can have multiple slots, like on some omap boards using
152 * omap.c controller driver. Luckily this is not currently done on any known
153 * omap_hsmmc.c device.
154 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100155#define mmc_pdata(host) host->pdata
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100156
157/*
158 * MMC Host controller read/write API's
159 */
160#define OMAP_HSMMC_READ(base, reg) \
161 __raw_readl((base) + OMAP_HSMMC_##reg)
162
163#define OMAP_HSMMC_WRITE(base, reg, val) \
164 __raw_writel((val), (base) + OMAP_HSMMC_##reg)
165
Per Forlin9782aff2011-07-01 18:55:23 +0200166struct omap_hsmmc_next {
167 unsigned int dma_len;
168 s32 cookie;
169};
170
Denis Karpov70a33412009-09-22 16:44:59 -0700171struct omap_hsmmc_host {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100172 struct device *dev;
173 struct mmc_host *mmc;
174 struct mmc_request *mrq;
175 struct mmc_command *cmd;
176 struct mmc_data *data;
177 struct clk *fclk;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100178 struct clk *dbclk;
Balaji T Ke99448f2014-02-19 20:26:40 +0530179 struct regulator *pbias;
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700180 bool pbias_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100181 void __iomem *base;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530182 int vqmmc_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100183 resource_size_t mapbase;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700184 spinlock_t irq_lock; /* Prevent races with irq handler */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100185 unsigned int dma_len;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200186 unsigned int dma_sg_idx;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100187 unsigned char bus_mode;
Adrian Huntera3621462009-09-22 16:44:42 -0700188 unsigned char power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100189 int suspended;
Tony Lindgren0a82e062013-10-21 00:25:19 +0530190 u32 con;
191 u32 hctl;
192 u32 sysctl;
193 u32 capa;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100194 int irq;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200195 int wake_irq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100196 int use_dma, dma_ch;
Russell Kingc5c98922012-04-13 12:14:39 +0100197 struct dma_chan *tx_chan;
198 struct dma_chan *rx_chan;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200199 int response_busy;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700200 int context_loss;
Adrian Hunterb62f6222009-09-22 16:45:01 -0700201 int protect_card;
202 int reqs_blocked;
Adrian Hunterb4175772010-05-26 14:42:06 -0700203 int req_in_progress;
Balaji T K6e3076c2014-01-21 19:54:42 +0530204 unsigned long clk_rate;
Balaji T Ka2e77152014-01-21 19:54:42 +0530205 unsigned int flags;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200206#define AUTO_CMD23 (1 << 0) /* Auto CMD23 support */
207#define HSMMC_SDIO_IRQ_ENABLED (1 << 1) /* SDIO irq enabled */
Per Forlin9782aff2011-07-01 18:55:23 +0200208 struct omap_hsmmc_next next_data;
Andreas Fenkart551434382014-11-08 15:33:09 +0100209 struct omap_hsmmc_platform_data *pdata;
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100210
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100211 /* return MMC cover switch state, can be NULL if not supported.
212 *
213 * possible return values:
214 * 0 - closed
215 * 1 - open
216 */
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100217 int (*get_cover_state)(struct device *dev);
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100218
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100219 int (*card_detect)(struct device *dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100220};
221
Nishanth Menon59445b12014-02-13 23:45:48 -0600222struct omap_mmc_of_data {
223 u32 reg_offset;
224 u8 controller_flags;
225};
226
Balaji T Kbf129e12014-01-21 19:54:42 +0530227static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
228
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100229static int omap_hsmmc_card_detect(struct device *dev)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800230{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530231 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800232
NeilBrown41afa3142015-01-13 08:23:18 +1300233 return mmc_gpio_get_cd(host->mmc);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800234}
235
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100236static int omap_hsmmc_get_cover_state(struct device *dev)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800237{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530238 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800239
NeilBrown41afa3142015-01-13 08:23:18 +1300240 return mmc_gpio_get_cd(host->mmc);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800241}
242
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530243static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530244{
245 int ret;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530246 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530247 struct mmc_ios *ios = &mmc->ios;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530248
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530249 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530250 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530251 if (ret)
252 return ret;
253 }
254
255 /* Enable interface voltage rail, if needed */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530256 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530257 ret = regulator_enable(mmc->supply.vqmmc);
258 if (ret) {
259 dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
260 goto err_vqmmc;
261 }
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530262 host->vqmmc_enabled = 1;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530263 }
264
265 return 0;
266
267err_vqmmc:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530268 if (!IS_ERR(mmc->supply.vmmc))
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530269 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
270
271 return ret;
272}
273
274static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
275{
276 int ret;
277 int status;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530278 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530279
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530280 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530281 ret = regulator_disable(mmc->supply.vqmmc);
282 if (ret) {
283 dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
284 return ret;
285 }
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530286 host->vqmmc_enabled = 0;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530287 }
288
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530289 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530290 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
291 if (ret)
292 goto err_set_ocr;
293 }
294
295 return 0;
296
297err_set_ocr:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530298 if (!IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530299 status = regulator_enable(mmc->supply.vqmmc);
300 if (status)
301 dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
302 }
303
304 return ret;
305}
306
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530307static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on)
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530308{
309 int ret;
310
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530311 if (IS_ERR(host->pbias))
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530312 return 0;
313
314 if (power_on) {
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700315 if (host->pbias_enabled == 0) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530316 ret = regulator_enable(host->pbias);
317 if (ret) {
318 dev_err(host->dev, "pbias reg enable fail\n");
319 return ret;
320 }
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700321 host->pbias_enabled = 1;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530322 }
323 } else {
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700324 if (host->pbias_enabled == 1) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530325 ret = regulator_disable(host->pbias);
326 if (ret) {
327 dev_err(host->dev, "pbias reg disable fail\n");
328 return ret;
329 }
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700330 host->pbias_enabled = 0;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530331 }
332 }
333
334 return 0;
335}
336
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530337static int omap_hsmmc_set_power(struct omap_hsmmc_host *host, int power_on)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800338{
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530339 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800340 int ret = 0;
341
342 /*
343 * If we don't see a Vcc regulator, assume it's a fixed
344 * voltage always-on regulator.
345 */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530346 if (IS_ERR(mmc->supply.vmmc))
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800347 return 0;
348
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530349 ret = omap_hsmmc_set_pbias(host, false);
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530350 if (ret)
351 return ret;
Balaji T Ke99448f2014-02-19 20:26:40 +0530352
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800353 /*
354 * Assume Vcc regulator is used only to power the card ... OMAP
355 * VDDS is used to power the pins, optionally with a transceiver to
356 * support cards using voltages other than VDDS (1.8V nominal). When a
357 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
358 *
359 * In some cases this regulator won't support enable/disable;
360 * e.g. it's a fixed rail for a WLAN chip.
361 *
362 * In other cases vcc_aux switches interface power. Example, for
363 * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
364 * chips/cards need an interface voltage rail too.
365 */
366 if (power_on) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530367 ret = omap_hsmmc_enable_supply(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530368 if (ret)
369 return ret;
Kishon Vijay Abraham I97fe7e52015-08-27 14:44:02 +0530370
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +0530371 ret = omap_hsmmc_set_pbias(host, true);
Kishon Vijay Abraham I97fe7e52015-08-27 14:44:02 +0530372 if (ret)
373 goto err_set_voltage;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800374 } else {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530375 ret = omap_hsmmc_disable_supply(mmc);
376 if (ret)
377 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800378 }
379
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530380 return 0;
381
382err_set_voltage:
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530383 omap_hsmmc_disable_supply(mmc);
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530384
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800385 return ret;
386}
387
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530388static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
389{
390 int ret;
391
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530392 if (IS_ERR(reg))
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530393 return 0;
394
395 if (regulator_is_enabled(reg)) {
396 ret = regulator_enable(reg);
397 if (ret)
398 return ret;
399
400 ret = regulator_disable(reg);
401 if (ret)
402 return ret;
403 }
404
405 return 0;
406}
407
408static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
409{
410 struct mmc_host *mmc = host->mmc;
411 int ret;
412
413 /*
414 * disable regulators enabled during boot and get the usecount
415 * right so that regulators can be enabled/disabled by checking
416 * the return value of regulator_is_enabled
417 */
418 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
419 if (ret) {
420 dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
421 return ret;
422 }
423
424 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
425 if (ret) {
426 dev_err(host->dev,
427 "fail to disable boot enabled vmmc_aux reg\n");
428 return ret;
429 }
430
431 ret = omap_hsmmc_disable_boot_regulator(host->pbias);
432 if (ret) {
433 dev_err(host->dev,
434 "failed to disable boot enabled pbias reg\n");
435 return ret;
436 }
437
438 return 0;
439}
440
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800441static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
442{
Kishon Vijay Abraham I7d607f92015-08-27 14:43:53 +0530443 int ret;
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530444 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800445
Andreas Fenkartf7f0f032015-07-07 20:38:43 +0200446
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530447 ret = mmc_regulator_get_supply(mmc);
Wolfram Sang3b649a72017-10-14 21:17:17 +0200448 if (ret)
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530449 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800450
Balaji T K987fd492014-02-19 20:26:40 +0530451 /* Allow an aux regulator */
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530452 if (IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530453 mmc->supply.vqmmc = devm_regulator_get_optional(host->dev,
454 "vmmc_aux");
455 if (IS_ERR(mmc->supply.vqmmc)) {
456 ret = PTR_ERR(mmc->supply.vqmmc);
457 if ((ret != -ENODEV) && host->dev->of_node)
458 return ret;
459 dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
460 PTR_ERR(mmc->supply.vqmmc));
461 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530462 }
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800463
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530464 host->pbias = devm_regulator_get_optional(host->dev, "pbias");
465 if (IS_ERR(host->pbias)) {
466 ret = PTR_ERR(host->pbias);
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530467 if ((ret != -ENODEV) && host->dev->of_node) {
468 dev_err(host->dev,
469 "SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530470 return ret;
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530471 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530472 dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530473 PTR_ERR(host->pbias));
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530474 }
Balaji T Ke99448f2014-02-19 20:26:40 +0530475
Balaji T K987fd492014-02-19 20:26:40 +0530476 /* For eMMC do not power off when not in sleep state */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100477 if (mmc_pdata(host)->no_regulator_off_init)
Balaji T K987fd492014-02-19 20:26:40 +0530478 return 0;
Adrian Huntere840ce12011-05-06 12:14:10 +0300479
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530480 ret = omap_hsmmc_disable_boot_regulators(host);
481 if (ret)
482 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800483
484 return 0;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800485}
486
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100487static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id);
NeilBrown41afa3142015-01-13 08:23:18 +1300488
489static int omap_hsmmc_gpio_init(struct mmc_host *mmc,
490 struct omap_hsmmc_host *host,
Andreas Fenkart1e363e32014-11-08 15:33:15 +0100491 struct omap_hsmmc_platform_data *pdata)
Adrian Hunterb702b102010-02-15 10:03:35 -0800492{
493 int ret;
494
Andreas Fenkartb7a56462015-03-20 15:53:54 +0100495 if (gpio_is_valid(pdata->gpio_cod)) {
496 ret = mmc_gpio_request_cd(mmc, pdata->gpio_cod, 0);
Adrian Hunterb702b102010-02-15 10:03:35 -0800497 if (ret)
498 return ret;
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100499
500 host->get_cover_state = omap_hsmmc_get_cover_state;
501 mmc_gpio_set_cd_isr(mmc, omap_hsmmc_cover_irq);
Andreas Fenkartb7a56462015-03-20 15:53:54 +0100502 } else if (gpio_is_valid(pdata->gpio_cd)) {
503 ret = mmc_gpio_request_cd(mmc, pdata->gpio_cd, 0);
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100504 if (ret)
505 return ret;
506
507 host->card_detect = omap_hsmmc_card_detect;
Andreas Fenkart326119c2014-11-08 15:33:14 +0100508 }
Adrian Hunterb702b102010-02-15 10:03:35 -0800509
Andreas Fenkart326119c2014-11-08 15:33:14 +0100510 if (gpio_is_valid(pdata->gpio_wp)) {
NeilBrown41afa3142015-01-13 08:23:18 +1300511 ret = mmc_gpio_request_ro(mmc, pdata->gpio_wp);
Adrian Hunterb702b102010-02-15 10:03:35 -0800512 if (ret)
NeilBrown41afa3142015-01-13 08:23:18 +1300513 return ret;
Andreas Fenkart326119c2014-11-08 15:33:14 +0100514 }
Adrian Hunterb702b102010-02-15 10:03:35 -0800515
516 return 0;
Adrian Hunterb702b102010-02-15 10:03:35 -0800517}
518
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100519/*
Andy Shevchenkoe0c7f992011-05-06 12:14:05 +0300520 * Start clock to the card
521 */
522static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
523{
524 OMAP_HSMMC_WRITE(host->base, SYSCTL,
525 OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
526}
527
528/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100529 * Stop clock to the card
530 */
Denis Karpov70a33412009-09-22 16:44:59 -0700531static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100532{
533 OMAP_HSMMC_WRITE(host->base, SYSCTL,
534 OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
535 if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
Masanari Iida7122bbb2012-08-05 23:25:40 +0900536 dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100537}
538
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700539static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
540 struct mmc_command *cmd)
Adrian Hunterb4175772010-05-26 14:42:06 -0700541{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200542 u32 irq_mask = INT_EN_MASK;
543 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700544
545 if (host->use_dma)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200546 irq_mask &= ~(BRR_EN | BWR_EN);
Adrian Hunterb4175772010-05-26 14:42:06 -0700547
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700548 /* Disable timeout for erases */
549 if (cmd->opcode == MMC_ERASE)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530550 irq_mask &= ~DTO_EN;
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700551
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200552 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700553 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
554 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200555
556 /* latch pending CIRQ, but don't signal MMC core */
557 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
558 irq_mask |= CIRQ_EN;
Adrian Hunterb4175772010-05-26 14:42:06 -0700559 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200560 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700561}
562
563static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
564{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200565 u32 irq_mask = 0;
566 unsigned long flags;
567
568 spin_lock_irqsave(&host->irq_lock, flags);
569 /* no transfer running but need to keep cirq if enabled */
570 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
571 irq_mask |= CIRQ_EN;
572 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
573 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Adrian Hunterb4175772010-05-26 14:42:06 -0700574 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200575 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700576}
577
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300578/* Calculate divisor for the given clock frequency */
Balaji TKd83b6e02011-12-20 15:12:00 +0530579static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300580{
581 u16 dsor = 0;
582
583 if (ios->clock) {
Balaji TKd83b6e02011-12-20 15:12:00 +0530584 dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
Balaji T Ked164182013-10-21 00:25:21 +0530585 if (dsor > CLKD_MAX)
586 dsor = CLKD_MAX;
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300587 }
588
589 return dsor;
590}
591
Andy Shevchenko5934df22011-05-06 12:14:06 +0300592static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
593{
594 struct mmc_ios *ios = &host->mmc->ios;
595 unsigned long regval;
596 unsigned long timeout;
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530597 unsigned long clkdiv;
Andy Shevchenko5934df22011-05-06 12:14:06 +0300598
Venkatraman S8986d312012-08-07 19:10:38 +0530599 dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300600
601 omap_hsmmc_stop_clock(host);
602
603 regval = OMAP_HSMMC_READ(host->base, SYSCTL);
604 regval = regval & ~(CLKD_MASK | DTO_MASK);
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530605 clkdiv = calc_divisor(host, ios);
606 regval = regval | (clkdiv << 6) | (DTO << 16);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300607 OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
608 OMAP_HSMMC_WRITE(host->base, SYSCTL,
609 OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
610
611 /* Wait till the ICS bit is set */
612 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
613 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
614 && time_before(jiffies, timeout))
615 cpu_relax();
616
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530617 /*
618 * Enable High-Speed Support
619 * Pre-Requisites
620 * - Controller should support High-Speed-Enable Bit
621 * - Controller should not be using DDR Mode
622 * - Controller should advertise that it supports High Speed
623 * in capabilities register
624 * - MMC/SD clock coming out of controller > 25MHz
625 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100626 if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
Seungwon Jeon5438ad92014-03-14 21:12:27 +0900627 (ios->timing != MMC_TIMING_MMC_DDR52) &&
Ulf Hansson903101a2014-11-25 13:05:13 +0100628 (ios->timing != MMC_TIMING_UHS_DDR50) &&
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530629 ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
630 regval = OMAP_HSMMC_READ(host->base, HCTL);
631 if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
632 regval |= HSPE;
633 else
634 regval &= ~HSPE;
635
636 OMAP_HSMMC_WRITE(host->base, HCTL, regval);
637 }
638
Andy Shevchenko5934df22011-05-06 12:14:06 +0300639 omap_hsmmc_start_clock(host);
640}
641
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400642static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
643{
644 struct mmc_ios *ios = &host->mmc->ios;
645 u32 con;
646
647 con = OMAP_HSMMC_READ(host->base, CON);
Ulf Hansson903101a2014-11-25 13:05:13 +0100648 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
649 ios->timing == MMC_TIMING_UHS_DDR50)
Balaji T K03b5d9242012-04-09 12:08:33 +0530650 con |= DDR; /* configure in DDR mode */
651 else
652 con &= ~DDR;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400653 switch (ios->bus_width) {
654 case MMC_BUS_WIDTH_8:
655 OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
656 break;
657 case MMC_BUS_WIDTH_4:
658 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
659 OMAP_HSMMC_WRITE(host->base, HCTL,
660 OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
661 break;
662 case MMC_BUS_WIDTH_1:
663 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
664 OMAP_HSMMC_WRITE(host->base, HCTL,
665 OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
666 break;
667 }
668}
669
670static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
671{
672 struct mmc_ios *ios = &host->mmc->ios;
673 u32 con;
674
675 con = OMAP_HSMMC_READ(host->base, CON);
676 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
677 OMAP_HSMMC_WRITE(host->base, CON, con | OD);
678 else
679 OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
680}
681
Denis Karpov11dd62a2009-09-22 16:44:43 -0700682#ifdef CONFIG_PM
683
684/*
685 * Restore the MMC host context, if it was lost as result of a
686 * power state change.
687 */
Denis Karpov70a33412009-09-22 16:44:59 -0700688static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700689{
690 struct mmc_ios *ios = &host->mmc->ios;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400691 u32 hctl, capa;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700692 unsigned long timeout;
693
Tony Lindgren0a82e062013-10-21 00:25:19 +0530694 if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
695 host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
696 host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
697 host->capa == OMAP_HSMMC_READ(host->base, CAPA))
698 return 0;
699
700 host->context_loss++;
701
Balaji T Kc2200ef2012-03-07 09:55:30 -0500702 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Denis Karpov11dd62a2009-09-22 16:44:43 -0700703 if (host->power_mode != MMC_POWER_OFF &&
704 (1 << ios->vdd) <= MMC_VDD_23_24)
705 hctl = SDVS18;
706 else
707 hctl = SDVS30;
708 capa = VS30 | VS18;
709 } else {
710 hctl = SDVS18;
711 capa = VS18;
712 }
713
Balaji T K5a52b082014-05-29 10:28:02 +0200714 if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
715 hctl |= IWE;
716
Denis Karpov11dd62a2009-09-22 16:44:43 -0700717 OMAP_HSMMC_WRITE(host->base, HCTL,
718 OMAP_HSMMC_READ(host->base, HCTL) | hctl);
719
720 OMAP_HSMMC_WRITE(host->base, CAPA,
721 OMAP_HSMMC_READ(host->base, CAPA) | capa);
722
723 OMAP_HSMMC_WRITE(host->base, HCTL,
724 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
725
726 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
727 while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
728 && time_before(jiffies, timeout))
729 ;
730
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200731 OMAP_HSMMC_WRITE(host->base, ISE, 0);
732 OMAP_HSMMC_WRITE(host->base, IE, 0);
733 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700734
735 /* Do not initialize card-specific things if the power is off */
736 if (host->power_mode == MMC_POWER_OFF)
737 goto out;
738
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400739 omap_hsmmc_set_bus_width(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700740
Andy Shevchenko5934df22011-05-06 12:14:06 +0300741 omap_hsmmc_set_clock(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700742
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400743 omap_hsmmc_set_bus_mode(host);
744
Denis Karpov11dd62a2009-09-22 16:44:43 -0700745out:
Tony Lindgren0a82e062013-10-21 00:25:19 +0530746 dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
747 host->context_loss);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700748 return 0;
749}
750
751/*
752 * Save the MMC host context (store the number of power state changes so far).
753 */
Denis Karpov70a33412009-09-22 16:44:59 -0700754static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700755{
Tony Lindgren0a82e062013-10-21 00:25:19 +0530756 host->con = OMAP_HSMMC_READ(host->base, CON);
757 host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
758 host->sysctl = OMAP_HSMMC_READ(host->base, SYSCTL);
759 host->capa = OMAP_HSMMC_READ(host->base, CAPA);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700760}
761
762#else
763
Denis Karpov70a33412009-09-22 16:44:59 -0700764static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700765{
766 return 0;
767}
768
Denis Karpov70a33412009-09-22 16:44:59 -0700769static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700770{
771}
772
773#endif
774
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100775/*
776 * Send init stream sequence to card
777 * before sending IDLE command
778 */
Denis Karpov70a33412009-09-22 16:44:59 -0700779static void send_init_stream(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100780{
781 int reg = 0;
782 unsigned long timeout;
783
Adrian Hunterb62f6222009-09-22 16:45:01 -0700784 if (host->protect_card)
785 return;
786
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100787 disable_irq(host->irq);
Adrian Hunterb4175772010-05-26 14:42:06 -0700788
789 OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100790 OMAP_HSMMC_WRITE(host->base, CON,
791 OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
792 OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
793
794 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
Venkatraman Sa7e96872012-11-19 22:00:01 +0530795 while ((reg != CC_EN) && time_before(jiffies, timeout))
796 reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100797
798 OMAP_HSMMC_WRITE(host->base, CON,
799 OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
Adrian Hunterc653a6d2009-09-22 16:44:56 -0700800
801 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
802 OMAP_HSMMC_READ(host->base, STAT);
803
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100804 enable_irq(host->irq);
805}
806
807static inline
Denis Karpov70a33412009-09-22 16:44:59 -0700808int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100809{
810 int r = 1;
811
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100812 if (host->get_cover_state)
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100813 r = host->get_cover_state(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100814 return r;
815}
816
817static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700818omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100819 char *buf)
820{
821 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700822 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100823
Denis Karpov70a33412009-09-22 16:44:59 -0700824 return sprintf(buf, "%s\n",
825 omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100826}
827
Denis Karpov70a33412009-09-22 16:44:59 -0700828static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100829
830static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700831omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100832 char *buf)
833{
834 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700835 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100836
Andreas Fenkart326119c2014-11-08 15:33:14 +0100837 return sprintf(buf, "%s\n", mmc_pdata(host)->name);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100838}
839
Denis Karpov70a33412009-09-22 16:44:59 -0700840static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100841
842/*
843 * Configure the response type and send the cmd.
844 */
845static void
Denis Karpov70a33412009-09-22 16:44:59 -0700846omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100847 struct mmc_data *data)
848{
849 int cmdreg = 0, resptype = 0, cmdtype = 0;
850
Venkatraman S8986d312012-08-07 19:10:38 +0530851 dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100852 mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
853 host->cmd = cmd;
854
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700855 omap_hsmmc_enable_irq(host, cmd);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100856
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200857 host->response_busy = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100858 if (cmd->flags & MMC_RSP_PRESENT) {
859 if (cmd->flags & MMC_RSP_136)
860 resptype = 1;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200861 else if (cmd->flags & MMC_RSP_BUSY) {
862 resptype = 3;
863 host->response_busy = 1;
864 } else
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100865 resptype = 2;
866 }
867
868 /*
869 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
870 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
871 * a val of 0x3, rest 0x0.
872 */
873 if (cmd == host->mrq->stop)
874 cmdtype = 0x3;
875
876 cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
877
Balaji T Ka2e77152014-01-21 19:54:42 +0530878 if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
879 host->mrq->sbc) {
880 cmdreg |= ACEN_ACMD23;
881 OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
882 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100883 if (data) {
884 cmdreg |= DP_SELECT | MSBS | BCE;
885 if (data->flags & MMC_DATA_READ)
886 cmdreg |= DDIR;
887 else
888 cmdreg &= ~(DDIR);
889 }
890
891 if (host->use_dma)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530892 cmdreg |= DMAE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100893
Adrian Hunterb4175772010-05-26 14:42:06 -0700894 host->req_in_progress = 1;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700895
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100896 OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
897 OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
898}
899
Russell Kingc5c98922012-04-13 12:14:39 +0100900static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
901 struct mmc_data *data)
902{
903 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
904}
905
Adrian Hunterb4175772010-05-26 14:42:06 -0700906static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
907{
908 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530909 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700910
Venkatraman S31463b12012-04-09 12:08:34 +0530911 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700912 host->req_in_progress = 0;
913 dma_ch = host->dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530914 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700915
916 omap_hsmmc_disable_irq(host);
917 /* Do not complete the request if DMA is still in progress */
918 if (mrq->data && host->use_dma && dma_ch != -1)
919 return;
920 host->mrq = NULL;
921 mmc_request_done(host->mmc, mrq);
922}
923
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100924/*
925 * Notify the transfer complete to MMC core
926 */
927static void
Denis Karpov70a33412009-09-22 16:44:59 -0700928omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100929{
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200930 if (!data) {
931 struct mmc_request *mrq = host->mrq;
932
Adrian Hunter23050102009-09-22 16:44:57 -0700933 /* TC before CC from CMD6 - don't know why, but it happens */
934 if (host->cmd && host->cmd->opcode == 6 &&
935 host->response_busy) {
936 host->response_busy = 0;
937 return;
938 }
939
Adrian Hunterb4175772010-05-26 14:42:06 -0700940 omap_hsmmc_request_done(host, mrq);
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200941 return;
942 }
943
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100944 host->data = NULL;
945
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100946 if (!data->error)
947 data->bytes_xfered += data->blocks * (data->blksz);
948 else
949 data->bytes_xfered = 0;
950
Balaji T Kbf129e12014-01-21 19:54:42 +0530951 if (data->stop && (data->error || !host->mrq->sbc))
952 omap_hsmmc_start_command(host, data->stop, NULL);
953 else
Adrian Hunterb4175772010-05-26 14:42:06 -0700954 omap_hsmmc_request_done(host, data->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100955}
956
957/*
958 * Notify the core about command completion
959 */
960static void
Denis Karpov70a33412009-09-22 16:44:59 -0700961omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100962{
Balaji T Kbf129e12014-01-21 19:54:42 +0530963 if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
Balaji T Ka2e77152014-01-21 19:54:42 +0530964 !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
Balaji T K2177fa92014-05-09 22:16:52 +0530965 host->cmd = NULL;
Balaji T Kbf129e12014-01-21 19:54:42 +0530966 omap_hsmmc_start_dma_transfer(host);
967 omap_hsmmc_start_command(host, host->mrq->cmd,
968 host->mrq->data);
969 return;
970 }
971
Balaji T K2177fa92014-05-09 22:16:52 +0530972 host->cmd = NULL;
973
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100974 if (cmd->flags & MMC_RSP_PRESENT) {
975 if (cmd->flags & MMC_RSP_136) {
976 /* response type 2 */
977 cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
978 cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
979 cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
980 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
981 } else {
982 /* response types 1, 1b, 3, 4, 5, 6 */
983 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
984 }
985 }
Adrian Hunterb4175772010-05-26 14:42:06 -0700986 if ((host->data == NULL && !host->response_busy) || cmd->error)
Balaji T Kd4b2c372014-01-21 19:54:42 +0530987 omap_hsmmc_request_done(host, host->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100988}
989
990/*
991 * DMA clean up for command errors
992 */
Denis Karpov70a33412009-09-22 16:44:59 -0700993static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100994{
Adrian Hunterb4175772010-05-26 14:42:06 -0700995 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530996 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700997
Jarkko Lavinen82788ff2008-12-05 12:31:46 +0200998 host->data->error = errno;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100999
Venkatraman S31463b12012-04-09 12:08:34 +05301000 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -07001001 dma_ch = host->dma_ch;
1002 host->dma_ch = -1;
Venkatraman S31463b12012-04-09 12:08:34 +05301003 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -07001004
1005 if (host->use_dma && dma_ch != -1) {
Russell Kingc5c98922012-04-13 12:14:39 +01001006 struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
1007
1008 dmaengine_terminate_all(chan);
1009 dma_unmap_sg(chan->device->dev,
1010 host->data->sg, host->data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001011 mmc_get_dma_dir(host->data));
Russell Kingc5c98922012-04-13 12:14:39 +01001012
Per Forlin053bf342011-11-07 21:55:11 +05301013 host->data->host_cookie = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001014 }
1015 host->data = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001016}
1017
1018/*
1019 * Readable error output
1020 */
1021#ifdef CONFIG_MMC_DEBUG
Adrian Hunter699b9582011-05-06 12:14:01 +03001022static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001023{
1024 /* --- means reserved bit without definition at documentation */
Denis Karpov70a33412009-09-22 16:44:59 -07001025 static const char *omap_hsmmc_status_bits[] = {
Adrian Hunter699b9582011-05-06 12:14:01 +03001026 "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
1027 "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
1028 "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
1029 "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001030 };
1031 char res[256];
1032 char *buf = res;
1033 int len, i;
1034
1035 len = sprintf(buf, "MMC IRQ 0x%x :", status);
1036 buf += len;
1037
Denis Karpov70a33412009-09-22 16:44:59 -07001038 for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001039 if (status & (1 << i)) {
Denis Karpov70a33412009-09-22 16:44:59 -07001040 len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001041 buf += len;
1042 }
1043
Venkatraman S8986d312012-08-07 19:10:38 +05301044 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001045}
Adrian Hunter699b9582011-05-06 12:14:01 +03001046#else
1047static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
1048 u32 status)
1049{
1050}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001051#endif /* CONFIG_MMC_DEBUG */
1052
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001053/*
1054 * MMC controller internal state machines reset
1055 *
1056 * Used to reset command or data internal state machines, using respectively
1057 * SRC or SRD bit of SYSCTL register
1058 * Can be called from interrupt context
1059 */
Denis Karpov70a33412009-09-22 16:44:59 -07001060static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
1061 unsigned long bit)
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001062{
1063 unsigned long i = 0;
Jianpeng Ma1e881782013-10-21 00:25:20 +05301064 unsigned long limit = MMC_TIMEOUT_US;
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001065
1066 OMAP_HSMMC_WRITE(host->base, SYSCTL,
1067 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
1068
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001069 /*
1070 * OMAP4 ES2 and greater has an updated reset logic.
1071 * Monitor a 0->1 transition first
1072 */
Andreas Fenkart326119c2014-11-08 15:33:14 +01001073 if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
kishore kadiyalab432b4b2010-11-17 22:35:32 -05001074 while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001075 && (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301076 udelay(1);
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001077 }
1078 i = 0;
1079
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001080 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
1081 (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301082 udelay(1);
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001083
1084 if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
1085 dev_err(mmc_dev(host->mmc),
1086 "Timeout waiting on controller reset in %s\n",
1087 __func__);
1088}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001089
Balaji T K25e18972012-11-19 21:59:55 +05301090static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
1091 int err, int end_cmd)
Venkatraman Sae4bf782012-08-09 20:36:07 +05301092{
Balaji T K25e18972012-11-19 21:59:55 +05301093 if (end_cmd) {
Balaji T K94d4f272012-11-19 21:59:56 +05301094 omap_hsmmc_reset_controller_fsm(host, SRC);
Balaji T K25e18972012-11-19 21:59:55 +05301095 if (host->cmd)
1096 host->cmd->error = err;
1097 }
Venkatraman Sae4bf782012-08-09 20:36:07 +05301098
1099 if (host->data) {
1100 omap_hsmmc_reset_controller_fsm(host, SRD);
1101 omap_hsmmc_dma_cleanup(host, err);
Balaji T Kdc7745b2012-11-19 21:59:57 +05301102 } else if (host->mrq && host->mrq->cmd)
1103 host->mrq->cmd->error = err;
Venkatraman Sae4bf782012-08-09 20:36:07 +05301104}
1105
Adrian Hunterb4175772010-05-26 14:42:06 -07001106static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001107{
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001108 struct mmc_data *data;
Adrian Hunterb4175772010-05-26 14:42:06 -07001109 int end_cmd = 0, end_trans = 0;
Balaji T Ka2e77152014-01-21 19:54:42 +05301110 int error = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001111
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001112 data = host->data;
Venkatraman S8986d312012-08-07 19:10:38 +05301113 dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001114
Venkatraman Sa7e96872012-11-19 22:00:01 +05301115 if (status & ERR_EN) {
Adrian Hunter699b9582011-05-06 12:14:01 +03001116 omap_hsmmc_dbg_report_irq(host, status);
Adrian Hunter4a694dc2009-01-12 16:13:08 +02001117
Ravikumar Kattekola24380dd2017-01-30 15:41:56 +05301118 if (status & (CTO_EN | CCRC_EN | CEB_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301119 end_cmd = 1;
Kishon Vijay Abraham I408806f2015-06-16 16:07:17 +05301120 if (host->data || host->response_busy) {
1121 end_trans = !end_cmd;
1122 host->response_busy = 0;
1123 }
Venkatraman Sa7e96872012-11-19 22:00:01 +05301124 if (status & (CTO_EN | DTO_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301125 hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
Vignesh R5027cd12015-06-16 16:07:18 +05301126 else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
1127 BADA_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301128 hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1129
Balaji T Ka2e77152014-01-21 19:54:42 +05301130 if (status & ACE_EN) {
1131 u32 ac12;
1132 ac12 = OMAP_HSMMC_READ(host->base, AC12);
1133 if (!(ac12 & ACNE) && host->mrq->sbc) {
1134 end_cmd = 1;
1135 if (ac12 & ACTO)
1136 error = -ETIMEDOUT;
1137 else if (ac12 & (ACCE | ACEB | ACIE))
1138 error = -EILSEQ;
1139 host->mrq->sbc->error = error;
1140 hsmmc_command_incomplete(host, error, end_cmd);
1141 }
1142 dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
1143 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001144 }
1145
Francesco Lavra7472bab2013-06-29 08:25:12 +02001146 OMAP_HSMMC_WRITE(host->base, STAT, status);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301147 if (end_cmd || ((status & CC_EN) && host->cmd))
Denis Karpov70a33412009-09-22 16:44:59 -07001148 omap_hsmmc_cmd_done(host, host->cmd);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301149 if ((end_trans || (status & TC_EN)) && host->mrq)
Denis Karpov70a33412009-09-22 16:44:59 -07001150 omap_hsmmc_xfer_done(host, data);
Adrian Hunterb4175772010-05-26 14:42:06 -07001151}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001152
Adrian Hunterb4175772010-05-26 14:42:06 -07001153/*
1154 * MMC controller IRQ handler
1155 */
1156static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1157{
1158 struct omap_hsmmc_host *host = dev_id;
1159 int status;
1160
1161 status = OMAP_HSMMC_READ(host->base, STAT);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001162 while (status & (INT_EN_MASK | CIRQ_EN)) {
1163 if (host->req_in_progress)
1164 omap_hsmmc_do_irq(host, status);
1165
1166 if (status & CIRQ_EN)
1167 mmc_signal_sdio_irq(host->mmc);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301168
Adrian Hunterb4175772010-05-26 14:42:06 -07001169 /* Flush posted write */
1170 status = OMAP_HSMMC_READ(host->base, STAT);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301171 }
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001172
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001173 return IRQ_HANDLED;
1174}
1175
Denis Karpov70a33412009-09-22 16:44:59 -07001176static void set_sd_bus_power(struct omap_hsmmc_host *host)
Adrian Huntere13bb302009-03-12 17:08:26 +02001177{
1178 unsigned long i;
1179
1180 OMAP_HSMMC_WRITE(host->base, HCTL,
1181 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1182 for (i = 0; i < loops_per_jiffy; i++) {
1183 if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1184 break;
1185 cpu_relax();
1186 }
1187}
1188
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001189/*
David Brownelleb250822009-02-17 14:49:01 -08001190 * Switch MMC interface voltage ... only relevant for MMC1.
1191 *
1192 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1193 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1194 * Some chips, like eMMC ones, use internal transceivers.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001195 */
Denis Karpov70a33412009-09-22 16:44:59 -07001196static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001197{
1198 u32 reg_val = 0;
1199 int ret;
1200
1201 /* Disable the clocks */
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301202 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301203 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001204
1205 /* Turn the power off */
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301206 ret = omap_hsmmc_set_power(host, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001207
1208 /* Turn the power ON with given VDD 1.8 or 3.0v */
Adrian Hunter2bec0892009-09-22 16:45:02 -07001209 if (!ret)
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301210 ret = omap_hsmmc_set_power(host, 1);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301211 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301212 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07001213
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001214 if (ret != 0)
1215 goto err;
1216
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001217 OMAP_HSMMC_WRITE(host->base, HCTL,
1218 OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1219 reg_val = OMAP_HSMMC_READ(host->base, HCTL);
David Brownelleb250822009-02-17 14:49:01 -08001220
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001221 /*
1222 * If a MMC dual voltage card is detected, the set_ios fn calls
1223 * this fn with VDD bit set for 1.8V. Upon card removal from the
Denis Karpov70a33412009-09-22 16:44:59 -07001224 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001225 *
David Brownelleb250822009-02-17 14:49:01 -08001226 * Cope with a bit of slop in the range ... per data sheets:
1227 * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1228 * but recommended values are 1.71V to 1.89V
1229 * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1230 * but recommended values are 2.7V to 3.3V
1231 *
1232 * Board setup code shouldn't permit anything very out-of-range.
1233 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1234 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001235 */
David Brownelleb250822009-02-17 14:49:01 -08001236 if ((1 << vdd) <= MMC_VDD_23_24)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001237 reg_val |= SDVS18;
David Brownelleb250822009-02-17 14:49:01 -08001238 else
1239 reg_val |= SDVS30;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001240
1241 OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
Adrian Huntere13bb302009-03-12 17:08:26 +02001242 set_sd_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001243
1244 return 0;
1245err:
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301246 dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001247 return ret;
1248}
1249
Adrian Hunterb62f6222009-09-22 16:45:01 -07001250/* Protect the card while the cover is open */
1251static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1252{
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +01001253 if (!host->get_cover_state)
Adrian Hunterb62f6222009-09-22 16:45:01 -07001254 return;
1255
1256 host->reqs_blocked = 0;
Andreas Fenkart80412ca2014-11-08 15:33:17 +01001257 if (host->get_cover_state(host->dev)) {
Adrian Hunterb62f6222009-09-22 16:45:01 -07001258 if (host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301259 dev_info(host->dev, "%s: cover is closed, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001260 "card is now accessible\n",
1261 mmc_hostname(host->mmc));
1262 host->protect_card = 0;
1263 }
1264 } else {
1265 if (!host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301266 dev_info(host->dev, "%s: cover is open, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001267 "card is now inaccessible\n",
1268 mmc_hostname(host->mmc));
1269 host->protect_card = 1;
1270 }
1271 }
1272}
1273
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001274/*
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001275 * irq handler when (cell-phone) cover is mounted/removed
1276 */
1277static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id)
1278{
1279 struct omap_hsmmc_host *host = dev_id;
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001280
1281 sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1282
Andreas Fenkart11227d12015-03-03 13:28:17 +01001283 omap_hsmmc_protect_card(host);
1284 mmc_detect_change(host->mmc, (HZ * 200) / 1000);
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001285 return IRQ_HANDLED;
1286}
1287
Russell Kingc5c98922012-04-13 12:14:39 +01001288static void omap_hsmmc_dma_callback(void *param)
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001289{
Russell Kingc5c98922012-04-13 12:14:39 +01001290 struct omap_hsmmc_host *host = param;
1291 struct dma_chan *chan;
Adrian Hunter770d7432011-05-06 12:14:11 +03001292 struct mmc_data *data;
Russell Kingc5c98922012-04-13 12:14:39 +01001293 int req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001294
Russell Kingc5c98922012-04-13 12:14:39 +01001295 spin_lock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001296 if (host->dma_ch < 0) {
Russell Kingc5c98922012-04-13 12:14:39 +01001297 spin_unlock_irq(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001298 return;
Adrian Hunterb4175772010-05-26 14:42:06 -07001299 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001300
Adrian Hunter770d7432011-05-06 12:14:11 +03001301 data = host->mrq->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001302 chan = omap_hsmmc_get_dma_chan(host, data);
Per Forlin9782aff2011-07-01 18:55:23 +02001303 if (!data->host_cookie)
Russell Kingc5c98922012-04-13 12:14:39 +01001304 dma_unmap_sg(chan->device->dev,
1305 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001306 mmc_get_dma_dir(data));
Adrian Hunterb4175772010-05-26 14:42:06 -07001307
1308 req_in_progress = host->req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001309 host->dma_ch = -1;
Russell Kingc5c98922012-04-13 12:14:39 +01001310 spin_unlock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001311
1312 /* If DMA has finished after TC, complete the request */
1313 if (!req_in_progress) {
1314 struct mmc_request *mrq = host->mrq;
1315
1316 host->mrq = NULL;
1317 mmc_request_done(host->mmc, mrq);
1318 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001319}
1320
Per Forlin9782aff2011-07-01 18:55:23 +02001321static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
1322 struct mmc_data *data,
Russell Kingc5c98922012-04-13 12:14:39 +01001323 struct omap_hsmmc_next *next,
Russell King26b88522012-04-13 12:27:37 +01001324 struct dma_chan *chan)
Per Forlin9782aff2011-07-01 18:55:23 +02001325{
1326 int dma_len;
1327
1328 if (!next && data->host_cookie &&
1329 data->host_cookie != host->next_data.cookie) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301330 dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
Per Forlin9782aff2011-07-01 18:55:23 +02001331 " host->next_data.cookie %d\n",
1332 __func__, data->host_cookie, host->next_data.cookie);
1333 data->host_cookie = 0;
1334 }
1335
1336 /* Check if next job is already prepared */
Dan Carpenterb38313d2014-01-30 15:15:18 +03001337 if (next || data->host_cookie != host->next_data.cookie) {
Russell King26b88522012-04-13 12:27:37 +01001338 dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001339 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001340
1341 } else {
1342 dma_len = host->next_data.dma_len;
1343 host->next_data.dma_len = 0;
1344 }
1345
1346
1347 if (dma_len == 0)
1348 return -EINVAL;
1349
1350 if (next) {
1351 next->dma_len = dma_len;
1352 data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
1353 } else
1354 host->dma_len = dma_len;
1355
1356 return 0;
1357}
1358
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001359/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001360 * Routine to configure and start DMA for the MMC card
1361 */
Balaji T K9d025332014-01-21 19:54:42 +05301362static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
Denis Karpov70a33412009-09-22 16:44:59 -07001363 struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001364{
Russell King26b88522012-04-13 12:27:37 +01001365 struct dma_async_tx_descriptor *tx;
1366 int ret = 0, i;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001367 struct mmc_data *data = req->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001368 struct dma_chan *chan;
Peter Ujfalusie5789602016-09-14 14:22:07 +03001369 struct dma_slave_config cfg = {
1370 .src_addr = host->mapbase + OMAP_HSMMC_DATA,
1371 .dst_addr = host->mapbase + OMAP_HSMMC_DATA,
1372 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1373 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1374 .src_maxburst = data->blksz / 4,
1375 .dst_maxburst = data->blksz / 4,
1376 };
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001377
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001378 /* Sanity check: all the SG entries must be aligned by block size. */
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001379 for (i = 0; i < data->sg_len; i++) {
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001380 struct scatterlist *sgl;
1381
1382 sgl = data->sg + i;
1383 if (sgl->length % data->blksz)
1384 return -EINVAL;
1385 }
1386 if ((data->blksz % 4) != 0)
1387 /* REVISIT: The MMC buffer increments only when MSB is written.
1388 * Return error for blksz which is non multiple of four.
1389 */
1390 return -EINVAL;
1391
Adrian Hunterb4175772010-05-26 14:42:06 -07001392 BUG_ON(host->dma_ch != -1);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001393
Russell Kingc5c98922012-04-13 12:14:39 +01001394 chan = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001395
Russell King26b88522012-04-13 12:27:37 +01001396 ret = dmaengine_slave_config(chan, &cfg);
Per Forlin9782aff2011-07-01 18:55:23 +02001397 if (ret)
1398 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001399
Russell King26b88522012-04-13 12:27:37 +01001400 ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1401 if (ret)
1402 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001403
Russell King26b88522012-04-13 12:27:37 +01001404 tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1405 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1406 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1407 if (!tx) {
1408 dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1409 /* FIXME: cleanup */
1410 return -1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001411 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001412
Russell King26b88522012-04-13 12:27:37 +01001413 tx->callback = omap_hsmmc_dma_callback;
1414 tx->callback_param = host;
1415
1416 /* Does not fail */
1417 dmaengine_submit(tx);
1418
1419 host->dma_ch = 1;
1420
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001421 return 0;
1422}
1423
Denis Karpov70a33412009-09-22 16:44:59 -07001424static void set_data_timeout(struct omap_hsmmc_host *host,
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301425 unsigned long long timeout_ns,
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001426 unsigned int timeout_clks)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001427{
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301428 unsigned long long timeout = timeout_ns;
1429 unsigned int cycle_ns;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001430 uint32_t reg, clkd, dto = 0;
1431
1432 reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1433 clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1434 if (clkd == 0)
1435 clkd = 1;
1436
Balaji T K6e3076c2014-01-21 19:54:42 +05301437 cycle_ns = 1000000000 / (host->clk_rate / clkd);
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301438 do_div(timeout, cycle_ns);
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001439 timeout += timeout_clks;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001440 if (timeout) {
1441 while ((timeout & 0x80000000) == 0) {
1442 dto += 1;
1443 timeout <<= 1;
1444 }
1445 dto = 31 - dto;
1446 timeout <<= 1;
1447 if (timeout && dto)
1448 dto += 1;
1449 if (dto >= 13)
1450 dto -= 13;
1451 else
1452 dto = 0;
1453 if (dto > 14)
1454 dto = 14;
1455 }
1456
1457 reg &= ~DTO_MASK;
1458 reg |= dto << DTO_SHIFT;
1459 OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1460}
1461
Balaji T K9d025332014-01-21 19:54:42 +05301462static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
1463{
1464 struct mmc_request *req = host->mrq;
1465 struct dma_chan *chan;
1466
1467 if (!req->data)
1468 return;
1469 OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1470 | (req->data->blocks << 16));
1471 set_data_timeout(host, req->data->timeout_ns,
1472 req->data->timeout_clks);
1473 chan = omap_hsmmc_get_dma_chan(host, req->data);
1474 dma_async_issue_pending(chan);
1475}
1476
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001477/*
1478 * Configure block length for MMC/SD cards and initiate the transfer.
1479 */
1480static int
Denis Karpov70a33412009-09-22 16:44:59 -07001481omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001482{
1483 int ret;
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301484 unsigned long long timeout;
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301485
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001486 host->data = req->data;
1487
1488 if (req->data == NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001489 OMAP_HSMMC_WRITE(host->base, BLK, 0);
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301490 if (req->cmd->flags & MMC_RSP_BUSY) {
1491 timeout = req->cmd->busy_timeout * NSEC_PER_MSEC;
1492
1493 /*
1494 * Set an arbitrary 100ms data timeout for commands with
1495 * busy signal and no indication of busy_timeout.
1496 */
1497 if (!timeout)
1498 timeout = 100000000U;
1499
1500 set_data_timeout(host, timeout, 0);
1501 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001502 return 0;
1503 }
1504
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001505 if (host->use_dma) {
Balaji T K9d025332014-01-21 19:54:42 +05301506 ret = omap_hsmmc_setup_dma_transfer(host, req);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001507 if (ret != 0) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301508 dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001509 return ret;
1510 }
1511 }
1512 return 0;
1513}
1514
Per Forlin9782aff2011-07-01 18:55:23 +02001515static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1516 int err)
1517{
1518 struct omap_hsmmc_host *host = mmc_priv(mmc);
1519 struct mmc_data *data = mrq->data;
1520
Russell King26b88522012-04-13 12:27:37 +01001521 if (host->use_dma && data->host_cookie) {
Russell Kingc5c98922012-04-13 12:14:39 +01001522 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001523
Russell King26b88522012-04-13 12:27:37 +01001524 dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001525 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001526 data->host_cookie = 0;
1527 }
1528}
1529
Linus Walleijd3c6aac2016-11-23 11:02:24 +01001530static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
Per Forlin9782aff2011-07-01 18:55:23 +02001531{
1532 struct omap_hsmmc_host *host = mmc_priv(mmc);
1533
1534 if (mrq->data->host_cookie) {
1535 mrq->data->host_cookie = 0;
1536 return ;
1537 }
1538
Russell Kingc5c98922012-04-13 12:14:39 +01001539 if (host->use_dma) {
1540 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
Russell Kingc5c98922012-04-13 12:14:39 +01001541
Per Forlin9782aff2011-07-01 18:55:23 +02001542 if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
Russell King26b88522012-04-13 12:27:37 +01001543 &host->next_data, c))
Per Forlin9782aff2011-07-01 18:55:23 +02001544 mrq->data->host_cookie = 0;
Russell Kingc5c98922012-04-13 12:14:39 +01001545 }
Per Forlin9782aff2011-07-01 18:55:23 +02001546}
1547
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001548/*
1549 * Request function. for read/write operation
1550 */
Denis Karpov70a33412009-09-22 16:44:59 -07001551static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001552{
Denis Karpov70a33412009-09-22 16:44:59 -07001553 struct omap_hsmmc_host *host = mmc_priv(mmc);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001554 int err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001555
Adrian Hunterb4175772010-05-26 14:42:06 -07001556 BUG_ON(host->req_in_progress);
1557 BUG_ON(host->dma_ch != -1);
1558 if (host->protect_card) {
1559 if (host->reqs_blocked < 3) {
1560 /*
1561 * Ensure the controller is left in a consistent
1562 * state by resetting the command and data state
1563 * machines.
1564 */
1565 omap_hsmmc_reset_controller_fsm(host, SRD);
1566 omap_hsmmc_reset_controller_fsm(host, SRC);
1567 host->reqs_blocked += 1;
1568 }
1569 req->cmd->error = -EBADF;
1570 if (req->data)
1571 req->data->error = -EBADF;
1572 req->cmd->retries = 0;
1573 mmc_request_done(mmc, req);
1574 return;
1575 } else if (host->reqs_blocked)
1576 host->reqs_blocked = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001577 WARN_ON(host->mrq != NULL);
1578 host->mrq = req;
Balaji T K6e3076c2014-01-21 19:54:42 +05301579 host->clk_rate = clk_get_rate(host->fclk);
Denis Karpov70a33412009-09-22 16:44:59 -07001580 err = omap_hsmmc_prepare_data(host, req);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001581 if (err) {
1582 req->cmd->error = err;
1583 if (req->data)
1584 req->data->error = err;
1585 host->mrq = NULL;
1586 mmc_request_done(mmc, req);
1587 return;
1588 }
Balaji T Ka2e77152014-01-21 19:54:42 +05301589 if (req->sbc && !(host->flags & AUTO_CMD23)) {
Balaji T Kbf129e12014-01-21 19:54:42 +05301590 omap_hsmmc_start_command(host, req->sbc, NULL);
1591 return;
1592 }
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001593
Balaji T K9d025332014-01-21 19:54:42 +05301594 omap_hsmmc_start_dma_transfer(host);
Denis Karpov70a33412009-09-22 16:44:59 -07001595 omap_hsmmc_start_command(host, req->cmd, req->data);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001596}
1597
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001598/* Routine to configure clock values. Exposed API to core */
Denis Karpov70a33412009-09-22 16:44:59 -07001599static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001600{
Denis Karpov70a33412009-09-22 16:44:59 -07001601 struct omap_hsmmc_host *host = mmc_priv(mmc);
Adrian Huntera3621462009-09-22 16:44:42 -07001602 int do_send_init_stream = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001603
Adrian Huntera3621462009-09-22 16:44:42 -07001604 if (ios->power_mode != host->power_mode) {
1605 switch (ios->power_mode) {
1606 case MMC_POWER_OFF:
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301607 omap_hsmmc_set_power(host, 0);
Adrian Huntera3621462009-09-22 16:44:42 -07001608 break;
1609 case MMC_POWER_UP:
Kishon Vijay Abraham I66162be2017-08-31 15:48:44 +05301610 omap_hsmmc_set_power(host, 1);
Adrian Huntera3621462009-09-22 16:44:42 -07001611 break;
1612 case MMC_POWER_ON:
1613 do_send_init_stream = 1;
1614 break;
1615 }
1616 host->power_mode = ios->power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001617 }
1618
Denis Karpovdd498ef2009-09-22 16:44:49 -07001619 /* FIXME: set registers based only on changes to ios */
1620
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001621 omap_hsmmc_set_bus_width(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001622
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301623 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
David Brownelleb250822009-02-17 14:49:01 -08001624 /* Only MMC1 can interface at 3V without some flavor
1625 * of external transceiver; but they all handle 1.8V.
1626 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001627 if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
Balaji T K2cf171c2014-02-19 20:26:40 +05301628 (ios->vdd == DUAL_VOLT_OCR_BIT)) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001629 /*
1630 * The mmc_select_voltage fn of the core does
1631 * not seem to set the power_mode to
1632 * MMC_POWER_UP upon recalculating the voltage.
1633 * vdd 1.8v.
1634 */
Denis Karpov70a33412009-09-22 16:44:59 -07001635 if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1636 dev_dbg(mmc_dev(host->mmc),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001637 "Switch operation failed\n");
1638 }
1639 }
1640
Andy Shevchenko5934df22011-05-06 12:14:06 +03001641 omap_hsmmc_set_clock(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001642
Adrian Huntera3621462009-09-22 16:44:42 -07001643 if (do_send_init_stream)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001644 send_init_stream(host);
1645
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001646 omap_hsmmc_set_bus_mode(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001647}
1648
1649static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1650{
Denis Karpov70a33412009-09-22 16:44:59 -07001651 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001652
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +01001653 if (!host->card_detect)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001654 return -ENOSYS;
Andreas Fenkart80412ca2014-11-08 15:33:17 +01001655 return host->card_detect(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001656}
1657
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001658static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
1659{
1660 struct omap_hsmmc_host *host = mmc_priv(mmc);
1661
Andreas Fenkart326119c2014-11-08 15:33:14 +01001662 if (mmc_pdata(host)->init_card)
1663 mmc_pdata(host)->init_card(card);
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001664}
1665
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001666static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
1667{
1668 struct omap_hsmmc_host *host = mmc_priv(mmc);
Balaji T K5a52b082014-05-29 10:28:02 +02001669 u32 irq_mask, con;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001670 unsigned long flags;
1671
1672 spin_lock_irqsave(&host->irq_lock, flags);
1673
Balaji T K5a52b082014-05-29 10:28:02 +02001674 con = OMAP_HSMMC_READ(host->base, CON);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001675 irq_mask = OMAP_HSMMC_READ(host->base, ISE);
1676 if (enable) {
1677 host->flags |= HSMMC_SDIO_IRQ_ENABLED;
1678 irq_mask |= CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001679 con |= CTPL | CLKEXTFREE;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001680 } else {
1681 host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
1682 irq_mask &= ~CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001683 con &= ~(CTPL | CLKEXTFREE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001684 }
Balaji T K5a52b082014-05-29 10:28:02 +02001685 OMAP_HSMMC_WRITE(host->base, CON, con);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001686 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
1687
1688 /*
1689 * if enable, piggy back detection on current request
1690 * but always disable immediately
1691 */
1692 if (!host->req_in_progress || !enable)
1693 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
1694
1695 /* flush posted write */
1696 OMAP_HSMMC_READ(host->base, IE);
1697
1698 spin_unlock_irqrestore(&host->irq_lock, flags);
1699}
1700
1701static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
1702{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001703 int ret;
1704
1705 /*
1706 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
1707 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
1708 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
1709 * with functional clock disabled.
1710 */
1711 if (!host->dev->of_node || !host->wake_irq)
1712 return -ENODEV;
1713
Tony Lindgren5b83b222015-05-21 15:51:52 -07001714 ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001715 if (ret) {
1716 dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
1717 goto err;
1718 }
1719
1720 /*
1721 * Some omaps don't have wake-up path from deeper idle states
1722 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
1723 */
1724 if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001725 struct pinctrl *p = devm_pinctrl_get(host->dev);
Dan Carpenterec5ab892017-04-10 16:54:17 +03001726 if (IS_ERR(p)) {
1727 ret = PTR_ERR(p);
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001728 goto err_free_irq;
1729 }
1730 if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
1731 dev_info(host->dev, "missing default pinctrl state\n");
1732 devm_pinctrl_put(p);
1733 ret = -EINVAL;
1734 goto err_free_irq;
1735 }
1736
1737 if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
1738 dev_info(host->dev, "missing idle pinctrl state\n");
1739 devm_pinctrl_put(p);
1740 ret = -EINVAL;
1741 goto err_free_irq;
1742 }
1743 devm_pinctrl_put(p);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001744 }
1745
Balaji T K5a52b082014-05-29 10:28:02 +02001746 OMAP_HSMMC_WRITE(host->base, HCTL,
1747 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001748 return 0;
1749
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001750err_free_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07001751 dev_pm_clear_wake_irq(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001752err:
1753 dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
1754 host->wake_irq = 0;
1755 return ret;
1756}
1757
Denis Karpov70a33412009-09-22 16:44:59 -07001758static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001759{
1760 u32 hctl, capa, value;
1761
1762 /* Only MMC1 supports 3.0V */
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301763 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001764 hctl = SDVS30;
1765 capa = VS30 | VS18;
1766 } else {
1767 hctl = SDVS18;
1768 capa = VS18;
1769 }
1770
1771 value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
1772 OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
1773
1774 value = OMAP_HSMMC_READ(host->base, CAPA);
1775 OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
1776
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001777 /* Set SD bus power bit */
Adrian Huntere13bb302009-03-12 17:08:26 +02001778 set_sd_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001779}
1780
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07001781static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
1782 unsigned int direction, int blk_size)
1783{
1784 /* This controller can't do multiblock reads due to hw bugs */
1785 if (direction == MMC_DATA_READ)
1786 return 1;
1787
1788 return blk_size;
1789}
1790
1791static struct mmc_host_ops omap_hsmmc_ops = {
Per Forlin9782aff2011-07-01 18:55:23 +02001792 .post_req = omap_hsmmc_post_req,
1793 .pre_req = omap_hsmmc_pre_req,
Denis Karpov70a33412009-09-22 16:44:59 -07001794 .request = omap_hsmmc_request,
1795 .set_ios = omap_hsmmc_set_ios,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001796 .get_cd = omap_hsmmc_get_cd,
Andreas Fenkarta49d8352015-03-03 13:28:14 +01001797 .get_ro = mmc_gpio_get_ro,
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001798 .init_card = omap_hsmmc_init_card,
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001799 .enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001800};
1801
Denis Karpovd900f712009-09-22 16:44:38 -07001802#ifdef CONFIG_DEBUG_FS
1803
Denis Karpov70a33412009-09-22 16:44:59 -07001804static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
Denis Karpovd900f712009-09-22 16:44:38 -07001805{
1806 struct mmc_host *mmc = s->private;
Denis Karpov70a33412009-09-22 16:44:59 -07001807 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpov11dd62a2009-09-22 16:44:43 -07001808
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001809 seq_printf(s, "mmc%d:\n", mmc->index);
1810 seq_printf(s, "sdio irq mode\t%s\n",
1811 (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1812
1813 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1814 seq_printf(s, "sdio irq \t%s\n",
1815 (host->flags & HSMMC_SDIO_IRQ_ENABLED) ? "enabled"
1816 : "disabled");
1817 }
1818 seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001819
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301820 pm_runtime_get_sync(host->dev);
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001821 seq_puts(s, "\nregs:\n");
Denis Karpovd900f712009-09-22 16:44:38 -07001822 seq_printf(s, "CON:\t\t0x%08x\n",
1823 OMAP_HSMMC_READ(host->base, CON));
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001824 seq_printf(s, "PSTATE:\t\t0x%08x\n",
1825 OMAP_HSMMC_READ(host->base, PSTATE));
Denis Karpovd900f712009-09-22 16:44:38 -07001826 seq_printf(s, "HCTL:\t\t0x%08x\n",
1827 OMAP_HSMMC_READ(host->base, HCTL));
1828 seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1829 OMAP_HSMMC_READ(host->base, SYSCTL));
1830 seq_printf(s, "IE:\t\t0x%08x\n",
1831 OMAP_HSMMC_READ(host->base, IE));
1832 seq_printf(s, "ISE:\t\t0x%08x\n",
1833 OMAP_HSMMC_READ(host->base, ISE));
1834 seq_printf(s, "CAPA:\t\t0x%08x\n",
1835 OMAP_HSMMC_READ(host->base, CAPA));
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001836
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301837 pm_runtime_mark_last_busy(host->dev);
1838 pm_runtime_put_autosuspend(host->dev);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001839
Denis Karpovd900f712009-09-22 16:44:38 -07001840 return 0;
1841}
1842
Denis Karpov70a33412009-09-22 16:44:59 -07001843static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
Denis Karpovd900f712009-09-22 16:44:38 -07001844{
Denis Karpov70a33412009-09-22 16:44:59 -07001845 return single_open(file, omap_hsmmc_regs_show, inode->i_private);
Denis Karpovd900f712009-09-22 16:44:38 -07001846}
1847
1848static const struct file_operations mmc_regs_fops = {
Denis Karpov70a33412009-09-22 16:44:59 -07001849 .open = omap_hsmmc_regs_open,
Denis Karpovd900f712009-09-22 16:44:38 -07001850 .read = seq_read,
1851 .llseek = seq_lseek,
1852 .release = single_release,
1853};
1854
Denis Karpov70a33412009-09-22 16:44:59 -07001855static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001856{
1857 if (mmc->debugfs_root)
1858 debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1859 mmc, &mmc_regs_fops);
1860}
1861
1862#else
1863
Denis Karpov70a33412009-09-22 16:44:59 -07001864static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001865{
1866}
1867
1868#endif
1869
Rajendra Nayak46856a62012-03-12 20:32:37 +05301870#ifdef CONFIG_OF
Nishanth Menon59445b12014-02-13 23:45:48 -06001871static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
1872 /* See 35xx errata 2.1.1.128 in SPRZ278F */
1873 .controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1874};
1875
1876static const struct omap_mmc_of_data omap4_mmc_of_data = {
1877 .reg_offset = 0x100,
1878};
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001879static const struct omap_mmc_of_data am33xx_mmc_of_data = {
1880 .reg_offset = 0x100,
1881 .controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
1882};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301883
1884static const struct of_device_id omap_mmc_of_match[] = {
1885 {
1886 .compatible = "ti,omap2-hsmmc",
1887 },
1888 {
Nishanth Menon59445b12014-02-13 23:45:48 -06001889 .compatible = "ti,omap3-pre-es3-hsmmc",
1890 .data = &omap3_pre_es3_mmc_of_data,
1891 },
1892 {
Rajendra Nayak46856a62012-03-12 20:32:37 +05301893 .compatible = "ti,omap3-hsmmc",
1894 },
1895 {
1896 .compatible = "ti,omap4-hsmmc",
Nishanth Menon59445b12014-02-13 23:45:48 -06001897 .data = &omap4_mmc_of_data,
Rajendra Nayak46856a62012-03-12 20:32:37 +05301898 },
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001899 {
1900 .compatible = "ti,am33xx-hsmmc",
1901 .data = &am33xx_mmc_of_data,
1902 },
Rajendra Nayak46856a62012-03-12 20:32:37 +05301903 {},
Chris Ballb6d085f2012-04-10 09:57:36 -04001904};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301905MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
1906
Andreas Fenkart551434382014-11-08 15:33:09 +01001907static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
Rajendra Nayak46856a62012-03-12 20:32:37 +05301908{
Tony Lindgrendb863d82016-04-26 16:46:23 -07001909 struct omap_hsmmc_platform_data *pdata, *legacy;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301910 struct device_node *np = dev->of_node;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301911
1912 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
1913 if (!pdata)
Balaji T K19df45b2014-02-28 19:08:18 +05301914 return ERR_PTR(-ENOMEM); /* out of memory */
Rajendra Nayak46856a62012-03-12 20:32:37 +05301915
Tony Lindgrendb863d82016-04-26 16:46:23 -07001916 legacy = dev_get_platdata(dev);
1917 if (legacy && legacy->name)
1918 pdata->name = legacy->name;
1919
Rajendra Nayak46856a62012-03-12 20:32:37 +05301920 if (of_find_property(np, "ti,dual-volt", NULL))
1921 pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
1922
Andreas Fenkartb7a56462015-03-20 15:53:54 +01001923 pdata->gpio_cd = -EINVAL;
1924 pdata->gpio_cod = -EINVAL;
NeilBrownfdb9de12015-01-13 08:23:18 +13001925 pdata->gpio_wp = -EINVAL;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301926
1927 if (of_find_property(np, "ti,non-removable", NULL)) {
Andreas Fenkart326119c2014-11-08 15:33:14 +01001928 pdata->nonremovable = true;
1929 pdata->no_regulator_off_init = true;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301930 }
Rajendra Nayak46856a62012-03-12 20:32:37 +05301931
1932 if (of_find_property(np, "ti,needs-special-reset", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001933 pdata->features |= HSMMC_HAS_UPDATED_RESET;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301934
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301935 if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001936 pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301937
Rajendra Nayak46856a62012-03-12 20:32:37 +05301938 return pdata;
1939}
1940#else
Andreas Fenkart551434382014-11-08 15:33:09 +01001941static inline struct omap_hsmmc_platform_data
Rajendra Nayak46856a62012-03-12 20:32:37 +05301942 *of_get_hsmmc_pdata(struct device *dev)
1943{
Balaji T K19df45b2014-02-28 19:08:18 +05301944 return ERR_PTR(-EINVAL);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301945}
1946#endif
1947
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001948static int omap_hsmmc_probe(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001949{
Andreas Fenkart551434382014-11-08 15:33:09 +01001950 struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001951 struct mmc_host *mmc;
Denis Karpov70a33412009-09-22 16:44:59 -07001952 struct omap_hsmmc_host *host = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001953 struct resource *res;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001954 int ret, irq;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301955 const struct of_device_id *match;
Nishanth Menon59445b12014-02-13 23:45:48 -06001956 const struct omap_mmc_of_data *data;
Balaji T K77fae212014-05-09 22:16:51 +05301957 void __iomem *base;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301958
1959 match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
1960 if (match) {
1961 pdata = of_get_hsmmc_pdata(&pdev->dev);
Jan Luebbedc642c22013-01-30 10:07:17 +01001962
1963 if (IS_ERR(pdata))
1964 return PTR_ERR(pdata);
1965
Rajendra Nayak46856a62012-03-12 20:32:37 +05301966 if (match->data) {
Nishanth Menon59445b12014-02-13 23:45:48 -06001967 data = match->data;
1968 pdata->reg_offset = data->reg_offset;
1969 pdata->controller_flags |= data->controller_flags;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301970 }
1971 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001972
1973 if (pdata == NULL) {
1974 dev_err(&pdev->dev, "Platform Data is missing\n");
1975 return -ENXIO;
1976 }
1977
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001978 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1979 irq = platform_get_irq(pdev, 0);
1980 if (res == NULL || irq < 0)
1981 return -ENXIO;
1982
Balaji T K77fae212014-05-09 22:16:51 +05301983 base = devm_ioremap_resource(&pdev->dev, res);
1984 if (IS_ERR(base))
1985 return PTR_ERR(base);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001986
Denis Karpov70a33412009-09-22 16:44:59 -07001987 mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001988 if (!mmc) {
1989 ret = -ENOMEM;
Andreas Fenkart1e363e32014-11-08 15:33:15 +01001990 goto err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001991 }
1992
NeilBrownfdb9de12015-01-13 08:23:18 +13001993 ret = mmc_of_parse(mmc);
1994 if (ret)
1995 goto err1;
1996
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001997 host = mmc_priv(mmc);
1998 host->mmc = mmc;
1999 host->pdata = pdata;
2000 host->dev = &pdev->dev;
2001 host->use_dma = 1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002002 host->dma_ch = -1;
2003 host->irq = irq;
Balaji T Kfc307df2012-04-02 12:26:47 +05302004 host->mapbase = res->start + pdata->reg_offset;
Balaji T K77fae212014-05-09 22:16:51 +05302005 host->base = base + pdata->reg_offset;
Adrian Hunter6da20c82010-02-15 10:03:34 -08002006 host->power_mode = MMC_POWER_OFF;
Per Forlin9782aff2011-07-01 18:55:23 +02002007 host->next_data.cookie = 1;
Tony Lindgrenbb2726b2015-10-07 06:22:24 -07002008 host->pbias_enabled = 0;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +05302009 host->vqmmc_enabled = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002010
NeilBrown41afa3142015-01-13 08:23:18 +13002011 ret = omap_hsmmc_gpio_init(mmc, host, pdata);
Andreas Fenkart1e363e32014-11-08 15:33:15 +01002012 if (ret)
2013 goto err_gpio;
2014
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002015 platform_set_drvdata(pdev, host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002016
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002017 if (pdev->dev.of_node)
2018 host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);
2019
Balaji T K7a8c2ce2011-07-01 22:09:34 +05302020 mmc->ops = &omap_hsmmc_ops;
Denis Karpovdd498ef2009-09-22 16:44:49 -07002021
Daniel Mackd418ed82012-02-19 13:20:33 +01002022 mmc->f_min = OMAP_MMC_MIN_CLOCK;
2023
2024 if (pdata->max_freq > 0)
2025 mmc->f_max = pdata->max_freq;
NeilBrownfdb9de12015-01-13 08:23:18 +13002026 else if (mmc->f_max == 0)
Daniel Mackd418ed82012-02-19 13:20:33 +01002027 mmc->f_max = OMAP_MMC_MAX_CLOCK;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002028
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07002029 spin_lock_init(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002030
Balaji T K96181952014-05-09 22:16:48 +05302031 host->fclk = devm_clk_get(&pdev->dev, "fck");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002032 if (IS_ERR(host->fclk)) {
2033 ret = PTR_ERR(host->fclk);
2034 host->fclk = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002035 goto err1;
2036 }
2037
Paul Walmsley9b682562011-10-06 14:50:35 -06002038 if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
2039 dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07002040 omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
Paul Walmsley9b682562011-10-06 14:50:35 -06002041 }
Denis Karpovdd498ef2009-09-22 16:44:49 -07002042
Tony Lindgren5b83b222015-05-21 15:51:52 -07002043 device_init_wakeup(&pdev->dev, true);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302044 pm_runtime_enable(host->dev);
2045 pm_runtime_get_sync(host->dev);
2046 pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
2047 pm_runtime_use_autosuspend(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002048
Balaji T K92a3aeb2012-02-24 21:14:34 +05302049 omap_hsmmc_context_save(host);
2050
Balaji T K96181952014-05-09 22:16:48 +05302051 host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302052 /*
2053 * MMC can still work without debounce clock.
2054 */
2055 if (IS_ERR(host->dbclk)) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302056 host->dbclk = NULL;
Rajendra Nayak94c18142012-06-27 14:19:54 +05302057 } else if (clk_prepare_enable(host->dbclk) != 0) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302058 dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302059 host->dbclk = NULL;
Adrian Hunter2bec0892009-09-22 16:45:02 -07002060 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002061
Will Newton94424002017-06-22 11:57:53 +01002062 /* Set this to a value that allows allocating an entire descriptor
2063 * list within a page (zero order allocation). */
2064 mmc->max_segs = 64;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02002065
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002066 mmc->max_blk_size = 512; /* Block Length at max can be 1024 */
2067 mmc->max_blk_count = 0xFFFF; /* No. of Blocks is 16 bits */
2068 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2069 mmc->max_seg_size = mmc->max_req_size;
2070
Jarkko Lavinen13189e72009-09-22 16:44:53 -07002071 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Kishon Vijay Abraham Iac2b2112017-08-08 10:48:15 +05302072 MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE | MMC_CAP_CMD23;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002073
Andreas Fenkart326119c2014-11-08 15:33:14 +01002074 mmc->caps |= mmc_pdata(host)->caps;
Sukumar Ghorai3a638332010-09-15 14:49:23 +00002075 if (mmc->caps & MMC_CAP_8_BIT_DATA)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002076 mmc->caps |= MMC_CAP_4_BIT_DATA;
2077
Andreas Fenkart326119c2014-11-08 15:33:14 +01002078 if (mmc_pdata(host)->nonremovable)
Adrian Hunter23d99bb2009-09-22 16:44:48 -07002079 mmc->caps |= MMC_CAP_NONREMOVABLE;
2080
NeilBrownfdb9de12015-01-13 08:23:18 +13002081 mmc->pm_caps |= mmc_pdata(host)->pm_caps;
Eliad Peller6fdc75d2011-11-22 16:02:18 +02002082
Denis Karpov70a33412009-09-22 16:44:59 -07002083 omap_hsmmc_conf_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002084
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002085 host->rx_chan = dma_request_chan(&pdev->dev, "rx");
2086 if (IS_ERR(host->rx_chan)) {
2087 dev_err(mmc_dev(host->mmc), "RX DMA channel request failed\n");
2088 ret = PTR_ERR(host->rx_chan);
Russell King26b88522012-04-13 12:27:37 +01002089 goto err_irq;
2090 }
2091
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002092 host->tx_chan = dma_request_chan(&pdev->dev, "tx");
2093 if (IS_ERR(host->tx_chan)) {
2094 dev_err(mmc_dev(host->mmc), "TX DMA channel request failed\n");
2095 ret = PTR_ERR(host->tx_chan);
Russell King26b88522012-04-13 12:27:37 +01002096 goto err_irq;
Russell Kingc5c98922012-04-13 12:14:39 +01002097 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002098
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002099 /* Request IRQ for MMC operations */
Balaji T Ke1538ed2014-05-09 22:16:49 +05302100 ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002101 mmc_hostname(mmc), host);
2102 if (ret) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05302103 dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002104 goto err_irq;
2105 }
2106
Kishon Vijay Abraham I987e05c2015-08-27 14:44:07 +05302107 ret = omap_hsmmc_reg_get(host);
2108 if (ret)
2109 goto err_irq;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002110
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +05302111 if (!mmc->ocr_avail)
2112 mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002113
Adrian Hunterb4175772010-05-26 14:42:06 -07002114 omap_hsmmc_disable_irq(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002115
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002116 /*
2117 * For now, only support SDIO interrupt if we have a separate
2118 * wake-up interrupt configured from device tree. This is because
2119 * the wake-up interrupt is needed for idle state and some
2120 * platforms need special quirks. And we don't want to add new
2121 * legacy mux platform init code callbacks any longer as we
2122 * are moving to DT based booting anyways.
2123 */
2124 ret = omap_hsmmc_configure_wake_irq(host);
2125 if (!ret)
2126 mmc->caps |= MMC_CAP_SDIO_IRQ;
2127
Adrian Hunterb62f6222009-09-22 16:45:01 -07002128 omap_hsmmc_protect_card(host);
2129
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002130 mmc_add_host(mmc);
2131
Andreas Fenkart326119c2014-11-08 15:33:14 +01002132 if (mmc_pdata(host)->name != NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002133 ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2134 if (ret < 0)
2135 goto err_slot_name;
2136 }
Andreas Fenkartcde592c2015-03-03 13:28:15 +01002137 if (host->get_cover_state) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002138 ret = device_create_file(&mmc->class_dev,
Andreas Fenkartcde592c2015-03-03 13:28:15 +01002139 &dev_attr_cover_switch);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002140 if (ret < 0)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002141 goto err_slot_name;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002142 }
2143
Denis Karpov70a33412009-09-22 16:44:59 -07002144 omap_hsmmc_debugfs(mmc);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302145 pm_runtime_mark_last_busy(host->dev);
2146 pm_runtime_put_autosuspend(host->dev);
Denis Karpovd900f712009-09-22 16:44:38 -07002147
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002148 return 0;
2149
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002150err_slot_name:
2151 mmc_remove_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002152err_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07002153 device_init_wakeup(&pdev->dev, false);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002154 if (!IS_ERR_OR_NULL(host->tx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002155 dma_release_channel(host->tx_chan);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002156 if (!IS_ERR_OR_NULL(host->rx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002157 dma_release_channel(host->rx_chan);
Tony Lindgren814a3c02016-02-10 15:02:44 -08002158 pm_runtime_dont_use_autosuspend(host->dev);
Balaji T Kd59d77e2012-02-24 21:14:33 +05302159 pm_runtime_put_sync(host->dev);
Tony Lindgren37f61902012-03-08 23:41:35 -05002160 pm_runtime_disable(host->dev);
Balaji T K96181952014-05-09 22:16:48 +05302161 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302162 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002163err1:
Andreas Fenkart1e363e32014-11-08 15:33:15 +01002164err_gpio:
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002165 mmc_free_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002166err:
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002167 return ret;
2168}
2169
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002170static int omap_hsmmc_remove(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002171{
Denis Karpov70a33412009-09-22 16:44:59 -07002172 struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002173
Felipe Balbi927ce942012-03-14 11:18:27 +02002174 pm_runtime_get_sync(host->dev);
2175 mmc_remove_host(host->mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002176
Peter Ujfalusidc285622015-11-03 13:37:31 +02002177 dma_release_channel(host->tx_chan);
2178 dma_release_channel(host->rx_chan);
Russell Kingc5c98922012-04-13 12:14:39 +01002179
Andreas Kemnade3c398f32018-09-02 09:30:58 +02002180 dev_pm_clear_wake_irq(host->dev);
Tony Lindgren814a3c02016-02-10 15:02:44 -08002181 pm_runtime_dont_use_autosuspend(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002182 pm_runtime_put_sync(host->dev);
2183 pm_runtime_disable(host->dev);
Tony Lindgren5b83b222015-05-21 15:51:52 -07002184 device_init_wakeup(&pdev->dev, false);
Balaji T K96181952014-05-09 22:16:48 +05302185 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302186 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002187
Balaji T K9d1f0282012-10-15 21:35:07 +05302188 mmc_free_host(host->mmc);
Felipe Balbi927ce942012-03-14 11:18:27 +02002189
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002190 return 0;
2191}
2192
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002193#ifdef CONFIG_PM_SLEEP
Kevin Hilmana791daa2010-05-26 14:42:07 -07002194static int omap_hsmmc_suspend(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002195{
Felipe Balbi927ce942012-03-14 11:18:27 +02002196 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2197
2198 if (!host)
2199 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002200
Felipe Balbi927ce942012-03-14 11:18:27 +02002201 pm_runtime_get_sync(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002202
2203 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002204 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2205 OMAP_HSMMC_WRITE(host->base, IE, 0);
2206 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Felipe Balbi927ce942012-03-14 11:18:27 +02002207 OMAP_HSMMC_WRITE(host->base, HCTL,
2208 OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2209 }
2210
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302211 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302212 clk_disable_unprepare(host->dbclk);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002213
Eliad Peller31f9d462011-11-22 16:02:17 +02002214 pm_runtime_put_sync(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002215 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002216}
2217
2218/* Routine to resume the MMC device */
Kevin Hilmana791daa2010-05-26 14:42:07 -07002219static int omap_hsmmc_resume(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002220{
Felipe Balbi927ce942012-03-14 11:18:27 +02002221 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2222
2223 if (!host)
2224 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002225
Felipe Balbi927ce942012-03-14 11:18:27 +02002226 pm_runtime_get_sync(host->dev);
Denis Karpov11dd62a2009-09-22 16:44:43 -07002227
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302228 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302229 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07002230
Felipe Balbi927ce942012-03-14 11:18:27 +02002231 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
2232 omap_hsmmc_conf_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01002233
Felipe Balbi927ce942012-03-14 11:18:27 +02002234 omap_hsmmc_protect_card(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002235 pm_runtime_mark_last_busy(host->dev);
2236 pm_runtime_put_autosuspend(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002237 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002238}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002239#endif
2240
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302241static int omap_hsmmc_runtime_suspend(struct device *dev)
2242{
2243 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002244 unsigned long flags;
Andreas Fenkartf9459012014-05-29 10:28:03 +02002245 int ret = 0;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302246
2247 host = platform_get_drvdata(to_platform_device(dev));
2248 omap_hsmmc_context_save(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002249 dev_dbg(dev, "disabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302250
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002251 spin_lock_irqsave(&host->irq_lock, flags);
2252 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2253 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
2254 /* disable sdio irq handling to prevent race */
2255 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2256 OMAP_HSMMC_WRITE(host->base, IE, 0);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002257
2258 if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
2259 /*
2260 * dat1 line low, pending sdio irq
2261 * race condition: possible irq handler running on
2262 * multi-core, abort
2263 */
2264 dev_dbg(dev, "pending sdio irq, abort suspend\n");
2265 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2266 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2267 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2268 pm_runtime_mark_last_busy(dev);
2269 ret = -EBUSY;
2270 goto abort;
2271 }
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002272
Andreas Fenkart97978a42014-05-29 10:28:04 +02002273 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002274 } else {
2275 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002276 }
Andreas Fenkart97978a42014-05-29 10:28:04 +02002277
Andreas Fenkartf9459012014-05-29 10:28:03 +02002278abort:
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002279 spin_unlock_irqrestore(&host->irq_lock, flags);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002280 return ret;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302281}
2282
2283static int omap_hsmmc_runtime_resume(struct device *dev)
2284{
2285 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002286 unsigned long flags;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302287
2288 host = platform_get_drvdata(to_platform_device(dev));
2289 omap_hsmmc_context_restore(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002290 dev_dbg(dev, "enabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302291
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002292 spin_lock_irqsave(&host->irq_lock, flags);
2293 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2294 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002295
Andreas Fenkart97978a42014-05-29 10:28:04 +02002296 pinctrl_pm_select_default_state(host->dev);
2297
2298 /* irq lost, if pinmux incorrect */
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002299 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2300 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2301 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002302 } else {
2303 pinctrl_pm_select_default_state(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002304 }
2305 spin_unlock_irqrestore(&host->irq_lock, flags);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302306 return 0;
2307}
2308
Arvind Yadav6bba4062017-06-29 13:39:29 +05302309static const struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002310 SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302311 .runtime_suspend = omap_hsmmc_runtime_suspend,
2312 .runtime_resume = omap_hsmmc_runtime_resume,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002313};
2314
2315static struct platform_driver omap_hsmmc_driver = {
Felipe Balbiefa25fd2012-03-14 11:18:28 +02002316 .probe = omap_hsmmc_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05002317 .remove = omap_hsmmc_remove,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002318 .driver = {
2319 .name = DRIVER_NAME,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002320 .pm = &omap_hsmmc_dev_pm_ops,
Rajendra Nayak46856a62012-03-12 20:32:37 +05302321 .of_match_table = of_match_ptr(omap_mmc_of_match),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002322 },
2323};
2324
Felipe Balbib7964502012-03-14 11:18:32 +02002325module_platform_driver(omap_hsmmc_driver);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002326MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2327MODULE_LICENSE("GPL");
2328MODULE_ALIAS("platform:" DRIVER_NAME);
2329MODULE_AUTHOR("Texas Instruments Inc");