blob: 6c1a3e1b4d555ddb21137b9faf4e75e9ea12baf8 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen348be692012-11-07 18:17:35 +020024#include <linux/interrupt.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025
Tomi Valkeinen6fcd4852013-05-10 13:02:32 +030026#include <video/videomode.h>
27
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#define DISPC_IRQ_FRAMEDONE (1 << 0)
29#define DISPC_IRQ_VSYNC (1 << 1)
30#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
31#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
32#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
33#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
34#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
35#define DISPC_IRQ_GFX_END_WIN (1 << 7)
36#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
37#define DISPC_IRQ_OCP_ERR (1 << 9)
38#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
39#define DISPC_IRQ_VID1_END_WIN (1 << 11)
40#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
41#define DISPC_IRQ_VID2_END_WIN (1 << 13)
42#define DISPC_IRQ_SYNC_LOST (1 << 14)
43#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
44#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000045#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
46#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053047#define DISPC_IRQ_VID3_END_WIN (1 << 19)
48#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000049#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
50#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030051#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
52#define DISPC_IRQ_FRAMEDONETV (1 << 24)
53#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Tomi Valkeinen5bcbab12015-11-04 17:10:40 +020054#define DISPC_IRQ_WBUNCOMPLETEERROR (1 << 26)
Chandrabhanu Mahapatra14d33d32012-08-27 14:23:19 +053055#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
56#define DISPC_IRQ_VSYNC3 (1 << 28)
57#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
58#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020059
60struct omap_dss_device;
61struct omap_overlay_manager;
Tomi Valkeinena97a9632012-10-24 13:52:40 +030062struct dss_lcd_mgr_config;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060063struct snd_aes_iec958;
64struct snd_cea_861_aud_if;
Tomi Valkeinen8c071ca2014-06-18 12:04:29 +030065struct hdmi_avi_infoframe;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020066
67enum omap_display_type {
68 OMAP_DISPLAY_TYPE_NONE = 0,
69 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
70 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
71 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
72 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
73 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053074 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinenbc24b8b2013-05-13 13:40:33 +030075 OMAP_DISPLAY_TYPE_DVI = 1 << 6,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020076};
77
78enum omap_plane {
79 OMAP_DSS_GFX = 0,
80 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053081 OMAP_DSS_VIDEO2 = 2,
82 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030083 OMAP_DSS_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020084};
85
86enum omap_channel {
87 OMAP_DSS_CHANNEL_LCD = 0,
88 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000089 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053090 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen249ad8a2015-11-04 17:10:45 +020091 OMAP_DSS_CHANNEL_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092};
93
94enum omap_color_mode {
95 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
96 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
97 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
98 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
99 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
100 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
101 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
102 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
103 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
104 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
105 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
106 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
107 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
108 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530109 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
110 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
111 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
112 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
113 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116enum omap_dss_load_mode {
117 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
118 OMAP_DSS_LOAD_CLUT_ONLY = 1,
119 OMAP_DSS_LOAD_FRAME_ONLY = 2,
120 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
121};
122
123enum omap_dss_trans_key_type {
124 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
125 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
126};
127
128enum omap_rfbi_te_mode {
129 OMAP_DSS_RFBI_TE_MODE_1 = 1,
130 OMAP_DSS_RFBI_TE_MODE_2 = 2,
131};
132
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530133enum omap_dss_signal_level {
Tomi Valkeinen7ad582b2014-10-02 17:58:50 +0000134 OMAPDSS_SIG_ACTIVE_LOW,
135 OMAPDSS_SIG_ACTIVE_HIGH,
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530136};
137
138enum omap_dss_signal_edge {
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530139 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Tomi Valkeinen7ad582b2014-10-02 17:58:50 +0000140 OMAPDSS_DRIVE_SIG_RISING_EDGE,
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530141};
142
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143enum omap_dss_venc_type {
144 OMAP_DSS_VENC_TYPE_COMPOSITE,
145 OMAP_DSS_VENC_TYPE_SVIDEO,
146};
147
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530148enum omap_dss_dsi_pixel_format {
149 OMAP_DSS_DSI_FMT_RGB888,
150 OMAP_DSS_DSI_FMT_RGB666,
151 OMAP_DSS_DSI_FMT_RGB666_PACKED,
152 OMAP_DSS_DSI_FMT_RGB565,
153};
154
Archit Taneja7e951ee2011-07-22 12:45:04 +0530155enum omap_dss_dsi_mode {
156 OMAP_DSS_DSI_CMD_MODE = 0,
157 OMAP_DSS_DSI_VIDEO_MODE,
158};
159
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160enum omap_display_caps {
161 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
162 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
163};
164
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165enum omap_dss_display_state {
166 OMAP_DSS_DISPLAY_DISABLED = 0,
167 OMAP_DSS_DISPLAY_ACTIVE,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200168};
169
Tomi Valkeinen0b450c32013-05-24 13:20:17 +0300170struct omap_dss_audio {
171 struct snd_aes_iec958 *iec;
172 struct snd_cea_861_aud_if *cea;
173};
174
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530176 OMAP_DSS_ROT_DMA = 1 << 0,
177 OMAP_DSS_ROT_VRFB = 1 << 1,
178 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179};
180
181/* clockwise rotation angle */
182enum omap_dss_rotation_angle {
183 OMAP_DSS_ROT_0 = 0,
184 OMAP_DSS_ROT_90 = 1,
185 OMAP_DSS_ROT_180 = 2,
186 OMAP_DSS_ROT_270 = 3,
187};
188
189enum omap_overlay_caps {
190 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300191 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
192 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530193 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Archit Tanejad79db852012-09-22 12:30:17 +0530194 OMAP_DSS_OVL_CAP_POS = 1 << 4,
195 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200196};
197
198enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300199 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200200};
201
Archit Taneja89a35e52011-04-12 13:52:23 +0530202enum omap_dss_clk_source {
203 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
204 * OMAP4: DSS_FCLK */
205 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
206 * OMAP4: PLL1_CLK1 */
207 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
208 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530209 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
210 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530211};
212
Mythri P K9a901682012-01-02 14:02:38 +0530213enum omap_hdmi_flags {
214 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
215};
216
Archit Taneja484dc402012-09-07 17:38:00 +0530217enum omap_dss_output_id {
218 OMAP_DSS_OUTPUT_DPI = 1 << 0,
219 OMAP_DSS_OUTPUT_DBI = 1 << 1,
220 OMAP_DSS_OUTPUT_SDI = 1 << 2,
221 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
222 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
223 OMAP_DSS_OUTPUT_VENC = 1 << 5,
224 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
225};
226
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200227/* RFBI */
228
229struct rfbi_timings {
230 int cs_on_time;
231 int cs_off_time;
232 int we_on_time;
233 int we_off_time;
234 int re_on_time;
235 int re_off_time;
236 int we_cycle_time;
237 int re_cycle_time;
238 int cs_pulse_width;
239 int access_time;
240
241 int clk_div;
242
243 u32 tim[5]; /* set by rfbi_convert_timings() */
244
245 int converted;
246};
247
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200248/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530249
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200250enum omap_dss_dsi_trans_mode {
251 /* Sync Pulses: both sync start and end packets sent */
252 OMAP_DSS_DSI_PULSE_MODE,
253 /* Sync Events: only sync start packets sent */
254 OMAP_DSS_DSI_EVENT_MODE,
255 /* Burst: only sync start packets sent, pixels are time compressed */
256 OMAP_DSS_DSI_BURST_MODE,
257};
258
Archit Taneja6b8493752012-08-13 22:12:24 +0530259struct omap_dss_dsi_videomode_timings {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200260 unsigned long hsclk;
261
262 unsigned ndl;
263 unsigned bitspp;
264
265 /* pixels */
266 u16 hact;
267 /* lines */
268 u16 vact;
269
Archit Taneja8af6ff02011-09-05 16:48:27 +0530270 /* DSI video mode blanking data */
271 /* Unit: byte clock cycles */
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272 u16 hss;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530273 u16 hsa;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200274 u16 hse;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530275 u16 hfp;
276 u16 hbp;
277 /* Unit: line clocks */
278 u16 vsa;
279 u16 vfp;
280 u16 vbp;
281
282 /* DSI blanking modes */
283 int blanking_mode;
284 int hsa_blanking_mode;
285 int hbp_blanking_mode;
286 int hfp_blanking_mode;
287
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200288 enum omap_dss_dsi_trans_mode trans_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530289
290 bool ddr_clk_always_on;
291 int window_sync;
292};
293
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200294struct omap_dss_dsi_config {
295 enum omap_dss_dsi_mode mode;
296 enum omap_dss_dsi_pixel_format pixel_format;
297 const struct omap_video_timings *timings;
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200298
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200299 unsigned long hs_clk_min, hs_clk_max;
300 unsigned long lp_clk_min, lp_clk_max;
301
302 bool ddr_clk_always_on;
303 enum omap_dss_dsi_trans_mode trans_mode;
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200304};
305
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300306enum omapdss_version {
307 OMAPDSS_VER_UNKNOWN = 0,
308 OMAPDSS_VER_OMAP24xx,
309 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
310 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
311 OMAPDSS_VER_OMAP3630,
312 OMAPDSS_VER_AM35xx,
313 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
314 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
315 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
316 OMAPDSS_VER_OMAP5,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530317 OMAPDSS_VER_AM43xx,
Tomi Valkeinen472da572014-12-11 16:23:31 +0200318 OMAPDSS_VER_DRA7xx,
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300319};
320
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321/* Board specific data */
322struct omap_dss_board_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200323 int num_devices;
324 struct omap_dss_device **devices;
325 struct omap_dss_device *default_device;
Tomi Valkeinen0a200122012-11-16 14:59:56 +0200326 const char *default_display_name;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300327 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
328 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200329 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300330 enum omapdss_version version;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331};
332
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000333/* Init with the board info */
334extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530335/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530336extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000337
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200338struct omap_video_timings {
339 /* Unit: pixels */
340 u16 x_res;
341 /* Unit: pixels */
342 u16 y_res;
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300343 /* Unit: Hz */
344 u32 pixelclock;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200345 /* Unit: pixel clocks */
346 u16 hsw; /* Horizontal synchronization pulse width */
347 /* Unit: pixel clocks */
348 u16 hfp; /* Horizontal front porch */
349 /* Unit: pixel clocks */
350 u16 hbp; /* Horizontal back porch */
351 /* Unit: line clocks */
352 u16 vsw; /* Vertical synchronization pulse width */
353 /* Unit: line clocks */
354 u16 vfp; /* Vertical front porch */
355 /* Unit: line clocks */
356 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530357
358 /* Vsync logic level */
359 enum omap_dss_signal_level vsync_level;
360 /* Hsync logic level */
361 enum omap_dss_signal_level hsync_level;
Archit Taneja23c8f882012-06-28 11:15:51 +0530362 /* Interlaced or Progressive timings */
363 bool interlace;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530364 /* Pixel clock edge to drive LCD data */
365 enum omap_dss_signal_edge data_pclk_edge;
366 /* Data enable logic level */
367 enum omap_dss_signal_level de_level;
368 /* Pixel clock edges to drive HSYNC and VSYNC signals */
369 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200370
371 bool double_pixel;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372};
373
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374/* Hardcoded timings for tv modes. Venc only uses these to
375 * identify the mode, and does not actually use the configs
376 * itself. However, the configs should be something that
377 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200378extern const struct omap_video_timings omap_dss_pal_timings;
379extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200380
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300381struct omap_dss_cpr_coefs {
382 s16 rr, rg, rb;
383 s16 gr, gg, gb;
384 s16 br, bg, bb;
385};
386
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387struct omap_overlay_info {
Arnd Bergmann24f13a62014-04-24 13:28:18 +0100388 dma_addr_t paddr;
389 dma_addr_t p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390 u16 screen_width;
391 u16 width;
392 u16 height;
393 enum omap_color_mode color_mode;
394 u8 rotation;
395 enum omap_dss_rotation_type rotation_type;
396 bool mirror;
397
398 u16 pos_x;
399 u16 pos_y;
400 u16 out_width; /* if 0, out_width == width */
401 u16 out_height; /* if 0, out_height == height */
402 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100403 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530404 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405};
406
407struct omap_overlay {
408 struct kobject kobj;
409 struct list_head list;
410
411 /* static fields */
412 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300413 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200414 enum omap_color_mode supported_modes;
415 enum omap_overlay_caps caps;
416
417 /* dynamic fields */
418 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200419
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200420 /*
421 * The following functions do not block:
422 *
423 * is_enabled
424 * set_overlay_info
425 * get_overlay_info
426 *
427 * The rest of the functions may block and cannot be called from
428 * interrupt context
429 */
430
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200431 int (*enable)(struct omap_overlay *ovl);
432 int (*disable)(struct omap_overlay *ovl);
433 bool (*is_enabled)(struct omap_overlay *ovl);
434
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435 int (*set_manager)(struct omap_overlay *ovl,
436 struct omap_overlay_manager *mgr);
437 int (*unset_manager)(struct omap_overlay *ovl);
438
439 int (*set_overlay_info)(struct omap_overlay *ovl,
440 struct omap_overlay_info *info);
441 void (*get_overlay_info)(struct omap_overlay *ovl,
442 struct omap_overlay_info *info);
443
444 int (*wait_for_go)(struct omap_overlay *ovl);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530445
446 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200447};
448
449struct omap_overlay_manager_info {
450 u32 default_color;
451
452 enum omap_dss_trans_key_type trans_key_type;
453 u32 trans_key;
454 bool trans_enabled;
455
Archit Taneja11354dd2011-09-26 11:47:29 +0530456 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300457
458 bool cpr_enable;
459 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460};
461
462struct omap_overlay_manager {
463 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464
465 /* static fields */
466 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300467 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200468 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200469 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200470 enum omap_display_type supported_displays;
Archit Taneja97f01b32012-09-26 16:42:39 +0530471 enum omap_dss_output_id supported_outputs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472
473 /* dynamic fields */
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300474 struct omap_dss_device *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200475
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200476 /*
477 * The following functions do not block:
478 *
479 * set_manager_info
480 * get_manager_info
481 * apply
482 *
483 * The rest of the functions may block and cannot be called from
484 * interrupt context
485 */
486
Archit Taneja97f01b32012-09-26 16:42:39 +0530487 int (*set_output)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300488 struct omap_dss_device *output);
Archit Taneja97f01b32012-09-26 16:42:39 +0530489 int (*unset_output)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200490
491 int (*set_manager_info)(struct omap_overlay_manager *mgr,
492 struct omap_overlay_manager_info *info);
493 void (*get_manager_info)(struct omap_overlay_manager *mgr,
494 struct omap_overlay_manager_info *info);
495
496 int (*apply)(struct omap_overlay_manager *mgr);
497 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200498 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530499
500 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200501};
502
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300503/* 22 pins means 1 clk lane and 10 data lanes */
504#define OMAP_DSS_MAX_DSI_PINS 22
505
506struct omap_dsi_pin_config {
507 int num_pins;
508 /*
509 * pin numbers in the following order:
510 * clk+, clk-
511 * data1+, data1-
512 * data2+, data2-
513 * ...
514 */
515 int pins[OMAP_DSS_MAX_DSI_PINS];
516};
517
Archit Taneja749feff2012-08-31 12:32:52 +0530518struct omap_dss_writeback_info {
519 u32 paddr;
520 u32 p_uv_addr;
521 u16 buf_width;
522 u16 width;
523 u16 height;
524 enum omap_color_mode color_mode;
525 u8 rotation;
526 enum omap_dss_rotation_type rotation_type;
527 bool mirror;
528 u8 pre_mult_alpha;
529};
530
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300531struct omapdss_dpi_ops {
532 int (*connect)(struct omap_dss_device *dssdev,
533 struct omap_dss_device *dst);
534 void (*disconnect)(struct omap_dss_device *dssdev,
535 struct omap_dss_device *dst);
536
537 int (*enable)(struct omap_dss_device *dssdev);
538 void (*disable)(struct omap_dss_device *dssdev);
539
540 int (*check_timings)(struct omap_dss_device *dssdev,
541 struct omap_video_timings *timings);
542 void (*set_timings)(struct omap_dss_device *dssdev,
543 struct omap_video_timings *timings);
544 void (*get_timings)(struct omap_dss_device *dssdev,
545 struct omap_video_timings *timings);
546
547 void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
548};
549
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300550struct omapdss_sdi_ops {
551 int (*connect)(struct omap_dss_device *dssdev,
552 struct omap_dss_device *dst);
553 void (*disconnect)(struct omap_dss_device *dssdev,
554 struct omap_dss_device *dst);
555
556 int (*enable)(struct omap_dss_device *dssdev);
557 void (*disable)(struct omap_dss_device *dssdev);
558
559 int (*check_timings)(struct omap_dss_device *dssdev,
560 struct omap_video_timings *timings);
561 void (*set_timings)(struct omap_dss_device *dssdev,
562 struct omap_video_timings *timings);
563 void (*get_timings)(struct omap_dss_device *dssdev,
564 struct omap_video_timings *timings);
565
566 void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs);
567};
568
Tomi Valkeinen7700c2d2013-05-24 13:19:30 +0300569struct omapdss_dvi_ops {
570 int (*connect)(struct omap_dss_device *dssdev,
571 struct omap_dss_device *dst);
572 void (*disconnect)(struct omap_dss_device *dssdev,
573 struct omap_dss_device *dst);
574
575 int (*enable)(struct omap_dss_device *dssdev);
576 void (*disable)(struct omap_dss_device *dssdev);
577
578 int (*check_timings)(struct omap_dss_device *dssdev,
579 struct omap_video_timings *timings);
580 void (*set_timings)(struct omap_dss_device *dssdev,
581 struct omap_video_timings *timings);
582 void (*get_timings)(struct omap_dss_device *dssdev,
583 struct omap_video_timings *timings);
584};
585
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300586struct omapdss_atv_ops {
587 int (*connect)(struct omap_dss_device *dssdev,
588 struct omap_dss_device *dst);
589 void (*disconnect)(struct omap_dss_device *dssdev,
590 struct omap_dss_device *dst);
591
592 int (*enable)(struct omap_dss_device *dssdev);
593 void (*disable)(struct omap_dss_device *dssdev);
594
595 int (*check_timings)(struct omap_dss_device *dssdev,
596 struct omap_video_timings *timings);
597 void (*set_timings)(struct omap_dss_device *dssdev,
598 struct omap_video_timings *timings);
599 void (*get_timings)(struct omap_dss_device *dssdev,
600 struct omap_video_timings *timings);
601
602 void (*set_type)(struct omap_dss_device *dssdev,
603 enum omap_dss_venc_type type);
604 void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev,
605 bool invert_polarity);
606
607 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
608 u32 (*get_wss)(struct omap_dss_device *dssdev);
609};
610
Tomi Valkeinen0b450c32013-05-24 13:20:17 +0300611struct omapdss_hdmi_ops {
612 int (*connect)(struct omap_dss_device *dssdev,
613 struct omap_dss_device *dst);
614 void (*disconnect)(struct omap_dss_device *dssdev,
615 struct omap_dss_device *dst);
616
617 int (*enable)(struct omap_dss_device *dssdev);
618 void (*disable)(struct omap_dss_device *dssdev);
619
620 int (*check_timings)(struct omap_dss_device *dssdev,
621 struct omap_video_timings *timings);
622 void (*set_timings)(struct omap_dss_device *dssdev,
623 struct omap_video_timings *timings);
624 void (*get_timings)(struct omap_dss_device *dssdev,
625 struct omap_video_timings *timings);
626
627 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
628 bool (*detect)(struct omap_dss_device *dssdev);
629
Tomi Valkeinen8c071ca2014-06-18 12:04:29 +0300630 int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
631 int (*set_infoframe)(struct omap_dss_device *dssdev,
632 const struct hdmi_avi_infoframe *avi);
Tomi Valkeinen0b450c32013-05-24 13:20:17 +0300633};
634
Tomi Valkeinendeb16df2013-05-24 13:20:27 +0300635struct omapdss_dsi_ops {
636 int (*connect)(struct omap_dss_device *dssdev,
637 struct omap_dss_device *dst);
638 void (*disconnect)(struct omap_dss_device *dssdev,
639 struct omap_dss_device *dst);
640
641 int (*enable)(struct omap_dss_device *dssdev);
642 void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes,
643 bool enter_ulps);
644
645 /* bus configuration */
646 int (*set_config)(struct omap_dss_device *dssdev,
647 const struct omap_dss_dsi_config *cfg);
648 int (*configure_pins)(struct omap_dss_device *dssdev,
649 const struct omap_dsi_pin_config *pin_cfg);
650
651 void (*enable_hs)(struct omap_dss_device *dssdev, int channel,
652 bool enable);
653 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
654
655 int (*update)(struct omap_dss_device *dssdev, int channel,
656 void (*callback)(int, void *), void *data);
657
658 void (*bus_lock)(struct omap_dss_device *dssdev);
659 void (*bus_unlock)(struct omap_dss_device *dssdev);
660
661 int (*enable_video_output)(struct omap_dss_device *dssdev, int channel);
662 void (*disable_video_output)(struct omap_dss_device *dssdev,
663 int channel);
664
665 int (*request_vc)(struct omap_dss_device *dssdev, int *channel);
666 int (*set_vc_id)(struct omap_dss_device *dssdev, int channel,
667 int vc_id);
668 void (*release_vc)(struct omap_dss_device *dssdev, int channel);
669
670 /* data transfer */
671 int (*dcs_write)(struct omap_dss_device *dssdev, int channel,
672 u8 *data, int len);
673 int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel,
674 u8 *data, int len);
675 int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
676 u8 *data, int len);
677
678 int (*gen_write)(struct omap_dss_device *dssdev, int channel,
679 u8 *data, int len);
680 int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel,
681 u8 *data, int len);
682 int (*gen_read)(struct omap_dss_device *dssdev, int channel,
683 u8 *reqdata, int reqlen,
684 u8 *data, int len);
685
686 int (*bta_sync)(struct omap_dss_device *dssdev, int channel);
687
688 int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev,
689 int channel, u16 plen);
690};
691
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200692struct omap_dss_device {
Tomi Valkeinena38bb792015-02-25 10:23:58 +0200693 struct kobject kobj;
Tomi Valkeinenecc8b372013-02-14 14:17:28 +0200694 struct device *dev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200695
Tomi Valkeinen4f3e44e2013-05-03 11:35:43 +0300696 struct module *owner;
697
Tomi Valkeinen2e7e3dc2012-11-16 15:45:26 +0200698 struct list_head panel_list;
699
700 /* alias in the form of "display%d" */
701 char alias[16];
702
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200703 enum omap_display_type type;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300704 enum omap_display_type output_type;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200705
706 union {
707 struct {
708 u8 data_lines;
709 } dpi;
710
711 struct {
712 u8 channel;
713 u8 data_lines;
714 } rfbi;
715
716 struct {
717 u8 datapairs;
718 } sdi;
719
720 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 int module;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200722 } dsi;
723
724 struct {
725 enum omap_dss_venc_type type;
726 bool invert_polarity;
727 } venc;
728 } phy;
729
730 struct {
731 struct omap_video_timings timings;
732
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530733 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530734 enum omap_dss_dsi_mode dsi_mode;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200735 } panel;
736
737 struct {
738 u8 pixel_size;
739 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200740 } ctrl;
741
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200742 const char *name;
743
744 /* used to match device to driver */
745 const char *driver_name;
746
747 void *data;
748
749 struct omap_dss_driver *driver;
750
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300751 union {
752 const struct omapdss_dpi_ops *dpi;
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300753 const struct omapdss_sdi_ops *sdi;
Tomi Valkeinen7700c2d2013-05-24 13:19:30 +0300754 const struct omapdss_dvi_ops *dvi;
Tomi Valkeinen0b450c32013-05-24 13:20:17 +0300755 const struct omapdss_hdmi_ops *hdmi;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300756 const struct omapdss_atv_ops *atv;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +0300757 const struct omapdss_dsi_ops *dsi;
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300758 } ops;
759
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200760 /* helper variable for driver suspend/resume */
761 bool activate_after_resume;
762
763 enum omap_display_caps caps;
764
Tomi Valkeinena73fdc62013-07-24 13:01:34 +0300765 struct omap_dss_device *src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200766
767 enum omap_dss_display_state state;
768
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300769 /* OMAP DSS output specific fields */
770
771 struct list_head list;
772
773 /* DISPC channel for this output */
774 enum omap_channel dispc_channel;
775
776 /* output instance */
777 enum omap_dss_output_id id;
778
Archit Tanejaef691ff2014-04-22 17:43:48 +0530779 /* the port number in the DT node */
780 int port_num;
781
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300782 /* dynamic fields */
783 struct omap_overlay_manager *manager;
784
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300785 struct omap_dss_device *dst;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200786};
787
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200788struct omap_dss_hdmi_data
789{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300790 int ct_cp_hpd_gpio;
791 int ls_oe_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200792 int hpd_gpio;
793};
794
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200795struct omap_dss_driver {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200796 int (*probe)(struct omap_dss_device *);
797 void (*remove)(struct omap_dss_device *);
798
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300799 int (*connect)(struct omap_dss_device *dssdev);
800 void (*disconnect)(struct omap_dss_device *dssdev);
801
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200802 int (*enable)(struct omap_dss_device *display);
803 void (*disable)(struct omap_dss_device *display);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200804 int (*run_test)(struct omap_dss_device *display, int test);
805
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200806 int (*update)(struct omap_dss_device *dssdev,
807 u16 x, u16 y, u16 w, u16 h);
808 int (*sync)(struct omap_dss_device *dssdev);
809
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200810 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200811 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200812
813 u8 (*get_rotate)(struct omap_dss_device *dssdev);
814 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
815
816 bool (*get_mirror)(struct omap_dss_device *dssdev);
817 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
818
819 int (*memory_read)(struct omap_dss_device *dssdev,
820 void *buf, size_t size,
821 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200822
823 void (*get_resolution)(struct omap_dss_device *dssdev,
824 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300825 void (*get_dimensions)(struct omap_dss_device *dssdev,
826 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200827 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200828
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200829 int (*check_timings)(struct omap_dss_device *dssdev,
830 struct omap_video_timings *timings);
831 void (*set_timings)(struct omap_dss_device *dssdev,
832 struct omap_video_timings *timings);
833 void (*get_timings)(struct omap_dss_device *dssdev,
834 struct omap_video_timings *timings);
835
Tomi Valkeinen36511312010-01-19 15:53:16 +0200836 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
837 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300838
839 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300840 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600841
Tomi Valkeinen8c071ca2014-06-18 12:04:29 +0300842 int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
843 int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev,
844 const struct hdmi_avi_infoframe *avi);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200845};
846
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300847enum omapdss_version omapdss_get_version(void);
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300848bool omapdss_is_initialized(void);
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300849
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200850int omap_dss_register_driver(struct omap_dss_driver *);
851void omap_dss_unregister_driver(struct omap_dss_driver *);
852
Tomi Valkeinen2e7e3dc2012-11-16 15:45:26 +0200853int omapdss_register_display(struct omap_dss_device *dssdev);
854void omapdss_unregister_display(struct omap_dss_device *dssdev);
855
Tomi Valkeinend35317a2013-05-03 11:40:54 +0300856struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200857void omap_dss_put_device(struct omap_dss_device *dssdev);
858#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
859struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
860struct omap_dss_device *omap_dss_find_device(void *data,
861 int (*match)(struct omap_dss_device *dssdev, void *data));
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200862const char *omapdss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200863
Tomi Valkeinen6fcd4852013-05-10 13:02:32 +0300864void videomode_to_omap_video_timings(const struct videomode *vm,
865 struct omap_video_timings *ovt);
866void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
867 struct videomode *vm);
868
Tomi Valkeineneda34272012-11-07 16:26:11 +0200869int dss_feat_get_num_mgrs(void);
870int dss_feat_get_num_ovls(void);
Tomi Valkeineneda34272012-11-07 16:26:11 +0200871enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
872
873
874
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200875int omap_dss_get_num_overlay_managers(void);
876struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
877
878int omap_dss_get_num_overlays(void);
879struct omap_overlay *omap_dss_get_overlay(int num);
880
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300881int omapdss_register_output(struct omap_dss_device *output);
882void omapdss_unregister_output(struct omap_dss_device *output);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300883struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
884struct omap_dss_device *omap_dss_find_output(const char *name);
Archit Tanejaef691ff2014-04-22 17:43:48 +0530885struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300886int omapdss_output_set_device(struct omap_dss_device *out,
Archit Taneja6d71b922012-08-29 13:30:15 +0530887 struct omap_dss_device *dssdev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300888int omapdss_output_unset_device(struct omap_dss_device *out);
Archit Taneja484dc402012-09-07 17:38:00 +0530889
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300890struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300891struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
892
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200893void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
894 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200895int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200896void omapdss_default_get_timings(struct omap_dss_device *dssdev,
897 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200898
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200899typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
900int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
901int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
902
Tomi Valkeinen348be692012-11-07 18:17:35 +0200903u32 dispc_read_irqstatus(void);
904void dispc_clear_irqstatus(u32 mask);
905u32 dispc_read_irqenable(void);
906void dispc_write_irqenable(u32 mask);
907
908int dispc_request_irq(irq_handler_t handler, void *dev_id);
909void dispc_free_irq(void *dev_id);
910
911int dispc_runtime_get(void);
912void dispc_runtime_put(void);
913
914void dispc_mgr_enable(enum omap_channel channel, bool enable);
915bool dispc_mgr_is_enabled(enum omap_channel channel);
916u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
917u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
918u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
919bool dispc_mgr_go_busy(enum omap_channel channel);
920void dispc_mgr_go(enum omap_channel channel);
921void dispc_mgr_set_lcd_config(enum omap_channel channel,
922 const struct dss_lcd_mgr_config *config);
923void dispc_mgr_set_timings(enum omap_channel channel,
924 const struct omap_video_timings *timings);
925void dispc_mgr_setup(enum omap_channel channel,
926 const struct omap_overlay_manager_info *info);
927
928int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
929 const struct omap_overlay_info *oi,
930 const struct omap_video_timings *timings,
931 int *x_predecim, int *y_predecim);
932
933int dispc_ovl_enable(enum omap_plane plane, bool enable);
934bool dispc_ovl_enabled(enum omap_plane plane);
935void dispc_ovl_set_channel_out(enum omap_plane plane,
936 enum omap_channel channel);
937int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
938 bool replication, const struct omap_video_timings *mgr_timings,
939 bool mem_to_mem);
940
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300941int omapdss_compat_init(void);
942void omapdss_compat_uninit(void);
943
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300944struct dss_mgr_ops {
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300945 int (*connect)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300946 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300947 void (*disconnect)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300948 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300949
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300950 void (*start_update)(struct omap_overlay_manager *mgr);
951 int (*enable)(struct omap_overlay_manager *mgr);
952 void (*disable)(struct omap_overlay_manager *mgr);
953 void (*set_timings)(struct omap_overlay_manager *mgr,
954 const struct omap_video_timings *timings);
955 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
956 const struct dss_lcd_mgr_config *config);
957 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
958 void (*handler)(void *), void *data);
959 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
960 void (*handler)(void *), void *data);
961};
962
963int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
964void dss_uninstall_mgr_ops(void);
965
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300966int dss_mgr_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300967 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300968void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300969 struct omap_dss_device *dst);
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300970void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
971 const struct omap_video_timings *timings);
972void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
973 const struct dss_lcd_mgr_config *config);
974int dss_mgr_enable(struct omap_overlay_manager *mgr);
975void dss_mgr_disable(struct omap_overlay_manager *mgr);
976void dss_mgr_start_update(struct omap_overlay_manager *mgr);
977int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
978 void (*handler)(void *), void *data);
979void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
980 void (*handler)(void *), void *data);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300981
982static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
983{
Tomi Valkeinena73fdc62013-07-24 13:01:34 +0300984 return dssdev->src;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300985}
986
987static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
988{
989 return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
990}
991
Tomi Valkeinen4e7470d2013-12-03 16:57:40 +0200992struct device_node *
993omapdss_of_get_next_port(const struct device_node *parent,
994 struct device_node *prev);
995
996struct device_node *
997omapdss_of_get_next_endpoint(const struct device_node *parent,
998 struct device_node *prev);
999
1000struct device_node *
1001omapdss_of_get_first_endpoint(const struct device_node *parent);
1002
1003struct omap_dss_device *
1004omapdss_of_find_source_for_first_ep(struct device_node *node);
1005
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001006#endif