blob: 8603b7cf31a72ae07311fce92db140d155056f2d [file] [log] [blame]
Alex Deucher0fcdb612010-03-24 13:20:41 -04001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef EVERGREEND_H
25#define EVERGREEND_H
26
Alex Deucher32fcdbf2010-03-24 13:33:47 -040027#define EVERGREEN_MAX_SH_GPRS 256
28#define EVERGREEN_MAX_TEMP_GPRS 16
29#define EVERGREEN_MAX_SH_THREADS 256
30#define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31#define EVERGREEN_MAX_FRC_EOV_CNT 16384
32#define EVERGREEN_MAX_BACKENDS 8
33#define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34#define EVERGREEN_MAX_SIMDS 16
35#define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36#define EVERGREEN_MAX_PIPES 8
37#define EVERGREEN_MAX_PIPES_MASK 0xFF
38#define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
Alex Deucher416a2bd2012-05-31 19:00:25 -040040#define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
41#define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
42#define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
43#define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
44#define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
45#define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
46#define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
47#define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
Jerome Glissebd25f072012-12-11 11:56:52 -050048#define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
49#define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
Alex Deucher416a2bd2012-05-31 19:00:25 -040050
Alex Deucher0fcdb612010-03-24 13:20:41 -040051/* Registers */
52
Alex Deucher32fcdbf2010-03-24 13:33:47 -040053#define RCU_IND_INDEX 0x100
54#define RCU_IND_DATA 0x104
55
Alex Deuchera8b49252013-04-08 12:41:33 +020056/* discrete uvd clocks */
57#define CG_UPLL_FUNC_CNTL 0x718
58# define UPLL_RESET_MASK 0x00000001
59# define UPLL_SLEEP_MASK 0x00000002
60# define UPLL_BYPASS_EN_MASK 0x00000004
61# define UPLL_CTLREQ_MASK 0x00000008
Christian König092fbc42013-04-29 10:20:23 +020062# define UPLL_REF_DIV_MASK 0x003F0000
Alex Deuchera8b49252013-04-08 12:41:33 +020063# define UPLL_VCO_MODE_MASK 0x00000200
64# define UPLL_CTLACK_MASK 0x40000000
65# define UPLL_CTLACK2_MASK 0x80000000
66#define CG_UPLL_FUNC_CNTL_2 0x71c
67# define UPLL_PDIV_A(x) ((x) << 0)
68# define UPLL_PDIV_A_MASK 0x0000007F
69# define UPLL_PDIV_B(x) ((x) << 8)
70# define UPLL_PDIV_B_MASK 0x00007F00
71# define VCLK_SRC_SEL(x) ((x) << 20)
72# define VCLK_SRC_SEL_MASK 0x01F00000
73# define DCLK_SRC_SEL(x) ((x) << 25)
74# define DCLK_SRC_SEL_MASK 0x3E000000
75#define CG_UPLL_FUNC_CNTL_3 0x720
76# define UPLL_FB_DIV(x) ((x) << 0)
77# define UPLL_FB_DIV_MASK 0x01FFFFFF
78#define CG_UPLL_FUNC_CNTL_4 0x854
79# define UPLL_SPARE_ISPARE9 0x00020000
80#define CG_UPLL_SPREAD_SPECTRUM 0x79c
81# define SSEN_MASK 0x00000001
82
Alex Deucher23d33ba2013-04-08 12:41:32 +020083/* fusion uvd clocks */
84#define CG_DCLK_CNTL 0x610
85# define DCLK_DIVIDER_MASK 0x7f
86# define DCLK_DIR_CNTL_EN (1 << 8)
87#define CG_DCLK_STATUS 0x614
88# define DCLK_STATUS (1 << 0)
89#define CG_VCLK_CNTL 0x618
90#define CG_VCLK_STATUS 0x61c
91#define CG_SCRATCH1 0x820
92
Alex Deucher2948f5e2013-04-12 13:52:52 -040093#define RLC_CNTL 0x3f00
94# define RLC_ENABLE (1 << 0)
95# define GFX_POWER_GATING_ENABLE (1 << 7)
96# define GFX_POWER_GATING_SRC (1 << 8)
97#define RLC_HB_BASE 0x3f10
98#define RLC_HB_CNTL 0x3f0c
99#define RLC_HB_RPTR 0x3f20
100#define RLC_HB_WPTR 0x3f1c
101#define RLC_HB_WPTR_LSB_ADDR 0x3f14
102#define RLC_HB_WPTR_MSB_ADDR 0x3f18
103#define RLC_MC_CNTL 0x3f44
104#define RLC_UCODE_CNTL 0x3f48
105#define RLC_UCODE_ADDR 0x3f2c
106#define RLC_UCODE_DATA 0x3f30
107
108/* new for TN */
109#define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
110#define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
111
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400112#define GRBM_GFX_INDEX 0x802C
113#define INSTANCE_INDEX(x) ((x) << 0)
114#define SE_INDEX(x) ((x) << 16)
115#define INSTANCE_BROADCAST_WRITES (1 << 30)
116#define SE_BROADCAST_WRITES (1 << 31)
117#define RLC_GFX_INDEX 0x3fC4
118#define CC_GC_SHADER_PIPE_CONFIG 0x8950
119#define WRITE_DIS (1 << 0)
120#define CC_RB_BACKEND_DISABLE 0x98F4
121#define BACKEND_DISABLE(x) ((x) << 16)
122#define GB_ADDR_CONFIG 0x98F8
123#define NUM_PIPES(x) ((x) << 0)
Alex Deucher416a2bd2012-05-31 19:00:25 -0400124#define NUM_PIPES_MASK 0x0000000f
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400125#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
126#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
127#define NUM_SHADER_ENGINES(x) ((x) << 12)
128#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
129#define NUM_GPUS(x) ((x) << 20)
130#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
131#define ROW_SIZE(x) ((x) << 28)
132#define GB_BACKEND_MAP 0x98FC
133#define DMIF_ADDR_CONFIG 0xBD4
134#define HDP_ADDR_CONFIG 0x2F48
Alex Deucherf25a5c62011-05-19 11:07:57 -0400135#define HDP_MISC_CNTL 0x2F4C
136#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400137
Alex Deucher0fcdb612010-03-24 13:20:41 -0400138#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400139#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
Alex Deucher0fcdb612010-03-24 13:20:41 -0400140
141#define CGTS_SYS_TCC_DISABLE 0x3F90
142#define CGTS_TCC_DISABLE 0x9148
143#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
144#define CGTS_USER_TCC_DISABLE 0x914C
145
146#define CONFIG_MEMSIZE 0x5428
147
Alex Deucher62444b72012-08-15 17:18:42 -0400148#define BIF_FB_EN 0x5490
149#define FB_READ_EN (1 << 0)
150#define FB_WRITE_EN (1 << 1)
151
Alex Deucher860fe2f2012-11-08 10:08:04 -0500152#define CP_STRMOUT_CNTL 0x84FC
153
154#define CP_COHER_CNTL 0x85F0
155#define CP_COHER_SIZE 0x85F4
Marek Olšákdd220a02012-01-27 12:17:59 -0500156#define CP_COHER_BASE 0x85F8
Jerome Glisse440a7cd2012-06-27 12:25:01 -0400157#define CP_STALLED_STAT1 0x8674
158#define CP_STALLED_STAT2 0x8678
159#define CP_BUSY_STAT 0x867C
160#define CP_STAT 0x8680
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400161#define CP_ME_CNTL 0x86D8
162#define CP_ME_HALT (1 << 28)
163#define CP_PFP_HALT (1 << 26)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400164#define CP_ME_RAM_DATA 0xC160
165#define CP_ME_RAM_RADDR 0xC158
166#define CP_ME_RAM_WADDR 0xC15C
167#define CP_MEQ_THRESHOLDS 0x8764
168#define STQ_SPLIT(x) ((x) << 0)
169#define CP_PERFMON_CNTL 0x87FC
170#define CP_PFP_UCODE_ADDR 0xC150
171#define CP_PFP_UCODE_DATA 0xC154
172#define CP_QUEUE_THRESHOLDS 0x8760
173#define ROQ_IB1_START(x) ((x) << 0)
174#define ROQ_IB2_START(x) ((x) << 8)
Alex Deucherfe251e22010-03-24 13:36:43 -0400175#define CP_RB_BASE 0xC100
Alex Deucher0fcdb612010-03-24 13:20:41 -0400176#define CP_RB_CNTL 0xC104
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400177#define RB_BUFSZ(x) ((x) << 0)
178#define RB_BLKSZ(x) ((x) << 8)
179#define RB_NO_UPDATE (1 << 27)
180#define RB_RPTR_WR_ENA (1 << 31)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400181#define BUF_SWAP_32BIT (2 << 16)
182#define CP_RB_RPTR 0x8700
183#define CP_RB_RPTR_ADDR 0xC10C
Alex Deucher0f234f5f2011-02-13 19:06:33 -0500184#define RB_RPTR_SWAP(x) ((x) << 0)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400185#define CP_RB_RPTR_ADDR_HI 0xC110
186#define CP_RB_RPTR_WR 0xC108
187#define CP_RB_WPTR 0xC114
188#define CP_RB_WPTR_ADDR 0xC118
189#define CP_RB_WPTR_ADDR_HI 0xC11C
190#define CP_RB_WPTR_DELAY 0x8704
191#define CP_SEM_WAIT_TIMER 0x85BC
Alex Deucher11ef3f1f2012-01-20 14:47:43 -0500192#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
Alex Deucherfe251e22010-03-24 13:36:43 -0400193#define CP_DEBUG 0xC1FC
Alex Deucher0fcdb612010-03-24 13:20:41 -0400194
Alex Deucher3a2a67a2012-03-28 13:19:06 -0400195/* Audio clocks */
196#define DCCG_AUDIO_DTO_SOURCE 0x05ac
197# define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
198# define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
199
200#define DCCG_AUDIO_DTO0_PHASE 0x05b0
201#define DCCG_AUDIO_DTO0_MODULE 0x05b4
202#define DCCG_AUDIO_DTO0_LOAD 0x05b8
203#define DCCG_AUDIO_DTO0_CNTL 0x05bc
204
205#define DCCG_AUDIO_DTO1_PHASE 0x05c0
206#define DCCG_AUDIO_DTO1_MODULE 0x05c4
207#define DCCG_AUDIO_DTO1_LOAD 0x05c8
208#define DCCG_AUDIO_DTO1_CNTL 0x05cc
209
210/* DCE 4.0 AFMT */
211#define HDMI_CONTROL 0x7030
212# define HDMI_KEEPOUT_MODE (1 << 0)
213# define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
214# define HDMI_ERROR_ACK (1 << 8)
215# define HDMI_ERROR_MASK (1 << 9)
216# define HDMI_DEEP_COLOR_ENABLE (1 << 24)
217# define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
218# define HDMI_24BIT_DEEP_COLOR 0
219# define HDMI_30BIT_DEEP_COLOR 1
220# define HDMI_36BIT_DEEP_COLOR 2
221#define HDMI_STATUS 0x7034
222# define HDMI_ACTIVE_AVMUTE (1 << 0)
223# define HDMI_AUDIO_PACKET_ERROR (1 << 16)
224# define HDMI_VBI_PACKET_ERROR (1 << 20)
225#define HDMI_AUDIO_PACKET_CONTROL 0x7038
226# define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
227# define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
228#define HDMI_ACR_PACKET_CONTROL 0x703c
229# define HDMI_ACR_SEND (1 << 0)
230# define HDMI_ACR_CONT (1 << 1)
231# define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
232# define HDMI_ACR_HW 0
233# define HDMI_ACR_32 1
234# define HDMI_ACR_44 2
235# define HDMI_ACR_48 3
236# define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
237# define HDMI_ACR_AUTO_SEND (1 << 12)
238# define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
239# define HDMI_ACR_X1 1
240# define HDMI_ACR_X2 2
241# define HDMI_ACR_X4 4
242# define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
243#define HDMI_VBI_PACKET_CONTROL 0x7040
244# define HDMI_NULL_SEND (1 << 0)
245# define HDMI_GC_SEND (1 << 4)
246# define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
247#define HDMI_INFOFRAME_CONTROL0 0x7044
248# define HDMI_AVI_INFO_SEND (1 << 0)
249# define HDMI_AVI_INFO_CONT (1 << 1)
250# define HDMI_AUDIO_INFO_SEND (1 << 4)
251# define HDMI_AUDIO_INFO_CONT (1 << 5)
252# define HDMI_MPEG_INFO_SEND (1 << 8)
253# define HDMI_MPEG_INFO_CONT (1 << 9)
254#define HDMI_INFOFRAME_CONTROL1 0x7048
255# define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
Rafał Miłeckid3418ea2013-04-18 09:23:12 -0400256# define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
Alex Deucher3a2a67a2012-03-28 13:19:06 -0400257# define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
258# define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
259#define HDMI_GENERIC_PACKET_CONTROL 0x704c
260# define HDMI_GENERIC0_SEND (1 << 0)
261# define HDMI_GENERIC0_CONT (1 << 1)
262# define HDMI_GENERIC1_SEND (1 << 4)
263# define HDMI_GENERIC1_CONT (1 << 5)
264# define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
265# define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
266#define HDMI_GC 0x7058
267# define HDMI_GC_AVMUTE (1 << 0)
268# define HDMI_GC_AVMUTE_CONT (1 << 2)
269#define AFMT_AUDIO_PACKET_CONTROL2 0x705c
270# define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
271# define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
272# define AFMT_60958_CS_SOURCE (1 << 4)
273# define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
274# define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
275#define AFMT_AVI_INFO0 0x7084
276# define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
277# define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
278# define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
279# define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
280# define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
281# define AFMT_AVI_INFO_Y_RGB 0
282# define AFMT_AVI_INFO_Y_YCBCR422 1
283# define AFMT_AVI_INFO_Y_YCBCR444 2
284# define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
285# define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
286# define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
287# define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
288# define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
289# define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
290# define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
291# define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
292# define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
293# define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
294#define AFMT_AVI_INFO1 0x7088
295# define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
296# define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
297# define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
298# define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
299# define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
300#define AFMT_AVI_INFO2 0x708c
301# define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
302# define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
303#define AFMT_AVI_INFO3 0x7090
304# define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
305# define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
306#define AFMT_MPEG_INFO0 0x7094
307# define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
308# define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
309# define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
310# define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
311#define AFMT_MPEG_INFO1 0x7098
312# define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
313# define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
314# define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
315#define AFMT_GENERIC0_HDR 0x709c
316#define AFMT_GENERIC0_0 0x70a0
317#define AFMT_GENERIC0_1 0x70a4
318#define AFMT_GENERIC0_2 0x70a8
319#define AFMT_GENERIC0_3 0x70ac
320#define AFMT_GENERIC0_4 0x70b0
321#define AFMT_GENERIC0_5 0x70b4
322#define AFMT_GENERIC0_6 0x70b8
323#define AFMT_GENERIC1_HDR 0x70bc
324#define AFMT_GENERIC1_0 0x70c0
325#define AFMT_GENERIC1_1 0x70c4
326#define AFMT_GENERIC1_2 0x70c8
327#define AFMT_GENERIC1_3 0x70cc
328#define AFMT_GENERIC1_4 0x70d0
329#define AFMT_GENERIC1_5 0x70d4
330#define AFMT_GENERIC1_6 0x70d8
331#define HDMI_ACR_32_0 0x70dc
332# define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
333#define HDMI_ACR_32_1 0x70e0
334# define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
335#define HDMI_ACR_44_0 0x70e4
336# define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
337#define HDMI_ACR_44_1 0x70e8
338# define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
339#define HDMI_ACR_48_0 0x70ec
340# define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
341#define HDMI_ACR_48_1 0x70f0
342# define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
343#define HDMI_ACR_STATUS_0 0x70f4
344#define HDMI_ACR_STATUS_1 0x70f8
345#define AFMT_AUDIO_INFO0 0x70fc
346# define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
347# define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
348# define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
349# define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
350# define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
351#define AFMT_AUDIO_INFO1 0x7100
352# define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
353# define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
354# define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
355# define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
356# define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
357#define AFMT_60958_0 0x7104
358# define AFMT_60958_CS_A(x) (((x) & 1) << 0)
359# define AFMT_60958_CS_B(x) (((x) & 1) << 1)
360# define AFMT_60958_CS_C(x) (((x) & 1) << 2)
361# define AFMT_60958_CS_D(x) (((x) & 3) << 3)
362# define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
363# define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
364# define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
365# define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
366# define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
367# define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
368#define AFMT_60958_1 0x7108
369# define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
370# define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
371# define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
372# define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
373# define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
374#define AFMT_AUDIO_CRC_CONTROL 0x710c
375# define AFMT_AUDIO_CRC_EN (1 << 0)
376#define AFMT_RAMP_CONTROL0 0x7110
377# define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
378# define AFMT_RAMP_DATA_SIGN (1 << 31)
379#define AFMT_RAMP_CONTROL1 0x7114
380# define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
381# define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
382#define AFMT_RAMP_CONTROL2 0x7118
383# define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
384#define AFMT_RAMP_CONTROL3 0x711c
385# define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
386#define AFMT_60958_2 0x7120
387# define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
388# define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
389# define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
390# define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
391# define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
392# define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
393#define AFMT_STATUS 0x7128
394# define AFMT_AUDIO_ENABLE (1 << 4)
395# define AFMT_AUDIO_HBR_ENABLE (1 << 8)
396# define AFMT_AZ_FORMAT_WTRIG (1 << 28)
397# define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
398# define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
399#define AFMT_AUDIO_PACKET_CONTROL 0x712c
400# define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
401# define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
402# define AFMT_AUDIO_TEST_EN (1 << 12)
403# define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
404# define AFMT_60958_CS_UPDATE (1 << 26)
405# define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
406# define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
407# define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
408# define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
409#define AFMT_VBI_PACKET_CONTROL 0x7130
410# define AFMT_GENERIC0_UPDATE (1 << 2)
411#define AFMT_INFOFRAME_CONTROL0 0x7134
412# define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
413# define AFMT_AUDIO_INFO_UPDATE (1 << 7)
414# define AFMT_MPEG_INFO_UPDATE (1 << 10)
415#define AFMT_GENERIC0_7 0x7138
Alex Deucher0fcdb612010-03-24 13:20:41 -0400416
Alex Deucher1c4c3a92012-12-03 11:59:21 -0500417/* DCE4/5 ELD audio interface */
418#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
419#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
420#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
421#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
422#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
423#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
424#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
425#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
426#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
427#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
428#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
429#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
430#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
431#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
432# define MAX_CHANNELS(x) (((x) & 0x7) << 0)
433/* max channels minus one. 7 = 8 channels */
434# define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
435# define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
436# define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
437/* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
438 * bit0 = 32 kHz
439 * bit1 = 44.1 kHz
440 * bit2 = 48 kHz
441 * bit3 = 88.2 kHz
442 * bit4 = 96 kHz
443 * bit5 = 176.4 kHz
444 * bit6 = 192 kHz
445 */
446
447#define AZ_HOT_PLUG_CONTROL 0x5e78
448# define AZ_FORCE_CODEC_WAKE (1 << 0)
449# define PIN0_JACK_DETECTION_ENABLE (1 << 4)
450# define PIN1_JACK_DETECTION_ENABLE (1 << 5)
451# define PIN2_JACK_DETECTION_ENABLE (1 << 6)
452# define PIN3_JACK_DETECTION_ENABLE (1 << 7)
453# define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
454# define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
455# define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
456# define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
457# define CODEC_HOT_PLUG_ENABLE (1 << 12)
458# define PIN0_AUDIO_ENABLED (1 << 24)
459# define PIN1_AUDIO_ENABLED (1 << 25)
460# define PIN2_AUDIO_ENABLED (1 << 26)
461# define PIN3_AUDIO_ENABLED (1 << 27)
462# define AUDIO_ENABLED (1 << 31)
463
464
Alex Deucher0fcdb612010-03-24 13:20:41 -0400465#define GC_USER_SHADER_PIPE_CONFIG 0x8954
466#define INACTIVE_QD_PIPES(x) ((x) << 8)
467#define INACTIVE_QD_PIPES_MASK 0x0000FF00
468#define INACTIVE_SIMDS(x) ((x) << 16)
469#define INACTIVE_SIMDS_MASK 0x00FF0000
470
471#define GRBM_CNTL 0x8000
472#define GRBM_READ_TIMEOUT(x) ((x) << 0)
473#define GRBM_SOFT_RESET 0x8020
Alex Deucher747943e2010-03-24 13:26:36 -0400474#define SOFT_RESET_CP (1 << 0)
475#define SOFT_RESET_CB (1 << 1)
476#define SOFT_RESET_DB (1 << 3)
477#define SOFT_RESET_PA (1 << 5)
478#define SOFT_RESET_SC (1 << 6)
479#define SOFT_RESET_SPI (1 << 8)
480#define SOFT_RESET_SH (1 << 9)
481#define SOFT_RESET_SX (1 << 10)
482#define SOFT_RESET_TC (1 << 11)
483#define SOFT_RESET_TA (1 << 12)
484#define SOFT_RESET_VC (1 << 13)
485#define SOFT_RESET_VGT (1 << 14)
486
Alex Deucher0fcdb612010-03-24 13:20:41 -0400487#define GRBM_STATUS 0x8010
488#define CMDFIFO_AVAIL_MASK 0x0000000F
Alex Deucher747943e2010-03-24 13:26:36 -0400489#define SRBM_RQ_PENDING (1 << 5)
490#define CF_RQ_PENDING (1 << 7)
491#define PF_RQ_PENDING (1 << 8)
492#define GRBM_EE_BUSY (1 << 10)
493#define SX_CLEAN (1 << 11)
494#define DB_CLEAN (1 << 12)
495#define CB_CLEAN (1 << 13)
496#define TA_BUSY (1 << 14)
497#define VGT_BUSY_NO_DMA (1 << 16)
498#define VGT_BUSY (1 << 17)
499#define SX_BUSY (1 << 20)
500#define SH_BUSY (1 << 21)
501#define SPI_BUSY (1 << 22)
502#define SC_BUSY (1 << 24)
503#define PA_BUSY (1 << 25)
504#define DB_BUSY (1 << 26)
505#define CP_COHERENCY_BUSY (1 << 28)
506#define CP_BUSY (1 << 29)
507#define CB_BUSY (1 << 30)
508#define GUI_ACTIVE (1 << 31)
509#define GRBM_STATUS_SE0 0x8014
510#define GRBM_STATUS_SE1 0x8018
511#define SE_SX_CLEAN (1 << 0)
512#define SE_DB_CLEAN (1 << 1)
513#define SE_CB_CLEAN (1 << 2)
514#define SE_TA_BUSY (1 << 25)
515#define SE_SX_BUSY (1 << 26)
516#define SE_SPI_BUSY (1 << 27)
517#define SE_SH_BUSY (1 << 28)
518#define SE_SC_BUSY (1 << 29)
519#define SE_DB_BUSY (1 << 30)
520#define SE_CB_BUSY (1 << 31)
Alex Deuchere33df252010-11-22 17:56:32 -0500521/* evergreen */
Alex Deucher67b3f822011-05-25 18:45:37 -0400522#define CG_THERMAL_CTRL 0x72c
523#define TOFFSET_MASK 0x00003FE0
524#define TOFFSET_SHIFT 5
Alex Deucher21a81222010-07-02 12:58:16 -0400525#define CG_MULT_THERMAL_STATUS 0x740
526#define ASIC_T(x) ((x) << 16)
Alex Deucher67b3f822011-05-25 18:45:37 -0400527#define ASIC_T_MASK 0x07FF0000
Alex Deucher21a81222010-07-02 12:58:16 -0400528#define ASIC_T_SHIFT 16
Alex Deucher67b3f822011-05-25 18:45:37 -0400529#define CG_TS0_STATUS 0x760
530#define TS0_ADC_DOUT_MASK 0x000003FF
531#define TS0_ADC_DOUT_SHIFT 0
Alex Deuchere33df252010-11-22 17:56:32 -0500532/* APU */
533#define CG_THERMAL_STATUS 0x678
Alex Deucher21a81222010-07-02 12:58:16 -0400534
Alex Deucher0fcdb612010-03-24 13:20:41 -0400535#define HDP_HOST_PATH_CNTL 0x2C00
536#define HDP_NONSURFACE_BASE 0x2C04
537#define HDP_NONSURFACE_INFO 0x2C08
538#define HDP_NONSURFACE_SIZE 0x2C0C
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500539#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
Alex Deucher0fcdb612010-03-24 13:20:41 -0400540#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
541#define HDP_TILING_CONFIG 0x2F3C
542
543#define MC_SHARED_CHMAP 0x2004
544#define NOOFCHAN_SHIFT 12
545#define NOOFCHAN_MASK 0x00003000
Alex Deucher9535ab72010-11-22 17:56:18 -0500546#define MC_SHARED_CHREMAP 0x2008
Alex Deucher0fcdb612010-03-24 13:20:41 -0400547
Alex Deucher62444b72012-08-15 17:18:42 -0400548#define MC_SHARED_BLACKOUT_CNTL 0x20ac
549#define BLACKOUT_MODE_MASK 0x00000007
550
Alex Deucher0fcdb612010-03-24 13:20:41 -0400551#define MC_ARB_RAMCFG 0x2760
552#define NOOFBANK_SHIFT 0
553#define NOOFBANK_MASK 0x00000003
554#define NOOFRANK_SHIFT 2
555#define NOOFRANK_MASK 0x00000004
556#define NOOFROWS_SHIFT 3
557#define NOOFROWS_MASK 0x00000038
558#define NOOFCOLS_SHIFT 6
559#define NOOFCOLS_MASK 0x000000C0
560#define CHANSIZE_SHIFT 8
561#define CHANSIZE_MASK 0x00000100
562#define BURSTLENGTH_SHIFT 9
563#define BURSTLENGTH_MASK 0x00000200
564#define CHANSIZE_OVERRIDE (1 << 11)
Alex Deucherd9282fc2011-05-11 03:15:24 -0400565#define FUS_MC_ARB_RAMCFG 0x2768
Alex Deucher0fcdb612010-03-24 13:20:41 -0400566#define MC_VM_AGP_TOP 0x2028
567#define MC_VM_AGP_BOT 0x202C
568#define MC_VM_AGP_BASE 0x2030
569#define MC_VM_FB_LOCATION 0x2024
Alex Deucherb4183e32010-12-15 11:04:10 -0500570#define MC_FUS_VM_FB_OFFSET 0x2898
Alex Deucher0fcdb612010-03-24 13:20:41 -0400571#define MC_VM_MB_L1_TLB0_CNTL 0x2234
572#define MC_VM_MB_L1_TLB1_CNTL 0x2238
573#define MC_VM_MB_L1_TLB2_CNTL 0x223C
574#define MC_VM_MB_L1_TLB3_CNTL 0x2240
575#define ENABLE_L1_TLB (1 << 0)
576#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
577#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
578#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
579#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
580#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
581#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
582#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
583#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
584#define MC_VM_MD_L1_TLB0_CNTL 0x2654
585#define MC_VM_MD_L1_TLB1_CNTL 0x2658
586#define MC_VM_MD_L1_TLB2_CNTL 0x265C
Alex Deucher0b8c30b2012-05-31 18:54:43 -0400587#define MC_VM_MD_L1_TLB3_CNTL 0x2698
Alex Deucher8aeb96f82011-05-03 19:28:02 -0400588
589#define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
590#define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
591#define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
592
Alex Deucher0fcdb612010-03-24 13:20:41 -0400593#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
594#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
595#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
596
597#define PA_CL_ENHANCE 0x8A14
598#define CLIP_VTX_REORDER_ENA (1 << 0)
599#define NUM_CLIP_SEQ(x) ((x) << 1)
Jerome Glisse721604a2012-01-05 22:11:05 -0500600#define PA_SC_ENHANCE 0x8BF0
Alex Deucher0fcdb612010-03-24 13:20:41 -0400601#define PA_SC_AA_CONFIG 0x28C04
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400602#define MSAA_NUM_SAMPLES_SHIFT 0
603#define MSAA_NUM_SAMPLES_MASK 0x3
Alex Deucher0fcdb612010-03-24 13:20:41 -0400604#define PA_SC_CLIPRECT_RULE 0x2820C
605#define PA_SC_EDGERULE 0x28230
606#define PA_SC_FIFO_SIZE 0x8BCC
607#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
608#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400609#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400610#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400611#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
612#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400613#define PA_SC_LINE_STIPPLE 0x28A0C
Alex Deucher12920592011-02-02 12:37:40 -0500614#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
Alex Deucher0fcdb612010-03-24 13:20:41 -0400615#define PA_SC_LINE_STIPPLE_STATE 0x8B10
616
617#define SCRATCH_REG0 0x8500
618#define SCRATCH_REG1 0x8504
619#define SCRATCH_REG2 0x8508
620#define SCRATCH_REG3 0x850C
621#define SCRATCH_REG4 0x8510
622#define SCRATCH_REG5 0x8514
623#define SCRATCH_REG6 0x8518
624#define SCRATCH_REG7 0x851C
625#define SCRATCH_UMSK 0x8540
626#define SCRATCH_ADDR 0x8544
627
Alex Deucherb866d132012-06-14 22:06:36 +0200628#define SMX_SAR_CTL0 0xA008
Alex Deucher0fcdb612010-03-24 13:20:41 -0400629#define SMX_DC_CTL0 0xA020
630#define USE_HASH_FUNCTION (1 << 0)
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400631#define NUMBER_OF_SETS(x) ((x) << 1)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400632#define FLUSH_ALL_ON_EVENT (1 << 10)
633#define STALL_ON_EVENT (1 << 11)
634#define SMX_EVENT_CTL 0xA02C
635#define ES_FLUSH_CTL(x) ((x) << 0)
636#define GS_FLUSH_CTL(x) ((x) << 3)
637#define ACK_FLUSH_CTL(x) ((x) << 6)
638#define SYNC_FLUSH_CTL (1 << 8)
639
640#define SPI_CONFIG_CNTL 0x9100
641#define GPR_WRITE_PRIORITY(x) ((x) << 0)
642#define SPI_CONFIG_CNTL_1 0x913C
643#define VTX_DONE_DELAY(x) ((x) << 0)
644#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
645#define SPI_INPUT_Z 0x286D8
646#define SPI_PS_IN_CONTROL_0 0x286CC
647#define NUM_INTERP(x) ((x)<<0)
648#define POSITION_ENA (1<<8)
649#define POSITION_CENTROID (1<<9)
650#define POSITION_ADDR(x) ((x)<<10)
651#define PARAM_GEN(x) ((x)<<15)
652#define PARAM_GEN_ADDR(x) ((x)<<19)
653#define BARYC_SAMPLE_CNTL(x) ((x)<<26)
654#define PERSP_GRADIENT_ENA (1<<28)
655#define LINEAR_GRADIENT_ENA (1<<29)
656#define POSITION_SAMPLE (1<<30)
657#define BARYC_AT_SAMPLE_ENA (1<<31)
658
659#define SQ_CONFIG 0x8C00
660#define VC_ENABLE (1 << 0)
661#define EXPORT_SRC_C (1 << 1)
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400662#define CS_PRIO(x) ((x) << 18)
663#define LS_PRIO(x) ((x) << 20)
664#define HS_PRIO(x) ((x) << 22)
665#define PS_PRIO(x) ((x) << 24)
666#define VS_PRIO(x) ((x) << 26)
667#define GS_PRIO(x) ((x) << 28)
668#define ES_PRIO(x) ((x) << 30)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400669#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
670#define NUM_PS_GPRS(x) ((x) << 0)
671#define NUM_VS_GPRS(x) ((x) << 16)
672#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
673#define SQ_GPR_RESOURCE_MGMT_2 0x8C08
674#define NUM_GS_GPRS(x) ((x) << 0)
675#define NUM_ES_GPRS(x) ((x) << 16)
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400676#define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
677#define NUM_HS_GPRS(x) ((x) << 0)
678#define NUM_LS_GPRS(x) ((x) << 16)
Jerome Glisse721604a2012-01-05 22:11:05 -0500679#define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
680#define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400681#define SQ_THREAD_RESOURCE_MGMT 0x8C18
682#define NUM_PS_THREADS(x) ((x) << 0)
683#define NUM_VS_THREADS(x) ((x) << 8)
684#define NUM_GS_THREADS(x) ((x) << 16)
685#define NUM_ES_THREADS(x) ((x) << 24)
686#define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
687#define NUM_HS_THREADS(x) ((x) << 0)
688#define NUM_LS_THREADS(x) ((x) << 8)
689#define SQ_STACK_RESOURCE_MGMT_1 0x8C20
690#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
691#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
692#define SQ_STACK_RESOURCE_MGMT_2 0x8C24
693#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
694#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
695#define SQ_STACK_RESOURCE_MGMT_3 0x8C28
696#define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
697#define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
698#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
Jerome Glisse721604a2012-01-05 22:11:05 -0500699#define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
700#define SQ_STATIC_THREAD_MGMT_1 0x8E20
701#define SQ_STATIC_THREAD_MGMT_2 0x8E24
702#define SQ_STATIC_THREAD_MGMT_3 0x8E28
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400703#define SQ_LDS_RESOURCE_MGMT 0x8E2C
704
Alex Deucher0fcdb612010-03-24 13:20:41 -0400705#define SQ_MS_FIFO_SIZES 0x8CF0
706#define CACHE_FIFO_SIZE(x) ((x) << 0)
707#define FETCH_FIFO_HIWATER(x) ((x) << 8)
708#define DONE_FIFO_HIWATER(x) ((x) << 16)
709#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
710
711#define SX_DEBUG_1 0x9058
712#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
713#define SX_EXPORT_BUFFER_SIZES 0x900C
714#define COLOR_BUFFER_SIZE(x) ((x) << 0)
715#define POSITION_BUFFER_SIZE(x) ((x) << 8)
716#define SMX_BUFFER_SIZE(x) ((x) << 16)
Alex Deucher033b5652011-06-08 15:26:45 -0400717#define SX_MEMORY_EXPORT_BASE 0x9010
Alex Deucher0fcdb612010-03-24 13:20:41 -0400718#define SX_MISC 0x28350
719
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400720#define CB_PERF_CTR0_SEL_0 0x9A20
721#define CB_PERF_CTR0_SEL_1 0x9A24
722#define CB_PERF_CTR1_SEL_0 0x9A28
723#define CB_PERF_CTR1_SEL_1 0x9A2C
724#define CB_PERF_CTR2_SEL_0 0x9A30
725#define CB_PERF_CTR2_SEL_1 0x9A34
726#define CB_PERF_CTR3_SEL_0 0x9A38
727#define CB_PERF_CTR3_SEL_1 0x9A3C
728
Alex Deucher0fcdb612010-03-24 13:20:41 -0400729#define TA_CNTL_AUX 0x9508
730#define DISABLE_CUBE_WRAP (1 << 0)
731#define DISABLE_CUBE_ANISO (1 << 1)
732#define SYNC_GRADIENT (1 << 24)
733#define SYNC_WALKER (1 << 25)
734#define SYNC_ALIGNER (1 << 26)
735
Alex Deucher9535ab72010-11-22 17:56:18 -0500736#define TCP_CHAN_STEER_LO 0x960c
737#define TCP_CHAN_STEER_HI 0x9610
738
Alex Deucher0fcdb612010-03-24 13:20:41 -0400739#define VGT_CACHE_INVALIDATION 0x88C4
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400740#define CACHE_INVALIDATION(x) ((x) << 0)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400741#define VC_ONLY 0
742#define TC_ONLY 1
743#define VC_AND_TC 2
744#define AUTO_INVLD_EN(x) ((x) << 6)
745#define NO_AUTO 0
746#define ES_AUTO 1
747#define GS_AUTO 2
748#define ES_AND_GS_AUTO 3
749#define VGT_GS_VERTEX_REUSE 0x88D4
750#define VGT_NUM_INSTANCES 0x8974
751#define VGT_OUT_DEALLOC_CNTL 0x28C5C
752#define DEALLOC_DIST_MASK 0x0000007F
753#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
754#define VTX_REUSE_DEPTH_MASK 0x000000FF
755
756#define VM_CONTEXT0_CNTL 0x1410
757#define ENABLE_CONTEXT (1 << 0)
758#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
759#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
760#define VM_CONTEXT1_CNTL 0x1414
Christian Königae133a12012-09-18 15:30:44 -0400761#define VM_CONTEXT1_CNTL2 0x1434
Alex Deucher0fcdb612010-03-24 13:20:41 -0400762#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
763#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
764#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
765#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
766#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
767#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
768#define RESPONSE_TYPE_MASK 0x000000F0
769#define RESPONSE_TYPE_SHIFT 4
770#define VM_L2_CNTL 0x1400
771#define ENABLE_L2_CACHE (1 << 0)
772#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
773#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
774#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
775#define VM_L2_CNTL2 0x1404
776#define INVALIDATE_ALL_L1_TLBS (1 << 0)
777#define INVALIDATE_L2_CACHE (1 << 1)
778#define VM_L2_CNTL3 0x1408
779#define BANK_SELECT(x) ((x) << 0)
780#define CACHE_UPDATE_MODE(x) ((x) << 6)
781#define VM_L2_STATUS 0x140C
782#define L2_BUSY (1 << 0)
Christian Königae133a12012-09-18 15:30:44 -0400783#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
784#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
Alex Deucher0fcdb612010-03-24 13:20:41 -0400785
786#define WAIT_UNTIL 0x8040
787
788#define SRBM_STATUS 0x0E50
Alex Deuchera65a4362013-01-18 18:55:54 -0500789#define RLC_RQ_PENDING (1 << 3)
790#define GRBM_RQ_PENDING (1 << 5)
791#define VMC_BUSY (1 << 8)
792#define MCB_BUSY (1 << 9)
793#define MCB_NON_DISPLAY_BUSY (1 << 10)
794#define MCC_BUSY (1 << 11)
795#define MCD_BUSY (1 << 12)
796#define SEM_BUSY (1 << 14)
797#define RLC_BUSY (1 << 15)
798#define IH_BUSY (1 << 17)
799#define SRBM_STATUS2 0x0EC4
800#define DMA_BUSY (1 << 5)
Alex Deucher747943e2010-03-24 13:26:36 -0400801#define SRBM_SOFT_RESET 0x0E60
802#define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
803#define SOFT_RESET_BIF (1 << 1)
804#define SOFT_RESET_CG (1 << 2)
805#define SOFT_RESET_DC (1 << 5)
806#define SOFT_RESET_GRBM (1 << 8)
807#define SOFT_RESET_HDP (1 << 9)
808#define SOFT_RESET_IH (1 << 10)
809#define SOFT_RESET_MC (1 << 11)
810#define SOFT_RESET_RLC (1 << 13)
811#define SOFT_RESET_ROM (1 << 14)
812#define SOFT_RESET_SEM (1 << 15)
813#define SOFT_RESET_VMC (1 << 17)
Jerome Glisse64c56e82013-01-02 17:30:35 -0500814#define SOFT_RESET_DMA (1 << 20)
Alex Deucher747943e2010-03-24 13:26:36 -0400815#define SOFT_RESET_TST (1 << 21)
Jerome Glisse64c56e82013-01-02 17:30:35 -0500816#define SOFT_RESET_REGBB (1 << 22)
Alex Deucher747943e2010-03-24 13:26:36 -0400817#define SOFT_RESET_ORB (1 << 23)
Alex Deucher0fcdb612010-03-24 13:20:41 -0400818
Alex Deucherf9d9c362010-10-22 02:51:05 -0400819/* display watermarks */
820#define DC_LB_MEMORY_SPLIT 0x6b0c
821#define PRIORITY_A_CNT 0x6b18
822#define PRIORITY_MARK_MASK 0x7fff
823#define PRIORITY_OFF (1 << 16)
824#define PRIORITY_ALWAYS_ON (1 << 20)
825#define PRIORITY_B_CNT 0x6b1c
826#define PIPE0_ARBITRATION_CONTROL3 0x0bf0
827# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
828#define PIPE0_LATENCY_CONTROL 0x0bf4
829# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
830# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
831
Alex Deucher45f9a392010-03-24 13:55:51 -0400832#define IH_RB_CNTL 0x3e00
833# define IH_RB_ENABLE (1 << 0)
834# define IH_IB_SIZE(x) ((x) << 1) /* log2 */
835# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
836# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
837# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
838# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
839# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
840#define IH_RB_BASE 0x3e04
841#define IH_RB_RPTR 0x3e08
842#define IH_RB_WPTR 0x3e0c
843# define RB_OVERFLOW (1 << 0)
844# define WPTR_OFFSET_MASK 0x3fffc
845#define IH_RB_WPTR_ADDR_HI 0x3e10
846#define IH_RB_WPTR_ADDR_LO 0x3e14
847#define IH_CNTL 0x3e18
848# define ENABLE_INTR (1 << 0)
Alex Deucherfcb857a2011-07-06 19:52:27 +0000849# define IH_MC_SWAP(x) ((x) << 1)
Alex Deucher45f9a392010-03-24 13:55:51 -0400850# define IH_MC_SWAP_NONE 0
851# define IH_MC_SWAP_16BIT 1
852# define IH_MC_SWAP_32BIT 2
853# define IH_MC_SWAP_64BIT 3
854# define RPTR_REARM (1 << 4)
855# define MC_WRREQ_CREDIT(x) ((x) << 15)
856# define MC_WR_CLEAN_CNT(x) ((x) << 20)
857
858#define CP_INT_CNTL 0xc124
859# define CNTX_BUSY_INT_ENABLE (1 << 19)
860# define CNTX_EMPTY_INT_ENABLE (1 << 20)
861# define SCRATCH_INT_ENABLE (1 << 25)
862# define TIME_STAMP_INT_ENABLE (1 << 26)
863# define IB2_INT_ENABLE (1 << 29)
864# define IB1_INT_ENABLE (1 << 30)
865# define RB_INT_ENABLE (1 << 31)
866#define CP_INT_STATUS 0xc128
867# define SCRATCH_INT_STAT (1 << 25)
868# define TIME_STAMP_INT_STAT (1 << 26)
869# define IB2_INT_STAT (1 << 29)
870# define IB1_INT_STAT (1 << 30)
871# define RB_INT_STAT (1 << 31)
872
873#define GRBM_INT_CNTL 0x8060
874# define RDERR_INT_ENABLE (1 << 0)
875# define GUI_IDLE_INT_ENABLE (1 << 19)
876
877/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
878#define CRTC_STATUS_FRAME_COUNT 0x6e98
879
880/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
881#define VLINE_STATUS 0x6bb8
882# define VLINE_OCCURRED (1 << 0)
883# define VLINE_ACK (1 << 4)
884# define VLINE_STAT (1 << 12)
885# define VLINE_INTERRUPT (1 << 16)
886# define VLINE_INTERRUPT_TYPE (1 << 17)
887/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
888#define VBLANK_STATUS 0x6bbc
889# define VBLANK_OCCURRED (1 << 0)
890# define VBLANK_ACK (1 << 4)
891# define VBLANK_STAT (1 << 12)
892# define VBLANK_INTERRUPT (1 << 16)
893# define VBLANK_INTERRUPT_TYPE (1 << 17)
894
895/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
896#define INT_MASK 0x6b40
897# define VBLANK_INT_MASK (1 << 0)
898# define VLINE_INT_MASK (1 << 4)
899
900#define DISP_INTERRUPT_STATUS 0x60f4
901# define LB_D1_VLINE_INTERRUPT (1 << 2)
902# define LB_D1_VBLANK_INTERRUPT (1 << 3)
903# define DC_HPD1_INTERRUPT (1 << 17)
904# define DC_HPD1_RX_INTERRUPT (1 << 18)
905# define DACA_AUTODETECT_INTERRUPT (1 << 22)
906# define DACB_AUTODETECT_INTERRUPT (1 << 23)
907# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
908# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
909#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
910# define LB_D2_VLINE_INTERRUPT (1 << 2)
911# define LB_D2_VBLANK_INTERRUPT (1 << 3)
912# define DC_HPD2_INTERRUPT (1 << 17)
913# define DC_HPD2_RX_INTERRUPT (1 << 18)
914# define DISP_TIMER_INTERRUPT (1 << 24)
915#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
916# define LB_D3_VLINE_INTERRUPT (1 << 2)
917# define LB_D3_VBLANK_INTERRUPT (1 << 3)
918# define DC_HPD3_INTERRUPT (1 << 17)
919# define DC_HPD3_RX_INTERRUPT (1 << 18)
920#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
921# define LB_D4_VLINE_INTERRUPT (1 << 2)
922# define LB_D4_VBLANK_INTERRUPT (1 << 3)
923# define DC_HPD4_INTERRUPT (1 << 17)
924# define DC_HPD4_RX_INTERRUPT (1 << 18)
925#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
926# define LB_D5_VLINE_INTERRUPT (1 << 2)
927# define LB_D5_VBLANK_INTERRUPT (1 << 3)
928# define DC_HPD5_INTERRUPT (1 << 17)
929# define DC_HPD5_RX_INTERRUPT (1 << 18)
Alex Deucher37cba6c2011-07-06 19:37:47 +0000930#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
Alex Deucher45f9a392010-03-24 13:55:51 -0400931# define LB_D6_VLINE_INTERRUPT (1 << 2)
932# define LB_D6_VBLANK_INTERRUPT (1 << 3)
933# define DC_HPD6_INTERRUPT (1 << 17)
934# define DC_HPD6_RX_INTERRUPT (1 << 18)
935
936/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
937#define GRPH_INT_STATUS 0x6858
938# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
939# define GRPH_PFLIP_INT_CLEAR (1 << 8)
940/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
941#define GRPH_INT_CONTROL 0x685c
942# define GRPH_PFLIP_INT_MASK (1 << 0)
943# define GRPH_PFLIP_INT_TYPE (1 << 8)
944
945#define DACA_AUTODETECT_INT_CONTROL 0x66c8
946#define DACB_AUTODETECT_INT_CONTROL 0x67c8
947
948#define DC_HPD1_INT_STATUS 0x601c
949#define DC_HPD2_INT_STATUS 0x6028
950#define DC_HPD3_INT_STATUS 0x6034
951#define DC_HPD4_INT_STATUS 0x6040
952#define DC_HPD5_INT_STATUS 0x604c
953#define DC_HPD6_INT_STATUS 0x6058
954# define DC_HPDx_INT_STATUS (1 << 0)
955# define DC_HPDx_SENSE (1 << 1)
956# define DC_HPDx_RX_INT_STATUS (1 << 8)
957
958#define DC_HPD1_INT_CONTROL 0x6020
959#define DC_HPD2_INT_CONTROL 0x602c
960#define DC_HPD3_INT_CONTROL 0x6038
961#define DC_HPD4_INT_CONTROL 0x6044
962#define DC_HPD5_INT_CONTROL 0x6050
963#define DC_HPD6_INT_CONTROL 0x605c
964# define DC_HPDx_INT_ACK (1 << 0)
965# define DC_HPDx_INT_POLARITY (1 << 8)
966# define DC_HPDx_INT_EN (1 << 16)
967# define DC_HPDx_RX_INT_ACK (1 << 20)
968# define DC_HPDx_RX_INT_EN (1 << 24)
969
970#define DC_HPD1_CONTROL 0x6024
971#define DC_HPD2_CONTROL 0x6030
972#define DC_HPD3_CONTROL 0x603c
973#define DC_HPD4_CONTROL 0x6048
974#define DC_HPD5_CONTROL 0x6054
975#define DC_HPD6_CONTROL 0x6060
976# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
977# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
978# define DC_HPDx_EN (1 << 28)
979
Alex Deucher233d1ad2012-12-04 15:25:59 -0500980/* ASYNC DMA */
981#define DMA_RB_RPTR 0xd008
982#define DMA_RB_WPTR 0xd00c
983
984#define DMA_CNTL 0xd02c
985# define TRAP_ENABLE (1 << 0)
986# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
987# define SEM_WAIT_INT_ENABLE (1 << 2)
988# define DATA_SWAP_ENABLE (1 << 3)
989# define FENCE_SWAP_ENABLE (1 << 4)
990# define CTXEMPTY_INT_ENABLE (1 << 28)
991#define DMA_TILING_CONFIG 0xD0B8
992
Alex Deucherf60cbd12012-12-04 15:27:33 -0500993#define CAYMAN_DMA1_CNTL 0xd82c
994
Alex Deucher233d1ad2012-12-04 15:25:59 -0500995/* async DMA packets */
Jerome Glisse0fcb6152013-01-14 11:32:27 -0500996#define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
997 (((sub_cmd) & 0xFF) << 20) |\
998 (((n) & 0xFFFFF) << 0))
999#define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
1000#define GET_DMA_COUNT(h) ((h) & 0x000fffff)
1001#define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
1002
Alex Deucher233d1ad2012-12-04 15:25:59 -05001003/* async DMA Packet types */
Jerome Glisse0fcb6152013-01-14 11:32:27 -05001004#define DMA_PACKET_WRITE 0x2
1005#define DMA_PACKET_COPY 0x3
1006#define DMA_PACKET_INDIRECT_BUFFER 0x4
1007#define DMA_PACKET_SEMAPHORE 0x5
1008#define DMA_PACKET_FENCE 0x6
1009#define DMA_PACKET_TRAP 0x7
1010#define DMA_PACKET_SRBM_WRITE 0x9
1011#define DMA_PACKET_CONSTANT_FILL 0xd
1012#define DMA_PACKET_NOP 0xf
Alex Deucher233d1ad2012-12-04 15:25:59 -05001013
Alex Deucher9e46a482011-01-06 18:49:35 -05001014/* PCIE link stuff */
1015#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
1016#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
1017# define LC_LINK_WIDTH_SHIFT 0
1018# define LC_LINK_WIDTH_MASK 0x7
1019# define LC_LINK_WIDTH_X0 0
1020# define LC_LINK_WIDTH_X1 1
1021# define LC_LINK_WIDTH_X2 2
1022# define LC_LINK_WIDTH_X4 3
1023# define LC_LINK_WIDTH_X8 4
1024# define LC_LINK_WIDTH_X16 6
1025# define LC_LINK_WIDTH_RD_SHIFT 4
1026# define LC_LINK_WIDTH_RD_MASK 0x70
1027# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
1028# define LC_RECONFIG_NOW (1 << 8)
1029# define LC_RENEGOTIATION_SUPPORT (1 << 9)
1030# define LC_RENEGOTIATE_EN (1 << 10)
1031# define LC_SHORT_RECONFIG_EN (1 << 11)
1032# define LC_UPCONFIGURE_SUPPORT (1 << 12)
1033# define LC_UPCONFIGURE_DIS (1 << 13)
1034#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
1035# define LC_GEN2_EN_STRAP (1 << 0)
1036# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
1037# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
1038# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
1039# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
1040# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
1041# define LC_CURRENT_DATA_RATE (1 << 11)
1042# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
1043# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
1044# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
1045# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
1046#define MM_CFGREGS_CNTL 0x544c
1047# define MM_WR_TO_CFG_EN (1 << 3)
1048#define LINK_CNTL2 0x88 /* F0 */
1049# define TARGET_LINK_SPEED_MASK (0xf << 0)
1050# define SELECTABLE_DEEMPHASIS (1 << 6)
1051
Christian Königf2ba57b2013-04-08 12:41:29 +02001052
1053/*
1054 * UVD
1055 */
Christian König9a210592013-04-08 12:41:37 +02001056#define UVD_UDEC_ADDR_CONFIG 0xef4c
1057#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1058#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
Christian Königf2ba57b2013-04-08 12:41:29 +02001059#define UVD_RBC_RB_RPTR 0xf690
1060#define UVD_RBC_RB_WPTR 0xf694
1061
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001062/*
1063 * PM4
1064 */
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001065#define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001066 (((reg) >> 2) & 0xFFFF) | \
1067 ((n) & 0x3FFF) << 16)
1068#define CP_PACKET2 0x80000000
1069#define PACKET2_PAD_SHIFT 0
1070#define PACKET2_PAD_MASK (0x3fffffff << 0)
1071
1072#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1073
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001074#define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001075 (((op) & 0xFF) << 8) | \
1076 ((n) & 0x3FFF) << 16)
1077
1078/* Packet 3 types */
1079#define PACKET3_NOP 0x10
1080#define PACKET3_SET_BASE 0x11
1081#define PACKET3_CLEAR_STATE 0x12
Alex Deucher32171d22011-01-06 19:13:32 -05001082#define PACKET3_INDEX_BUFFER_SIZE 0x13
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001083#define PACKET3_DISPATCH_DIRECT 0x15
1084#define PACKET3_DISPATCH_INDIRECT 0x16
1085#define PACKET3_INDIRECT_BUFFER_END 0x17
Alex Deucher12920592011-02-02 12:37:40 -05001086#define PACKET3_MODE_CONTROL 0x18
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001087#define PACKET3_SET_PREDICATION 0x20
1088#define PACKET3_REG_RMW 0x21
1089#define PACKET3_COND_EXEC 0x22
1090#define PACKET3_PRED_EXEC 0x23
1091#define PACKET3_DRAW_INDIRECT 0x24
1092#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1093#define PACKET3_INDEX_BASE 0x26
1094#define PACKET3_DRAW_INDEX_2 0x27
1095#define PACKET3_CONTEXT_CONTROL 0x28
1096#define PACKET3_DRAW_INDEX_OFFSET 0x29
1097#define PACKET3_INDEX_TYPE 0x2A
1098#define PACKET3_DRAW_INDEX 0x2B
1099#define PACKET3_DRAW_INDEX_AUTO 0x2D
1100#define PACKET3_DRAW_INDEX_IMMD 0x2E
1101#define PACKET3_NUM_INSTANCES 0x2F
1102#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1103#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1104#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1105#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1106#define PACKET3_MEM_SEMAPHORE 0x39
1107#define PACKET3_MPEG_INDEX 0x3A
Jerome Glisse721604a2012-01-05 22:11:05 -05001108#define PACKET3_COPY_DW 0x3B
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001109#define PACKET3_WAIT_REG_MEM 0x3C
1110#define PACKET3_MEM_WRITE 0x3D
1111#define PACKET3_INDIRECT_BUFFER 0x32
Alex Deucherb997a8b2012-12-03 18:07:25 -05001112#define PACKET3_CP_DMA 0x41
1113/* 1. header
1114 * 2. SRC_ADDR_LO or DATA [31:0]
1115 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1116 * SRC_ADDR_HI [7:0]
1117 * 4. DST_ADDR_LO [31:0]
1118 * 5. DST_ADDR_HI [7:0]
1119 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1120 */
1121# define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
1122 /* 0 - SRC_ADDR
1123 * 1 - GDS
1124 */
1125# define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
1126 /* 0 - ME
1127 * 1 - PFP
1128 */
1129# define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
1130 /* 0 - SRC_ADDR
1131 * 1 - GDS
1132 * 2 - DATA
1133 */
1134# define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1135/* COMMAND */
1136# define PACKET3_CP_DMA_DIS_WC (1 << 21)
1137# define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1138 /* 0 - none
1139 * 1 - 8 in 16
1140 * 2 - 8 in 32
1141 * 3 - 8 in 64
1142 */
1143# define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1144 /* 0 - none
1145 * 1 - 8 in 16
1146 * 2 - 8 in 32
1147 * 3 - 8 in 64
1148 */
1149# define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1150 /* 0 - memory
1151 * 1 - register
1152 */
1153# define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1154 /* 0 - memory
1155 * 1 - register
1156 */
1157# define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1158# define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001159#define PACKET3_SURFACE_SYNC 0x43
1160# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1161# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1162# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1163# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1164# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1165# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1166# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1167# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1168# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1169# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
1170# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
1171# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
Alex Deucher32171d22011-01-06 19:13:32 -05001172# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001173# define PACKET3_FULL_CACHE_ENA (1 << 20)
1174# define PACKET3_TC_ACTION_ENA (1 << 23)
1175# define PACKET3_VC_ACTION_ENA (1 << 24)
1176# define PACKET3_CB_ACTION_ENA (1 << 25)
1177# define PACKET3_DB_ACTION_ENA (1 << 26)
1178# define PACKET3_SH_ACTION_ENA (1 << 27)
Alex Deucher32171d22011-01-06 19:13:32 -05001179# define PACKET3_SX_ACTION_ENA (1 << 28)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001180#define PACKET3_ME_INITIALIZE 0x44
1181#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1182#define PACKET3_COND_WRITE 0x45
1183#define PACKET3_EVENT_WRITE 0x46
1184#define PACKET3_EVENT_WRITE_EOP 0x47
1185#define PACKET3_EVENT_WRITE_EOS 0x48
1186#define PACKET3_PREAMBLE_CNTL 0x4A
Alex Deucher2281a372010-10-21 13:31:38 -04001187# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1188# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001189#define PACKET3_RB_OFFSET 0x4B
1190#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
1191#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
1192#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
1193#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
1194#define PACKET3_ONE_REG_WRITE 0x57
1195#define PACKET3_SET_CONFIG_REG 0x68
1196#define PACKET3_SET_CONFIG_REG_START 0x00008000
1197#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1198#define PACKET3_SET_CONTEXT_REG 0x69
1199#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1200#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1201#define PACKET3_SET_ALU_CONST 0x6A
1202/* alu const buffers only; no reg file */
1203#define PACKET3_SET_BOOL_CONST 0x6B
1204#define PACKET3_SET_BOOL_CONST_START 0x0003a500
1205#define PACKET3_SET_BOOL_CONST_END 0x0003a518
1206#define PACKET3_SET_LOOP_CONST 0x6C
1207#define PACKET3_SET_LOOP_CONST_START 0x0003a200
1208#define PACKET3_SET_LOOP_CONST_END 0x0003a500
1209#define PACKET3_SET_RESOURCE 0x6D
1210#define PACKET3_SET_RESOURCE_START 0x00030000
1211#define PACKET3_SET_RESOURCE_END 0x00038000
1212#define PACKET3_SET_SAMPLER 0x6E
1213#define PACKET3_SET_SAMPLER_START 0x0003c000
1214#define PACKET3_SET_SAMPLER_END 0x0003c600
1215#define PACKET3_SET_CTL_CONST 0x6F
1216#define PACKET3_SET_CTL_CONST_START 0x0003cff0
1217#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
1218#define PACKET3_SET_RESOURCE_OFFSET 0x70
1219#define PACKET3_SET_ALU_CONST_VS 0x71
1220#define PACKET3_SET_ALU_CONST_DI 0x72
1221#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1222#define PACKET3_SET_RESOURCE_INDIRECT 0x74
1223#define PACKET3_SET_APPEND_CNT 0x75
1224
1225#define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
1226#define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
1227#define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
1228#define SQ_TEX_VTX_INVALID_TEXTURE 0x0
1229#define SQ_TEX_VTX_INVALID_BUFFER 0x1
1230#define SQ_TEX_VTX_VALID_TEXTURE 0x2
1231#define SQ_TEX_VTX_VALID_BUFFER 0x3
1232
Jerome Glisse721604a2012-01-05 22:11:05 -05001233#define VGT_VTX_VECT_EJECT_REG 0x88b0
1234
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001235#define SQ_CONST_MEM_BASE 0x8df8
1236
Alex Deucher8aa75002011-03-02 20:07:40 -05001237#define SQ_ESGS_RING_BASE 0x8c40
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001238#define SQ_ESGS_RING_SIZE 0x8c44
Alex Deucher8aa75002011-03-02 20:07:40 -05001239#define SQ_GSVS_RING_BASE 0x8c48
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001240#define SQ_GSVS_RING_SIZE 0x8c4c
Alex Deucher8aa75002011-03-02 20:07:40 -05001241#define SQ_ESTMP_RING_BASE 0x8c50
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001242#define SQ_ESTMP_RING_SIZE 0x8c54
Alex Deucher8aa75002011-03-02 20:07:40 -05001243#define SQ_GSTMP_RING_BASE 0x8c58
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001244#define SQ_GSTMP_RING_SIZE 0x8c5c
Alex Deucher8aa75002011-03-02 20:07:40 -05001245#define SQ_VSTMP_RING_BASE 0x8c60
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001246#define SQ_VSTMP_RING_SIZE 0x8c64
Alex Deucher8aa75002011-03-02 20:07:40 -05001247#define SQ_PSTMP_RING_BASE 0x8c68
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001248#define SQ_PSTMP_RING_SIZE 0x8c6c
Alex Deucher8aa75002011-03-02 20:07:40 -05001249#define SQ_LSTMP_RING_BASE 0x8e10
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001250#define SQ_LSTMP_RING_SIZE 0x8e14
Alex Deucher8aa75002011-03-02 20:07:40 -05001251#define SQ_HSTMP_RING_BASE 0x8e18
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001252#define SQ_HSTMP_RING_SIZE 0x8e1c
1253#define VGT_TF_RING_SIZE 0x8988
1254
1255#define SQ_ESGS_RING_ITEMSIZE 0x28900
1256#define SQ_GSVS_RING_ITEMSIZE 0x28904
1257#define SQ_ESTMP_RING_ITEMSIZE 0x28908
1258#define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1259#define SQ_VSTMP_RING_ITEMSIZE 0x28910
1260#define SQ_PSTMP_RING_ITEMSIZE 0x28914
1261#define SQ_LSTMP_RING_ITEMSIZE 0x28830
1262#define SQ_HSTMP_RING_ITEMSIZE 0x28834
1263
1264#define SQ_GS_VERT_ITEMSIZE 0x2891c
1265#define SQ_GS_VERT_ITEMSIZE_1 0x28920
1266#define SQ_GS_VERT_ITEMSIZE_2 0x28924
1267#define SQ_GS_VERT_ITEMSIZE_3 0x28928
1268#define SQ_GSVS_RING_OFFSET_1 0x2892c
1269#define SQ_GSVS_RING_OFFSET_2 0x28930
1270#define SQ_GSVS_RING_OFFSET_3 0x28934
1271
Alex Deucher60a4a3e2010-06-29 17:03:35 -04001272#define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1273#define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1274
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001275#define SQ_ALU_CONST_CACHE_PS_0 0x28940
1276#define SQ_ALU_CONST_CACHE_PS_1 0x28944
1277#define SQ_ALU_CONST_CACHE_PS_2 0x28948
1278#define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1279#define SQ_ALU_CONST_CACHE_PS_4 0x28950
1280#define SQ_ALU_CONST_CACHE_PS_5 0x28954
1281#define SQ_ALU_CONST_CACHE_PS_6 0x28958
1282#define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1283#define SQ_ALU_CONST_CACHE_PS_8 0x28960
1284#define SQ_ALU_CONST_CACHE_PS_9 0x28964
1285#define SQ_ALU_CONST_CACHE_PS_10 0x28968
1286#define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1287#define SQ_ALU_CONST_CACHE_PS_12 0x28970
1288#define SQ_ALU_CONST_CACHE_PS_13 0x28974
1289#define SQ_ALU_CONST_CACHE_PS_14 0x28978
1290#define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1291#define SQ_ALU_CONST_CACHE_VS_0 0x28980
1292#define SQ_ALU_CONST_CACHE_VS_1 0x28984
1293#define SQ_ALU_CONST_CACHE_VS_2 0x28988
1294#define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1295#define SQ_ALU_CONST_CACHE_VS_4 0x28990
1296#define SQ_ALU_CONST_CACHE_VS_5 0x28994
1297#define SQ_ALU_CONST_CACHE_VS_6 0x28998
1298#define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1299#define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1300#define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1301#define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1302#define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1303#define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1304#define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1305#define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1306#define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1307#define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1308#define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1309#define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1310#define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1311#define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1312#define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1313#define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1314#define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1315#define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1316#define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1317#define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1318#define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1319#define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1320#define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1321#define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1322#define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1323#define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1324#define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1325#define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1326#define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1327#define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1328#define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1329#define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1330#define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1331#define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1332#define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1333#define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1334#define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1335#define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1336#define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1337#define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1338#define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1339#define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1340#define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1341#define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1342#define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1343#define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1344#define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1345#define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1346#define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1347#define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1348#define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1349#define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1350#define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1351#define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1352#define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1353#define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1354#define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1355
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001356#define PA_SC_SCREEN_SCISSOR_TL 0x28030
1357#define PA_SC_GENERIC_SCISSOR_TL 0x28240
1358#define PA_SC_WINDOW_SCISSOR_TL 0x28204
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001359
Jerome Glisse721604a2012-01-05 22:11:05 -05001360#define VGT_PRIMITIVE_TYPE 0x8958
1361#define VGT_INDEX_TYPE 0x895C
1362
1363#define VGT_NUM_INDICES 0x8970
1364
1365#define VGT_COMPUTE_DIM_X 0x8990
1366#define VGT_COMPUTE_DIM_Y 0x8994
1367#define VGT_COMPUTE_DIM_Z 0x8998
1368#define VGT_COMPUTE_START_X 0x899C
1369#define VGT_COMPUTE_START_Y 0x89A0
1370#define VGT_COMPUTE_START_Z 0x89A4
1371#define VGT_COMPUTE_INDEX 0x89A8
1372#define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1373#define VGT_HS_OFFCHIP_PARAM 0x89B0
1374
1375#define DB_DEBUG 0x9830
1376#define DB_DEBUG2 0x9834
1377#define DB_DEBUG3 0x9838
1378#define DB_DEBUG4 0x983C
1379#define DB_WATERMARKS 0x9854
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001380#define DB_DEPTH_CONTROL 0x28800
Jerome Glisse285484e2011-12-16 17:03:42 -05001381#define R_028800_DB_DEPTH_CONTROL 0x028800
1382#define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1383#define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1384#define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1385#define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1386#define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1387#define C_028800_Z_ENABLE 0xFFFFFFFD
1388#define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1389#define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1390#define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1391#define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1392#define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1393#define C_028800_ZFUNC 0xFFFFFF8F
1394#define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1395#define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1396#define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1397#define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1398#define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1399#define C_028800_STENCILFUNC 0xFFFFF8FF
1400#define V_028800_STENCILFUNC_NEVER 0x00000000
1401#define V_028800_STENCILFUNC_LESS 0x00000001
1402#define V_028800_STENCILFUNC_EQUAL 0x00000002
1403#define V_028800_STENCILFUNC_LEQUAL 0x00000003
1404#define V_028800_STENCILFUNC_GREATER 0x00000004
1405#define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1406#define V_028800_STENCILFUNC_GEQUAL 0x00000006
1407#define V_028800_STENCILFUNC_ALWAYS 0x00000007
1408#define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1409#define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1410#define C_028800_STENCILFAIL 0xFFFFC7FF
1411#define V_028800_STENCIL_KEEP 0x00000000
1412#define V_028800_STENCIL_ZERO 0x00000001
1413#define V_028800_STENCIL_REPLACE 0x00000002
1414#define V_028800_STENCIL_INCR 0x00000003
1415#define V_028800_STENCIL_DECR 0x00000004
1416#define V_028800_STENCIL_INVERT 0x00000005
1417#define V_028800_STENCIL_INCR_WRAP 0x00000006
1418#define V_028800_STENCIL_DECR_WRAP 0x00000007
1419#define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1420#define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1421#define C_028800_STENCILZPASS 0xFFFE3FFF
1422#define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1423#define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1424#define C_028800_STENCILZFAIL 0xFFF1FFFF
1425#define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1426#define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1427#define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1428#define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1429#define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1430#define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1431#define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1432#define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1433#define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1434#define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1435#define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1436#define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001437#define DB_DEPTH_VIEW 0x28008
Jerome Glisse285484e2011-12-16 17:03:42 -05001438#define R_028008_DB_DEPTH_VIEW 0x00028008
1439#define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1440#define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1441#define C_028008_SLICE_START 0xFFFFF800
1442#define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1443#define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1444#define C_028008_SLICE_MAX 0xFF001FFF
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001445#define DB_HTILE_DATA_BASE 0x28014
Jerome Glisse88f50c82012-03-21 19:18:21 -04001446#define DB_HTILE_SURFACE 0x28abc
1447#define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1448#define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1449#define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1450#define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1451#define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1452#define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1453#define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001454#define DB_Z_INFO 0x28040
1455# define Z_ARRAY_MODE(x) ((x) << 4)
Alex Deucherf3a71df2011-11-28 14:49:28 -05001456# define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1457# define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1458# define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1459# define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
Jerome Glisse285484e2011-12-16 17:03:42 -05001460# define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1461#define R_028040_DB_Z_INFO 0x028040
1462#define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1463#define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1464#define C_028040_FORMAT 0xFFFFFFFC
1465#define V_028040_Z_INVALID 0x00000000
1466#define V_028040_Z_16 0x00000001
1467#define V_028040_Z_24 0x00000002
1468#define V_028040_Z_32_FLOAT 0x00000003
1469#define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1470#define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1471#define C_028040_ARRAY_MODE 0xFFFFFF0F
1472#define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1473#define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1474#define C_028040_READ_SIZE 0xEFFFFFFF
1475#define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1476#define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1477#define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1478#define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1479#define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1480#define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1481#define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1482#define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1483#define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1484#define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1485#define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1486#define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1487#define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1488#define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1489#define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1490#define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001491#define DB_STENCIL_INFO 0x28044
Jerome Glisse285484e2011-12-16 17:03:42 -05001492#define R_028044_DB_STENCIL_INFO 0x028044
1493#define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1494#define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1495#define C_028044_FORMAT 0xFFFFFFFE
Marek Olšák0f457e42012-07-29 16:24:57 +02001496#define V_028044_STENCIL_INVALID 0
1497#define V_028044_STENCIL_8 1
Jerome Glisse285484e2011-12-16 17:03:42 -05001498#define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001499#define DB_Z_READ_BASE 0x28048
1500#define DB_STENCIL_READ_BASE 0x2804c
1501#define DB_Z_WRITE_BASE 0x28050
1502#define DB_STENCIL_WRITE_BASE 0x28054
1503#define DB_DEPTH_SIZE 0x28058
Jerome Glisse285484e2011-12-16 17:03:42 -05001504#define R_028058_DB_DEPTH_SIZE 0x028058
1505#define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1506#define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1507#define C_028058_PITCH_TILE_MAX 0xFFFFF800
1508#define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1509#define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1510#define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1511#define R_02805C_DB_DEPTH_SLICE 0x02805C
1512#define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1513#define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1514#define C_02805C_SLICE_TILE_MAX 0xFFC00000
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001515
1516#define SQ_PGM_START_PS 0x28840
1517#define SQ_PGM_START_VS 0x2885c
1518#define SQ_PGM_START_GS 0x28874
1519#define SQ_PGM_START_ES 0x2888c
1520#define SQ_PGM_START_FS 0x288a4
1521#define SQ_PGM_START_HS 0x288b8
1522#define SQ_PGM_START_LS 0x288d0
1523
Marek Olšákdd220a02012-01-27 12:17:59 -05001524#define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1525#define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1526#define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1527#define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1528#define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1529#define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1530#define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1531#define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001532#define VGT_STRMOUT_CONFIG 0x28b94
1533#define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1534
1535#define CB_TARGET_MASK 0x28238
1536#define CB_SHADER_MASK 0x2823c
1537
1538#define GDS_ADDR_BASE 0x28720
1539
1540#define CB_IMMED0_BASE 0x28b9c
1541#define CB_IMMED1_BASE 0x28ba0
1542#define CB_IMMED2_BASE 0x28ba4
1543#define CB_IMMED3_BASE 0x28ba8
1544#define CB_IMMED4_BASE 0x28bac
1545#define CB_IMMED5_BASE 0x28bb0
1546#define CB_IMMED6_BASE 0x28bb4
1547#define CB_IMMED7_BASE 0x28bb8
1548#define CB_IMMED8_BASE 0x28bbc
1549#define CB_IMMED9_BASE 0x28bc0
1550#define CB_IMMED10_BASE 0x28bc4
1551#define CB_IMMED11_BASE 0x28bc8
1552
1553/* all 12 CB blocks have these regs */
1554#define CB_COLOR0_BASE 0x28c60
1555#define CB_COLOR0_PITCH 0x28c64
1556#define CB_COLOR0_SLICE 0x28c68
1557#define CB_COLOR0_VIEW 0x28c6c
Jerome Glisse285484e2011-12-16 17:03:42 -05001558#define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
1559#define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
1560#define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
1561#define C_028C6C_SLICE_START 0xFFFFF800
1562#define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1563#define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1564#define C_028C6C_SLICE_MAX 0xFF001FFF
1565#define R_028C70_CB_COLOR0_INFO 0x028C70
1566#define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
1567#define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
1568#define C_028C70_ENDIAN 0xFFFFFFFC
1569#define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
1570#define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
1571#define C_028C70_FORMAT 0xFFFFFF03
1572#define V_028C70_COLOR_INVALID 0x00000000
1573#define V_028C70_COLOR_8 0x00000001
1574#define V_028C70_COLOR_4_4 0x00000002
1575#define V_028C70_COLOR_3_3_2 0x00000003
1576#define V_028C70_COLOR_16 0x00000005
1577#define V_028C70_COLOR_16_FLOAT 0x00000006
1578#define V_028C70_COLOR_8_8 0x00000007
1579#define V_028C70_COLOR_5_6_5 0x00000008
1580#define V_028C70_COLOR_6_5_5 0x00000009
1581#define V_028C70_COLOR_1_5_5_5 0x0000000A
1582#define V_028C70_COLOR_4_4_4_4 0x0000000B
1583#define V_028C70_COLOR_5_5_5_1 0x0000000C
1584#define V_028C70_COLOR_32 0x0000000D
1585#define V_028C70_COLOR_32_FLOAT 0x0000000E
1586#define V_028C70_COLOR_16_16 0x0000000F
1587#define V_028C70_COLOR_16_16_FLOAT 0x00000010
1588#define V_028C70_COLOR_8_24 0x00000011
1589#define V_028C70_COLOR_8_24_FLOAT 0x00000012
1590#define V_028C70_COLOR_24_8 0x00000013
1591#define V_028C70_COLOR_24_8_FLOAT 0x00000014
1592#define V_028C70_COLOR_10_11_11 0x00000015
1593#define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
1594#define V_028C70_COLOR_11_11_10 0x00000017
1595#define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
1596#define V_028C70_COLOR_2_10_10_10 0x00000019
1597#define V_028C70_COLOR_8_8_8_8 0x0000001A
1598#define V_028C70_COLOR_10_10_10_2 0x0000001B
1599#define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
1600#define V_028C70_COLOR_32_32 0x0000001D
1601#define V_028C70_COLOR_32_32_FLOAT 0x0000001E
1602#define V_028C70_COLOR_16_16_16_16 0x0000001F
1603#define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
1604#define V_028C70_COLOR_32_32_32_32 0x00000022
1605#define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
1606#define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
1607#define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
1608#define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1609#define C_028C70_ARRAY_MODE 0xFFFFF0FF
1610#define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
1611#define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
1612#define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
1613#define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
1614#define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1615#define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1616#define C_028C70_NUMBER_TYPE 0xFFFF8FFF
1617#define V_028C70_NUMBER_UNORM 0x00000000
1618#define V_028C70_NUMBER_SNORM 0x00000001
1619#define V_028C70_NUMBER_USCALED 0x00000002
1620#define V_028C70_NUMBER_SSCALED 0x00000003
1621#define V_028C70_NUMBER_UINT 0x00000004
1622#define V_028C70_NUMBER_SINT 0x00000005
1623#define V_028C70_NUMBER_SRGB 0x00000006
1624#define V_028C70_NUMBER_FLOAT 0x00000007
1625#define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
1626#define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
1627#define C_028C70_COMP_SWAP 0xFFFE7FFF
1628#define V_028C70_SWAP_STD 0x00000000
1629#define V_028C70_SWAP_ALT 0x00000001
1630#define V_028C70_SWAP_STD_REV 0x00000002
1631#define V_028C70_SWAP_ALT_REV 0x00000003
1632#define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
1633#define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
1634#define C_028C70_FAST_CLEAR 0xFFFDFFFF
1635#define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
1636#define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
1637#define C_028C70_COMPRESSION 0xFFF3FFFF
1638#define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
1639#define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
1640#define C_028C70_BLEND_CLAMP 0xFFF7FFFF
1641#define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
1642#define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
1643#define C_028C70_BLEND_BYPASS 0xFFEFFFFF
1644#define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
1645#define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
1646#define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
1647#define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
1648#define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
1649#define C_028C70_ROUND_MODE 0xFFBFFFFF
1650#define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
1651#define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
1652#define C_028C70_TILE_COMPACT 0xFF7FFFFF
1653#define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
1654#define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
1655#define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
1656#define V_028C70_EXPORT_4C_32BPC 0x0
1657#define V_028C70_EXPORT_4C_16BPC 0x1
1658#define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
1659#define S_028C70_RAT(x) (((x) & 0x1) << 26)
1660#define G_028C70_RAT(x) (((x) >> 26) & 0x1)
1661#define C_028C70_RAT 0xFBFFFFFF
1662#define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
1663#define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
1664#define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
1665
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001666#define CB_COLOR0_INFO 0x28c70
Ilija Hadzic6018faf2011-10-12 23:29:36 -04001667# define CB_FORMAT(x) ((x) << 2)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001668# define CB_ARRAY_MODE(x) ((x) << 8)
1669# define ARRAY_LINEAR_GENERAL 0
1670# define ARRAY_LINEAR_ALIGNED 1
1671# define ARRAY_1D_TILED_THIN1 2
1672# define ARRAY_2D_TILED_THIN1 4
Ilija Hadzic6018faf2011-10-12 23:29:36 -04001673# define CB_SOURCE_FORMAT(x) ((x) << 24)
1674# define CB_SF_EXPORT_FULL 0
1675# define CB_SF_EXPORT_NORM 1
Jerome Glisse285484e2011-12-16 17:03:42 -05001676#define R_028C74_CB_COLOR0_ATTRIB 0x028C74
1677#define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
1678#define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
1679#define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
1680#define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
1681#define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
1682#define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
1683#define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
1684#define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
1685#define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
1686#define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1687#define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
1688#define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1689#define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001690#define CB_COLOR0_ATTRIB 0x28c74
Alex Deucherf3a71df2011-11-28 14:49:28 -05001691# define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
1692# define ADDR_SURF_TILE_SPLIT_64B 0
1693# define ADDR_SURF_TILE_SPLIT_128B 1
1694# define ADDR_SURF_TILE_SPLIT_256B 2
1695# define ADDR_SURF_TILE_SPLIT_512B 3
1696# define ADDR_SURF_TILE_SPLIT_1KB 4
1697# define ADDR_SURF_TILE_SPLIT_2KB 5
1698# define ADDR_SURF_TILE_SPLIT_4KB 6
1699# define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
1700# define ADDR_SURF_2_BANK 0
1701# define ADDR_SURF_4_BANK 1
1702# define ADDR_SURF_8_BANK 2
1703# define ADDR_SURF_16_BANK 3
1704# define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
1705# define ADDR_SURF_BANK_WIDTH_1 0
1706# define ADDR_SURF_BANK_WIDTH_2 1
1707# define ADDR_SURF_BANK_WIDTH_4 2
1708# define ADDR_SURF_BANK_WIDTH_8 3
1709# define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1710# define ADDR_SURF_BANK_HEIGHT_1 0
1711# define ADDR_SURF_BANK_HEIGHT_2 1
1712# define ADDR_SURF_BANK_HEIGHT_4 2
1713# define ADDR_SURF_BANK_HEIGHT_8 3
Jerome Glisse285484e2011-12-16 17:03:42 -05001714# define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001715#define CB_COLOR0_DIM 0x28c78
1716/* only CB0-7 blocks have these regs */
1717#define CB_COLOR0_CMASK 0x28c7c
1718#define CB_COLOR0_CMASK_SLICE 0x28c80
1719#define CB_COLOR0_FMASK 0x28c84
1720#define CB_COLOR0_FMASK_SLICE 0x28c88
1721#define CB_COLOR0_CLEAR_WORD0 0x28c8c
1722#define CB_COLOR0_CLEAR_WORD1 0x28c90
1723#define CB_COLOR0_CLEAR_WORD2 0x28c94
1724#define CB_COLOR0_CLEAR_WORD3 0x28c98
1725
1726#define CB_COLOR1_BASE 0x28c9c
1727#define CB_COLOR2_BASE 0x28cd8
1728#define CB_COLOR3_BASE 0x28d14
1729#define CB_COLOR4_BASE 0x28d50
1730#define CB_COLOR5_BASE 0x28d8c
1731#define CB_COLOR6_BASE 0x28dc8
1732#define CB_COLOR7_BASE 0x28e04
1733#define CB_COLOR8_BASE 0x28e40
1734#define CB_COLOR9_BASE 0x28e5c
1735#define CB_COLOR10_BASE 0x28e78
1736#define CB_COLOR11_BASE 0x28e94
1737
1738#define CB_COLOR1_PITCH 0x28ca0
1739#define CB_COLOR2_PITCH 0x28cdc
1740#define CB_COLOR3_PITCH 0x28d18
1741#define CB_COLOR4_PITCH 0x28d54
1742#define CB_COLOR5_PITCH 0x28d90
1743#define CB_COLOR6_PITCH 0x28dcc
1744#define CB_COLOR7_PITCH 0x28e08
1745#define CB_COLOR8_PITCH 0x28e44
1746#define CB_COLOR9_PITCH 0x28e60
1747#define CB_COLOR10_PITCH 0x28e7c
1748#define CB_COLOR11_PITCH 0x28e98
1749
1750#define CB_COLOR1_SLICE 0x28ca4
1751#define CB_COLOR2_SLICE 0x28ce0
1752#define CB_COLOR3_SLICE 0x28d1c
1753#define CB_COLOR4_SLICE 0x28d58
1754#define CB_COLOR5_SLICE 0x28d94
1755#define CB_COLOR6_SLICE 0x28dd0
1756#define CB_COLOR7_SLICE 0x28e0c
1757#define CB_COLOR8_SLICE 0x28e48
1758#define CB_COLOR9_SLICE 0x28e64
1759#define CB_COLOR10_SLICE 0x28e80
1760#define CB_COLOR11_SLICE 0x28e9c
1761
1762#define CB_COLOR1_VIEW 0x28ca8
1763#define CB_COLOR2_VIEW 0x28ce4
1764#define CB_COLOR3_VIEW 0x28d20
1765#define CB_COLOR4_VIEW 0x28d5c
1766#define CB_COLOR5_VIEW 0x28d98
1767#define CB_COLOR6_VIEW 0x28dd4
1768#define CB_COLOR7_VIEW 0x28e10
1769#define CB_COLOR8_VIEW 0x28e4c
1770#define CB_COLOR9_VIEW 0x28e68
1771#define CB_COLOR10_VIEW 0x28e84
1772#define CB_COLOR11_VIEW 0x28ea0
1773
1774#define CB_COLOR1_INFO 0x28cac
1775#define CB_COLOR2_INFO 0x28ce8
1776#define CB_COLOR3_INFO 0x28d24
1777#define CB_COLOR4_INFO 0x28d60
1778#define CB_COLOR5_INFO 0x28d9c
1779#define CB_COLOR6_INFO 0x28dd8
1780#define CB_COLOR7_INFO 0x28e14
1781#define CB_COLOR8_INFO 0x28e50
1782#define CB_COLOR9_INFO 0x28e6c
1783#define CB_COLOR10_INFO 0x28e88
1784#define CB_COLOR11_INFO 0x28ea4
1785
1786#define CB_COLOR1_ATTRIB 0x28cb0
1787#define CB_COLOR2_ATTRIB 0x28cec
1788#define CB_COLOR3_ATTRIB 0x28d28
1789#define CB_COLOR4_ATTRIB 0x28d64
1790#define CB_COLOR5_ATTRIB 0x28da0
1791#define CB_COLOR6_ATTRIB 0x28ddc
1792#define CB_COLOR7_ATTRIB 0x28e18
1793#define CB_COLOR8_ATTRIB 0x28e54
1794#define CB_COLOR9_ATTRIB 0x28e70
1795#define CB_COLOR10_ATTRIB 0x28e8c
1796#define CB_COLOR11_ATTRIB 0x28ea8
1797
1798#define CB_COLOR1_DIM 0x28cb4
1799#define CB_COLOR2_DIM 0x28cf0
1800#define CB_COLOR3_DIM 0x28d2c
1801#define CB_COLOR4_DIM 0x28d68
1802#define CB_COLOR5_DIM 0x28da4
1803#define CB_COLOR6_DIM 0x28de0
1804#define CB_COLOR7_DIM 0x28e1c
1805#define CB_COLOR8_DIM 0x28e58
1806#define CB_COLOR9_DIM 0x28e74
1807#define CB_COLOR10_DIM 0x28e90
1808#define CB_COLOR11_DIM 0x28eac
1809
1810#define CB_COLOR1_CMASK 0x28cb8
1811#define CB_COLOR2_CMASK 0x28cf4
1812#define CB_COLOR3_CMASK 0x28d30
1813#define CB_COLOR4_CMASK 0x28d6c
1814#define CB_COLOR5_CMASK 0x28da8
1815#define CB_COLOR6_CMASK 0x28de4
1816#define CB_COLOR7_CMASK 0x28e20
1817
1818#define CB_COLOR1_CMASK_SLICE 0x28cbc
1819#define CB_COLOR2_CMASK_SLICE 0x28cf8
1820#define CB_COLOR3_CMASK_SLICE 0x28d34
1821#define CB_COLOR4_CMASK_SLICE 0x28d70
1822#define CB_COLOR5_CMASK_SLICE 0x28dac
1823#define CB_COLOR6_CMASK_SLICE 0x28de8
1824#define CB_COLOR7_CMASK_SLICE 0x28e24
1825
1826#define CB_COLOR1_FMASK 0x28cc0
1827#define CB_COLOR2_FMASK 0x28cfc
1828#define CB_COLOR3_FMASK 0x28d38
1829#define CB_COLOR4_FMASK 0x28d74
1830#define CB_COLOR5_FMASK 0x28db0
1831#define CB_COLOR6_FMASK 0x28dec
1832#define CB_COLOR7_FMASK 0x28e28
1833
1834#define CB_COLOR1_FMASK_SLICE 0x28cc4
1835#define CB_COLOR2_FMASK_SLICE 0x28d00
1836#define CB_COLOR3_FMASK_SLICE 0x28d3c
1837#define CB_COLOR4_FMASK_SLICE 0x28d78
1838#define CB_COLOR5_FMASK_SLICE 0x28db4
1839#define CB_COLOR6_FMASK_SLICE 0x28df0
1840#define CB_COLOR7_FMASK_SLICE 0x28e2c
1841
1842#define CB_COLOR1_CLEAR_WORD0 0x28cc8
1843#define CB_COLOR2_CLEAR_WORD0 0x28d04
1844#define CB_COLOR3_CLEAR_WORD0 0x28d40
1845#define CB_COLOR4_CLEAR_WORD0 0x28d7c
1846#define CB_COLOR5_CLEAR_WORD0 0x28db8
1847#define CB_COLOR6_CLEAR_WORD0 0x28df4
1848#define CB_COLOR7_CLEAR_WORD0 0x28e30
1849
1850#define CB_COLOR1_CLEAR_WORD1 0x28ccc
1851#define CB_COLOR2_CLEAR_WORD1 0x28d08
1852#define CB_COLOR3_CLEAR_WORD1 0x28d44
1853#define CB_COLOR4_CLEAR_WORD1 0x28d80
1854#define CB_COLOR5_CLEAR_WORD1 0x28dbc
1855#define CB_COLOR6_CLEAR_WORD1 0x28df8
1856#define CB_COLOR7_CLEAR_WORD1 0x28e34
1857
1858#define CB_COLOR1_CLEAR_WORD2 0x28cd0
1859#define CB_COLOR2_CLEAR_WORD2 0x28d0c
1860#define CB_COLOR3_CLEAR_WORD2 0x28d48
1861#define CB_COLOR4_CLEAR_WORD2 0x28d84
1862#define CB_COLOR5_CLEAR_WORD2 0x28dc0
1863#define CB_COLOR6_CLEAR_WORD2 0x28dfc
1864#define CB_COLOR7_CLEAR_WORD2 0x28e38
1865
1866#define CB_COLOR1_CLEAR_WORD3 0x28cd4
1867#define CB_COLOR2_CLEAR_WORD3 0x28d10
1868#define CB_COLOR3_CLEAR_WORD3 0x28d4c
1869#define CB_COLOR4_CLEAR_WORD3 0x28d88
1870#define CB_COLOR5_CLEAR_WORD3 0x28dc4
1871#define CB_COLOR6_CLEAR_WORD3 0x28e00
1872#define CB_COLOR7_CLEAR_WORD3 0x28e3c
1873
1874#define SQ_TEX_RESOURCE_WORD0_0 0x30000
Ilija Hadzic6018faf2011-10-12 23:29:36 -04001875# define TEX_DIM(x) ((x) << 0)
1876# define SQ_TEX_DIM_1D 0
1877# define SQ_TEX_DIM_2D 1
1878# define SQ_TEX_DIM_3D 2
1879# define SQ_TEX_DIM_CUBEMAP 3
1880# define SQ_TEX_DIM_1D_ARRAY 4
1881# define SQ_TEX_DIM_2D_ARRAY 5
1882# define SQ_TEX_DIM_2D_MSAA 6
1883# define SQ_TEX_DIM_2D_ARRAY_MSAA 7
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001884#define SQ_TEX_RESOURCE_WORD1_0 0x30004
1885# define TEX_ARRAY_MODE(x) ((x) << 28)
1886#define SQ_TEX_RESOURCE_WORD2_0 0x30008
1887#define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1888#define SQ_TEX_RESOURCE_WORD4_0 0x30010
Ilija Hadzic6018faf2011-10-12 23:29:36 -04001889# define TEX_DST_SEL_X(x) ((x) << 16)
1890# define TEX_DST_SEL_Y(x) ((x) << 19)
1891# define TEX_DST_SEL_Z(x) ((x) << 22)
1892# define TEX_DST_SEL_W(x) ((x) << 25)
1893# define SQ_SEL_X 0
1894# define SQ_SEL_Y 1
1895# define SQ_SEL_Z 2
1896# define SQ_SEL_W 3
1897# define SQ_SEL_0 4
1898# define SQ_SEL_1 5
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001899#define SQ_TEX_RESOURCE_WORD5_0 0x30014
1900#define SQ_TEX_RESOURCE_WORD6_0 0x30018
Alex Deucherf3a71df2011-11-28 14:49:28 -05001901# define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001902#define SQ_TEX_RESOURCE_WORD7_0 0x3001c
Jerome Glisse285484e2011-12-16 17:03:42 -05001903# define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
Alex Deucherf3a71df2011-11-28 14:49:28 -05001904# define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
1905# define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1906# define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
Jerome Glisse285484e2011-12-16 17:03:42 -05001907#define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
1908#define S_030000_DIM(x) (((x) & 0x7) << 0)
1909#define G_030000_DIM(x) (((x) >> 0) & 0x7)
1910#define C_030000_DIM 0xFFFFFFF8
1911#define V_030000_SQ_TEX_DIM_1D 0x00000000
1912#define V_030000_SQ_TEX_DIM_2D 0x00000001
1913#define V_030000_SQ_TEX_DIM_3D 0x00000002
1914#define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
1915#define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1916#define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1917#define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
1918#define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1919#define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
1920#define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
1921#define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
1922#define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
1923#define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
1924#define C_030000_PITCH 0xFFFC003F
1925#define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
1926#define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
1927#define C_030000_TEX_WIDTH 0x0003FFFF
1928#define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
1929#define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
1930#define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
1931#define C_030004_TEX_HEIGHT 0xFFFFC000
1932#define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
1933#define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
1934#define C_030004_TEX_DEPTH 0xF8003FFF
1935#define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
1936#define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
1937#define C_030004_ARRAY_MODE 0x0FFFFFFF
1938#define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
1939#define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1940#define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1941#define C_030008_BASE_ADDRESS 0x00000000
1942#define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
1943#define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1944#define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1945#define C_03000C_MIP_ADDRESS 0x00000000
1946#define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
1947#define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1948#define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1949#define C_030010_FORMAT_COMP_X 0xFFFFFFFC
1950#define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
1951#define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
1952#define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
1953#define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1954#define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1955#define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
1956#define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1957#define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1958#define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
1959#define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1960#define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1961#define C_030010_FORMAT_COMP_W 0xFFFFFF3F
1962#define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1963#define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1964#define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
1965#define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
1966#define V_030010_SQ_NUM_FORMAT_INT 0x00000001
1967#define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
1968#define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1969#define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1970#define C_030010_SRF_MODE_ALL 0xFFFFFBFF
1971#define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
1972#define V_030010_SRF_MODE_NO_ZERO 0x00000001
1973#define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1974#define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1975#define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
1976#define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1977#define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1978#define C_030010_ENDIAN_SWAP 0xFFFFCFFF
1979#define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
1980#define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1981#define C_030010_DST_SEL_X 0xFFF8FFFF
1982#define V_030010_SQ_SEL_X 0x00000000
1983#define V_030010_SQ_SEL_Y 0x00000001
1984#define V_030010_SQ_SEL_Z 0x00000002
1985#define V_030010_SQ_SEL_W 0x00000003
1986#define V_030010_SQ_SEL_0 0x00000004
1987#define V_030010_SQ_SEL_1 0x00000005
1988#define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1989#define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1990#define C_030010_DST_SEL_Y 0xFFC7FFFF
1991#define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1992#define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1993#define C_030010_DST_SEL_Z 0xFE3FFFFF
1994#define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
1995#define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1996#define C_030010_DST_SEL_W 0xF1FFFFFF
1997#define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1998#define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1999#define C_030010_BASE_LEVEL 0x0FFFFFFF
2000#define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
2001#define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
2002#define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
2003#define C_030014_LAST_LEVEL 0xFFFFFFF0
2004#define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
2005#define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
2006#define C_030014_BASE_ARRAY 0xFFFE000F
2007#define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
2008#define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
2009#define C_030014_LAST_ARRAY 0xC001FFFF
2010#define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
2011#define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
2012#define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
2013#define C_030018_MAX_ANISO 0xFFFFFFF8
2014#define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
2015#define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
2016#define C_030018_PERF_MODULATION 0xFFFFFFC7
2017#define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
2018#define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
2019#define C_030018_INTERLACED 0xFFFFFFBF
2020#define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
2021#define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
2022#define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
2023#define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
2024#define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
2025#define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
2026#define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
2027#define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
2028#define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
2029#define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
2030#define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
2031#define S_03001C_TYPE(x) (((x) & 0x3) << 30)
2032#define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
2033#define C_03001C_TYPE 0x3FFFFFFF
2034#define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
2035#define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
2036#define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
2037#define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
2038#define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
2039#define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
2040#define C_03001C_DATA_FORMAT 0xFFFFFFC0
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002041
Ilija Hadzic6018faf2011-10-12 23:29:36 -04002042#define SQ_VTX_CONSTANT_WORD0_0 0x30000
2043#define SQ_VTX_CONSTANT_WORD1_0 0x30004
2044#define SQ_VTX_CONSTANT_WORD2_0 0x30008
2045# define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
2046# define SQ_VTXC_STRIDE(x) ((x) << 8)
2047# define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
2048# define SQ_ENDIAN_NONE 0
2049# define SQ_ENDIAN_8IN16 1
2050# define SQ_ENDIAN_8IN32 2
2051#define SQ_VTX_CONSTANT_WORD3_0 0x3000C
2052# define SQ_VTCX_SEL_X(x) ((x) << 3)
2053# define SQ_VTCX_SEL_Y(x) ((x) << 6)
2054# define SQ_VTCX_SEL_Z(x) ((x) << 9)
2055# define SQ_VTCX_SEL_W(x) ((x) << 12)
2056#define SQ_VTX_CONSTANT_WORD4_0 0x30010
2057#define SQ_VTX_CONSTANT_WORD5_0 0x30014
2058#define SQ_VTX_CONSTANT_WORD6_0 0x30018
2059#define SQ_VTX_CONSTANT_WORD7_0 0x3001c
2060
Jerome Glisse721604a2012-01-05 22:11:05 -05002061#define TD_PS_BORDER_COLOR_INDEX 0xA400
2062#define TD_PS_BORDER_COLOR_RED 0xA404
2063#define TD_PS_BORDER_COLOR_GREEN 0xA408
2064#define TD_PS_BORDER_COLOR_BLUE 0xA40C
2065#define TD_PS_BORDER_COLOR_ALPHA 0xA410
2066#define TD_VS_BORDER_COLOR_INDEX 0xA414
2067#define TD_VS_BORDER_COLOR_RED 0xA418
2068#define TD_VS_BORDER_COLOR_GREEN 0xA41C
2069#define TD_VS_BORDER_COLOR_BLUE 0xA420
2070#define TD_VS_BORDER_COLOR_ALPHA 0xA424
2071#define TD_GS_BORDER_COLOR_INDEX 0xA428
2072#define TD_GS_BORDER_COLOR_RED 0xA42C
2073#define TD_GS_BORDER_COLOR_GREEN 0xA430
2074#define TD_GS_BORDER_COLOR_BLUE 0xA434
2075#define TD_GS_BORDER_COLOR_ALPHA 0xA438
2076#define TD_HS_BORDER_COLOR_INDEX 0xA43C
2077#define TD_HS_BORDER_COLOR_RED 0xA440
2078#define TD_HS_BORDER_COLOR_GREEN 0xA444
2079#define TD_HS_BORDER_COLOR_BLUE 0xA448
2080#define TD_HS_BORDER_COLOR_ALPHA 0xA44C
2081#define TD_LS_BORDER_COLOR_INDEX 0xA450
2082#define TD_LS_BORDER_COLOR_RED 0xA454
2083#define TD_LS_BORDER_COLOR_GREEN 0xA458
2084#define TD_LS_BORDER_COLOR_BLUE 0xA45C
2085#define TD_LS_BORDER_COLOR_ALPHA 0xA460
2086#define TD_CS_BORDER_COLOR_INDEX 0xA464
2087#define TD_CS_BORDER_COLOR_RED 0xA468
2088#define TD_CS_BORDER_COLOR_GREEN 0xA46C
2089#define TD_CS_BORDER_COLOR_BLUE 0xA470
2090#define TD_CS_BORDER_COLOR_ALPHA 0xA474
2091
Alex Deucherc175ca92011-03-02 20:07:37 -05002092/* cayman 3D regs */
Jerome Glisse721604a2012-01-05 22:11:05 -05002093#define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
2094#define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
Alex Deucherc175ca92011-03-02 20:07:37 -05002095#define CAYMAN_DB_EQAA 0x28804
2096#define CAYMAN_DB_DEPTH_INFO 0x2803C
2097#define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
2098#define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
2099#define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
Alex Deucher033b5652011-06-08 15:26:45 -04002100#define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
Alex Deucherc175ca92011-03-02 20:07:37 -05002101/* cayman packet3 addition */
2102#define CAYMAN_PACKET3_DEALLOC_STATE 0x14
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002103
Jerome Glisseeaaa6982013-01-02 15:12:15 -05002104/* DMA regs common on r6xx/r7xx/evergreen/ni */
Jerome Glisse64c56e82013-01-02 17:30:35 -05002105#define DMA_RB_CNTL 0xd000
2106# define DMA_RB_ENABLE (1 << 0)
2107# define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
2108# define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
2109# define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
2110# define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
2111# define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
Jerome Glisseeaaa6982013-01-02 15:12:15 -05002112#define DMA_STATUS_REG 0xd034
Alex Deucher0ecebb92013-01-03 12:40:13 -05002113# define DMA_IDLE (1 << 0)
Jerome Glisseeaaa6982013-01-02 15:12:15 -05002114
Alex Deucher0fcdb612010-03-24 13:20:41 -04002115#endif