blob: d46a99d999ec38a59cb759e9c9793ce22d6f9e51 [file] [log] [blame]
Marc Zyngier54f81d02012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/uapi/asm/kvm.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM_KVM_H__
23#define __ARM_KVM_H__
24
25#define KVM_SPSR_EL1 0
Marc Zyngier40033a62013-02-06 19:17:50 +000026#define KVM_SPSR_SVC KVM_SPSR_EL1
27#define KVM_SPSR_ABT 1
28#define KVM_SPSR_UND 2
29#define KVM_SPSR_IRQ 3
30#define KVM_SPSR_FIQ 4
31#define KVM_NR_SPSR 5
Marc Zyngier54f81d02012-12-10 16:29:28 +000032
33#ifndef __ASSEMBLY__
Anup Patel7d0f84a2014-04-29 11:24:16 +053034#include <linux/psci.h>
Arnd Bergmannd1927912015-11-12 15:41:08 +010035#include <linux/types.h>
Marc Zyngier54f81d02012-12-10 16:29:28 +000036#include <asm/ptrace.h>
37
38#define __KVM_HAVE_GUEST_DEBUG
39#define __KVM_HAVE_IRQ_LINE
Christoffer Dall98047882014-08-19 12:18:04 +020040#define __KVM_HAVE_READONLY_MEM
Marc Zyngier54f81d02012-12-10 16:29:28 +000041
42#define KVM_REG_SIZE(id) \
43 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
44
45struct kvm_regs {
46 struct user_pt_regs regs; /* sp = sp_el0 */
47
48 __u64 sp_el1;
49 __u64 elr_el1;
50
51 __u64 spsr[KVM_NR_SPSR];
52
53 struct user_fpsimd_state fp_regs;
54};
55
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010056/*
57 * Supported CPU Targets - Adding a new target type is not recommended,
58 * unless there are some special registers not supported by the
59 * genericv8 syreg table.
60 */
Marc Zyngier54f81d02012-12-10 16:29:28 +000061#define KVM_ARM_TARGET_AEM_V8 0
62#define KVM_ARM_TARGET_FOUNDATION_V8 1
63#define KVM_ARM_TARGET_CORTEX_A57 2
Anup Patele28100b2013-11-14 15:20:08 +000064#define KVM_ARM_TARGET_XGENE_POTENZA 3
Marc Zyngier1252b332014-05-20 18:06:03 +010065#define KVM_ARM_TARGET_CORTEX_A53 4
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010066/* Generic ARM v8 target */
67#define KVM_ARM_TARGET_GENERIC_V8 5
Marc Zyngier54f81d02012-12-10 16:29:28 +000068
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010069#define KVM_ARM_NUM_TARGETS 6
Marc Zyngier54f81d02012-12-10 16:29:28 +000070
71/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
72#define KVM_ARM_DEVICE_TYPE_SHIFT 0
73#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
74#define KVM_ARM_DEVICE_ID_SHIFT 16
75#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
76
77/* Supported device IDs */
78#define KVM_ARM_DEVICE_VGIC_V2 0
79
80/* Supported VGIC address types */
81#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
82#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
83
84#define KVM_VGIC_V2_DIST_SIZE 0x1000
85#define KVM_VGIC_V2_CPU_SIZE 0x2000
86
Andre Przywaraac3d3732014-06-03 10:26:30 +020087/* Supported VGICv3 address types */
88#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
89#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Andre Przywara1085fdc2016-07-15 12:43:31 +010090#define KVM_VGIC_ITS_ADDR_TYPE 4
Andre Przywaraac3d3732014-06-03 10:26:30 +020091
92#define KVM_VGIC_V3_DIST_SIZE SZ_64K
93#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Andre Przywara1085fdc2016-07-15 12:43:31 +010094#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Andre Przywaraac3d3732014-06-03 10:26:30 +020095
Marc Zyngierdcd2e402012-12-12 18:52:05 +000096#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
Marc Zyngier0d854a62013-02-07 10:46:46 +000097#define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
Anup Patel7d0f84a2014-04-29 11:24:16 +053098#define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
Shannon Zhao808e7382016-01-11 22:46:15 +080099#define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000100
Marc Zyngier54f81d02012-12-10 16:29:28 +0000101struct kvm_vcpu_init {
102 __u32 target;
103 __u32 features[7];
104};
105
106struct kvm_sregs {
107};
108
109struct kvm_fpu {
110};
111
Alex Bennée21b6f322015-07-07 17:29:54 +0100112/*
113 * See v8 ARM ARM D7.3: Debug Registers
114 *
115 * The architectural limit is 16 debug registers of each type although
116 * in practice there are usually less (see ID_AA64DFR0_EL1).
117 *
118 * Although the control registers are architecturally defined as 32
119 * bits wide we use a 64 bit structure here to keep parity with
120 * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
121 * 64 bit values. It also allows for the possibility of the
122 * architecture expanding the control registers without having to
123 * change the userspace ABI.
124 */
125#define KVM_ARM_MAX_DBG_REGS 16
Marc Zyngier54f81d02012-12-10 16:29:28 +0000126struct kvm_guest_debug_arch {
Alex Bennée21b6f322015-07-07 17:29:54 +0100127 __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
128 __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
129 __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
130 __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
Marc Zyngier54f81d02012-12-10 16:29:28 +0000131};
132
133struct kvm_debug_exit_arch {
Alex Bennée21b6f322015-07-07 17:29:54 +0100134 __u32 hsr;
135 __u64 far; /* used for watchpoints */
Marc Zyngier54f81d02012-12-10 16:29:28 +0000136};
137
Alex Bennée21b6f322015-07-07 17:29:54 +0100138/*
139 * Architecture specific defines for kvm_guest_debug->control
140 */
141
142#define KVM_GUESTDBG_USE_SW_BP (1 << 16)
143#define KVM_GUESTDBG_USE_HW (1 << 17)
144
Marc Zyngier54f81d02012-12-10 16:29:28 +0000145struct kvm_sync_regs {
Alexander Graf3fe17e62016-09-27 21:08:05 +0200146 /* Used with KVM_CAP_ARM_USER_IRQ */
147 __u64 device_irq_level;
Marc Zyngier54f81d02012-12-10 16:29:28 +0000148};
149
150struct kvm_arch_memory_slot {
151};
152
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000153/* If you need to interpret the index values, here is the key: */
154#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
155#define KVM_REG_ARM_COPROC_SHIFT 16
156
157/* Normal registers are mapped as coprocessor 16. */
158#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
159#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
160
161/* Some registers need more space to represent values. */
162#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
163#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
164#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
165#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
166#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
167#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
168
169/* AArch64 system registers */
170#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
171#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
172#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
173#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
174#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
175#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
176#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
177#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
178#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
179#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
180#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
181
Andre Przywara39735a32013-12-13 14:23:26 +0100182#define ARM64_SYS_REG_SHIFT_MASK(x,n) \
183 (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
184 KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
185
186#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
187 (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
188 ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
189 ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
190 ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
191 ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
192 ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
193
194#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
195
196#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
197#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
198#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
199
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800200/* Device Control API: ARM VGIC */
201#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
202#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
203#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
204#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
205#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530206#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
207#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
208 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800209#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
210#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530211#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Marc Zyngiera98f26f2014-07-08 12:09:07 +0100212#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Eric Auger065c0032014-12-15 18:43:33 +0100213#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530214#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530215#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530216#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
Eric Auger876ae232016-12-20 01:36:35 -0500217#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530218#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
219#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
220 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
221#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
222#define VGIC_LEVEL_INFO_LINE_LEVEL 0
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530223
Eric Auger3b658082016-12-24 18:48:04 +0100224#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
225#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
226#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
Eric Auger28077122017-01-09 16:28:27 +0100227#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800228
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800229/* Device Control API on vcpu fd */
230#define KVM_ARM_VCPU_PMU_V3_CTRL 0
231#define KVM_ARM_VCPU_PMU_V3_IRQ 0
232#define KVM_ARM_VCPU_PMU_V3_INIT 1
233
Marc Zyngier54f81d02012-12-10 16:29:28 +0000234/* KVM_IRQ_LINE irq field index values */
235#define KVM_ARM_IRQ_TYPE_SHIFT 24
236#define KVM_ARM_IRQ_TYPE_MASK 0xff
237#define KVM_ARM_IRQ_VCPU_SHIFT 16
238#define KVM_ARM_IRQ_VCPU_MASK 0xff
239#define KVM_ARM_IRQ_NUM_SHIFT 0
240#define KVM_ARM_IRQ_NUM_MASK 0xffff
241
242/* irq_type field */
243#define KVM_ARM_IRQ_TYPE_CPU 0
244#define KVM_ARM_IRQ_TYPE_SPI 1
245#define KVM_ARM_IRQ_TYPE_PPI 2
246
247/* out-of-kernel GIC cpu interrupt injection irq_number field */
248#define KVM_ARM_IRQ_CPU_IRQ 0
249#define KVM_ARM_IRQ_CPU_FIQ 1
250
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100251/*
252 * This used to hold the highest supported SPI, but it is now obsolete
253 * and only here to provide source code level compatibility with older
254 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
255 */
256#ifndef __KERNEL__
Marc Zyngier54f81d02012-12-10 16:29:28 +0000257#define KVM_ARM_IRQ_GIC_MAX 127
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100258#endif
Marc Zyngier54f81d02012-12-10 16:29:28 +0000259
Eric Auger174178f2015-03-04 11:14:36 +0100260/* One single KVM irqchip, ie. the VGIC */
261#define KVM_NR_IRQCHIPS 1
262
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000263/* PSCI interface */
264#define KVM_PSCI_FN_BASE 0x95c1ba5e
265#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
266
267#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
268#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
269#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
270#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
271
Anup Patel7d0f84a2014-04-29 11:24:16 +0530272#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
273#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
274#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
275#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000276
Marc Zyngier54f81d02012-12-10 16:29:28 +0000277#endif
278
279#endif /* __ARM_KVM_H__ */