Marc Zyngier | 54f81d0 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012,2013 - ARM Ltd |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * Derived from arch/arm/include/uapi/asm/kvm.h: |
| 6 | * Copyright (C) 2012 - Virtual Open Systems and Columbia University |
| 7 | * Author: Christoffer Dall <c.dall@virtualopensystems.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 20 | */ |
| 21 | |
| 22 | #ifndef __ARM_KVM_H__ |
| 23 | #define __ARM_KVM_H__ |
| 24 | |
| 25 | #define KVM_SPSR_EL1 0 |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 26 | #define KVM_SPSR_SVC KVM_SPSR_EL1 |
| 27 | #define KVM_SPSR_ABT 1 |
| 28 | #define KVM_SPSR_UND 2 |
| 29 | #define KVM_SPSR_IRQ 3 |
| 30 | #define KVM_SPSR_FIQ 4 |
| 31 | #define KVM_NR_SPSR 5 |
Marc Zyngier | 54f81d0 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 32 | |
| 33 | #ifndef __ASSEMBLY__ |
| 34 | #include <asm/types.h> |
| 35 | #include <asm/ptrace.h> |
| 36 | |
| 37 | #define __KVM_HAVE_GUEST_DEBUG |
| 38 | #define __KVM_HAVE_IRQ_LINE |
| 39 | |
| 40 | #define KVM_REG_SIZE(id) \ |
| 41 | (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) |
| 42 | |
| 43 | struct kvm_regs { |
| 44 | struct user_pt_regs regs; /* sp = sp_el0 */ |
| 45 | |
| 46 | __u64 sp_el1; |
| 47 | __u64 elr_el1; |
| 48 | |
| 49 | __u64 spsr[KVM_NR_SPSR]; |
| 50 | |
| 51 | struct user_fpsimd_state fp_regs; |
| 52 | }; |
| 53 | |
| 54 | /* Supported Processor Types */ |
| 55 | #define KVM_ARM_TARGET_AEM_V8 0 |
| 56 | #define KVM_ARM_TARGET_FOUNDATION_V8 1 |
| 57 | #define KVM_ARM_TARGET_CORTEX_A57 2 |
| 58 | |
| 59 | #define KVM_ARM_NUM_TARGETS 3 |
| 60 | |
| 61 | /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ |
| 62 | #define KVM_ARM_DEVICE_TYPE_SHIFT 0 |
| 63 | #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) |
| 64 | #define KVM_ARM_DEVICE_ID_SHIFT 16 |
| 65 | #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) |
| 66 | |
| 67 | /* Supported device IDs */ |
| 68 | #define KVM_ARM_DEVICE_VGIC_V2 0 |
| 69 | |
| 70 | /* Supported VGIC address types */ |
| 71 | #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 |
| 72 | #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 |
| 73 | |
| 74 | #define KVM_VGIC_V2_DIST_SIZE 0x1000 |
| 75 | #define KVM_VGIC_V2_CPU_SIZE 0x2000 |
| 76 | |
Marc Zyngier | dcd2e40 | 2012-12-12 18:52:05 +0000 | [diff] [blame] | 77 | #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ |
Marc Zyngier | 0d854a6 | 2013-02-07 10:46:46 +0000 | [diff] [blame] | 78 | #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */ |
Marc Zyngier | dcd2e40 | 2012-12-12 18:52:05 +0000 | [diff] [blame] | 79 | |
Marc Zyngier | 54f81d0 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 80 | struct kvm_vcpu_init { |
| 81 | __u32 target; |
| 82 | __u32 features[7]; |
| 83 | }; |
| 84 | |
| 85 | struct kvm_sregs { |
| 86 | }; |
| 87 | |
| 88 | struct kvm_fpu { |
| 89 | }; |
| 90 | |
| 91 | struct kvm_guest_debug_arch { |
| 92 | }; |
| 93 | |
| 94 | struct kvm_debug_exit_arch { |
| 95 | }; |
| 96 | |
| 97 | struct kvm_sync_regs { |
| 98 | }; |
| 99 | |
| 100 | struct kvm_arch_memory_slot { |
| 101 | }; |
| 102 | |
Marc Zyngier | 7c8c5e6a | 2012-12-10 16:15:34 +0000 | [diff] [blame] | 103 | /* If you need to interpret the index values, here is the key: */ |
| 104 | #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 |
| 105 | #define KVM_REG_ARM_COPROC_SHIFT 16 |
| 106 | |
| 107 | /* Normal registers are mapped as coprocessor 16. */ |
| 108 | #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) |
| 109 | #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32)) |
| 110 | |
| 111 | /* Some registers need more space to represent values. */ |
| 112 | #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) |
| 113 | #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 |
| 114 | #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 |
| 115 | #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) |
| 116 | #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF |
| 117 | #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 |
| 118 | |
| 119 | /* AArch64 system registers */ |
| 120 | #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT) |
| 121 | #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 |
| 122 | #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14 |
| 123 | #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 |
| 124 | #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11 |
| 125 | #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 |
| 126 | #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7 |
| 127 | #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 |
| 128 | #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3 |
| 129 | #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 |
| 130 | #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0 |
| 131 | |
Andre Przywara | 39735a3 | 2013-12-13 14:23:26 +0100 | [diff] [blame^] | 132 | #define ARM64_SYS_REG_SHIFT_MASK(x,n) \ |
| 133 | (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \ |
| 134 | KVM_REG_ARM64_SYSREG_ ## n ## _MASK) |
| 135 | |
| 136 | #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \ |
| 137 | (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \ |
| 138 | ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ |
| 139 | ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ |
| 140 | ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ |
| 141 | ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ |
| 142 | ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) |
| 143 | |
| 144 | #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64) |
| 145 | |
| 146 | #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1) |
| 147 | #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2) |
| 148 | #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2) |
| 149 | |
Marc Zyngier | 54f81d0 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 150 | /* KVM_IRQ_LINE irq field index values */ |
| 151 | #define KVM_ARM_IRQ_TYPE_SHIFT 24 |
| 152 | #define KVM_ARM_IRQ_TYPE_MASK 0xff |
| 153 | #define KVM_ARM_IRQ_VCPU_SHIFT 16 |
| 154 | #define KVM_ARM_IRQ_VCPU_MASK 0xff |
| 155 | #define KVM_ARM_IRQ_NUM_SHIFT 0 |
| 156 | #define KVM_ARM_IRQ_NUM_MASK 0xffff |
| 157 | |
| 158 | /* irq_type field */ |
| 159 | #define KVM_ARM_IRQ_TYPE_CPU 0 |
| 160 | #define KVM_ARM_IRQ_TYPE_SPI 1 |
| 161 | #define KVM_ARM_IRQ_TYPE_PPI 2 |
| 162 | |
| 163 | /* out-of-kernel GIC cpu interrupt injection irq_number field */ |
| 164 | #define KVM_ARM_IRQ_CPU_IRQ 0 |
| 165 | #define KVM_ARM_IRQ_CPU_FIQ 1 |
| 166 | |
| 167 | /* Highest supported SPI, from VGIC_NR_IRQS */ |
| 168 | #define KVM_ARM_IRQ_GIC_MAX 127 |
| 169 | |
Marc Zyngier | dcd2e40 | 2012-12-12 18:52:05 +0000 | [diff] [blame] | 170 | /* PSCI interface */ |
| 171 | #define KVM_PSCI_FN_BASE 0x95c1ba5e |
| 172 | #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) |
| 173 | |
| 174 | #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) |
| 175 | #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) |
| 176 | #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) |
| 177 | #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) |
| 178 | |
| 179 | #define KVM_PSCI_RET_SUCCESS 0 |
| 180 | #define KVM_PSCI_RET_NI ((unsigned long)-1) |
| 181 | #define KVM_PSCI_RET_INVAL ((unsigned long)-2) |
| 182 | #define KVM_PSCI_RET_DENIED ((unsigned long)-3) |
| 183 | |
Marc Zyngier | 54f81d0 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 184 | #endif |
| 185 | |
| 186 | #endif /* __ARM_KVM_H__ */ |