blob: b5bf2f641770a16c2ece3159ac4a88c20e90109f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080026int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Yijing Wang262a2ba2014-11-11 15:22:45 -070033struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
34{
35 return NULL;
36}
37
38static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
39{
40 struct msi_controller *msi_ctrl = dev->bus->msi;
41
42 if (msi_ctrl)
43 return msi_ctrl;
44
45 return pcibios_msi_controller(dev);
46}
47
Thomas Petazzoni4287d822013-08-09 22:27:06 +020048int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
49{
Yijing Wang262a2ba2014-11-11 15:22:45 -070050 struct msi_controller *chip = pci_msi_controller(dev);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020051 int err;
52
53 if (!chip || !chip->setup_irq)
54 return -EINVAL;
55
56 err = chip->setup_irq(chip, dev, desc);
57 if (err < 0)
58 return err;
59
60 irq_set_chip_data(desc->irq, chip);
61
62 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020063}
64
65void __weak arch_teardown_msi_irq(unsigned int irq)
66{
Yijing Wangc2791b82014-11-11 17:45:45 -070067 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020068
69 if (!chip || !chip->teardown_irq)
70 return;
71
72 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020073}
74
Thomas Petazzoni4287d822013-08-09 22:27:06 +020075int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010076{
77 struct msi_desc *entry;
78 int ret;
79
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040080 /*
81 * If an architecture wants to support multiple MSI, it needs to
82 * override arch_setup_msi_irqs()
83 */
84 if (type == PCI_CAP_ID_MSI && nvec > 1)
85 return 1;
86
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087 list_for_each_entry(entry, &dev->msi_list, list) {
88 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110089 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010090 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110091 if (ret > 0)
92 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010093 }
94
95 return 0;
96}
97
Thomas Petazzoni4287d822013-08-09 22:27:06 +020098/*
99 * We have a default implementation available as a separate non-weak
100 * function, as it is used by the Xen x86 PCI code
101 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400102void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100103{
Jiang Liu63a7b172014-11-06 22:20:32 +0800104 int i;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100105 struct msi_desc *entry;
106
Jiang Liu63a7b172014-11-06 22:20:32 +0800107 list_for_each_entry(entry, &dev->msi_list, list)
108 if (entry->irq)
109 for (i = 0; i < entry->nvec_used; i++)
110 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100111}
112
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200113void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
114{
115 return default_teardown_msi_irqs(dev);
116}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500117
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800118static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500119{
120 struct msi_desc *entry;
121
122 entry = NULL;
123 if (dev->msix_enabled) {
124 list_for_each_entry(entry, &dev->msi_list, list) {
125 if (irq == entry->irq)
126 break;
127 }
128 } else if (dev->msi_enabled) {
129 entry = irq_get_msi_desc(irq);
130 }
131
132 if (entry)
Jiang Liu83a18912014-11-09 23:10:34 +0800133 __pci_write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500134}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200135
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800136void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200137{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800138 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200139}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500140
Gavin Shane375b562013-04-04 16:54:30 +0000141static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800142{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143 u16 control;
144
Gavin Shane375b562013-04-04 16:54:30 +0000145 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600146 control &= ~PCI_MSI_FLAGS_ENABLE;
147 if (enable)
148 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000149 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900150}
151
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800152static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800153{
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800154 u16 ctrl;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800155
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800156 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
157 ctrl &= ~clear;
158 ctrl |= set;
159 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800160}
161
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500162static inline __attribute_const__ u32 msi_mask(unsigned x)
163{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700164 /* Don't shift by >= width of type */
165 if (x >= 5)
166 return 0xffffffff;
167 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500168}
169
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600170/*
171 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
172 * mask all MSI interrupts by clearing the MSI enable bit does not work
173 * reliably as devices without an INTx disable bit will then generate a
174 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600175 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100176u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400178 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Yijing Wang38737d82014-10-27 10:44:36 +0800180 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900181 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400182
183 mask_bits &= ~mask;
184 mask_bits |= flag;
185 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900186
187 return mask_bits;
188}
189
190static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
191{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100192 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400193}
194
195/*
196 * This internal function does not flush PCI writes to the device.
197 * All users must ensure that they read from the device before either
198 * assuming that the device state is up to date, or returning out of this
199 * file. This saves a few milliseconds when initialising devices with lots
200 * of MSI-X interrupts.
201 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100202u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400203{
204 u32 mask_bits = desc->masked;
205 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900206 PCI_MSIX_ENTRY_VECTOR_CTRL;
Yijing Wang38737d82014-10-27 10:44:36 +0800207
208 if (pci_msi_ignore_mask)
209 return 0;
210
Sheng Yang8d805282010-11-11 15:46:55 +0800211 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
212 if (flag)
213 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400214 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900215
216 return mask_bits;
217}
218
219static void msix_mask_irq(struct msi_desc *desc, u32 flag)
220{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100221 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400222}
223
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200224static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400225{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200226 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400227
228 if (desc->msi_attrib.is_msix) {
229 msix_mask_irq(desc, flag);
230 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400231 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800232 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400233 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400235}
236
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100237/**
238 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
239 * @data: pointer to irqdata associated to that interrupt
240 */
241void pci_msi_mask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400242{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200243 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400244}
245
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100246/**
247 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
248 * @data: pointer to irqdata associated to that interrupt
249 */
250void pci_msi_unmask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400251{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200252 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800255void default_restore_msi_irqs(struct pci_dev *dev)
256{
257 struct msi_desc *entry;
258
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800259 list_for_each_entry(entry, &dev->msi_list, list)
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800260 default_restore_msi_irq(dev, entry->irq);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800261}
262
Jiang Liu891d4a42014-11-09 23:10:33 +0800263void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700264{
Ben Hutchings30da5522010-07-23 14:56:28 +0100265 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700266
Ben Hutchings30da5522010-07-23 14:56:28 +0100267 if (entry->msi_attrib.is_msix) {
268 void __iomem *base = entry->mask_base +
269 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
270
271 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
272 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
273 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
274 } else {
275 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600276 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100277 u16 data;
278
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600279 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
280 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100281 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600282 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
283 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600284 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100285 } else {
286 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600287 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100288 }
289 msg->data = data;
290 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700291}
292
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200293void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100294{
Ben Hutchings30da5522010-07-23 14:56:28 +0100295 /* Assert that the cache is valid, assuming that
296 * valid messages are not all-zeroes. */
297 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
298 entry->msg.data));
299
300 *msg = entry->msg;
301}
302
303void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
304{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200305 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100306
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200307 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100308}
Gavin Shan3b307ff2014-09-29 10:13:46 -0600309EXPORT_SYMBOL_GPL(get_cached_msi_msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100310
Jiang Liu83a18912014-11-09 23:10:34 +0800311void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800312{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100313 if (entry->dev->current_state != PCI_D0) {
314 /* Don't touch the hardware now */
315 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400316 void __iomem *base;
317 base = entry->mask_base +
318 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
319
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900320 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
321 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
322 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400323 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700324 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600325 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400326 u16 msgctl;
327
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600328 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400329 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
330 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600331 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700332
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600333 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
334 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700335 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600336 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
337 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600338 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
339 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700340 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600341 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
342 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700343 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700344 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700345 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700346}
347
Jiang Liu83a18912014-11-09 23:10:34 +0800348void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800349{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200350 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800351
Jiang Liu83a18912014-11-09 23:10:34 +0800352 __pci_write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800353}
Jiang Liu83a18912014-11-09 23:10:34 +0800354EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800355
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900356static void free_msi_irqs(struct pci_dev *dev)
357{
358 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800359 struct attribute **msi_attrs;
360 struct device_attribute *dev_attr;
Jiang Liu63a7b172014-11-06 22:20:32 +0800361 int i, count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900362
Jiang Liu63a7b172014-11-06 22:20:32 +0800363 list_for_each_entry(entry, &dev->msi_list, list)
364 if (entry->irq)
365 for (i = 0; i < entry->nvec_used; i++)
366 BUG_ON(irq_has_action(entry->irq + i));
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900367
368 arch_teardown_msi_irqs(dev);
369
370 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
371 if (entry->msi_attrib.is_msix) {
372 if (list_is_last(&entry->list, &dev->msi_list))
373 iounmap(entry->mask_base);
374 }
Neil Horman424eb392012-01-03 10:29:54 -0500375
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900376 list_del(&entry->list);
377 kfree(entry);
378 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800379
380 if (dev->msi_irq_groups) {
381 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
382 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700383 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800384 dev_attr = container_of(msi_attrs[count],
385 struct device_attribute, attr);
386 kfree(dev_attr->attr.name);
387 kfree(dev_attr);
388 ++count;
389 }
390 kfree(msi_attrs);
391 kfree(dev->msi_irq_groups[0]);
392 kfree(dev->msi_irq_groups);
393 dev->msi_irq_groups = NULL;
394 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900395}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900396
Matthew Wilcox379f5322009-03-17 08:54:07 -0400397static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400399 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
400 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return NULL;
402
Matthew Wilcox379f5322009-03-17 08:54:07 -0400403 INIT_LIST_HEAD(&desc->list);
404 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Matthew Wilcox379f5322009-03-17 08:54:07 -0400406 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
David Millerba698ad2007-10-25 01:16:30 -0700409static void pci_intx_for_msi(struct pci_dev *dev, int enable)
410{
411 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
412 pci_intx(dev, enable);
413}
414
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100415static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800416{
Shaohua Li41017f02006-02-08 17:11:38 +0800417 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700418 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800419
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800420 if (!dev->msi_enabled)
421 return;
422
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200423 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800424
David Millerba698ad2007-10-25 01:16:30 -0700425 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000426 msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800427 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700428
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600429 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800430 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
431 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700432 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400433 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600434 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100435}
436
437static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800438{
Shaohua Li41017f02006-02-08 17:11:38 +0800439 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800440
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700441 if (!dev->msix_enabled)
442 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700443 BUG_ON(list_empty(&dev->msi_list));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700444
Shaohua Li41017f02006-02-08 17:11:38 +0800445 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700446 pci_intx_for_msi(dev, 0);
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800447 msix_clear_and_set_ctrl(dev, 0,
448 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800449
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800450 arch_restore_msi_irqs(dev);
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800451 list_for_each_entry(entry, &dev->msi_list, list)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400452 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800453
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800454 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800455}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100456
457void pci_restore_msi_state(struct pci_dev *dev)
458{
459 __pci_restore_msi_state(dev);
460 __pci_restore_msix_state(dev);
461}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600462EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800463
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800464static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400465 char *buf)
466{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800467 struct msi_desc *entry;
468 unsigned long irq;
469 int retval;
470
471 retval = kstrtoul(attr->attr.name, 10, &irq);
472 if (retval)
473 return retval;
474
Yijing Wange11ece52014-07-08 10:09:19 +0800475 entry = irq_get_msi_desc(irq);
476 if (entry)
477 return sprintf(buf, "%s\n",
478 entry->msi_attrib.is_msix ? "msix" : "msi");
479
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800480 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400481}
482
Neil Hormanda8d1c82011-10-06 14:08:18 -0400483static int populate_msi_sysfs(struct pci_dev *pdev)
484{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800485 struct attribute **msi_attrs;
486 struct attribute *msi_attr;
487 struct device_attribute *msi_dev_attr;
488 struct attribute_group *msi_irq_group;
489 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400490 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800491 int ret = -ENOMEM;
492 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400493 int count = 0;
494
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800495 /* Determine how many msi entries we have */
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800496 list_for_each_entry(entry, &pdev->msi_list, list)
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800497 ++num_msi;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800498 if (!num_msi)
499 return 0;
500
501 /* Dynamically create the MSI attributes for the PCI device */
502 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
503 if (!msi_attrs)
504 return -ENOMEM;
505 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700506 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600507 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700508 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600509 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700510
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800511 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600512 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
513 entry->irq);
514 if (!msi_dev_attr->attr.name)
515 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800516 msi_dev_attr->attr.mode = S_IRUGO;
517 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800518 ++count;
519 }
520
521 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
522 if (!msi_irq_group)
523 goto error_attrs;
524 msi_irq_group->name = "msi_irqs";
525 msi_irq_group->attrs = msi_attrs;
526
527 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
528 if (!msi_irq_groups)
529 goto error_irq_group;
530 msi_irq_groups[0] = msi_irq_group;
531
532 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
533 if (ret)
534 goto error_irq_groups;
535 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400536
537 return 0;
538
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800539error_irq_groups:
540 kfree(msi_irq_groups);
541error_irq_group:
542 kfree(msi_irq_group);
543error_attrs:
544 count = 0;
545 msi_attr = msi_attrs[count];
546 while (msi_attr) {
547 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
548 kfree(msi_attr->name);
549 kfree(msi_dev_attr);
550 ++count;
551 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400552 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700553 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400554 return ret;
555}
556
Jiang Liu63a7b172014-11-06 22:20:32 +0800557static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
Yijing Wangd873b4d2014-07-08 10:07:23 +0800558{
559 u16 control;
560 struct msi_desc *entry;
561
562 /* MSI Entry Initialization */
563 entry = alloc_msi_entry(dev);
564 if (!entry)
565 return NULL;
566
567 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
568
569 entry->msi_attrib.is_msix = 0;
570 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
571 entry->msi_attrib.entry_nr = 0;
572 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
573 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800574 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
Jiang Liu63a7b172014-11-06 22:20:32 +0800575 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
576 entry->nvec_used = nvec;
Yijing Wangd873b4d2014-07-08 10:07:23 +0800577
578 if (control & PCI_MSI_FLAGS_64BIT)
579 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
580 else
581 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
582
583 /* Save the initial mask status */
584 if (entry->msi_attrib.maskbit)
585 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
586
587 return entry;
588}
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590/**
591 * msi_capability_init - configure device's MSI capability structure
592 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400593 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400595 * Setup the MSI capability structure of the device with the requested
596 * number of interrupts. A return value of zero indicates the successful
597 * setup of an entry with the new MSI irq. A negative return value indicates
598 * an error, and a positive return value indicates the number of interrupts
599 * which could have been allocated.
600 */
601static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602{
603 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000604 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400605 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Gavin Shane375b562013-04-04 16:54:30 +0000607 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600608
Jiang Liu63a7b172014-11-06 22:20:32 +0800609 entry = msi_setup_entry(dev, nvec);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700610 if (!entry)
611 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700612
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400613 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800614 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400615 msi_mask_irq(entry, mask, mask);
616
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700617 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400620 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000621 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900622 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900623 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000624 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500625 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700626
Neil Hormanda8d1c82011-10-06 14:08:18 -0400627 ret = populate_msi_sysfs(dev);
628 if (ret) {
629 msi_mask_irq(entry, mask, ~mask);
630 free_msi_irqs(dev);
631 return ret;
632 }
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700635 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000636 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800637 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Michael Ellerman7fe37302007-04-18 19:39:21 +1000639 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return 0;
641}
642
Gavin Shan520fe9d2013-04-04 16:54:33 +0000643static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900644{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900645 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900646 u32 table_offset;
647 u8 bir;
648
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600649 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
650 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600651 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
652 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900653 phys_addr = pci_resource_start(dev, bir) + table_offset;
654
655 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
656}
657
Gavin Shan520fe9d2013-04-04 16:54:33 +0000658static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
659 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900660{
661 struct msi_desc *entry;
662 int i;
663
664 for (i = 0; i < nvec; i++) {
665 entry = alloc_msi_entry(dev);
666 if (!entry) {
667 if (!i)
668 iounmap(base);
669 else
670 free_msi_irqs(dev);
671 /* No enough memory. Don't try again */
672 return -ENOMEM;
673 }
674
675 entry->msi_attrib.is_msix = 1;
676 entry->msi_attrib.is_64 = 1;
677 entry->msi_attrib.entry_nr = entries[i].entry;
678 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900679 entry->mask_base = base;
Jiang Liu63a7b172014-11-06 22:20:32 +0800680 entry->nvec_used = 1;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900681
682 list_add_tail(&entry->list, &dev->msi_list);
683 }
684
685 return 0;
686}
687
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900688static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000689 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900690{
691 struct msi_desc *entry;
692 int i = 0;
693
694 list_for_each_entry(entry, &dev->msi_list, list) {
695 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
696 PCI_MSIX_ENTRY_VECTOR_CTRL;
697
698 entries[i].vector = entry->irq;
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900699 entry->masked = readl(entry->mask_base + offset);
700 msix_mask_irq(entry, 1);
701 i++;
702 }
703}
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705/**
706 * msix_capability_init - configure device's MSI-X capability
707 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700708 * @entries: pointer to an array of struct msix_entry entries
709 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600711 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700712 * single MSI-X irq. A return of zero indicates the successful setup of
713 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 **/
715static int msix_capability_init(struct pci_dev *dev,
716 struct msix_entry *entries, int nvec)
717{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000718 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900719 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 void __iomem *base;
721
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700722 /* Ensure MSI-X is disabled while it is set up */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800723 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700724
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800725 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600727 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900728 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 return -ENOMEM;
730
Gavin Shan520fe9d2013-04-04 16:54:33 +0000731 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900732 if (ret)
733 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000734
735 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900736 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100737 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000738
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700739 /*
740 * Some devices require MSI-X to be enabled before we can touch the
741 * MSI-X registers. We need to mask all the vectors to prevent
742 * interrupts coming in before they're fully set up.
743 */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800744 msix_clear_and_set_ctrl(dev, 0,
745 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700746
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900747 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700748
Neil Hormanda8d1c82011-10-06 14:08:18 -0400749 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100750 if (ret)
751 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400752
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700753 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700754 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800755 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800757 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900760
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100761out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900762 if (ret < 0) {
763 /*
764 * If we had some success, report the number of irqs
765 * we succeeded in setting up.
766 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900767 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900768 int avail = 0;
769
770 list_for_each_entry(entry, &dev->msi_list, list) {
771 if (entry->irq != 0)
772 avail++;
773 }
774 if (avail != 0)
775 ret = avail;
776 }
777
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100778out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900779 free_msi_irqs(dev);
780
781 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782}
783
784/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600785 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400786 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000787 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400788 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700789 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000790 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600791 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400792 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600793static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400794{
795 struct pci_bus *bus;
796
Brice Goglin0306ebf2006-10-05 10:24:31 +0200797 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600798 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600799 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600800
801 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600802 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400803
Michael Ellerman314e77b2007-04-05 17:19:12 +1000804 /*
805 * You can't ask to have 0 or less MSIs configured.
806 * a) it's stupid ..
807 * b) the list manipulation code assumes nvec >= 1.
808 */
809 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600810 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000811
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900812 /*
813 * Any bridge which does NOT route MSI transactions from its
814 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200815 * the secondary pci_bus.
816 * We expect only arch-specific PCI host bus controller driver
817 * or quirks for specific PCI bridges to be setting NO_MSI.
818 */
Brice Goglin24334a12006-08-31 01:55:07 -0400819 for (bus = dev->bus; bus; bus = bus->parent)
820 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600821 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400822
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600823 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400824}
825
826/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100827 * pci_msi_vec_count - Return the number of MSI vectors a device can send
828 * @dev: device to report about
829 *
830 * This function returns the number of MSI vectors a device requested via
831 * Multiple Message Capable register. It returns a negative errno if the
832 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
833 * and returns a power of two, up to a maximum of 2^5 (32), according to the
834 * MSI specification.
835 **/
836int pci_msi_vec_count(struct pci_dev *dev)
837{
838 int ret;
839 u16 msgctl;
840
841 if (!dev->msi_cap)
842 return -EINVAL;
843
844 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
845 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
846
847 return ret;
848}
849EXPORT_SYMBOL(pci_msi_vec_count);
850
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400851void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400853 struct msi_desc *desc;
854 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100856 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700857 return;
858
Matthew Wilcox110828c2009-06-16 06:31:45 -0600859 BUG_ON(list_empty(&dev->msi_list));
860 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600861
Gavin Shane375b562013-04-04 16:54:30 +0000862 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700863 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800864 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700865
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900866 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800867 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900868 /* Keep cached state to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100869 __pci_msi_desc_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100870
871 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400872 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700873}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400874
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900875void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700876{
Yinghai Lud52877c2008-04-23 14:58:09 -0700877 if (!pci_msi_enable || !dev || !dev->msi_enabled)
878 return;
879
880 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900881 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100883EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100886 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100887 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100888 * This function returns the number of device's MSI-X table entries and
889 * therefore the number of MSI-X vectors device is capable of sending.
890 * It returns a negative errno if the device is not capable of sending MSI-X
891 * interrupts.
892 **/
893int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100894{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100895 u16 control;
896
Gavin Shan520fe9d2013-04-04 16:54:33 +0000897 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100898 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100899
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600900 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600901 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100902}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100903EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100904
905/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 * pci_enable_msix - configure device's MSI-X capability structure
907 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700908 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700909 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 *
911 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700912 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 * MSI-X mode enabled on its hardware device function. A return of zero
914 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700915 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300917 * of irqs or MSI-X vectors available. Driver should use the returned value to
918 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900920int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600922 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700923 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600925 if (!pci_msi_supported(dev, nvec))
926 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000927
Alexander Gordeev27e20602014-09-23 14:25:11 -0600928 if (!entries)
929 return -EINVAL;
930
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100931 nr_entries = pci_msix_vec_count(dev);
932 if (nr_entries < 0)
933 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300935 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 /* Check for any invalid entries */
938 for (i = 0; i < nvec; i++) {
939 if (entries[i].entry >= nr_entries)
940 return -EINVAL; /* invalid entry */
941 for (j = i + 1; j < nvec; j++) {
942 if (entries[i].entry == entries[j].entry)
943 return -EINVAL; /* duplicate entry */
944 }
945 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700946 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700947
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700948 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900949 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400950 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return -EINVAL;
952 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600953 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100955EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900957void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100958{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900959 struct msi_desc *entry;
960
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100961 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700962 return;
963
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900964 /* Return the device with MSI-X masked as initial states */
965 list_for_each_entry(entry, &dev->msi_list, list) {
966 /* Keep cached states to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100967 __pci_msix_desc_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900968 }
969
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800970 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700971 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800972 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700973}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900974
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900975void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700976{
977 if (!pci_msi_enable || !dev || !dev->msix_enabled)
978 return;
979
980 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900981 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100983EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700985void pci_no_msi(void)
986{
987 pci_msi_enable = 0;
988}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000989
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700990/**
991 * pci_msi_enabled - is MSI enabled?
992 *
993 * Returns true if MSI has not been disabled by the command-line option
994 * pci=nomsi.
995 **/
996int pci_msi_enabled(void)
997{
998 return pci_msi_enable;
999}
1000EXPORT_SYMBOL(pci_msi_enabled);
1001
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001002void pci_msi_init_pci_dev(struct pci_dev *dev)
1003{
1004 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001005
1006 /* Disable the msi hardware to avoid screaming interrupts
1007 * during boot. This is the power on reset default so
1008 * usually this should be a noop.
1009 */
Gavin Shane375b562013-04-04 16:54:30 +00001010 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1011 if (dev->msi_cap)
1012 msi_set_enable(dev, 0);
1013
1014 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1015 if (dev->msix_cap)
Yijing Wang66f0d0c2014-06-19 16:29:53 +08001016 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001017}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001018
1019/**
1020 * pci_enable_msi_range - configure device's MSI capability structure
1021 * @dev: device to configure
1022 * @minvec: minimal number of interrupts to configure
1023 * @maxvec: maximum number of interrupts to configure
1024 *
1025 * This function tries to allocate a maximum possible number of interrupts in a
1026 * range between @minvec and @maxvec. It returns a negative errno if an error
1027 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1028 * and updates the @dev's irq member to the lowest new interrupt number;
1029 * the other interrupt numbers allocated to this device are consecutive.
1030 **/
1031int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1032{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001033 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001034 int rc;
1035
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001036 if (!pci_msi_supported(dev, minvec))
1037 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001038
1039 WARN_ON(!!dev->msi_enabled);
1040
1041 /* Check whether driver already requested MSI-X irqs */
1042 if (dev->msix_enabled) {
1043 dev_info(&dev->dev,
1044 "can't enable MSI (MSI-X already enabled)\n");
1045 return -EINVAL;
1046 }
1047
Alexander Gordeev302a2522013-12-30 08:28:16 +01001048 if (maxvec < minvec)
1049 return -ERANGE;
1050
Alexander Gordeev034cd972014-04-14 15:28:35 +02001051 nvec = pci_msi_vec_count(dev);
1052 if (nvec < 0)
1053 return nvec;
1054 else if (nvec < minvec)
1055 return -EINVAL;
1056 else if (nvec > maxvec)
1057 nvec = maxvec;
1058
Alexander Gordeev302a2522013-12-30 08:28:16 +01001059 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001060 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001061 if (rc < 0) {
1062 return rc;
1063 } else if (rc > 0) {
1064 if (rc < minvec)
1065 return -ENOSPC;
1066 nvec = rc;
1067 }
1068 } while (rc);
1069
1070 return nvec;
1071}
1072EXPORT_SYMBOL(pci_enable_msi_range);
1073
1074/**
1075 * pci_enable_msix_range - configure device's MSI-X capability structure
1076 * @dev: pointer to the pci_dev data structure of MSI-X device function
1077 * @entries: pointer to an array of MSI-X entries
1078 * @minvec: minimum number of MSI-X irqs requested
1079 * @maxvec: maximum number of MSI-X irqs requested
1080 *
1081 * Setup the MSI-X capability structure of device function with a maximum
1082 * possible number of interrupts in the range between @minvec and @maxvec
1083 * upon its software driver call to request for MSI-X mode enabled on its
1084 * hardware device function. It returns a negative errno if an error occurs.
1085 * If it succeeds, it returns the actual number of interrupts allocated and
1086 * indicates the successful configuration of MSI-X capability structure
1087 * with new allocated MSI-X interrupts.
1088 **/
1089int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1090 int minvec, int maxvec)
1091{
1092 int nvec = maxvec;
1093 int rc;
1094
1095 if (maxvec < minvec)
1096 return -ERANGE;
1097
1098 do {
1099 rc = pci_enable_msix(dev, entries, nvec);
1100 if (rc < 0) {
1101 return rc;
1102 } else if (rc > 0) {
1103 if (rc < minvec)
1104 return -ENOSPC;
1105 nvec = rc;
1106 }
1107 } while (rc);
1108
1109 return nvec;
1110}
1111EXPORT_SYMBOL(pci_enable_msix_range);