blob: 6c1c1b9665aa87750dcd4bbde9ccbeeaab2f239c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080026int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Yijing Wang262a2ba2014-11-11 15:22:45 -070033struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
34{
35 return NULL;
36}
37
38static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
39{
40 struct msi_controller *msi_ctrl = dev->bus->msi;
41
42 if (msi_ctrl)
43 return msi_ctrl;
44
45 return pcibios_msi_controller(dev);
46}
47
Thomas Petazzoni4287d822013-08-09 22:27:06 +020048int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
49{
Yijing Wang262a2ba2014-11-11 15:22:45 -070050 struct msi_controller *chip = pci_msi_controller(dev);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020051 int err;
52
53 if (!chip || !chip->setup_irq)
54 return -EINVAL;
55
56 err = chip->setup_irq(chip, dev, desc);
57 if (err < 0)
58 return err;
59
60 irq_set_chip_data(desc->irq, chip);
61
62 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020063}
64
65void __weak arch_teardown_msi_irq(unsigned int irq)
66{
Yijing Wangc2791b82014-11-11 17:45:45 -070067 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020068
69 if (!chip || !chip->teardown_irq)
70 return;
71
72 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020073}
74
Thomas Petazzoni4287d822013-08-09 22:27:06 +020075int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010076{
77 struct msi_desc *entry;
78 int ret;
79
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040080 /*
81 * If an architecture wants to support multiple MSI, it needs to
82 * override arch_setup_msi_irqs()
83 */
84 if (type == PCI_CAP_ID_MSI && nvec > 1)
85 return 1;
86
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087 list_for_each_entry(entry, &dev->msi_list, list) {
88 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110089 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010090 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110091 if (ret > 0)
92 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010093 }
94
95 return 0;
96}
97
Thomas Petazzoni4287d822013-08-09 22:27:06 +020098/*
99 * We have a default implementation available as a separate non-weak
100 * function, as it is used by the Xen x86 PCI code
101 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400102void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100103{
104 struct msi_desc *entry;
105
106 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400107 int i, nvec;
108 if (entry->irq == 0)
109 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200110 if (entry->nvec_used)
111 nvec = entry->nvec_used;
112 else
113 nvec = 1 << entry->msi_attrib.multiple;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400114 for (i = 0; i < nvec; i++)
115 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100116 }
117}
118
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200119void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
120{
121 return default_teardown_msi_irqs(dev);
122}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500123
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800124static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500125{
126 struct msi_desc *entry;
127
128 entry = NULL;
129 if (dev->msix_enabled) {
130 list_for_each_entry(entry, &dev->msi_list, list) {
131 if (irq == entry->irq)
132 break;
133 }
134 } else if (dev->msi_enabled) {
135 entry = irq_get_msi_desc(irq);
136 }
137
138 if (entry)
Yijing Wang56b72b42014-09-29 18:35:16 -0600139 __write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500140}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200141
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800142void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200143{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800144 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200145}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500146
Gavin Shane375b562013-04-04 16:54:30 +0000147static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800148{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800149 u16 control;
150
Gavin Shane375b562013-04-04 16:54:30 +0000151 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600152 control &= ~PCI_MSI_FLAGS_ENABLE;
153 if (enable)
154 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000155 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900156}
157
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800158static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800159{
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800160 u16 ctrl;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800161
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800162 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
163 ctrl &= ~clear;
164 ctrl |= set;
165 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800166}
167
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500168static inline __attribute_const__ u32 msi_mask(unsigned x)
169{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700170 /* Don't shift by >= width of type */
171 if (x >= 5)
172 return 0xffffffff;
173 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500174}
175
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600176/*
177 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
178 * mask all MSI interrupts by clearing the MSI enable bit does not work
179 * reliably as devices without an INTx disable bit will then generate a
180 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600181 */
Yijing Wang03f56e42014-10-27 10:44:37 +0800182u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Yijing Wang38737d82014-10-27 10:44:36 +0800186 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900187 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400188
189 mask_bits &= ~mask;
190 mask_bits |= flag;
191 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900192
193 return mask_bits;
194}
195
196static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
197{
Yijing Wang03f56e42014-10-27 10:44:37 +0800198 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400199}
200
201/*
202 * This internal function does not flush PCI writes to the device.
203 * All users must ensure that they read from the device before either
204 * assuming that the device state is up to date, or returning out of this
205 * file. This saves a few milliseconds when initialising devices with lots
206 * of MSI-X interrupts.
207 */
Yijing Wang03f56e42014-10-27 10:44:37 +0800208u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400209{
210 u32 mask_bits = desc->masked;
211 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900212 PCI_MSIX_ENTRY_VECTOR_CTRL;
Yijing Wang38737d82014-10-27 10:44:36 +0800213
214 if (pci_msi_ignore_mask)
215 return 0;
216
Sheng Yang8d805282010-11-11 15:46:55 +0800217 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
218 if (flag)
219 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400220 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900221
222 return mask_bits;
223}
224
225static void msix_mask_irq(struct msi_desc *desc, u32 flag)
226{
Yijing Wang03f56e42014-10-27 10:44:37 +0800227 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400228}
229
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200230static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400231{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200232 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400233
234 if (desc->msi_attrib.is_msix) {
235 msix_mask_irq(desc, flag);
236 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400237 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800238 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400239 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400241}
242
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200243void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400244{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200245 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400246}
247
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200248void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400249{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200250 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800253void default_restore_msi_irqs(struct pci_dev *dev)
254{
255 struct msi_desc *entry;
256
257 list_for_each_entry(entry, &dev->msi_list, list) {
258 default_restore_msi_irq(dev, entry->irq);
259 }
260}
261
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200262void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700263{
Ben Hutchings30da5522010-07-23 14:56:28 +0100264 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700265
Ben Hutchings30da5522010-07-23 14:56:28 +0100266 if (entry->msi_attrib.is_msix) {
267 void __iomem *base = entry->mask_base +
268 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
269
270 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
271 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
272 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
273 } else {
274 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600275 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100276 u16 data;
277
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600278 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
279 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100280 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600281 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
282 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600283 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100284 } else {
285 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600286 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100287 }
288 msg->data = data;
289 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700290}
291
Yinghai Lu3145e942008-12-05 18:58:34 -0800292void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700293{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200294 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800295
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200296 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800297}
298
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200299void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100300{
Ben Hutchings30da5522010-07-23 14:56:28 +0100301 /* Assert that the cache is valid, assuming that
302 * valid messages are not all-zeroes. */
303 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
304 entry->msg.data));
305
306 *msg = entry->msg;
307}
308
309void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
310{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200311 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100312
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200313 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100314}
Gavin Shan3b307ff2014-09-29 10:13:46 -0600315EXPORT_SYMBOL_GPL(get_cached_msi_msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100316
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200317void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800318{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100319 if (entry->dev->current_state != PCI_D0) {
320 /* Don't touch the hardware now */
321 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400322 void __iomem *base;
323 base = entry->mask_base +
324 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
325
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900326 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
327 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
328 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400329 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700330 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600331 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400332 u16 msgctl;
333
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600334 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400335 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
336 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600337 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700338
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600339 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
340 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700341 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600342 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
343 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600344 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
345 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700346 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600347 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
348 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700349 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700350 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700351 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700352}
353
Yinghai Lu3145e942008-12-05 18:58:34 -0800354void write_msi_msg(unsigned int irq, struct msi_msg *msg)
355{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200356 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800357
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200358 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800359}
Gavin Shan3b307ff2014-09-29 10:13:46 -0600360EXPORT_SYMBOL_GPL(write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800361
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900362static void free_msi_irqs(struct pci_dev *dev)
363{
364 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800365 struct attribute **msi_attrs;
366 struct device_attribute *dev_attr;
367 int count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900368
369 list_for_each_entry(entry, &dev->msi_list, list) {
370 int i, nvec;
371 if (!entry->irq)
372 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200373 if (entry->nvec_used)
374 nvec = entry->nvec_used;
375 else
376 nvec = 1 << entry->msi_attrib.multiple;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900377 for (i = 0; i < nvec; i++)
378 BUG_ON(irq_has_action(entry->irq + i));
379 }
380
381 arch_teardown_msi_irqs(dev);
382
383 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
384 if (entry->msi_attrib.is_msix) {
385 if (list_is_last(&entry->list, &dev->msi_list))
386 iounmap(entry->mask_base);
387 }
Neil Horman424eb392012-01-03 10:29:54 -0500388
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900389 list_del(&entry->list);
390 kfree(entry);
391 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800392
393 if (dev->msi_irq_groups) {
394 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
395 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700396 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800397 dev_attr = container_of(msi_attrs[count],
398 struct device_attribute, attr);
399 kfree(dev_attr->attr.name);
400 kfree(dev_attr);
401 ++count;
402 }
403 kfree(msi_attrs);
404 kfree(dev->msi_irq_groups[0]);
405 kfree(dev->msi_irq_groups);
406 dev->msi_irq_groups = NULL;
407 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900408}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900409
Matthew Wilcox379f5322009-03-17 08:54:07 -0400410static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400412 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
413 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return NULL;
415
Matthew Wilcox379f5322009-03-17 08:54:07 -0400416 INIT_LIST_HEAD(&desc->list);
417 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Matthew Wilcox379f5322009-03-17 08:54:07 -0400419 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
David Millerba698ad2007-10-25 01:16:30 -0700422static void pci_intx_for_msi(struct pci_dev *dev, int enable)
423{
424 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
425 pci_intx(dev, enable);
426}
427
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100428static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800429{
Shaohua Li41017f02006-02-08 17:11:38 +0800430 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700431 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800432
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800433 if (!dev->msi_enabled)
434 return;
435
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200436 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800437
David Millerba698ad2007-10-25 01:16:30 -0700438 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000439 msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800440 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700441
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600442 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800443 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
444 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700445 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400446 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600447 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100448}
449
450static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800451{
Shaohua Li41017f02006-02-08 17:11:38 +0800452 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800453
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700454 if (!dev->msix_enabled)
455 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700456 BUG_ON(list_empty(&dev->msi_list));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700457
Shaohua Li41017f02006-02-08 17:11:38 +0800458 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700459 pci_intx_for_msi(dev, 0);
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800460 msix_clear_and_set_ctrl(dev, 0,
461 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800462
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800463 arch_restore_msi_irqs(dev);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000464 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400465 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800466 }
Shaohua Li41017f02006-02-08 17:11:38 +0800467
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800468 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800469}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100470
471void pci_restore_msi_state(struct pci_dev *dev)
472{
473 __pci_restore_msi_state(dev);
474 __pci_restore_msix_state(dev);
475}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600476EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800477
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800478static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400479 char *buf)
480{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800481 struct msi_desc *entry;
482 unsigned long irq;
483 int retval;
484
485 retval = kstrtoul(attr->attr.name, 10, &irq);
486 if (retval)
487 return retval;
488
Yijing Wange11ece52014-07-08 10:09:19 +0800489 entry = irq_get_msi_desc(irq);
490 if (entry)
491 return sprintf(buf, "%s\n",
492 entry->msi_attrib.is_msix ? "msix" : "msi");
493
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800494 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400495}
496
Neil Hormanda8d1c82011-10-06 14:08:18 -0400497static int populate_msi_sysfs(struct pci_dev *pdev)
498{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800499 struct attribute **msi_attrs;
500 struct attribute *msi_attr;
501 struct device_attribute *msi_dev_attr;
502 struct attribute_group *msi_irq_group;
503 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400504 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800505 int ret = -ENOMEM;
506 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400507 int count = 0;
508
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800509 /* Determine how many msi entries we have */
Neil Hormanda8d1c82011-10-06 14:08:18 -0400510 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800511 ++num_msi;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400512 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800513 if (!num_msi)
514 return 0;
515
516 /* Dynamically create the MSI attributes for the PCI device */
517 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
518 if (!msi_attrs)
519 return -ENOMEM;
520 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700521 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600522 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700523 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600524 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700525
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800526 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600527 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
528 entry->irq);
529 if (!msi_dev_attr->attr.name)
530 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800531 msi_dev_attr->attr.mode = S_IRUGO;
532 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800533 ++count;
534 }
535
536 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
537 if (!msi_irq_group)
538 goto error_attrs;
539 msi_irq_group->name = "msi_irqs";
540 msi_irq_group->attrs = msi_attrs;
541
542 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
543 if (!msi_irq_groups)
544 goto error_irq_group;
545 msi_irq_groups[0] = msi_irq_group;
546
547 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
548 if (ret)
549 goto error_irq_groups;
550 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400551
552 return 0;
553
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800554error_irq_groups:
555 kfree(msi_irq_groups);
556error_irq_group:
557 kfree(msi_irq_group);
558error_attrs:
559 count = 0;
560 msi_attr = msi_attrs[count];
561 while (msi_attr) {
562 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
563 kfree(msi_attr->name);
564 kfree(msi_dev_attr);
565 ++count;
566 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400567 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700568 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400569 return ret;
570}
571
Yijing Wangd873b4d2014-07-08 10:07:23 +0800572static struct msi_desc *msi_setup_entry(struct pci_dev *dev)
573{
574 u16 control;
575 struct msi_desc *entry;
576
577 /* MSI Entry Initialization */
578 entry = alloc_msi_entry(dev);
579 if (!entry)
580 return NULL;
581
582 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
583
584 entry->msi_attrib.is_msix = 0;
585 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
586 entry->msi_attrib.entry_nr = 0;
587 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
588 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800589 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
590
591 if (control & PCI_MSI_FLAGS_64BIT)
592 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
593 else
594 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
595
596 /* Save the initial mask status */
597 if (entry->msi_attrib.maskbit)
598 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
599
600 return entry;
601}
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603/**
604 * msi_capability_init - configure device's MSI capability structure
605 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400606 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400608 * Setup the MSI capability structure of the device with the requested
609 * number of interrupts. A return value of zero indicates the successful
610 * setup of an entry with the new MSI irq. A negative return value indicates
611 * an error, and a positive return value indicates the number of interrupts
612 * which could have been allocated.
613 */
614static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
616 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000617 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400618 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Gavin Shane375b562013-04-04 16:54:30 +0000620 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600621
Yijing Wangd873b4d2014-07-08 10:07:23 +0800622 entry = msi_setup_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700623 if (!entry)
624 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700625
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400626 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800627 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400628 msi_mask_irq(entry, mask, mask);
629
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700630 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400633 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000634 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900635 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900636 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000637 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500638 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700639
Neil Hormanda8d1c82011-10-06 14:08:18 -0400640 ret = populate_msi_sysfs(dev);
641 if (ret) {
642 msi_mask_irq(entry, mask, ~mask);
643 free_msi_irqs(dev);
644 return ret;
645 }
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700648 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000649 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800650 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Michael Ellerman7fe37302007-04-18 19:39:21 +1000652 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return 0;
654}
655
Gavin Shan520fe9d2013-04-04 16:54:33 +0000656static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900657{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900658 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900659 u32 table_offset;
660 u8 bir;
661
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600662 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
663 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600664 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
665 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900666 phys_addr = pci_resource_start(dev, bir) + table_offset;
667
668 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
669}
670
Gavin Shan520fe9d2013-04-04 16:54:33 +0000671static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
672 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900673{
674 struct msi_desc *entry;
675 int i;
676
677 for (i = 0; i < nvec; i++) {
678 entry = alloc_msi_entry(dev);
679 if (!entry) {
680 if (!i)
681 iounmap(base);
682 else
683 free_msi_irqs(dev);
684 /* No enough memory. Don't try again */
685 return -ENOMEM;
686 }
687
688 entry->msi_attrib.is_msix = 1;
689 entry->msi_attrib.is_64 = 1;
690 entry->msi_attrib.entry_nr = entries[i].entry;
691 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900692 entry->mask_base = base;
693
694 list_add_tail(&entry->list, &dev->msi_list);
695 }
696
697 return 0;
698}
699
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900700static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000701 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900702{
703 struct msi_desc *entry;
704 int i = 0;
705
706 list_for_each_entry(entry, &dev->msi_list, list) {
707 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
708 PCI_MSIX_ENTRY_VECTOR_CTRL;
709
710 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200711 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900712 entry->masked = readl(entry->mask_base + offset);
713 msix_mask_irq(entry, 1);
714 i++;
715 }
716}
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718/**
719 * msix_capability_init - configure device's MSI-X capability
720 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700721 * @entries: pointer to an array of struct msix_entry entries
722 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600724 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700725 * single MSI-X irq. A return of zero indicates the successful setup of
726 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 **/
728static int msix_capability_init(struct pci_dev *dev,
729 struct msix_entry *entries, int nvec)
730{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000731 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900732 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 void __iomem *base;
734
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700735 /* Ensure MSI-X is disabled while it is set up */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800736 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700737
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800738 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600740 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900741 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 return -ENOMEM;
743
Gavin Shan520fe9d2013-04-04 16:54:33 +0000744 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900745 if (ret)
746 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000747
748 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900749 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100750 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000751
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700752 /*
753 * Some devices require MSI-X to be enabled before we can touch the
754 * MSI-X registers. We need to mask all the vectors to prevent
755 * interrupts coming in before they're fully set up.
756 */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800757 msix_clear_and_set_ctrl(dev, 0,
758 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700759
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900760 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700761
Neil Hormanda8d1c82011-10-06 14:08:18 -0400762 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100763 if (ret)
764 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400765
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700766 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700767 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800768 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800770 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900773
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100774out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900775 if (ret < 0) {
776 /*
777 * If we had some success, report the number of irqs
778 * we succeeded in setting up.
779 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900780 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900781 int avail = 0;
782
783 list_for_each_entry(entry, &dev->msi_list, list) {
784 if (entry->irq != 0)
785 avail++;
786 }
787 if (avail != 0)
788 ret = avail;
789 }
790
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100791out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900792 free_msi_irqs(dev);
793
794 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
797/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600798 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400799 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000800 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400801 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700802 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000803 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600804 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400805 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600806static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400807{
808 struct pci_bus *bus;
809
Brice Goglin0306ebf2006-10-05 10:24:31 +0200810 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600811 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600812 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600813
814 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600815 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400816
Michael Ellerman314e77b2007-04-05 17:19:12 +1000817 /*
818 * You can't ask to have 0 or less MSIs configured.
819 * a) it's stupid ..
820 * b) the list manipulation code assumes nvec >= 1.
821 */
822 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600823 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000824
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900825 /*
826 * Any bridge which does NOT route MSI transactions from its
827 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200828 * the secondary pci_bus.
829 * We expect only arch-specific PCI host bus controller driver
830 * or quirks for specific PCI bridges to be setting NO_MSI.
831 */
Brice Goglin24334a12006-08-31 01:55:07 -0400832 for (bus = dev->bus; bus; bus = bus->parent)
833 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600834 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400835
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600836 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400837}
838
839/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100840 * pci_msi_vec_count - Return the number of MSI vectors a device can send
841 * @dev: device to report about
842 *
843 * This function returns the number of MSI vectors a device requested via
844 * Multiple Message Capable register. It returns a negative errno if the
845 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
846 * and returns a power of two, up to a maximum of 2^5 (32), according to the
847 * MSI specification.
848 **/
849int pci_msi_vec_count(struct pci_dev *dev)
850{
851 int ret;
852 u16 msgctl;
853
854 if (!dev->msi_cap)
855 return -EINVAL;
856
857 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
858 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
859
860 return ret;
861}
862EXPORT_SYMBOL(pci_msi_vec_count);
863
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400864void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400866 struct msi_desc *desc;
867 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100869 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700870 return;
871
Matthew Wilcox110828c2009-06-16 06:31:45 -0600872 BUG_ON(list_empty(&dev->msi_list));
873 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600874
Gavin Shane375b562013-04-04 16:54:30 +0000875 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700876 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800877 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700878
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900879 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800880 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900881 /* Keep cached state to be restored */
Yijing Wang03f56e42014-10-27 10:44:37 +0800882 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100883
884 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400885 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700886}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400887
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900888void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700889{
Yinghai Lud52877c2008-04-23 14:58:09 -0700890 if (!pci_msi_enable || !dev || !dev->msi_enabled)
891 return;
892
893 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900894 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100896EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100899 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100900 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100901 * This function returns the number of device's MSI-X table entries and
902 * therefore the number of MSI-X vectors device is capable of sending.
903 * It returns a negative errno if the device is not capable of sending MSI-X
904 * interrupts.
905 **/
906int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100907{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100908 u16 control;
909
Gavin Shan520fe9d2013-04-04 16:54:33 +0000910 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100911 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100912
Bjorn Helgaasf84ecd282013-04-17 17:38:32 -0600913 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600914 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100915}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100916EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100917
918/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 * pci_enable_msix - configure device's MSI-X capability structure
920 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700921 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700922 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 *
924 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700925 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 * MSI-X mode enabled on its hardware device function. A return of zero
927 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700928 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300930 * of irqs or MSI-X vectors available. Driver should use the returned value to
931 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900933int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600935 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700936 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600938 if (!pci_msi_supported(dev, nvec))
939 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000940
Alexander Gordeev27e20602014-09-23 14:25:11 -0600941 if (!entries)
942 return -EINVAL;
943
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100944 nr_entries = pci_msix_vec_count(dev);
945 if (nr_entries < 0)
946 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300948 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
950 /* Check for any invalid entries */
951 for (i = 0; i < nvec; i++) {
952 if (entries[i].entry >= nr_entries)
953 return -EINVAL; /* invalid entry */
954 for (j = i + 1; j < nvec; j++) {
955 if (entries[i].entry == entries[j].entry)
956 return -EINVAL; /* duplicate entry */
957 }
958 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700959 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700960
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700961 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900962 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400963 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 return -EINVAL;
965 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600966 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100968EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900970void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100971{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900972 struct msi_desc *entry;
973
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100974 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700975 return;
976
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900977 /* Return the device with MSI-X masked as initial states */
978 list_for_each_entry(entry, &dev->msi_list, list) {
979 /* Keep cached states to be restored */
Yijing Wang03f56e42014-10-27 10:44:37 +0800980 __msix_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900981 }
982
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800983 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700984 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800985 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700986}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900987
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900988void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700989{
990 if (!pci_msi_enable || !dev || !dev->msix_enabled)
991 return;
992
993 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900994 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100996EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700998void pci_no_msi(void)
999{
1000 pci_msi_enable = 0;
1001}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001002
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001003/**
1004 * pci_msi_enabled - is MSI enabled?
1005 *
1006 * Returns true if MSI has not been disabled by the command-line option
1007 * pci=nomsi.
1008 **/
1009int pci_msi_enabled(void)
1010{
1011 return pci_msi_enable;
1012}
1013EXPORT_SYMBOL(pci_msi_enabled);
1014
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001015void pci_msi_init_pci_dev(struct pci_dev *dev)
1016{
1017 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001018
1019 /* Disable the msi hardware to avoid screaming interrupts
1020 * during boot. This is the power on reset default so
1021 * usually this should be a noop.
1022 */
Gavin Shane375b562013-04-04 16:54:30 +00001023 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1024 if (dev->msi_cap)
1025 msi_set_enable(dev, 0);
1026
1027 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1028 if (dev->msix_cap)
Yijing Wang66f0d0c2014-06-19 16:29:53 +08001029 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001030}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001031
1032/**
1033 * pci_enable_msi_range - configure device's MSI capability structure
1034 * @dev: device to configure
1035 * @minvec: minimal number of interrupts to configure
1036 * @maxvec: maximum number of interrupts to configure
1037 *
1038 * This function tries to allocate a maximum possible number of interrupts in a
1039 * range between @minvec and @maxvec. It returns a negative errno if an error
1040 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1041 * and updates the @dev's irq member to the lowest new interrupt number;
1042 * the other interrupt numbers allocated to this device are consecutive.
1043 **/
1044int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1045{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001046 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001047 int rc;
1048
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001049 if (!pci_msi_supported(dev, minvec))
1050 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001051
1052 WARN_ON(!!dev->msi_enabled);
1053
1054 /* Check whether driver already requested MSI-X irqs */
1055 if (dev->msix_enabled) {
1056 dev_info(&dev->dev,
1057 "can't enable MSI (MSI-X already enabled)\n");
1058 return -EINVAL;
1059 }
1060
Alexander Gordeev302a2522013-12-30 08:28:16 +01001061 if (maxvec < minvec)
1062 return -ERANGE;
1063
Alexander Gordeev034cd972014-04-14 15:28:35 +02001064 nvec = pci_msi_vec_count(dev);
1065 if (nvec < 0)
1066 return nvec;
1067 else if (nvec < minvec)
1068 return -EINVAL;
1069 else if (nvec > maxvec)
1070 nvec = maxvec;
1071
Alexander Gordeev302a2522013-12-30 08:28:16 +01001072 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001073 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001074 if (rc < 0) {
1075 return rc;
1076 } else if (rc > 0) {
1077 if (rc < minvec)
1078 return -ENOSPC;
1079 nvec = rc;
1080 }
1081 } while (rc);
1082
1083 return nvec;
1084}
1085EXPORT_SYMBOL(pci_enable_msi_range);
1086
1087/**
1088 * pci_enable_msix_range - configure device's MSI-X capability structure
1089 * @dev: pointer to the pci_dev data structure of MSI-X device function
1090 * @entries: pointer to an array of MSI-X entries
1091 * @minvec: minimum number of MSI-X irqs requested
1092 * @maxvec: maximum number of MSI-X irqs requested
1093 *
1094 * Setup the MSI-X capability structure of device function with a maximum
1095 * possible number of interrupts in the range between @minvec and @maxvec
1096 * upon its software driver call to request for MSI-X mode enabled on its
1097 * hardware device function. It returns a negative errno if an error occurs.
1098 * If it succeeds, it returns the actual number of interrupts allocated and
1099 * indicates the successful configuration of MSI-X capability structure
1100 * with new allocated MSI-X interrupts.
1101 **/
1102int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1103 int minvec, int maxvec)
1104{
1105 int nvec = maxvec;
1106 int rc;
1107
1108 if (maxvec < minvec)
1109 return -ERANGE;
1110
1111 do {
1112 rc = pci_enable_msix(dev, entries, nvec);
1113 if (rc < 0) {
1114 return rc;
1115 } else if (rc > 0) {
1116 if (rc < minvec)
1117 return -ENOSPC;
1118 nvec = rc;
1119 }
1120 } while (rc);
1121
1122 return nvec;
1123}
1124EXPORT_SYMBOL(pci_enable_msix_range);