blob: b6f43b738f03ae3b6008cd188d467623c1e70ecf [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070017#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020018#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070019#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/mm.h>
24#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010025#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040026#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070028#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050029#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080030#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070031#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090032
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020033#include "nvme.h"
34
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
36#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070037
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070038#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050039
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050040static int use_threaded_interrupts;
41module_param(use_threaded_interrupts, int, 0);
42
Jon Derrick8ffaadf2015-07-20 10:14:09 -060043static bool use_cmb_sqes = true;
44module_param(use_cmb_sqes, bool, 0644);
45MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
46
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020047static unsigned int max_host_mem_size_mb = 128;
48module_param(max_host_mem_size_mb, uint, 0444);
49MODULE_PARM_DESC(max_host_mem_size_mb,
50 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050051
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070052static unsigned int sgl_threshold = SZ_32K;
53module_param(sgl_threshold, uint, 0644);
54MODULE_PARM_DESC(sgl_threshold,
55 "Use SGLs when average request segment size is larger or equal to "
56 "this size. Use 0 to disable SGLs.");
57
weiping zhangb27c1e62017-07-10 16:46:59 +080058static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
59static const struct kernel_param_ops io_queue_depth_ops = {
60 .set = io_queue_depth_set,
61 .get = param_get_int,
62};
63
64static int io_queue_depth = 1024;
65module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
66MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
67
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010068struct nvme_dev;
69struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070070
Jens Axboea0fa9642015-11-03 20:37:26 -070071static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020078 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
87 int q_depth;
88 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010089 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080090 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010091 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010092 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020095 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010096 u64 cmb_size;
97 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060098 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700100 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200101
102 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300103 u32 *dbbuf_dbs;
104 dma_addr_t dbbuf_dbs_dma_addr;
105 u32 *dbbuf_eis;
106 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200107
108 /* host memory buffer support: */
109 u64 host_mem_size;
110 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200111 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200112 struct nvme_host_mem_buf_desc *host_mem_descs;
113 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500114};
115
weiping zhangb27c1e62017-07-10 16:46:59 +0800116static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117{
118 int n = 0, ret;
119
120 ret = kstrtoint(val, 10, &n);
121 if (ret != 0 || n < 2)
122 return -EINVAL;
123
124 return param_set_int(val, kp);
125}
126
Helen Koikef9f38e32017-04-10 12:51:07 -0300127static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128{
129 return qid * 2 * stride;
130}
131
132static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133{
134 return (qid * 2 + 1) * stride;
135}
136
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
138{
139 return container_of(ctrl, struct nvme_dev, ctrl);
140}
141
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500142/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143 * An NVM Express queue. Each device has at least two (one for admin
144 * commands and one for I/O commands).
145 */
146struct nvme_queue {
147 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500148 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149 spinlock_t q_lock;
150 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600151 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600153 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 dma_addr_t sq_dma_addr;
155 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 u32 __iomem *q_db;
157 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700158 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159 u16 sq_tail;
160 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700161 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400162 u8 cq_phase;
163 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100173 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800177 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100178 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700179 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
308 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309 return false;
310 }
311
312 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500313}
314
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700315/*
316 * Max size of iod being embedded in the request payload
317 */
318#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100319#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320
321/*
322 * Will slightly overestimate the number of pages needed. This is OK
323 * as it only leads to a small amount of wasted memory for the lifetime of
324 * the I/O.
325 */
326static int nvme_npages(unsigned size, struct nvme_dev *dev)
327{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100328 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
329 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700330 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
331}
332
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700333/*
334 * Calculates the number of pages needed for the SGL segments. For example a 4k
335 * page can accommodate 256 SGL descriptors.
336 */
337static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100338{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700339 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340}
341
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700342static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
343 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700345 size_t alloc_size;
346
347 if (use_sgl)
348 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
349 else
350 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
351
352 return alloc_size + sizeof(struct scatterlist) * nseg;
353}
354
355static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
356{
357 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
358 NVME_INT_BYTES(dev), NVME_INT_PAGES,
359 use_sgl);
360
361 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700362}
363
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700364static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
365 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500366{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200368 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369
Keith Busch42483222015-06-01 09:29:54 -0600370 WARN_ON(hctx_idx != 0);
371 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
372 WARN_ON(nvmeq->tags);
373
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600375 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500377}
378
Keith Busch4af0e212015-06-08 10:08:13 -0600379static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
380{
381 struct nvme_queue *nvmeq = hctx->driver_data;
382
383 nvmeq->tags = NULL;
384}
385
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
387 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200390 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500391
Keith Busch42483222015-06-01 09:29:54 -0600392 if (!nvmeq->tags)
393 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394
Keith Busch42483222015-06-01 09:29:54 -0600395 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396 hctx->driver_data = nvmeq;
397 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398}
399
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600400static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
401 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600403 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100404 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200405 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200406 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407
408 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100409 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410 return 0;
411}
412
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200413static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
414{
415 struct nvme_dev *dev = set->driver_data;
416
417 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
418}
419
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500420/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100421 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422 * @nvmeq: The queue to use
423 * @cmd: The command to send
424 *
425 * Safe to use from interrupt context
426 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530427static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
428 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500429{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430 u16 tail = nvmeq->sq_tail;
431
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600432 if (nvmeq->sq_cmds_io)
433 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
434 else
435 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
436
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500437 if (++tail == nvmeq->q_depth)
438 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300439 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
440 nvmeq->dbbuf_sq_ei))
441 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500442 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443}
444
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700445static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700446{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100447 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449}
450
Minwoo Im955b1b52017-12-20 16:30:50 +0900451static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
452{
453 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100454 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900455 unsigned int avg_seg_size;
456
Keith Busch20469a32018-01-17 22:04:37 +0100457 if (nseg == 0)
458 return false;
459
460 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900461
462 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
463 return false;
464 if (!iod->nvmeq->qid)
465 return false;
466 if (!sgl_threshold || avg_seg_size < sgl_threshold)
467 return false;
468 return true;
469}
470
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200471static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500472{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100473 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700474 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100475 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500476
Minwoo Im955b1b52017-12-20 16:30:50 +0900477 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
478
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100479 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700480 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
481 iod->use_sgl);
482
483 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100484 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200485 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100486 } else {
487 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700488 }
489
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100490 iod->aborted = 0;
491 iod->npages = -1;
492 iod->nents = 0;
493 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700494
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200495 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700496}
497
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100498static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500499{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100500 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700501 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
502 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
503
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500504 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500505
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500506 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700507 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
508 dma_addr);
509
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500510 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700511 void *addr = nvme_pci_iod_list(req)[i];
512
513 if (iod->use_sgl) {
514 struct nvme_sgl_desc *sg_list = addr;
515
516 next_dma_addr =
517 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
518 } else {
519 __le64 *prp_list = addr;
520
521 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
522 }
523
524 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
525 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500526 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700527
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100528 if (iod->sg != iod->inline_sg)
529 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600530}
531
Keith Busch52b68d72015-02-23 09:16:21 -0700532#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700533static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
534{
535 if (be32_to_cpu(pi->ref_tag) == v)
536 pi->ref_tag = cpu_to_be32(p);
537}
538
539static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
540{
541 if (be32_to_cpu(pi->ref_tag) == p)
542 pi->ref_tag = cpu_to_be32(v);
543}
544
545/**
546 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
547 *
548 * The virtual start sector is the one that was originally submitted by the
549 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
550 * start sector may be different. Remap protection information to match the
551 * physical LBA on writes, and back to the original seed on reads.
552 *
553 * Type 0 and 3 do not have a ref tag, so no remapping required.
554 */
555static void nvme_dif_remap(struct request *req,
556 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
557{
558 struct nvme_ns *ns = req->rq_disk->private_data;
559 struct bio_integrity_payload *bip;
560 struct t10_pi_tuple *pi;
561 void *p, *pmap;
562 u32 i, nlb, ts, phys, virt;
563
564 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
565 return;
566
567 bip = bio_integrity(req->bio);
568 if (!bip)
569 return;
570
571 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700572
573 p = pmap;
574 virt = bip_get_seed(bip);
575 phys = nvme_block_nr(ns, blk_rq_pos(req));
576 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400577 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700578
579 for (i = 0; i < nlb; i++, virt++, phys++) {
580 pi = (struct t10_pi_tuple *)p;
581 dif_swap(phys, virt, pi);
582 p += ts;
583 }
584 kunmap_atomic(pmap);
585}
Keith Busch52b68d72015-02-23 09:16:21 -0700586#else /* CONFIG_BLK_DEV_INTEGRITY */
587static void nvme_dif_remap(struct request *req,
588 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
589{
590}
591static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
592{
593}
594static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
595{
596}
Keith Busch52b68d72015-02-23 09:16:21 -0700597#endif
598
Keith Buschd0877472017-09-15 13:05:38 -0400599static void nvme_print_sgl(struct scatterlist *sgl, int nents)
600{
601 int i;
602 struct scatterlist *sg;
603
604 for_each_sg(sgl, sg, nents, i) {
605 dma_addr_t phys = sg_phys(sg);
606 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
607 "dma_address:%pad dma_length:%d\n",
608 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
609 sg_dma_len(sg));
610 }
611}
612
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700613static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
614 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500615{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100616 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500617 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100618 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500619 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500620 int dma_len = sg_dma_len(sg);
621 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100622 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500623 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500624 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700625 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500627 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500628
Keith Busch1d090622014-06-23 11:34:01 -0600629 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200630 if (length <= 0) {
631 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700632 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200633 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500634
Keith Busch1d090622014-06-23 11:34:01 -0600635 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500636 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600637 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500638 } else {
639 sg = sg_next(sg);
640 dma_addr = sg_dma_address(sg);
641 dma_len = sg_dma_len(sg);
642 }
643
Keith Busch1d090622014-06-23 11:34:01 -0600644 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600645 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700646 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500647 }
648
Keith Busch1d090622014-06-23 11:34:01 -0600649 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500650 if (nprps <= (256 / 8)) {
651 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500652 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 } else {
654 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500656 }
657
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200658 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400659 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600660 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500661 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400662 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400663 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500664 list[0] = prp_list;
665 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500666 i = 0;
667 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600668 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200670 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400672 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500673 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400674 prp_list[0] = old_prp_list[i - 1];
675 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
676 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500677 }
678 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600679 dma_len -= page_size;
680 dma_addr += page_size;
681 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 if (length <= 0)
683 break;
684 if (dma_len > 0)
685 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400686 if (unlikely(dma_len < 0))
687 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500688 sg = sg_next(sg);
689 dma_addr = sg_dma_address(sg);
690 dma_len = sg_dma_len(sg);
691 }
692
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700693done:
694 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
695 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
696
Keith Busch86eea282017-07-12 15:59:07 -0400697 return BLK_STS_OK;
698
699 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400700 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
701 "Invalid SGL for payload:%d nents:%d\n",
702 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400703 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500704}
705
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700706static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
707 struct scatterlist *sg)
708{
709 sge->addr = cpu_to_le64(sg_dma_address(sg));
710 sge->length = cpu_to_le32(sg_dma_len(sg));
711 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
712}
713
714static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
715 dma_addr_t dma_addr, int entries)
716{
717 sge->addr = cpu_to_le64(dma_addr);
718 if (entries < SGES_PER_PAGE) {
719 sge->length = cpu_to_le32(entries * sizeof(*sge));
720 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
721 } else {
722 sge->length = cpu_to_le32(PAGE_SIZE);
723 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
724 }
725}
726
727static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100728 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729{
730 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700731 struct dma_pool *pool;
732 struct nvme_sgl_desc *sg_list;
733 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100735 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700736
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737 /* setting the transfer type as SGL */
738 cmd->flags = NVME_CMD_SGL_METABUF;
739
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100740 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700741 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
742 return BLK_STS_OK;
743 }
744
745 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
746 pool = dev->prp_small_pool;
747 iod->npages = 0;
748 } else {
749 pool = dev->prp_page_pool;
750 iod->npages = 1;
751 }
752
753 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
754 if (!sg_list) {
755 iod->npages = -1;
756 return BLK_STS_RESOURCE;
757 }
758
759 nvme_pci_iod_list(req)[0] = sg_list;
760 iod->first_dma = sgl_dma;
761
762 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
763
764 do {
765 if (i == SGES_PER_PAGE) {
766 struct nvme_sgl_desc *old_sg_desc = sg_list;
767 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
768
769 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
770 if (!sg_list)
771 return BLK_STS_RESOURCE;
772
773 i = 0;
774 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
775 sg_list[i++] = *link;
776 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
777 }
778
779 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700780 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100781 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700782
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783 return BLK_STS_OK;
784}
785
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200786static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100787 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200788{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100789 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200790 struct request_queue *q = req->q;
791 enum dma_data_direction dma_dir = rq_data_dir(req) ?
792 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200793 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100794 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200795
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700796 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200797 iod->nents = blk_rq_map_sg(q, req, iod->sg);
798 if (!iod->nents)
799 goto out;
800
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200801 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100802 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
803 DMA_ATTR_NO_WARN);
804 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200805 goto out;
806
Minwoo Im955b1b52017-12-20 16:30:50 +0900807 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100808 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700809 else
810 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
811
Keith Busch86eea282017-07-12 15:59:07 -0400812 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200813 goto out_unmap;
814
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200815 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 if (blk_integrity_rq(req)) {
817 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
818 goto out_unmap;
819
Christoph Hellwigbf684052015-10-26 17:12:51 +0900820 sg_init_table(&iod->meta_sg, 1);
821 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200822 goto out_unmap;
823
Keith Buschb5d8af52017-08-29 17:46:02 -0400824 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200825 nvme_dif_remap(req, nvme_dif_prep);
826
Christoph Hellwigbf684052015-10-26 17:12:51 +0900827 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200828 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200829 }
830
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900832 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200833 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834
835out_unmap:
836 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
837out:
838 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200839}
840
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100841static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100842{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100844 enum dma_data_direction dma_dir = rq_data_dir(req) ?
845 DMA_TO_DEVICE : DMA_FROM_DEVICE;
846
847 if (iod->nents) {
848 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
849 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400850 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100851 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900852 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100853 }
854 }
855
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700856 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100857 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500858}
859
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700860/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200861 * NOTE: ns is NULL when called on the admin queue.
862 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200863static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600865{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700866 struct nvme_ns *ns = hctx->queue->queuedata;
867 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200868 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200871 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700872
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700873 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200874 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100875 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600876
Christoph Hellwigb131c612017-01-13 12:29:12 +0100877 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200878 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700879 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600880
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200881 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100882 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200883 if (ret)
884 goto out_cleanup_iod;
885 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700886
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100887 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200888
889 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700890 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700892 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700893 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700894 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200895 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700896 nvme_process_cq(nvmeq);
897 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200898 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700899out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100900 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700901out_free_cmd:
902 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200903 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500904}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500905
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200906static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100907{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100908 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100909
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200910 nvme_unmap_data(iod->nvmeq->dev, req);
911 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500912}
913
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100914/* We read the CQE phase first to check if the rest of the entry is valid */
915static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
916 u16 phase)
917{
918 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
919}
920
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300921static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500922{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300923 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500924
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300926 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
927 nvmeq->dbbuf_cq_ei))
928 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300929 }
930}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500931
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300932static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
933 struct nvme_completion *cqe)
934{
935 struct request *req;
936
937 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
938 dev_warn(nvmeq->dev->ctrl.device,
939 "invalid id %d completed on queue %d\n",
940 cqe->command_id, le16_to_cpu(cqe->sq_id));
941 return;
942 }
943
944 /*
945 * AEN requests are special as they don't time out and can
946 * survive any kind of queue freeze and often don't respond to
947 * aborts. We don't even bother to allocate a struct request
948 * for them but rather special case them here.
949 */
950 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700951 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300952 nvme_complete_async_event(&nvmeq->dev->ctrl,
953 cqe->status, &cqe->result);
954 return;
955 }
956
Keith Busche9d8a0f2017-08-17 16:45:06 -0400957 nvmeq->cqe_seen = 1;
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300958 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
959 nvme_end_request(req, cqe->status, cqe->result);
960}
961
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300962static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
963 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500964{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300965 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
966 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500967
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300968 if (++nvmeq->cq_head == nvmeq->q_depth) {
969 nvmeq->cq_head = 0;
970 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500971 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300972 return true;
973 }
974 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700975}
976
977static void nvme_process_cq(struct nvme_queue *nvmeq)
978{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300979 struct nvme_completion cqe;
980 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500981
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300982 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300983 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300984 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500985 }
986
Keith Busche9d8a0f2017-08-17 16:45:06 -0400987 if (consumed)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300988 nvme_ring_cq_doorbell(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500989}
990
991static irqreturn_t nvme_irq(int irq, void *data)
992{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500993 irqreturn_t result;
994 struct nvme_queue *nvmeq = data;
995 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400996 nvme_process_cq(nvmeq);
997 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
998 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500999 spin_unlock(&nvmeq->q_lock);
1000 return result;
1001}
1002
1003static irqreturn_t nvme_irq_check(int irq, void *data)
1004{
1005 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001006 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1007 return IRQ_WAKE_THREAD;
1008 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001009}
1010
Keith Busch7776db12017-02-24 17:59:28 -05001011static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001012{
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001013 struct nvme_completion cqe;
1014 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001015
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001016 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1017 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001018
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001019 spin_lock_irq(&nvmeq->q_lock);
1020 while (nvme_read_cqe(nvmeq, &cqe)) {
1021 nvme_handle_cqe(nvmeq, &cqe);
1022 consumed++;
1023
1024 if (tag == cqe.command_id) {
1025 found = 1;
1026 break;
1027 }
1028 }
1029
1030 if (consumed)
1031 nvme_ring_cq_doorbell(nvmeq);
1032 spin_unlock_irq(&nvmeq->q_lock);
1033
1034 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001035}
1036
Keith Busch7776db12017-02-24 17:59:28 -05001037static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1038{
1039 struct nvme_queue *nvmeq = hctx->driver_data;
1040
1041 return __nvme_poll(nvmeq, tag);
1042}
1043
Keith Buschad22c352017-11-07 15:13:12 -07001044static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001045{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001046 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001047 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001048 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001049
1050 memset(&c, 0, sizeof(c));
1051 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001052 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001053
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001054 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001055 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001056 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001057}
1058
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1060{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001061 struct nvme_command c;
1062
1063 memset(&c, 0, sizeof(c));
1064 c.delete_queue.opcode = opcode;
1065 c.delete_queue.qid = cpu_to_le16(id);
1066
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001067 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001068}
1069
1070static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1071 struct nvme_queue *nvmeq)
1072{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001073 struct nvme_command c;
1074 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1075
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001076 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001077 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001078 * is attached to the request.
1079 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001080 memset(&c, 0, sizeof(c));
1081 c.create_cq.opcode = nvme_admin_create_cq;
1082 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1083 c.create_cq.cqid = cpu_to_le16(qid);
1084 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1085 c.create_cq.cq_flags = cpu_to_le16(flags);
1086 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1087
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001088 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001089}
1090
1091static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1092 struct nvme_queue *nvmeq)
1093{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001095 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001096
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001097 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001098 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001099 * is attached to the request.
1100 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101 memset(&c, 0, sizeof(c));
1102 c.create_sq.opcode = nvme_admin_create_sq;
1103 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1104 c.create_sq.sqid = cpu_to_le16(qid);
1105 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1106 c.create_sq.sq_flags = cpu_to_le16(flags);
1107 c.create_sq.cqid = cpu_to_le16(qid);
1108
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001109 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110}
1111
1112static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1113{
1114 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1115}
1116
1117static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1118{
1119 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1120}
1121
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001122static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001123{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001124 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1125 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001126
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001127 dev_warn(nvmeq->dev->ctrl.device,
1128 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001129 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001130 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001131}
1132
Keith Buschb2a0eb12017-06-07 20:32:50 +02001133static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1134{
1135
1136 /* If true, indicates loss of adapter communication, possibly by a
1137 * NVMe Subsystem reset.
1138 */
1139 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1140
Jianchao Wangad700622018-01-22 22:03:16 +08001141 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1142 switch (dev->ctrl.state) {
1143 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001144 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001145 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001146 default:
1147 break;
1148 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001149
1150 /* We shouldn't reset unless the controller is on fatal error state
1151 * _or_ if we lost the communication with it.
1152 */
1153 if (!(csts & NVME_CSTS_CFS) && !nssro)
1154 return false;
1155
Keith Buschb2a0eb12017-06-07 20:32:50 +02001156 return true;
1157}
1158
1159static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1160{
1161 /* Read a config register to help see what died. */
1162 u16 pci_status;
1163 int result;
1164
1165 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1166 &pci_status);
1167 if (result == PCIBIOS_SUCCESSFUL)
1168 dev_warn(dev->ctrl.device,
1169 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1170 csts, pci_status);
1171 else
1172 dev_warn(dev->ctrl.device,
1173 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1174 csts, result);
1175}
1176
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001177static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001178{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001179 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1180 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001181 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001182 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001183 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001184 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1185
Wen Xiong651438b2018-02-15 14:05:10 -06001186 /* If PCI error recovery process is happening, we cannot reset or
1187 * the recovery mechanism will surely fail.
1188 */
1189 mb();
1190 if (pci_channel_offline(to_pci_dev(dev->dev)))
1191 return BLK_EH_RESET_TIMER;
1192
Keith Buschb2a0eb12017-06-07 20:32:50 +02001193 /*
1194 * Reset immediately if the controller is failed
1195 */
1196 if (nvme_should_reset(dev, csts)) {
1197 nvme_warn_reset(dev, csts);
1198 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001199 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001200 return BLK_EH_HANDLED;
1201 }
Keith Buschc30341d2013-12-10 13:10:38 -07001202
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001203 /*
Keith Busch7776db12017-02-24 17:59:28 -05001204 * Did we miss an interrupt?
1205 */
1206 if (__nvme_poll(nvmeq, req->tag)) {
1207 dev_warn(dev->ctrl.device,
1208 "I/O %d QID %d timeout, completion polled\n",
1209 req->tag, nvmeq->qid);
1210 return BLK_EH_HANDLED;
1211 }
1212
1213 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001214 * Shutdown immediately if controller times out while starting. The
1215 * reset work will see the pci device disabled when it gets the forced
1216 * cancellation error. All outstanding requests are completed on
1217 * shutdown, so we return BLK_EH_HANDLED.
1218 */
Keith Busch42441402018-02-08 08:55:34 -07001219 switch (dev->ctrl.state) {
1220 case NVME_CTRL_CONNECTING:
1221 case NVME_CTRL_RESETTING:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001222 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001223 "I/O %d QID %d timeout, disable controller\n",
1224 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001225 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001226 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001227 return BLK_EH_HANDLED;
Keith Busch42441402018-02-08 08:55:34 -07001228 default:
1229 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001230 }
1231
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001232 /*
1233 * Shutdown the controller immediately and schedule a reset if the
1234 * command was already aborted once before and still hasn't been
1235 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001236 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001237 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001238 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001239 "I/O %d QID %d timeout, reset controller\n",
1240 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001241 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001242 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001243
Keith Busche1569a12015-11-26 12:11:07 +01001244 /*
1245 * Mark the request as handled, since the inline shutdown
1246 * forces all outstanding requests to complete.
1247 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001248 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001249 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001250 }
Keith Buschc30341d2013-12-10 13:10:38 -07001251
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001252 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1253 atomic_inc(&dev->ctrl.abort_limit);
1254 return BLK_EH_RESET_TIMER;
1255 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001256 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001257
Keith Buschc30341d2013-12-10 13:10:38 -07001258 memset(&cmd, 0, sizeof(cmd));
1259 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001261 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001262
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001263 dev_warn(nvmeq->dev->ctrl.device,
1264 "I/O %d QID %d timeout, aborting\n",
1265 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001266
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001267 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001268 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001269 if (IS_ERR(abort_req)) {
1270 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001271 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001272 }
Keith Buschc30341d2013-12-10 13:10:38 -07001273
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001274 abort_req->timeout = ADMIN_TIMEOUT;
1275 abort_req->end_io_data = NULL;
1276 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001277
Keith Busch7a509a62015-01-07 18:55:53 -07001278 /*
1279 * The aborted req will be completed on receiving the abort req.
1280 * We enable the timer again. If hit twice, it'll cause a device reset,
1281 * as the device then is in a faulty state.
1282 */
Keith Busch07836e62015-02-19 10:34:48 -07001283 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001284}
1285
Keith Buschf435c282014-07-07 09:14:42 -06001286static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001287{
1288 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1289 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001290 if (nvmeq->sq_cmds)
1291 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001292 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001293}
1294
Keith Buscha1a5ef92013-12-16 13:50:00 -05001295static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001296{
1297 int i;
1298
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001299 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001300 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001301 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001302 }
Keith Busch22404272013-07-15 15:02:20 -06001303}
1304
Keith Busch4d115422013-12-10 13:10:40 -07001305/**
1306 * nvme_suspend_queue - put queue into suspended state
1307 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001308 */
1309static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001310{
Keith Busch2b25d982014-12-22 12:59:04 -07001311 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001312
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001313 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001314 if (nvmeq->cq_vector == -1) {
1315 spin_unlock_irq(&nvmeq->q_lock);
1316 return 1;
1317 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001318 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001319 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001320 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001321 spin_unlock_irq(&nvmeq->q_lock);
1322
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001323 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001324 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001325
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001326 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001327
Keith Busch4d115422013-12-10 13:10:40 -07001328 return 0;
1329}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001330
Keith Buscha5cdb682016-01-12 14:41:18 -07001331static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001332{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001333 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001334
Keith Buscha5cdb682016-01-12 14:41:18 -07001335 if (shutdown)
1336 nvme_shutdown_ctrl(&dev->ctrl);
1337 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001338 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001339
1340 spin_lock_irq(&nvmeq->q_lock);
1341 nvme_process_cq(nvmeq);
1342 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001343}
1344
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001345static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1346 int entry_size)
1347{
1348 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001349 unsigned q_size_aligned = roundup(q_depth * entry_size,
1350 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001351
1352 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001353 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001354 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001355 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001356
1357 /*
1358 * Ensure the reduced q_depth is above some threshold where it
1359 * would be better to map queues in system memory with the
1360 * original depth
1361 */
1362 if (q_depth < 64)
1363 return -ENOMEM;
1364 }
1365
1366 return q_depth;
1367}
1368
1369static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1370 int qid, int depth)
1371{
Keith Busch815c6702018-02-13 05:44:44 -07001372 /* CMB SQEs will be mapped before creation */
1373 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1374 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001375
Keith Busch815c6702018-02-13 05:44:44 -07001376 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1377 &nvmeq->sq_dma_addr, GFP_KERNEL);
1378 if (!nvmeq->sq_cmds)
1379 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001380 return 0;
1381}
1382
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001383static int nvme_alloc_queue(struct nvme_dev *dev, int qid,
1384 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001385{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001386 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001387
Keith Busch62314e42018-01-23 09:16:19 -07001388 if (dev->ctrl.queue_count > qid)
1389 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001390
Christoph Hellwige75ec752015-05-22 11:12:39 +02001391 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001392 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001393 if (!nvmeq->cqes)
1394 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001396 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397 goto free_cqdma;
1398
Christoph Hellwige75ec752015-05-22 11:12:39 +02001399 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001400 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401 spin_lock_init(&nvmeq->q_lock);
1402 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001403 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001404 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001405 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001406 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001407 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001408 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001409
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001410 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001411
1412 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001413 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001414 nvmeq->cq_dma_addr);
1415 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001416 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001417}
1418
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001419static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001420{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001421 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1422 int nr = nvmeq->dev->ctrl.instance;
1423
1424 if (use_threaded_interrupts) {
1425 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1426 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1427 } else {
1428 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1429 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1430 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001431}
1432
Keith Busch22404272013-07-15 15:02:20 -06001433static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001434{
Keith Busch22404272013-07-15 15:02:20 -06001435 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001436
Keith Busch7be50e92014-09-10 15:48:47 -06001437 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001438 nvmeq->sq_tail = 0;
1439 nvmeq->cq_head = 0;
1440 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001441 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001442 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001443 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001444 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001445 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001446}
1447
1448static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1449{
1450 struct nvme_dev *dev = nvmeq->dev;
1451 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001452
Keith Busch815c6702018-02-13 05:44:44 -07001453 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1454 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1455 dev->ctrl.page_size);
1456 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1457 nvmeq->sq_cmds_io = dev->cmb + offset;
1458 }
1459
Keith Busch2b25d982014-12-22 12:59:04 -07001460 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001461 result = adapter_alloc_cq(dev, qid, nvmeq);
1462 if (result < 0)
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001463 goto release_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001464
1465 result = adapter_alloc_sq(dev, qid, nvmeq);
1466 if (result < 0)
1467 goto release_cq;
1468
Keith Busch161b8be2017-09-14 13:54:39 -04001469 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001470 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001471 if (result < 0)
1472 goto release_sq;
1473
Keith Busch22404272013-07-15 15:02:20 -06001474 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001475
1476 release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001477 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478 adapter_delete_sq(dev, qid);
1479 release_cq:
1480 adapter_delete_cq(dev, qid);
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001481 release_vector:
1482 nvmeq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001483 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484}
1485
Eric Biggersf363b082017-03-30 13:39:16 -07001486static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001487 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001488 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001489 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001490 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001491 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001492 .timeout = nvme_timeout,
1493};
1494
Eric Biggersf363b082017-03-30 13:39:16 -07001495static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001496 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001497 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001498 .init_hctx = nvme_init_hctx,
1499 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001500 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001501 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001502 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001503};
1504
Keith Buschea191d22015-01-07 18:55:49 -07001505static void nvme_dev_remove_admin(struct nvme_dev *dev)
1506{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001507 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001508 /*
1509 * If the controller was reset during removal, it's possible
1510 * user requests may be waiting on a stopped queue. Start the
1511 * queue to flush these to completion.
1512 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001513 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001514 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001515 blk_mq_free_tag_set(&dev->admin_tagset);
1516 }
1517}
1518
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001519static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1520{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001521 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001522 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1523 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001524
Keith Busch38dabe22017-11-07 15:13:10 -07001525 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001526 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001527 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001528 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001529 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001530 dev->admin_tagset.driver_data = dev;
1531
1532 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1533 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001534 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001535
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001536 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1537 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001538 blk_mq_free_tag_set(&dev->admin_tagset);
1539 return -ENOMEM;
1540 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001541 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001542 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001543 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001544 return -ENODEV;
1545 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001546 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001547 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001548
1549 return 0;
1550}
1551
Xu Yu97f6ef62017-05-24 16:39:55 +08001552static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1553{
1554 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1555}
1556
1557static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1558{
1559 struct pci_dev *pdev = to_pci_dev(dev->dev);
1560
1561 if (size <= dev->bar_mapped_size)
1562 return 0;
1563 if (size > pci_resource_len(pdev, 0))
1564 return -ENOMEM;
1565 if (dev->bar)
1566 iounmap(dev->bar);
1567 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1568 if (!dev->bar) {
1569 dev->bar_mapped_size = 0;
1570 return -ENOMEM;
1571 }
1572 dev->bar_mapped_size = size;
1573 dev->dbs = dev->bar + NVME_REG_DBS;
1574
1575 return 0;
1576}
1577
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001578static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001579{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001580 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001581 u32 aqa;
1582 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001583
Xu Yu97f6ef62017-05-24 16:39:55 +08001584 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1585 if (result < 0)
1586 return result;
1587
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001588 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001589 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001590
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001591 if (dev->subsystem &&
1592 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1593 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001594
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001595 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001596 if (result < 0)
1597 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001598
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001599 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1600 dev_to_node(dev->dev));
1601 if (result)
1602 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001603
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001604 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001605 aqa = nvmeq->q_depth - 1;
1606 aqa |= aqa << 16;
1607
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001608 writel(aqa, dev->bar + NVME_REG_AQA);
1609 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1610 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001611
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001612 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001613 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001614 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001615
Keith Busch2b25d982014-12-22 12:59:04 -07001616 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001617 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001618 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001619 if (result) {
1620 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001621 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001622 }
Keith Busch025c5572013-05-01 13:07:51 -06001623
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001624 return result;
1625}
1626
Christoph Hellwig749941f2015-11-26 11:46:39 +01001627static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001628{
Keith Busch949928c2015-12-17 17:08:15 -07001629 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001630 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001631
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001632 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001633 /* vector == qid - 1, match nvme_create_queue */
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001634 if (nvme_alloc_queue(dev, i, dev->q_depth,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001635 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001636 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001637 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001638 }
1639 }
Keith Busch42f61422014-03-24 10:46:25 -06001640
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001641 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001642 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001643 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001644 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001645 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001646 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001647
1648 /*
1649 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001650 * than the desired amount of queues, and even a controller without
1651 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001652 * be useful to upgrade a buggy firmware for example.
1653 */
1654 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001655}
1656
Stephen Bates202021c2016-10-05 20:01:12 -06001657static ssize_t nvme_cmb_show(struct device *dev,
1658 struct device_attribute *attr,
1659 char *buf)
1660{
1661 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1662
Stephen Batesc9658092016-12-16 11:54:50 -07001663 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001664 ndev->cmbloc, ndev->cmbsz);
1665}
1666static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1667
Christoph Hellwig88de4592017-12-20 14:50:00 +01001668static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001669{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001670 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1671
1672 return 1ULL << (12 + 4 * szu);
1673}
1674
1675static u32 nvme_cmb_size(struct nvme_dev *dev)
1676{
1677 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1678}
1679
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001680static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001681{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001682 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001683 resource_size_t bar_size;
1684 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001685 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001686
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001687 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001688 if (!dev->cmbsz)
1689 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001690 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001691
Stephen Bates202021c2016-10-05 20:01:12 -06001692 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001693 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694
Christoph Hellwig88de4592017-12-20 14:50:00 +01001695 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1696 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001697 bar = NVME_CMB_BIR(dev->cmbloc);
1698 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001699
1700 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001701 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001702
1703 /*
1704 * Controllers may support a CMB size larger than their BAR,
1705 * for example, due to being behind a bridge. Reduce the CMB to
1706 * the reported size of the BAR
1707 */
1708 if (size > bar_size - offset)
1709 size = bar_size - offset;
1710
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001711 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1712 if (!dev->cmb)
1713 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001714 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001715 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001716
1717 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1718 &dev_attr_cmb.attr, NULL))
1719 dev_warn(dev->ctrl.device,
1720 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001721}
1722
1723static inline void nvme_release_cmb(struct nvme_dev *dev)
1724{
1725 if (dev->cmb) {
1726 iounmap(dev->cmb);
1727 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001728 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1729 &dev_attr_cmb.attr, NULL);
1730 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001731 }
1732}
1733
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001734static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001735{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001736 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001737 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001738 int ret;
1739
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001740 memset(&c, 0, sizeof(c));
1741 c.features.opcode = nvme_admin_set_features;
1742 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1743 c.features.dword11 = cpu_to_le32(bits);
1744 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1745 ilog2(dev->ctrl.page_size));
1746 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1747 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1748 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1749
1750 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1751 if (ret) {
1752 dev_warn(dev->ctrl.device,
1753 "failed to set host mem (err %d, flags %#x).\n",
1754 ret, bits);
1755 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001756 return ret;
1757}
1758
1759static void nvme_free_host_mem(struct nvme_dev *dev)
1760{
1761 int i;
1762
1763 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1764 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1765 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1766
1767 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1768 le64_to_cpu(desc->addr));
1769 }
1770
1771 kfree(dev->host_mem_desc_bufs);
1772 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001773 dma_free_coherent(dev->dev,
1774 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1775 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001776 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001777 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001778}
1779
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001780static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1781 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001782{
1783 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001784 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001785 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001786 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001787 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001788 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001789
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001790 tmp = (preferred + chunk_size - 1);
1791 do_div(tmp, chunk_size);
1792 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001793
1794 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1795 max_entries = dev->ctrl.hmmaxd;
1796
Christoph Hellwig4033f352017-08-28 10:47:18 +02001797 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1798 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001799 if (!descs)
1800 goto out;
1801
1802 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1803 if (!bufs)
1804 goto out_free_descs;
1805
Minwoo Im244a8fe2017-11-17 01:34:24 +09001806 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001807 dma_addr_t dma_addr;
1808
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001809 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001810 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1811 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1812 if (!bufs[i])
1813 break;
1814
1815 descs[i].addr = cpu_to_le64(dma_addr);
1816 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1817 i++;
1818 }
1819
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001820 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001821 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001822
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001823 dev->nr_host_mem_descs = i;
1824 dev->host_mem_size = size;
1825 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001826 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001827 dev->host_mem_desc_bufs = bufs;
1828 return 0;
1829
1830out_free_bufs:
1831 while (--i >= 0) {
1832 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1833
1834 dma_free_coherent(dev->dev, size, bufs[i],
1835 le64_to_cpu(descs[i].addr));
1836 }
1837
1838 kfree(bufs);
1839out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001840 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1841 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001842out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001843 dev->host_mem_descs = NULL;
1844 return -ENOMEM;
1845}
1846
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001847static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1848{
1849 u32 chunk_size;
1850
1851 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001852 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001853 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001854 chunk_size /= 2) {
1855 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1856 if (!min || dev->host_mem_size >= min)
1857 return 0;
1858 nvme_free_host_mem(dev);
1859 }
1860 }
1861
1862 return -ENOMEM;
1863}
1864
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001865static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001866{
1867 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1868 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1869 u64 min = (u64)dev->ctrl.hmmin * 4096;
1870 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001871 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001872
1873 preferred = min(preferred, max);
1874 if (min > max) {
1875 dev_warn(dev->ctrl.device,
1876 "min host memory (%lld MiB) above limit (%d MiB).\n",
1877 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1878 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001879 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001880 }
1881
1882 /*
1883 * If we already have a buffer allocated check if we can reuse it.
1884 */
1885 if (dev->host_mem_descs) {
1886 if (dev->host_mem_size >= min)
1887 enable_bits |= NVME_HOST_MEM_RETURN;
1888 else
1889 nvme_free_host_mem(dev);
1890 }
1891
1892 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001893 if (nvme_alloc_host_mem(dev, min, preferred)) {
1894 dev_warn(dev->ctrl.device,
1895 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001896 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001897 }
1898
1899 dev_info(dev->ctrl.device,
1900 "allocated %lld MiB host memory buffer.\n",
1901 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902 }
1903
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001904 ret = nvme_set_host_mem(dev, enable_bits);
1905 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001907 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001908}
1909
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001910static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001911{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001912 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001913 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001914 int result, nr_io_queues;
1915 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001916
Ming Lei16ccfff2018-02-06 20:17:42 +08001917 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001918 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1919 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001920 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001921
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001922 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001923 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001924
Christoph Hellwig88de4592017-12-20 14:50:00 +01001925 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001926 result = nvme_cmb_qdepth(dev, nr_io_queues,
1927 sizeof(struct nvme_command));
1928 if (result > 0)
1929 dev->q_depth = result;
1930 else
1931 nvme_release_cmb(dev);
1932 }
1933
Xu Yu97f6ef62017-05-24 16:39:55 +08001934 do {
1935 size = db_bar_size(dev, nr_io_queues);
1936 result = nvme_remap_bar(dev, size);
1937 if (!result)
1938 break;
1939 if (!--nr_io_queues)
1940 return -ENOMEM;
1941 } while (1);
1942 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001943
Keith Busch9d713c22013-07-15 15:02:24 -06001944 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001945 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001946
Jens Axboee32efbf2014-11-14 09:49:26 -07001947 /*
1948 * If we enable msix early due to not intx, disable it again before
1949 * setting up the full range we need.
1950 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001951 pci_free_irq_vectors(pdev);
1952 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1953 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1954 if (nr_io_queues <= 0)
1955 return -EIO;
1956 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001957
Matthew Wilcox063a8092013-06-20 10:53:48 -04001958 /*
1959 * Should investigate if there's a performance win from allocating
1960 * more queues than interrupt vectors; it might allow the submission
1961 * path to scale better, even if the receive path is limited by the
1962 * number of interrupts.
1963 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001964
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001965 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001966 if (result) {
1967 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001968 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001969 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001970 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001971}
1972
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001973static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001974{
1975 struct nvme_queue *nvmeq = req->end_io_data;
1976
1977 blk_mq_free_request(req);
1978 complete(&nvmeq->dev->ioq_wait);
1979}
1980
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001981static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001982{
1983 struct nvme_queue *nvmeq = req->end_io_data;
1984
1985 if (!error) {
1986 unsigned long flags;
1987
Ming Lin2e39e0f2016-04-05 10:32:04 -07001988 /*
1989 * We might be called with the AQ q_lock held
1990 * and the I/O queue q_lock should always
1991 * nest inside the AQ one.
1992 */
1993 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1994 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001995 nvme_process_cq(nvmeq);
1996 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1997 }
1998
1999 nvme_del_queue_end(req, error);
2000}
2001
2002static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2003{
2004 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2005 struct request *req;
2006 struct nvme_command cmd;
2007
2008 memset(&cmd, 0, sizeof(cmd));
2009 cmd.delete_queue.opcode = opcode;
2010 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2011
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002012 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002013 if (IS_ERR(req))
2014 return PTR_ERR(req);
2015
2016 req->timeout = ADMIN_TIMEOUT;
2017 req->end_io_data = nvmeq;
2018
2019 blk_execute_rq_nowait(q, NULL, req, false,
2020 opcode == nvme_admin_delete_cq ?
2021 nvme_del_cq_end : nvme_del_queue_end);
2022 return 0;
2023}
2024
Keith Buschee9aebb2018-01-24 14:55:12 -07002025static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002026{
Keith Buschee9aebb2018-01-24 14:55:12 -07002027 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002028 unsigned long timeout;
2029 u8 opcode = nvme_admin_delete_sq;
2030
2031 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002032 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002033
2034 reinit_completion(&dev->ioq_wait);
2035 retry:
2036 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002037 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002038 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002039 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002040
Keith Buschdb3cbff2016-01-12 14:41:17 -07002041 while (sent--) {
2042 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2043 if (timeout == 0)
2044 return;
2045 if (i)
2046 goto retry;
2047 }
2048 opcode = nvme_admin_delete_cq;
2049 }
2050}
2051
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002052/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002053 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002054 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002055static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002056{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002057 int ret;
2058
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002059 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002060 dev->tagset.ops = &nvme_mq_ops;
2061 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2062 dev->tagset.timeout = NVME_IO_TIMEOUT;
2063 dev->tagset.numa_node = dev_to_node(dev->dev);
2064 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002065 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002066 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2067 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2068 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2069 nvme_pci_cmd_size(dev, true));
2070 }
Keith Buschffe77042015-06-08 10:08:15 -06002071 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2072 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002073
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002074 ret = blk_mq_alloc_tag_set(&dev->tagset);
2075 if (ret) {
2076 dev_warn(dev->ctrl.device,
2077 "IO queues tagset allocation failed %d\n", ret);
2078 return ret;
2079 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002080 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002081
2082 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002083 } else {
2084 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2085
2086 /* Free previously allocated queues that are no longer usable */
2087 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002088 }
Keith Busch949928c2015-12-17 17:08:15 -07002089
Keith Busche1e5e562015-02-19 13:39:03 -07002090 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002091}
2092
Keith Buschb00a7262016-02-24 09:15:52 -07002093static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002094{
Keith Buschb00a7262016-02-24 09:15:52 -07002095 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002096 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002097
2098 if (pci_enable_device_mem(pdev))
2099 return result;
2100
Keith Busch0877cb02013-07-15 15:02:19 -06002101 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002102
Christoph Hellwige75ec752015-05-22 11:12:39 +02002103 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2104 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002105 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002106
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002107 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002108 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002109 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002110 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002111
2112 /*
Keith Buscha5229052016-04-08 16:09:10 -06002113 * Some devices and/or platforms don't advertise or work with INTx
2114 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2115 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002116 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002117 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2118 if (result < 0)
2119 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002120
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002121 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002122
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002123 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002124 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002125 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002126 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002127
2128 /*
2129 * Temporary fix for the Apple controller found in the MacBook8,1 and
2130 * some MacBook7,1 to avoid controller resets and data loss.
2131 */
2132 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2133 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002134 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2135 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002136 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002137 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2138 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002139 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002140 dev->q_depth = 64;
2141 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2142 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002143 }
2144
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002145 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002146
Keith Buscha0a34082015-12-07 15:30:31 -07002147 pci_enable_pcie_error_reporting(pdev);
2148 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002149 return 0;
2150
2151 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002152 pci_disable_device(pdev);
2153 return result;
2154}
2155
2156static void nvme_dev_unmap(struct nvme_dev *dev)
2157{
Keith Buschb00a7262016-02-24 09:15:52 -07002158 if (dev->bar)
2159 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002160 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002161}
2162
2163static void nvme_pci_disable(struct nvme_dev *dev)
2164{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002165 struct pci_dev *pdev = to_pci_dev(dev->dev);
2166
Jon Derrickf63572d2017-05-05 14:52:06 -06002167 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002168 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002169
Keith Buscha0a34082015-12-07 15:30:31 -07002170 if (pci_is_enabled(pdev)) {
2171 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002172 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002173 }
Keith Busch4d115422013-12-10 13:10:40 -07002174}
2175
Keith Buscha5cdb682016-01-12 14:41:18 -07002176static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002177{
Keith Buschee9aebb2018-01-24 14:55:12 -07002178 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002179 bool dead = true;
2180 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002181
Keith Busch77bf25e2015-11-26 12:21:29 +01002182 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002183 if (pci_is_enabled(pdev)) {
2184 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2185
Keith Buschebef7362017-06-27 17:44:05 -06002186 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2187 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002188 nvme_start_freeze(&dev->ctrl);
2189 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2190 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002191 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002192
Keith Busch302ad8c2017-03-01 14:22:12 -05002193 /*
2194 * Give the controller a chance to complete all entered requests if
2195 * doing a safe shutdown.
2196 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002197 if (!dead) {
2198 if (shutdown)
2199 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2200
2201 /*
2202 * If the controller is still alive tell it to stop using the
2203 * host memory buffer. In theory the shutdown / reset should
2204 * make sure that it doesn't access the host memoery anymore,
2205 * but I'd rather be safe than sorry..
2206 */
2207 if (dev->host_mem_descs)
2208 nvme_set_host_mem(dev, 0);
2209
2210 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002211 nvme_stop_queues(&dev->ctrl);
2212
Keith Buschee9aebb2018-01-24 14:55:12 -07002213 if (!dead) {
2214 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002215 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002216 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002217 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2218 nvme_suspend_queue(&dev->queues[i]);
2219
Keith Buschb00a7262016-02-24 09:15:52 -07002220 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002221
Ming Line1958e62016-05-18 14:05:01 -07002222 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2223 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002224
2225 /*
2226 * The driver will not be starting up queues again if shutting down so
2227 * must flush all entered requests to their failed completion to avoid
2228 * deadlocking blk-mq hot-cpu notifier.
2229 */
2230 if (shutdown)
2231 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002232 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002233}
2234
Matthew Wilcox091b6092011-02-10 09:56:01 -05002235static int nvme_setup_prp_pools(struct nvme_dev *dev)
2236{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002237 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002238 PAGE_SIZE, PAGE_SIZE, 0);
2239 if (!dev->prp_page_pool)
2240 return -ENOMEM;
2241
Matthew Wilcox99802a72011-02-10 10:30:34 -05002242 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002243 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002244 256, 256, 0);
2245 if (!dev->prp_small_pool) {
2246 dma_pool_destroy(dev->prp_page_pool);
2247 return -ENOMEM;
2248 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002249 return 0;
2250}
2251
2252static void nvme_release_prp_pools(struct nvme_dev *dev)
2253{
2254 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002255 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002256}
2257
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002258static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002259{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002260 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002261
Helen Koikef9f38e32017-04-10 12:51:07 -03002262 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002263 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002264 if (dev->tagset.tags)
2265 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002266 if (dev->ctrl.admin_q)
2267 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002268 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002269 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002270 kfree(dev);
2271}
2272
Keith Buschf58944e2016-02-24 09:15:55 -07002273static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2274{
Linus Torvalds237045f2016-03-18 17:13:31 -07002275 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002276
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002277 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002278 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002279 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002280 nvme_put_ctrl(&dev->ctrl);
2281}
2282
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002283static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002284{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002285 struct nvme_dev *dev =
2286 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002287 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002288 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002289 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002290
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002291 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002292 goto out;
2293
2294 /*
2295 * If we're called to reset a live controller first shut it down before
2296 * moving on.
2297 */
Keith Buschb00a7262016-02-24 09:15:52 -07002298 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002299 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002300
Jianchao Wangad700622018-01-22 22:03:16 +08002301 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002302 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002303 * initializing procedure here.
2304 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002305 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002306 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002307 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002308 goto out;
2309 }
2310
Keith Buschb00a7262016-02-24 09:15:52 -07002311 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002312 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002313 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002314
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002315 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002316 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002317 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002318
Keith Busch0fb59cb2015-01-07 18:55:50 -07002319 result = nvme_alloc_admin_tags(dev);
2320 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002321 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002322
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002323 result = nvme_init_identify(&dev->ctrl);
2324 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002325 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002326
Scott Bauere286bcf2017-02-22 10:15:07 -07002327 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2328 if (!dev->ctrl.opal_dev)
2329 dev->ctrl.opal_dev =
2330 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2331 else if (was_suspend)
2332 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2333 } else {
2334 free_opal_dev(dev->ctrl.opal_dev);
2335 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002336 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002337
Helen Koikef9f38e32017-04-10 12:51:07 -03002338 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2339 result = nvme_dbbuf_dma_alloc(dev);
2340 if (result)
2341 dev_warn(dev->dev,
2342 "unable to allocate dma for dbbuf\n");
2343 }
2344
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002345 if (dev->ctrl.hmpre) {
2346 result = nvme_setup_host_mem(dev);
2347 if (result < 0)
2348 goto out;
2349 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002350
Keith Buschf0b50732013-07-15 15:02:21 -06002351 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002352 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002353 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002354
Keith Busch21f033f2016-04-12 11:13:11 -06002355 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002356 * Keep the controller around but remove all namespaces if we don't have
2357 * any working I/O queue.
2358 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002359 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002360 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002361 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002362 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002363 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002364 } else {
Keith Busch25646262016-01-04 09:10:57 -07002365 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002366 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002367 /* hit this only when allocate tagset fails */
2368 if (nvme_dev_add(dev))
2369 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002370 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002371 }
2372
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002373 /*
2374 * If only admin queue live, keep it to do further investigation or
2375 * recovery.
2376 */
2377 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2378 dev_warn(dev->ctrl.device,
2379 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002380 goto out;
2381 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002382
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002383 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002384 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002385
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002386 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002387 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002388}
2389
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002390static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002391{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002392 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002393 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002394
Keith Busch69d9a992016-02-24 09:15:56 -07002395 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002396 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002397 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002398 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002399}
2400
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002401static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002402{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002403 *val = readl(to_nvme_dev(ctrl)->bar + off);
2404 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002405}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002406
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002407static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2408{
2409 writel(val, to_nvme_dev(ctrl)->bar + off);
2410 return 0;
2411}
2412
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002413static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2414{
2415 *val = readq(to_nvme_dev(ctrl)->bar + off);
2416 return 0;
2417}
2418
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002419static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002420 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002421 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002422 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002423 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002424 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002425 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002426 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002427 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002428};
Keith Busch4cc06522015-06-05 10:30:08 -06002429
Keith Buschb00a7262016-02-24 09:15:52 -07002430static int nvme_dev_map(struct nvme_dev *dev)
2431{
Keith Buschb00a7262016-02-24 09:15:52 -07002432 struct pci_dev *pdev = to_pci_dev(dev->dev);
2433
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002434 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002435 return -ENODEV;
2436
Xu Yu97f6ef62017-05-24 16:39:55 +08002437 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002438 goto release;
2439
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002440 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002441 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002442 pci_release_mem_regions(pdev);
2443 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002444}
2445
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002446static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002447{
2448 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2449 /*
2450 * Several Samsung devices seem to drop off the PCIe bus
2451 * randomly when APST is on and uses the deepest sleep state.
2452 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2453 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2454 * 950 PRO 256GB", but it seems to be restricted to two Dell
2455 * laptops.
2456 */
2457 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2458 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2459 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2460 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002461 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2462 /*
2463 * Samsung SSD 960 EVO drops off the PCIe bus after system
2464 * suspend on a Ryzen board, ASUS PRIME B350M-A.
2465 */
2466 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2467 dmi_match(DMI_BOARD_NAME, "PRIME B350M-A"))
2468 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002469 }
2470
2471 return 0;
2472}
2473
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002474static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002475{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002476 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002477 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002478 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002479
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002480 node = dev_to_node(&pdev->dev);
2481 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002482 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002483
2484 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002485 if (!dev)
2486 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002487
2488 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2489 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002490 if (!dev->queues)
2491 goto free;
2492
Christoph Hellwige75ec752015-05-22 11:12:39 +02002493 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002494 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002495
Keith Buschb00a7262016-02-24 09:15:52 -07002496 result = nvme_dev_map(dev);
2497 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002498 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002499
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002500 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002501 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002502 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002503 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002504
2505 result = nvme_setup_prp_pools(dev);
2506 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002507 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002508
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002509 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002510
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002511 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002512 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002513 if (result)
2514 goto release_pools;
2515
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002516 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2517
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002518 nvme_reset_ctrl(&dev->ctrl);
2519
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002520 return 0;
2521
Keith Busch0877cb02013-07-15 15:02:19 -06002522 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002523 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002524 unmap:
2525 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002526 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002527 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002528 free:
2529 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002530 kfree(dev);
2531 return result;
2532}
2533
Christoph Hellwig775755e2017-06-01 13:10:38 +02002534static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002535{
Keith Buscha6739472014-06-23 16:03:21 -06002536 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002537 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002538}
Keith Buschf0d54a52014-05-02 10:40:43 -06002539
Christoph Hellwig775755e2017-06-01 13:10:38 +02002540static void nvme_reset_done(struct pci_dev *pdev)
2541{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002542 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002543 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002544}
2545
Keith Busch09ece142014-01-27 11:29:40 -05002546static void nvme_shutdown(struct pci_dev *pdev)
2547{
2548 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002549 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002550}
2551
Keith Buschf58944e2016-02-24 09:15:55 -07002552/*
2553 * The driver's remove may be called on a device in a partially initialized
2554 * state. This function must not have any dependencies on the device state in
2555 * order to proceed.
2556 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002557static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002558{
2559 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002560
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002561 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2562
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002563 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002564 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002565
Keith Busch6db28ed2017-02-10 18:15:49 -05002566 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002567 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002568 nvme_dev_disable(dev, false);
2569 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002570
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002571 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002572 nvme_stop_ctrl(&dev->ctrl);
2573 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002574 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002575 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002576 nvme_dev_remove_admin(dev);
2577 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002578 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002579 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002580 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002581 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002582}
2583
Keith Busch13880f52016-06-20 09:41:06 -06002584static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2585{
2586 int ret = 0;
2587
2588 if (numvfs == 0) {
2589 if (pci_vfs_assigned(pdev)) {
2590 dev_warn(&pdev->dev,
2591 "Cannot disable SR-IOV VFs while assigned\n");
2592 return -EPERM;
2593 }
2594 pci_disable_sriov(pdev);
2595 return 0;
2596 }
2597
2598 ret = pci_enable_sriov(pdev, numvfs);
2599 return ret ? ret : numvfs;
2600}
2601
Jingoo Han671a6012014-02-13 11:19:14 +09002602#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002603static int nvme_suspend(struct device *dev)
2604{
2605 struct pci_dev *pdev = to_pci_dev(dev);
2606 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2607
Keith Buscha5cdb682016-01-12 14:41:18 -07002608 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002609 return 0;
2610}
2611
2612static int nvme_resume(struct device *dev)
2613{
2614 struct pci_dev *pdev = to_pci_dev(dev);
2615 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002616
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002617 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002618 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002619}
Jingoo Han671a6012014-02-13 11:19:14 +09002620#endif
Keith Buschcd638942013-07-15 15:02:23 -06002621
2622static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002623
Keith Buscha0a34082015-12-07 15:30:31 -07002624static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2625 pci_channel_state_t state)
2626{
2627 struct nvme_dev *dev = pci_get_drvdata(pdev);
2628
2629 /*
2630 * A frozen channel requires a reset. When detected, this method will
2631 * shutdown the controller to quiesce. The controller will be restarted
2632 * after the slot reset through driver's slot_reset callback.
2633 */
Keith Buscha0a34082015-12-07 15:30:31 -07002634 switch (state) {
2635 case pci_channel_io_normal:
2636 return PCI_ERS_RESULT_CAN_RECOVER;
2637 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002638 dev_warn(dev->ctrl.device,
2639 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002640 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002641 return PCI_ERS_RESULT_NEED_RESET;
2642 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002643 dev_warn(dev->ctrl.device,
2644 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002645 return PCI_ERS_RESULT_DISCONNECT;
2646 }
2647 return PCI_ERS_RESULT_NEED_RESET;
2648}
2649
2650static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2651{
2652 struct nvme_dev *dev = pci_get_drvdata(pdev);
2653
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002654 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002655 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002656 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002657 return PCI_ERS_RESULT_RECOVERED;
2658}
2659
2660static void nvme_error_resume(struct pci_dev *pdev)
2661{
2662 pci_cleanup_aer_uncorrect_error_status(pdev);
2663}
2664
Stephen Hemminger1d352032012-09-07 09:33:17 -07002665static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002666 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002667 .slot_reset = nvme_slot_reset,
2668 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002669 .reset_prepare = nvme_reset_prepare,
2670 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002671};
2672
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002673static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002674 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002675 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002676 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002677 { PCI_VDEVICE(INTEL, 0x0a53),
2678 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002679 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002680 { PCI_VDEVICE(INTEL, 0x0a54),
2681 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002682 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002683 { PCI_VDEVICE(INTEL, 0x0a55),
2684 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2685 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002686 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2687 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002688 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2689 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002690 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2691 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002692 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2693 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002694 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2695 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002696 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2697 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2698 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2699 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002700 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2701 .driver_data = NVME_QUIRK_LIGHTNVM, },
2702 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2703 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002704 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002705 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002706 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002707 { 0, }
2708};
2709MODULE_DEVICE_TABLE(pci, nvme_id_table);
2710
2711static struct pci_driver nvme_driver = {
2712 .name = "nvme",
2713 .id_table = nvme_id_table,
2714 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002715 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002716 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002717 .driver = {
2718 .pm = &nvme_dev_pm_ops,
2719 },
Keith Busch13880f52016-06-20 09:41:06 -06002720 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002721 .err_handler = &nvme_err_handler,
2722};
2723
2724static int __init nvme_init(void)
2725{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002726 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002727}
2728
2729static void __exit nvme_exit(void)
2730{
2731 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002732 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002733 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002734}
2735
2736MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2737MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002738MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002739module_init(nvme_init);
2740module_exit(nvme_exit);