blob: 9e39cc8bd989855cc2ca8c349c335fe36d029b37 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_MSR_INDEX_H
3#define _ASM_X86_MSR_INDEX_H
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +02004
Borislav Petkov053080a2016-02-16 09:43:22 +01005/*
6 * CPU model specific register (MSR) numbers.
7 *
8 * Do not add new entries to this file unless the definitions are shared
9 * between multiple compilation units.
10 */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020011
12/* x86-64 specific MSRs */
13#define MSR_EFER 0xc0000080 /* extended feature register */
14#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
15#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
16#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
17#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
18#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
19#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
20#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
Sheng Yang5df97402009-12-16 13:48:04 +080021#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020022
23/* EFER bits: */
24#define _EFER_SCE 0 /* SYSCALL/SYSRET */
25#define _EFER_LME 8 /* Long mode enable */
26#define _EFER_LMA 10 /* Long mode active (read-only) */
27#define _EFER_NX 11 /* No execute enable */
Alexander Graf9962d032008-11-25 20:17:02 +010028#define _EFER_SVME 12 /* Enable virtualization */
Joerg Roedeleec4b142010-05-05 16:04:44 +020029#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
Alexander Grafd2062692009-02-02 16:23:50 +010030#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020031
32#define EFER_SCE (1<<_EFER_SCE)
33#define EFER_LME (1<<_EFER_LME)
34#define EFER_LMA (1<<_EFER_LMA)
35#define EFER_NX (1<<_EFER_NX)
Alexander Graf9962d032008-11-25 20:17:02 +010036#define EFER_SVME (1<<_EFER_SVME)
Joerg Roedeleec4b142010-05-05 16:04:44 +020037#define EFER_LMSLE (1<<_EFER_LMSLE)
Alexander Grafd2062692009-02-02 16:23:50 +010038#define EFER_FFXSR (1<<_EFER_FFXSR)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020039
40/* Intel MSRs. Some also available on other CPUs */
Tony Luck3f5a7892016-11-18 09:48:36 -080041
David Woodhouse1e340c62018-01-25 16:14:12 +000042#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
43#define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */
Tim Chen5bfbe3a2018-11-25 19:33:46 +010044#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
45#define SPEC_CTRL_STIBP (1 << SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +020046#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
Tim Chen5bfbe3a2018-11-25 19:33:46 +010047#define SPEC_CTRL_SSBD (1 << SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
David Woodhouse1e340c62018-01-25 16:14:12 +000048
49#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
50#define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */
51
Tony Luck3f5a7892016-11-18 09:48:36 -080052#define MSR_PPIN_CTL 0x0000004e
53#define MSR_PPIN 0x0000004f
54
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020055#define MSR_IA32_PERFCTR0 0x000000c1
56#define MSR_IA32_PERFCTR1 0x000000c2
57#define MSR_FSB_FREQ 0x000000cd
Len Brown5369a212015-11-12 02:42:32 -050058#define MSR_PLATFORM_INFO 0x000000ce
Kyle Huey90218ac2017-03-20 01:16:25 -070059#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
60#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020061
Len Brown40496c82017-01-07 23:21:18 -050062#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
Len Brown14796fc2011-01-18 20:48:27 -050063#define NHM_C3_AUTO_DEMOTE (1UL << 25)
64#define NHM_C1_AUTO_DEMOTE (1UL << 26)
Len Brownbfb53cc2011-02-16 01:32:48 -050065#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Matt Turnera00072a2018-02-13 11:12:05 -080066#define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
67#define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
Len Brown14796fc2011-01-18 20:48:27 -050068
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020069#define MSR_MTRRcap 0x000000fe
David Woodhouse1e340c62018-01-25 16:14:12 +000070
71#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
72#define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */
73#define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +020074#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH (1 << 3) /* Skip L1D flush on vmentry */
Konrad Rzeszutek Wilk240da952018-05-16 23:18:09 -040075#define ARCH_CAP_SSB_NO (1 << 4) /*
Konrad Rzeszutek Wilk77243972018-04-25 22:04:22 -040076 * Not susceptible to Speculative Store Bypass
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +020077 * attack, so no Speculative Store Bypass
78 * control required.
Konrad Rzeszutek Wilk77243972018-04-25 22:04:22 -040079 */
David Woodhouse1e340c62018-01-25 16:14:12 +000080
Paolo Bonzini3fa045b2018-07-02 13:03:48 +020081#define MSR_IA32_FLUSH_CMD 0x0000010b
82#define L1D_FLUSH (1 << 0) /*
83 * Writeback and invalidate the
84 * L1 data cache.
85 */
86
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020087#define MSR_IA32_BBL_CR_CTL 0x00000119
john cooper91c9c3e2011-01-21 00:21:00 -050088#define MSR_IA32_BBL_CR_CTL3 0x0000011e
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020089
90#define MSR_IA32_SYSENTER_CS 0x00000174
91#define MSR_IA32_SYSENTER_ESP 0x00000175
92#define MSR_IA32_SYSENTER_EIP 0x00000176
93
94#define MSR_IA32_MCG_CAP 0x00000179
95#define MSR_IA32_MCG_STATUS 0x0000017a
96#define MSR_IA32_MCG_CTL 0x0000017b
Ashok Rajbc12edb2015-06-04 18:55:22 +020097#define MSR_IA32_MCG_EXT_CTL 0x000004d0
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020098
Andi Kleena7e3ed12011-03-03 10:34:47 +080099#define MSR_OFFCORE_RSP_0 0x000001a6
100#define MSR_OFFCORE_RSP_1 0x000001a7
Len Brownc4d30662015-04-10 00:22:56 -0400101#define MSR_TURBO_RATIO_LIMIT 0x000001ad
102#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
103#define MSR_TURBO_RATIO_LIMIT2 0x000001af
Andi Kleena7e3ed12011-03-03 10:34:47 +0800104
Stephane Eranian225ce532012-02-09 23:20:52 +0100105#define MSR_LBR_SELECT 0x000001c8
106#define MSR_LBR_TOS 0x000001c9
107#define MSR_LBR_NHM_FROM 0x00000680
108#define MSR_LBR_NHM_TO 0x000006c0
109#define MSR_LBR_CORE_FROM 0x00000040
110#define MSR_LBR_CORE_TO 0x00000060
111
Andi Kleenb83ff1c2015-05-10 12:22:41 -0700112#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
113#define LBR_INFO_MISPRED BIT_ULL(63)
114#define LBR_INFO_IN_TX BIT_ULL(62)
115#define LBR_INFO_ABORT BIT_ULL(61)
116#define LBR_INFO_CYCLES 0xffff
117
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200118#define MSR_IA32_PEBS_ENABLE 0x000003f1
119#define MSR_IA32_DS_AREA 0x00000600
120#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Stephane Eranianf20093e2013-01-24 16:10:32 +0100121#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200122
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200123#define MSR_IA32_RTIT_CTL 0x00000570
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200124#define MSR_IA32_RTIT_STATUS 0x00000571
Alexander Shishkinf127fa02016-04-27 18:44:44 +0300125#define MSR_IA32_RTIT_ADDR0_A 0x00000580
126#define MSR_IA32_RTIT_ADDR0_B 0x00000581
127#define MSR_IA32_RTIT_ADDR1_A 0x00000582
128#define MSR_IA32_RTIT_ADDR1_B 0x00000583
129#define MSR_IA32_RTIT_ADDR2_A 0x00000584
130#define MSR_IA32_RTIT_ADDR2_B 0x00000585
131#define MSR_IA32_RTIT_ADDR3_A 0x00000586
132#define MSR_IA32_RTIT_ADDR3_B 0x00000587
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200133#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
134#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
135#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
136
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200137#define MSR_MTRRfix64K_00000 0x00000250
138#define MSR_MTRRfix16K_80000 0x00000258
139#define MSR_MTRRfix16K_A0000 0x00000259
140#define MSR_MTRRfix4K_C0000 0x00000268
141#define MSR_MTRRfix4K_C8000 0x00000269
142#define MSR_MTRRfix4K_D0000 0x0000026a
143#define MSR_MTRRfix4K_D8000 0x0000026b
144#define MSR_MTRRfix4K_E0000 0x0000026c
145#define MSR_MTRRfix4K_E8000 0x0000026d
146#define MSR_MTRRfix4K_F0000 0x0000026e
147#define MSR_MTRRfix4K_F8000 0x0000026f
148#define MSR_MTRRdefType 0x000002ff
149
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700150#define MSR_IA32_CR_PAT 0x00000277
151
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200152#define MSR_IA32_DEBUGCTLMSR 0x000001d9
153#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
154#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
155#define MSR_IA32_LASTINTFROMIP 0x000001dd
156#define MSR_IA32_LASTINTTOIP 0x000001de
157
Roland McGrathd2499d82008-01-30 13:30:54 +0100158/* DEBUGCTLMSR bits (others vary by model): */
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100159#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
Kyle Hueyb9894a22017-02-14 00:11:03 -0800160#define DEBUGCTLMSR_BTF_SHIFT 1
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100161#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
162#define DEBUGCTLMSR_TR (1UL << 6)
163#define DEBUGCTLMSR_BTS (1UL << 7)
164#define DEBUGCTLMSR_BTINT (1UL << 8)
165#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
166#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
167#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700168#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)
Kan Liang60893272017-05-12 07:51:13 -0700169#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
170#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
Roland McGrathd2499d82008-01-30 13:30:54 +0100171
Andi Kleend0dc8492015-09-09 14:53:59 -0700172#define MSR_PEBS_FRONTEND 0x000003f7
173
Len Brown67920412013-01-31 15:22:15 -0500174#define MSR_IA32_POWER_CTL 0x000001fc
175
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200176#define MSR_IA32_MC0_CTL 0x00000400
177#define MSR_IA32_MC0_STATUS 0x00000401
178#define MSR_IA32_MC0_ADDR 0x00000402
179#define MSR_IA32_MC0_MISC 0x00000403
180
Linus Torvalds6842d982012-12-18 12:34:29 -0800181/* C-state Residency Counters */
182#define MSR_PKG_C3_RESIDENCY 0x000003f8
183#define MSR_PKG_C6_RESIDENCY 0x000003f9
Len Brown0539ba112017-02-10 00:27:20 -0500184#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
Linus Torvalds6842d982012-12-18 12:34:29 -0800185#define MSR_PKG_C7_RESIDENCY 0x000003fa
186#define MSR_CORE_C3_RESIDENCY 0x000003fc
187#define MSR_CORE_C6_RESIDENCY 0x000003fd
188#define MSR_CORE_C7_RESIDENCY 0x000003fe
Dasaratharaman Chandramoulifb5d4322015-05-20 09:49:34 -0700189#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
Linus Torvalds6842d982012-12-18 12:34:29 -0800190#define MSR_PKG_C2_RESIDENCY 0x0000060d
Kristen Carlson Accardica587102012-11-21 05:22:43 -0800191#define MSR_PKG_C8_RESIDENCY 0x00000630
192#define MSR_PKG_C9_RESIDENCY 0x00000631
193#define MSR_PKG_C10_RESIDENCY 0x00000632
Linus Torvalds6842d982012-12-18 12:34:29 -0800194
Len Brown5a634262016-04-06 17:15:55 -0400195/* Interrupt Response Limit */
196#define MSR_PKGC3_IRTL 0x0000060a
197#define MSR_PKGC6_IRTL 0x0000060b
198#define MSR_PKGC7_IRTL 0x0000060c
199#define MSR_PKGC8_IRTL 0x00000633
200#define MSR_PKGC9_IRTL 0x00000634
201#define MSR_PKGC10_IRTL 0x00000635
202
Linus Torvalds6842d982012-12-18 12:34:29 -0800203/* Run Time Average Power Limiting (RAPL) Interface */
204
205#define MSR_RAPL_POWER_UNIT 0x00000606
206
207#define MSR_PKG_POWER_LIMIT 0x00000610
208#define MSR_PKG_ENERGY_STATUS 0x00000611
209#define MSR_PKG_PERF_STATUS 0x00000613
210#define MSR_PKG_POWER_INFO 0x00000614
211
212#define MSR_DRAM_POWER_LIMIT 0x00000618
213#define MSR_DRAM_ENERGY_STATUS 0x00000619
214#define MSR_DRAM_PERF_STATUS 0x0000061b
215#define MSR_DRAM_POWER_INFO 0x0000061c
216
217#define MSR_PP0_POWER_LIMIT 0x00000638
218#define MSR_PP0_ENERGY_STATUS 0x00000639
219#define MSR_PP0_POLICY 0x0000063a
220#define MSR_PP0_PERF_STATUS 0x0000063b
221
222#define MSR_PP1_POWER_LIMIT 0x00000640
223#define MSR_PP1_ENERGY_STATUS 0x00000641
224#define MSR_PP1_POLICY 0x00000642
225
Vladimir Zapolskiy4a6772f2016-03-26 20:47:00 +0200226/* Config TDP MSRs */
Rafael J. Wysocki82bb70c2015-08-24 23:10:02 +0200227#define MSR_CONFIG_TDP_NOMINAL 0x00000648
228#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
229#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
230#define MSR_CONFIG_TDP_CONTROL 0x0000064B
231#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
232
Srinivas Pandruvadadcee75b2016-04-17 15:03:00 -0700233#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
234
Len Brown0b2bb692015-03-26 00:50:30 -0400235#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
236#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
237#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
238#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
239
Len Brown144b44b2013-11-09 00:30:16 -0500240#define MSR_CORE_C1_RES 0x00000660
Len Brown0539ba112017-02-10 00:27:20 -0500241#define MSR_MODULE_C6_RES_MS 0x00000664
Len Brown144b44b2013-11-09 00:30:16 -0500242
Len Brown8c058d532014-07-31 15:21:24 -0400243#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
244#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
245
Len Brown8a34fd02017-01-12 23:22:28 -0500246#define MSR_ATOM_CORE_RATIOS 0x0000066a
247#define MSR_ATOM_CORE_VIDS 0x0000066b
248#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
249#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
250
251
Len Brown3a9a9412014-08-15 02:39:52 -0400252#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
253#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
254#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
255
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800256/* Hardware P state interface */
257#define MSR_PPERF 0x0000064e
258#define MSR_PERF_LIMIT_REASONS 0x0000064f
259#define MSR_PM_ENABLE 0x00000770
260#define MSR_HWP_CAPABILITIES 0x00000771
261#define MSR_HWP_REQUEST_PKG 0x00000772
262#define MSR_HWP_INTERRUPT 0x00000773
263#define MSR_HWP_REQUEST 0x00000774
264#define MSR_HWP_STATUS 0x00000777
265
266/* CPUID.6.EAX */
267#define HWP_BASE_BIT (1<<7)
268#define HWP_NOTIFICATIONS_BIT (1<<8)
269#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
270#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
271#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
272
273/* IA32_HWP_CAPABILITIES */
Len Brown670e27d2015-12-01 01:36:39 -0500274#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
275#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
276#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
277#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800278
279/* IA32_HWP_REQUEST */
280#define HWP_MIN_PERF(x) (x & 0xff)
281#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
282#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
Len Brown2fc49cb2017-04-29 00:11:46 -0400283#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
Len Brown8d84e902017-02-25 11:56:29 -0500284#define HWP_EPP_PERFORMANCE 0x00
285#define HWP_EPP_BALANCE_PERFORMANCE 0x80
286#define HWP_EPP_BALANCE_POWERSAVE 0xC0
287#define HWP_EPP_POWERSAVE 0xFF
Len Brown2fc49cb2017-04-29 00:11:46 -0400288#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
289#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800290
291/* IA32_HWP_STATUS */
292#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
293#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
294
295/* IA32_HWP_INTERRUPT */
296#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
297#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
298
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200299#define MSR_AMD64_MC0_MASK 0xc0010044
300
Andi Kleena2d32bc2009-07-09 00:31:44 +0200301#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
302#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
303#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
304#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
305
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200306#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
307
Andi Kleen03195c62009-02-12 13:49:35 +0100308/* These are consecutive and not in the normal 4er MCE bank block */
309#define MSR_IA32_MC0_CTL2 0x00000280
Andi Kleena2d32bc2009-07-09 00:31:44 +0200310#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
311
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200312#define MSR_P6_PERFCTR0 0x000000c1
313#define MSR_P6_PERFCTR1 0x000000c2
314#define MSR_P6_EVNTSEL0 0x00000186
315#define MSR_P6_EVNTSEL1 0x00000187
316
Vince Weavere717bf42012-09-26 14:12:52 -0400317#define MSR_KNC_PERFCTR0 0x00000020
318#define MSR_KNC_PERFCTR1 0x00000021
319#define MSR_KNC_EVNTSEL0 0x00000028
320#define MSR_KNC_EVNTSEL1 0x00000029
321
Andi Kleen069e0c32013-06-25 08:12:33 -0700322/* Alternative perfctr range with full access. */
323#define MSR_IA32_PMC0 0x000004c1
324
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200325/* AMD64 MSRs. Not complete. See the architecture manual for a more
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200326 complete list. */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200327
Andreas Herrmann29d08872008-12-16 19:16:34 +0100328#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100329#define MSR_AMD64_TSC_RATIO 0xc0000104
stephane eranian12db6482008-03-07 13:05:39 -0800330#define MSR_AMD64_NB_CFG 0xc001001f
Andreas Herrmann29d08872008-12-16 19:16:34 +0100331#define MSR_AMD64_PATCH_LOADER 0xc0010020
Andreas Herrmann035a02c2010-03-19 12:09:22 +0100332#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
333#define MSR_AMD64_OSVW_STATUS 0xc0010141
Borislav Petkov3b564962014-01-15 00:07:11 +0100334#define MSR_AMD64_LS_CFG 0xc0011020
Joerg Roedel67ec6602010-05-17 14:43:35 +0200335#define MSR_AMD64_DC_CFG 0xc0011022
Boris Ostrovskyf0322bd2013-01-29 16:32:49 -0500336#define MSR_AMD64_BU_CFG2 0xc001102a
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200337#define MSR_AMD64_IBSFETCHCTL 0xc0011030
338#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
339#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Robert Richterb7074f12011-12-15 17:56:37 +0100340#define MSR_AMD64_IBSFETCH_REG_COUNT 3
341#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200342#define MSR_AMD64_IBSOPCTL 0xc0011033
343#define MSR_AMD64_IBSOPRIP 0xc0011034
344#define MSR_AMD64_IBSOPDATA 0xc0011035
345#define MSR_AMD64_IBSOPDATA2 0xc0011036
346#define MSR_AMD64_IBSOPDATA3 0xc0011037
347#define MSR_AMD64_IBSDCLINAD 0xc0011038
348#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Robert Richterb7074f12011-12-15 17:56:37 +0100349#define MSR_AMD64_IBSOP_REG_COUNT 7
350#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200351#define MSR_AMD64_IBSCTL 0xc001103a
Robert Richter25da6952010-09-21 15:49:31 +0200352#define MSR_AMD64_IBSBRTARGET 0xc001103b
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600353#define MSR_AMD64_IBSOPDATA4 0xc001103d
Robert Richterb7074f12011-12-15 17:56:37 +0100354#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
Tom Lendacky1958b5f2017-10-20 09:30:54 -0500355#define MSR_AMD64_SEV 0xc0010131
356#define MSR_AMD64_SEV_ENABLED_BIT 0
357#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200358
Tom Lendacky11fb0682018-05-17 17:09:18 +0200359#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
360
Huang Ruiaaf24882016-01-29 16:29:57 +0800361/* Fam 17h MSRs */
362#define MSR_F17H_IRPERF 0xc00000e9
363
Jacob Shinc43ca502013-04-19 16:34:28 -0500364/* Fam 16h MSRs */
365#define MSR_F16H_L2I_PERF_CTL 0xc0010230
366#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Jacob Shind6d55f02014-05-29 17:26:50 +0200367#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
368#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
369#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
370#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
Jacob Shinc43ca502013-04-19 16:34:28 -0500371
Robert Richterda169f52010-09-24 15:54:43 +0200372/* Fam 15h MSRs */
373#define MSR_F15H_PERF_CTL 0xc0010200
Janakarajan Natarajane84b7112018-02-05 13:24:51 -0600374#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
375#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
376#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
377#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
378#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
379#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
380
Robert Richterda169f52010-09-24 15:54:43 +0200381#define MSR_F15H_PERF_CTR 0xc0010201
Janakarajan Natarajane84b7112018-02-05 13:24:51 -0600382#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
383#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
384#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
385#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
386#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
387#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
388
Jacob Shine2595142013-02-06 11:26:29 -0600389#define MSR_F15H_NB_PERF_CTL 0xc0010240
390#define MSR_F15H_NB_PERF_CTR 0xc0010241
Huang Rui8a224262016-01-29 16:29:56 +0800391#define MSR_F15H_PTSC 0xc0010280
Borislav Petkovae8b7872015-11-23 11:12:23 +0100392#define MSR_F15H_IC_CFG 0xc0011021
Eduardo Habkost0e1b8692018-12-17 22:34:18 -0200393#define MSR_F15H_EX_CFG 0xc001102c
Robert Richterda169f52010-09-24 15:54:43 +0200394
Yinghai Lu2274c332008-01-30 13:33:18 +0100395/* Fam 10h MSRs */
396#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
397#define FAM10H_MMIO_CONF_ENABLE (1<<0)
398#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
399#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
Jan Beulich37db6c82010-11-16 08:25:08 +0000400#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
Yinghai Lu2274c332008-01-30 13:33:18 +0100401#define FAM10H_MMIO_CONF_BASE_SHIFT 20
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100402#define MSR_FAM10H_NODE_ID 0xc001100c
Tom Lendackye4d0e842018-01-08 16:09:21 -0600403#define MSR_F10H_DECFG 0xc0011029
404#define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
Tom Lendacky9c6a73c2018-01-08 16:09:32 -0600405#define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
Yinghai Lu2274c332008-01-30 13:33:18 +0100406
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200407/* K8 MSRs */
408#define MSR_K8_TOP_MEM1 0xc001001a
409#define MSR_K8_TOP_MEM2 0xc001001d
410#define MSR_K8_SYSCFG 0xc0010010
Tom Lendacky872cbef2017-07-17 16:10:01 -0500411#define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
412#define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
Thomas Gleixneraa83f3f2008-06-09 17:11:13 +0200413#define MSR_K8_INT_PENDING_MSG 0xc0010055
414/* C1E active bits in int pending message */
415#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
Andi Kleen8346ea12008-03-12 03:53:32 +0100416#define MSR_K8_TSEG_ADDR 0xc0010112
Paolo Bonzini3afb1122015-09-18 17:33:04 +0200417#define MSR_K8_TSEG_MASK 0xc0010113
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200418#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
419#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
420#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
421
422/* K7 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200423#define MSR_K7_EVNTSEL0 0xc0010000
424#define MSR_K7_PERFCTR0 0xc0010004
425#define MSR_K7_EVNTSEL1 0xc0010001
426#define MSR_K7_PERFCTR1 0xc0010005
427#define MSR_K7_EVNTSEL2 0xc0010002
428#define MSR_K7_PERFCTR2 0xc0010006
429#define MSR_K7_EVNTSEL3 0xc0010003
430#define MSR_K7_PERFCTR3 0xc0010007
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200431#define MSR_K7_CLK_CTL 0xc001001b
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200432#define MSR_K7_HWCR 0xc0010015
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600433#define MSR_K7_HWCR_SMMLOCK_BIT 0
434#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200435#define MSR_K7_FID_VID_CTL 0xc0010041
436#define MSR_K7_FID_VID_STATUS 0xc0010042
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200437
438/* K6 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200439#define MSR_K6_WHCR 0xc0000082
440#define MSR_K6_UWCCR 0xc0000085
441#define MSR_K6_EPMR 0xc0000086
442#define MSR_K6_PSOR 0xc0000087
443#define MSR_K6_PFIR 0xc0000088
444
445/* Centaur-Hauls/IDT defined MSRs. */
446#define MSR_IDT_FCR1 0x00000107
447#define MSR_IDT_FCR2 0x00000108
448#define MSR_IDT_FCR3 0x00000109
449#define MSR_IDT_FCR4 0x0000010a
450
451#define MSR_IDT_MCR0 0x00000110
452#define MSR_IDT_MCR1 0x00000111
453#define MSR_IDT_MCR2 0x00000112
454#define MSR_IDT_MCR3 0x00000113
455#define MSR_IDT_MCR4 0x00000114
456#define MSR_IDT_MCR5 0x00000115
457#define MSR_IDT_MCR6 0x00000116
458#define MSR_IDT_MCR7 0x00000117
459#define MSR_IDT_MCR_CTRL 0x00000120
460
461/* VIA Cyrix defined MSRs*/
462#define MSR_VIA_FCR 0x00001107
463#define MSR_VIA_LONGHAUL 0x0000110a
464#define MSR_VIA_RNG 0x0000110b
465#define MSR_VIA_BCR2 0x00001147
466
467/* Transmeta defined MSRs */
468#define MSR_TMTA_LONGRUN_CTRL 0x80868010
469#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
470#define MSR_TMTA_LRTI_READOUT 0x80868018
471#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
472
473/* Intel defined MSRs. */
474#define MSR_IA32_P5_MC_ADDR 0x00000000
475#define MSR_IA32_P5_MC_TYPE 0x00000001
476#define MSR_IA32_TSC 0x00000010
477#define MSR_IA32_PLATFORM_ID 0x00000017
478#define MSR_IA32_EBL_CR_POWERON 0x0000002a
Jes Sorensenb9a52c42010-09-09 12:06:45 +0200479#define MSR_EBC_FREQUENCY_ID 0x0000002c
Len Brown1ed51012013-02-10 17:19:24 -0500480#define MSR_SMI_COUNT 0x00000034
Sheng Yang315a6552008-09-09 14:54:53 +0800481#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldba904632012-11-29 12:42:50 -0800482#define MSR_IA32_TSC_ADJUST 0x0000003b
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000483#define MSR_IA32_BNDCFGS 0x00000d90
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200484
Jim Mattson45316622017-05-23 11:52:54 -0700485#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
486
Fenghua Yu6229ad22014-05-29 11:12:30 -0700487#define MSR_IA32_XSS 0x00000da0
488
Shane Wangcafd6652010-04-29 12:09:01 -0400489#define FEATURE_CONTROL_LOCKED (1<<0)
490#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
491#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
Ashok Rajbc12edb2015-06-04 18:55:22 +0200492#define FEATURE_CONTROL_LMCE (1<<20)
Sheng Yangdefed7e2008-09-11 15:27:50 +0800493
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200494#define MSR_IA32_APICBASE 0x0000001b
495#define MSR_IA32_APICBASE_BSP (1<<8)
496#define MSR_IA32_APICBASE_ENABLE (1<<11)
497#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
498
Liu, Jinsongb90dfb02011-09-22 16:53:58 +0800499#define MSR_IA32_TSCDEADLINE 0x000006e0
500
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200501#define MSR_IA32_UCODE_WRITE 0x00000079
502#define MSR_IA32_UCODE_REV 0x0000008b
503
Eugene Korenevskye9ac0332014-12-11 08:53:27 +0300504#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
505#define MSR_IA32_SMBASE 0x0000009e
506
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200507#define MSR_IA32_PERF_STATUS 0x00000198
508#define MSR_IA32_PERF_CTL 0x00000199
Srinidhi Kasagare7ddf4b2014-12-19 23:13:51 +0530509#define INTEL_PERF_CTL_MASK 0xffff
Matthew Garrettf5940652012-09-04 08:28:06 +0000510#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
Matthew Garrett3dc9a632012-09-04 08:28:02 +0000511#define MSR_AMD_PERF_STATUS 0xc0010063
512#define MSR_AMD_PERF_CTL 0xc0010062
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200513
514#define MSR_IA32_MPERF 0x000000e7
515#define MSR_IA32_APERF 0x000000e8
516
517#define MSR_IA32_THERM_CONTROL 0x0000019a
518#define MSR_IA32_THERM_INTERRUPT 0x0000019b
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200519
Fenghua Yu9792db62010-07-29 17:13:42 -0700520#define THERM_INT_HIGH_ENABLE (1 << 0)
521#define THERM_INT_LOW_ENABLE (1 << 1)
522#define THERM_INT_PLN_ENABLE (1 << 24)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200523
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200524#define MSR_IA32_THERM_STATUS 0x0000019c
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200525
526#define THERM_STATUS_PROCHOT (1 << 0)
Fenghua Yu9792db62010-07-29 17:13:42 -0700527#define THERM_STATUS_POWER_LIMIT (1 << 10)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200528
Bartlomiej Zolnierkiewiczf3a08672009-07-29 00:04:59 +0200529#define MSR_THERM2_CTL 0x0000019d
530
531#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
532
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200533#define MSR_IA32_MISC_ENABLE 0x000001a0
534
Carsten Emdea321ced2010-05-24 14:33:41 -0700535#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
536
Len Brown98af7452017-01-21 01:15:09 -0500537#define MSR_MISC_FEATURE_CONTROL 0x000001a4
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800538#define MSR_MISC_PWR_MGMT 0x000001aa
539
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400540#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Len Brownd0117a02017-02-25 18:18:22 -0500541#define ENERGY_PERF_BIAS_PERFORMANCE 0
542#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
543#define ENERGY_PERF_BIAS_NORMAL 6
544#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
545#define ENERGY_PERF_BIAS_POWERSAVE 15
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400546
Fenghua Yu9792db62010-07-29 17:13:42 -0700547#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
548
549#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
550#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
551
552#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
553
554#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
555#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
556#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
557
R, Durgadoss9e76a972011-01-03 17:22:04 +0530558/* Thermal Thresholds Support */
559#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
560#define THERM_SHIFT_THRESHOLD0 8
561#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
562#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
563#define THERM_SHIFT_THRESHOLD1 16
564#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
565#define THERM_STATUS_THRESHOLD0 (1 << 6)
566#define THERM_LOG_THRESHOLD0 (1 << 7)
567#define THERM_STATUS_THRESHOLD1 (1 << 8)
568#define THERM_LOG_THRESHOLD1 (1 << 9)
569
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800570/* MISC_ENABLE bits: architectural */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700571#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
572#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
573#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
574#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
575#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
576#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
577#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
578#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
579#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
580#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
581#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
582#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
583#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
584#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
585#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
Andres Freundc45f7732014-05-09 03:29:17 +0200586#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700587#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
588#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
589#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
590#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800591
592/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700593#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
594#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
595#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
596#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
597#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
598#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
599#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
600#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
601#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
602#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
603#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
604#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
605#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
606#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
607#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
608#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
609#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
610#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
611#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
612#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
613#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
614#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
615#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
616#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
617#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
618#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
619#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
620#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
621#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
622#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800623
Kyle Hueyab6d9462017-03-20 01:16:19 -0700624/* MISC_FEATURES_ENABLES non-architectural features */
625#define MSR_MISC_FEATURES_ENABLES 0x00000140
Grzegorz Andrejczukae47eda2017-01-20 14:22:33 +0100626
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700627#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
628#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
Kyle Hueyab6d9462017-03-20 01:16:19 -0700629#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
Grzegorz Andrejczukae47eda2017-01-20 14:22:33 +0100630
Suresh Siddha279f1462012-10-22 14:37:58 -0700631#define MSR_IA32_TSC_DEADLINE 0x000006E0
632
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200633/* P4/Xeon+ specific */
634#define MSR_IA32_MCG_EAX 0x00000180
635#define MSR_IA32_MCG_EBX 0x00000181
636#define MSR_IA32_MCG_ECX 0x00000182
637#define MSR_IA32_MCG_EDX 0x00000183
638#define MSR_IA32_MCG_ESI 0x00000184
639#define MSR_IA32_MCG_EDI 0x00000185
640#define MSR_IA32_MCG_EBP 0x00000186
641#define MSR_IA32_MCG_ESP 0x00000187
642#define MSR_IA32_MCG_EFLAGS 0x00000188
643#define MSR_IA32_MCG_EIP 0x00000189
644#define MSR_IA32_MCG_RESERVED 0x0000018a
645
646/* Pentium IV performance counter MSRs */
647#define MSR_P4_BPU_PERFCTR0 0x00000300
648#define MSR_P4_BPU_PERFCTR1 0x00000301
649#define MSR_P4_BPU_PERFCTR2 0x00000302
650#define MSR_P4_BPU_PERFCTR3 0x00000303
651#define MSR_P4_MS_PERFCTR0 0x00000304
652#define MSR_P4_MS_PERFCTR1 0x00000305
653#define MSR_P4_MS_PERFCTR2 0x00000306
654#define MSR_P4_MS_PERFCTR3 0x00000307
655#define MSR_P4_FLAME_PERFCTR0 0x00000308
656#define MSR_P4_FLAME_PERFCTR1 0x00000309
657#define MSR_P4_FLAME_PERFCTR2 0x0000030a
658#define MSR_P4_FLAME_PERFCTR3 0x0000030b
659#define MSR_P4_IQ_PERFCTR0 0x0000030c
660#define MSR_P4_IQ_PERFCTR1 0x0000030d
661#define MSR_P4_IQ_PERFCTR2 0x0000030e
662#define MSR_P4_IQ_PERFCTR3 0x0000030f
663#define MSR_P4_IQ_PERFCTR4 0x00000310
664#define MSR_P4_IQ_PERFCTR5 0x00000311
665#define MSR_P4_BPU_CCCR0 0x00000360
666#define MSR_P4_BPU_CCCR1 0x00000361
667#define MSR_P4_BPU_CCCR2 0x00000362
668#define MSR_P4_BPU_CCCR3 0x00000363
669#define MSR_P4_MS_CCCR0 0x00000364
670#define MSR_P4_MS_CCCR1 0x00000365
671#define MSR_P4_MS_CCCR2 0x00000366
672#define MSR_P4_MS_CCCR3 0x00000367
673#define MSR_P4_FLAME_CCCR0 0x00000368
674#define MSR_P4_FLAME_CCCR1 0x00000369
675#define MSR_P4_FLAME_CCCR2 0x0000036a
676#define MSR_P4_FLAME_CCCR3 0x0000036b
677#define MSR_P4_IQ_CCCR0 0x0000036c
678#define MSR_P4_IQ_CCCR1 0x0000036d
679#define MSR_P4_IQ_CCCR2 0x0000036e
680#define MSR_P4_IQ_CCCR3 0x0000036f
681#define MSR_P4_IQ_CCCR4 0x00000370
682#define MSR_P4_IQ_CCCR5 0x00000371
683#define MSR_P4_ALF_ESCR0 0x000003ca
684#define MSR_P4_ALF_ESCR1 0x000003cb
685#define MSR_P4_BPU_ESCR0 0x000003b2
686#define MSR_P4_BPU_ESCR1 0x000003b3
687#define MSR_P4_BSU_ESCR0 0x000003a0
688#define MSR_P4_BSU_ESCR1 0x000003a1
689#define MSR_P4_CRU_ESCR0 0x000003b8
690#define MSR_P4_CRU_ESCR1 0x000003b9
691#define MSR_P4_CRU_ESCR2 0x000003cc
692#define MSR_P4_CRU_ESCR3 0x000003cd
693#define MSR_P4_CRU_ESCR4 0x000003e0
694#define MSR_P4_CRU_ESCR5 0x000003e1
695#define MSR_P4_DAC_ESCR0 0x000003a8
696#define MSR_P4_DAC_ESCR1 0x000003a9
697#define MSR_P4_FIRM_ESCR0 0x000003a4
698#define MSR_P4_FIRM_ESCR1 0x000003a5
699#define MSR_P4_FLAME_ESCR0 0x000003a6
700#define MSR_P4_FLAME_ESCR1 0x000003a7
701#define MSR_P4_FSB_ESCR0 0x000003a2
702#define MSR_P4_FSB_ESCR1 0x000003a3
703#define MSR_P4_IQ_ESCR0 0x000003ba
704#define MSR_P4_IQ_ESCR1 0x000003bb
705#define MSR_P4_IS_ESCR0 0x000003b4
706#define MSR_P4_IS_ESCR1 0x000003b5
707#define MSR_P4_ITLB_ESCR0 0x000003b6
708#define MSR_P4_ITLB_ESCR1 0x000003b7
709#define MSR_P4_IX_ESCR0 0x000003c8
710#define MSR_P4_IX_ESCR1 0x000003c9
711#define MSR_P4_MOB_ESCR0 0x000003aa
712#define MSR_P4_MOB_ESCR1 0x000003ab
713#define MSR_P4_MS_ESCR0 0x000003c0
714#define MSR_P4_MS_ESCR1 0x000003c1
715#define MSR_P4_PMH_ESCR0 0x000003ac
716#define MSR_P4_PMH_ESCR1 0x000003ad
717#define MSR_P4_RAT_ESCR0 0x000003bc
718#define MSR_P4_RAT_ESCR1 0x000003bd
719#define MSR_P4_SAAT_ESCR0 0x000003ae
720#define MSR_P4_SAAT_ESCR1 0x000003af
721#define MSR_P4_SSU_ESCR0 0x000003be
722#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
723
724#define MSR_P4_TBPU_ESCR0 0x000003c2
725#define MSR_P4_TBPU_ESCR1 0x000003c3
726#define MSR_P4_TC_ESCR0 0x000003c4
727#define MSR_P4_TC_ESCR1 0x000003c5
728#define MSR_P4_U2L_ESCR0 0x000003b0
729#define MSR_P4_U2L_ESCR1 0x000003b1
730
Lin Mingcb7d6b52010-03-18 18:33:12 +0800731#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
732
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200733/* Intel Core-based CPU performance counters */
734#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
735#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
736#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
737#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
738#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
739#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
740#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
741
742/* Geode defined MSRs */
743#define MSR_GEODE_BUSCONT_CONF0 0x00001900
744
Sheng Yang315a6552008-09-09 14:54:53 +0800745/* Intel VT MSRs */
746#define MSR_IA32_VMX_BASIC 0x00000480
747#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
748#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
749#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
750#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
751#define MSR_IA32_VMX_MISC 0x00000485
752#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
753#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
754#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
755#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
756#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
757#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
758#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300759#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
760#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
761#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
762#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
Jan Kiszkacae50132014-01-04 18:47:22 +0100763#define MSR_IA32_VMX_VMFUNC 0x00000491
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300764
765/* VMX_BASIC bits and bitmasks */
766#define VMX_BASIC_VMCS_SIZE_SHIFT 32
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +0200767#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300768#define VMX_BASIC_64 0x0001000000000000LLU
769#define VMX_BASIC_MEM_TYPE_SHIFT 50
770#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
771#define VMX_BASIC_MEM_TYPE_WB 6LLU
772#define VMX_BASIC_INOUT 0x0040000000000000LLU
Sheng Yang315a6552008-09-09 14:54:53 +0800773
Abel Gordon89662e52013-04-18 14:34:55 +0300774/* MSR_IA32_VMX_MISC bits */
775#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +0800776#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Alexander Graf9962d032008-11-25 20:17:02 +0100777/* AMD-V MSRs */
778
779#define MSR_VM_CR 0xc0010114
Alexander Graf0367b432009-06-15 15:21:22 +0200780#define MSR_VM_IGNNE 0xc0010115
Alexander Graf9962d032008-11-25 20:17:02 +0100781#define MSR_VM_HSAVE_PA 0xc0010117
782
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700783#endif /* _ASM_X86_MSR_INDEX_H */