blob: 7b27e3241e5ae2bfe6d6ab81fb1beb039c287b1b [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +02003
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
Sheng Yang5df97402009-12-16 13:48:04 +080015#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020016
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
Alexander Graf9962d032008-11-25 20:17:02 +010022#define _EFER_SVME 12 /* Enable virtualization */
Joerg Roedeleec4b142010-05-05 16:04:44 +020023#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
Alexander Grafd2062692009-02-02 16:23:50 +010024#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020025
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
Alexander Graf9962d032008-11-25 20:17:02 +010030#define EFER_SVME (1<<_EFER_SVME)
Joerg Roedeleec4b142010-05-05 16:04:44 +020031#define EFER_LMSLE (1<<_EFER_LMSLE)
Alexander Grafd2062692009-02-02 16:23:50 +010032#define EFER_FFXSR (1<<_EFER_FFXSR)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020033
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
Len Brown5369a212015-11-12 02:42:32 -050038#define MSR_PLATFORM_INFO 0x000000ce
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020039
Len Brown14796fc2011-01-18 20:48:27 -050040#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
Len Brownbfb53cc2011-02-16 01:32:48 -050043#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Linus Torvalds6842d982012-12-18 12:34:29 -080044#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Len Brown14796fc2011-01-18 20:48:27 -050046
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020047#define MSR_MTRRcap 0x000000fe
48#define MSR_IA32_BBL_CR_CTL 0x00000119
john cooper91c9c3e2011-01-21 00:21:00 -050049#define MSR_IA32_BBL_CR_CTL3 0x0000011e
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020050
51#define MSR_IA32_SYSENTER_CS 0x00000174
52#define MSR_IA32_SYSENTER_ESP 0x00000175
53#define MSR_IA32_SYSENTER_EIP 0x00000176
54
55#define MSR_IA32_MCG_CAP 0x00000179
56#define MSR_IA32_MCG_STATUS 0x0000017a
57#define MSR_IA32_MCG_CTL 0x0000017b
Ashok Rajbc12edb2015-06-04 18:55:22 +020058#define MSR_IA32_MCG_EXT_CTL 0x000004d0
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020059
Andi Kleena7e3ed12011-03-03 10:34:47 +080060#define MSR_OFFCORE_RSP_0 0x000001a6
61#define MSR_OFFCORE_RSP_1 0x000001a7
Linus Torvalds6842d982012-12-18 12:34:29 -080062#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
63#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
Len Brownc4d30662015-04-10 00:22:56 -040064#define MSR_TURBO_RATIO_LIMIT 0x000001ad
65#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
66#define MSR_TURBO_RATIO_LIMIT2 0x000001af
Andi Kleena7e3ed12011-03-03 10:34:47 +080067
Stephane Eranian225ce532012-02-09 23:20:52 +010068#define MSR_LBR_SELECT 0x000001c8
69#define MSR_LBR_TOS 0x000001c9
70#define MSR_LBR_NHM_FROM 0x00000680
71#define MSR_LBR_NHM_TO 0x000006c0
72#define MSR_LBR_CORE_FROM 0x00000040
73#define MSR_LBR_CORE_TO 0x00000060
74
Andi Kleenb83ff1c2015-05-10 12:22:41 -070075#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
76#define LBR_INFO_MISPRED BIT_ULL(63)
77#define LBR_INFO_IN_TX BIT_ULL(62)
78#define LBR_INFO_ABORT BIT_ULL(61)
79#define LBR_INFO_CYCLES 0xffff
80
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020081#define MSR_IA32_PEBS_ENABLE 0x000003f1
82#define MSR_IA32_DS_AREA 0x00000600
83#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Stephane Eranianf20093e2013-01-24 16:10:32 +010084#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020085
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020086#define MSR_IA32_RTIT_CTL 0x00000570
87#define RTIT_CTL_TRACEEN BIT(0)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030088#define RTIT_CTL_CYCLEACC BIT(1)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020089#define RTIT_CTL_OS BIT(2)
90#define RTIT_CTL_USR BIT(3)
91#define RTIT_CTL_CR3EN BIT(7)
92#define RTIT_CTL_TOPA BIT(8)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030093#define RTIT_CTL_MTC_EN BIT(9)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020094#define RTIT_CTL_TSC_EN BIT(10)
95#define RTIT_CTL_DISRETC BIT(11)
96#define RTIT_CTL_BRANCH_EN BIT(13)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030097#define RTIT_CTL_MTC_RANGE_OFFSET 14
98#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
99#define RTIT_CTL_CYC_THRESH_OFFSET 19
100#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
101#define RTIT_CTL_PSB_FREQ_OFFSET 24
102#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200103#define MSR_IA32_RTIT_STATUS 0x00000571
104#define RTIT_STATUS_CONTEXTEN BIT(1)
105#define RTIT_STATUS_TRIGGEREN BIT(2)
106#define RTIT_STATUS_ERROR BIT(4)
107#define RTIT_STATUS_STOPPED BIT(5)
108#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
109#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
110#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
111
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200112#define MSR_MTRRfix64K_00000 0x00000250
113#define MSR_MTRRfix16K_80000 0x00000258
114#define MSR_MTRRfix16K_A0000 0x00000259
115#define MSR_MTRRfix4K_C0000 0x00000268
116#define MSR_MTRRfix4K_C8000 0x00000269
117#define MSR_MTRRfix4K_D0000 0x0000026a
118#define MSR_MTRRfix4K_D8000 0x0000026b
119#define MSR_MTRRfix4K_E0000 0x0000026c
120#define MSR_MTRRfix4K_E8000 0x0000026d
121#define MSR_MTRRfix4K_F0000 0x0000026e
122#define MSR_MTRRfix4K_F8000 0x0000026f
123#define MSR_MTRRdefType 0x000002ff
124
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700125#define MSR_IA32_CR_PAT 0x00000277
126
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200127#define MSR_IA32_DEBUGCTLMSR 0x000001d9
128#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
129#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
130#define MSR_IA32_LASTINTFROMIP 0x000001dd
131#define MSR_IA32_LASTINTTOIP 0x000001de
132
Roland McGrathd2499d82008-01-30 13:30:54 +0100133/* DEBUGCTLMSR bits (others vary by model): */
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100134#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
135#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
136#define DEBUGCTLMSR_TR (1UL << 6)
137#define DEBUGCTLMSR_BTS (1UL << 7)
138#define DEBUGCTLMSR_BTINT (1UL << 8)
139#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
140#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
141#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
Roland McGrathd2499d82008-01-30 13:30:54 +0100142
Andi Kleend0dc8492015-09-09 14:53:59 -0700143#define MSR_PEBS_FRONTEND 0x000003f7
144
Len Brown67920412013-01-31 15:22:15 -0500145#define MSR_IA32_POWER_CTL 0x000001fc
146
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200147#define MSR_IA32_MC0_CTL 0x00000400
148#define MSR_IA32_MC0_STATUS 0x00000401
149#define MSR_IA32_MC0_ADDR 0x00000402
150#define MSR_IA32_MC0_MISC 0x00000403
151
Linus Torvalds6842d982012-12-18 12:34:29 -0800152/* C-state Residency Counters */
153#define MSR_PKG_C3_RESIDENCY 0x000003f8
154#define MSR_PKG_C6_RESIDENCY 0x000003f9
155#define MSR_PKG_C7_RESIDENCY 0x000003fa
156#define MSR_CORE_C3_RESIDENCY 0x000003fc
157#define MSR_CORE_C6_RESIDENCY 0x000003fd
158#define MSR_CORE_C7_RESIDENCY 0x000003fe
Dasaratharaman Chandramoulifb5d4322015-05-20 09:49:34 -0700159#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
Linus Torvalds6842d982012-12-18 12:34:29 -0800160#define MSR_PKG_C2_RESIDENCY 0x0000060d
Kristen Carlson Accardica587102012-11-21 05:22:43 -0800161#define MSR_PKG_C8_RESIDENCY 0x00000630
162#define MSR_PKG_C9_RESIDENCY 0x00000631
163#define MSR_PKG_C10_RESIDENCY 0x00000632
Linus Torvalds6842d982012-12-18 12:34:29 -0800164
Len Brown5a634262016-04-06 17:15:55 -0400165/* Interrupt Response Limit */
166#define MSR_PKGC3_IRTL 0x0000060a
167#define MSR_PKGC6_IRTL 0x0000060b
168#define MSR_PKGC7_IRTL 0x0000060c
169#define MSR_PKGC8_IRTL 0x00000633
170#define MSR_PKGC9_IRTL 0x00000634
171#define MSR_PKGC10_IRTL 0x00000635
172
Linus Torvalds6842d982012-12-18 12:34:29 -0800173/* Run Time Average Power Limiting (RAPL) Interface */
174
175#define MSR_RAPL_POWER_UNIT 0x00000606
176
177#define MSR_PKG_POWER_LIMIT 0x00000610
178#define MSR_PKG_ENERGY_STATUS 0x00000611
179#define MSR_PKG_PERF_STATUS 0x00000613
180#define MSR_PKG_POWER_INFO 0x00000614
181
182#define MSR_DRAM_POWER_LIMIT 0x00000618
183#define MSR_DRAM_ENERGY_STATUS 0x00000619
184#define MSR_DRAM_PERF_STATUS 0x0000061b
185#define MSR_DRAM_POWER_INFO 0x0000061c
186
187#define MSR_PP0_POWER_LIMIT 0x00000638
188#define MSR_PP0_ENERGY_STATUS 0x00000639
189#define MSR_PP0_POLICY 0x0000063a
190#define MSR_PP0_PERF_STATUS 0x0000063b
191
192#define MSR_PP1_POWER_LIMIT 0x00000640
193#define MSR_PP1_ENERGY_STATUS 0x00000641
194#define MSR_PP1_POLICY 0x00000642
195
Rafael J. Wysocki82bb70c2015-08-24 23:10:02 +0200196#define MSR_CONFIG_TDP_NOMINAL 0x00000648
197#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
198#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
199#define MSR_CONFIG_TDP_CONTROL 0x0000064B
200#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
201
Len Brown0b2bb692015-03-26 00:50:30 -0400202#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
203#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
204#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
205#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
206
Len Brown144b44b2013-11-09 00:30:16 -0500207#define MSR_CORE_C1_RES 0x00000660
208
Len Brown8c058d532014-07-31 15:21:24 -0400209#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
210#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
211
Len Brown3a9a9412014-08-15 02:39:52 -0400212#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
213#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
214#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
215
Srinivas Pandruvada6a35fc22015-10-14 16:11:59 -0700216/* Config TDP MSRs */
217#define MSR_CONFIG_TDP_NOMINAL 0x00000648
218#define MSR_CONFIG_TDP_LEVEL1 0x00000649
219#define MSR_CONFIG_TDP_LEVEL2 0x0000064A
220#define MSR_CONFIG_TDP_CONTROL 0x0000064B
221#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
222
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800223/* Hardware P state interface */
224#define MSR_PPERF 0x0000064e
225#define MSR_PERF_LIMIT_REASONS 0x0000064f
226#define MSR_PM_ENABLE 0x00000770
227#define MSR_HWP_CAPABILITIES 0x00000771
228#define MSR_HWP_REQUEST_PKG 0x00000772
229#define MSR_HWP_INTERRUPT 0x00000773
230#define MSR_HWP_REQUEST 0x00000774
231#define MSR_HWP_STATUS 0x00000777
232
233/* CPUID.6.EAX */
234#define HWP_BASE_BIT (1<<7)
235#define HWP_NOTIFICATIONS_BIT (1<<8)
236#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
237#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
238#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
239
240/* IA32_HWP_CAPABILITIES */
Len Brown670e27d2015-12-01 01:36:39 -0500241#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
242#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
243#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
244#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800245
246/* IA32_HWP_REQUEST */
247#define HWP_MIN_PERF(x) (x & 0xff)
248#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
249#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
250#define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
251#define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
252#define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
253
254/* IA32_HWP_STATUS */
255#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
256#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
257
258/* IA32_HWP_INTERRUPT */
259#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
260#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
261
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200262#define MSR_AMD64_MC0_MASK 0xc0010044
263
Andi Kleena2d32bc2009-07-09 00:31:44 +0200264#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
265#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
266#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
267#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
268
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200269#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
270
Andi Kleen03195c62009-02-12 13:49:35 +0100271/* These are consecutive and not in the normal 4er MCE bank block */
272#define MSR_IA32_MC0_CTL2 0x00000280
Andi Kleena2d32bc2009-07-09 00:31:44 +0200273#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
274
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200275#define MSR_P6_PERFCTR0 0x000000c1
276#define MSR_P6_PERFCTR1 0x000000c2
277#define MSR_P6_EVNTSEL0 0x00000186
278#define MSR_P6_EVNTSEL1 0x00000187
279
Vince Weavere717bf42012-09-26 14:12:52 -0400280#define MSR_KNC_PERFCTR0 0x00000020
281#define MSR_KNC_PERFCTR1 0x00000021
282#define MSR_KNC_EVNTSEL0 0x00000028
283#define MSR_KNC_EVNTSEL1 0x00000029
284
Andi Kleen069e0c32013-06-25 08:12:33 -0700285/* Alternative perfctr range with full access. */
286#define MSR_IA32_PMC0 0x000004c1
287
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200288/* AMD64 MSRs. Not complete. See the architecture manual for a more
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200289 complete list. */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200290
Andreas Herrmann29d08872008-12-16 19:16:34 +0100291#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100292#define MSR_AMD64_TSC_RATIO 0xc0000104
stephane eranian12db6482008-03-07 13:05:39 -0800293#define MSR_AMD64_NB_CFG 0xc001001f
Andreas Herrmann29d08872008-12-16 19:16:34 +0100294#define MSR_AMD64_PATCH_LOADER 0xc0010020
Andreas Herrmann035a02c2010-03-19 12:09:22 +0100295#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
296#define MSR_AMD64_OSVW_STATUS 0xc0010141
Borislav Petkov3b564962014-01-15 00:07:11 +0100297#define MSR_AMD64_LS_CFG 0xc0011020
Joerg Roedel67ec6602010-05-17 14:43:35 +0200298#define MSR_AMD64_DC_CFG 0xc0011022
Boris Ostrovskyf0322bd2013-01-29 16:32:49 -0500299#define MSR_AMD64_BU_CFG2 0xc001102a
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200300#define MSR_AMD64_IBSFETCHCTL 0xc0011030
301#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
302#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Robert Richterb7074f12011-12-15 17:56:37 +0100303#define MSR_AMD64_IBSFETCH_REG_COUNT 3
304#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200305#define MSR_AMD64_IBSOPCTL 0xc0011033
306#define MSR_AMD64_IBSOPRIP 0xc0011034
307#define MSR_AMD64_IBSOPDATA 0xc0011035
308#define MSR_AMD64_IBSOPDATA2 0xc0011036
309#define MSR_AMD64_IBSOPDATA3 0xc0011037
310#define MSR_AMD64_IBSDCLINAD 0xc0011038
311#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Robert Richterb7074f12011-12-15 17:56:37 +0100312#define MSR_AMD64_IBSOP_REG_COUNT 7
313#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200314#define MSR_AMD64_IBSCTL 0xc001103a
Robert Richter25da6952010-09-21 15:49:31 +0200315#define MSR_AMD64_IBSBRTARGET 0xc001103b
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600316#define MSR_AMD64_IBSOPDATA4 0xc001103d
Robert Richterb7074f12011-12-15 17:56:37 +0100317#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200318
Jacob Shinc43ca502013-04-19 16:34:28 -0500319/* Fam 16h MSRs */
320#define MSR_F16H_L2I_PERF_CTL 0xc0010230
321#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Jacob Shind6d55f02014-05-29 17:26:50 +0200322#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
323#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
324#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
325#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
Jacob Shinc43ca502013-04-19 16:34:28 -0500326
Robert Richterda169f52010-09-24 15:54:43 +0200327/* Fam 15h MSRs */
328#define MSR_F15H_PERF_CTL 0xc0010200
329#define MSR_F15H_PERF_CTR 0xc0010201
Jacob Shine2595142013-02-06 11:26:29 -0600330#define MSR_F15H_NB_PERF_CTL 0xc0010240
331#define MSR_F15H_NB_PERF_CTR 0xc0010241
Borislav Petkovae8b7872015-11-23 11:12:23 +0100332#define MSR_F15H_IC_CFG 0xc0011021
Robert Richterda169f52010-09-24 15:54:43 +0200333
Yinghai Lu2274c332008-01-30 13:33:18 +0100334/* Fam 10h MSRs */
335#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
336#define FAM10H_MMIO_CONF_ENABLE (1<<0)
337#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
338#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
Jan Beulich37db6c82010-11-16 08:25:08 +0000339#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
Yinghai Lu2274c332008-01-30 13:33:18 +0100340#define FAM10H_MMIO_CONF_BASE_SHIFT 20
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100341#define MSR_FAM10H_NODE_ID 0xc001100c
Yinghai Lu2274c332008-01-30 13:33:18 +0100342
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200343/* K8 MSRs */
344#define MSR_K8_TOP_MEM1 0xc001001a
345#define MSR_K8_TOP_MEM2 0xc001001d
346#define MSR_K8_SYSCFG 0xc0010010
Thomas Gleixneraa83f3f2008-06-09 17:11:13 +0200347#define MSR_K8_INT_PENDING_MSG 0xc0010055
348/* C1E active bits in int pending message */
349#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
Andi Kleen8346ea12008-03-12 03:53:32 +0100350#define MSR_K8_TSEG_ADDR 0xc0010112
Paolo Bonzini3afb1122015-09-18 17:33:04 +0200351#define MSR_K8_TSEG_MASK 0xc0010113
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200352#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
353#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
354#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
355
356/* K7 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200357#define MSR_K7_EVNTSEL0 0xc0010000
358#define MSR_K7_PERFCTR0 0xc0010004
359#define MSR_K7_EVNTSEL1 0xc0010001
360#define MSR_K7_PERFCTR1 0xc0010005
361#define MSR_K7_EVNTSEL2 0xc0010002
362#define MSR_K7_PERFCTR2 0xc0010006
363#define MSR_K7_EVNTSEL3 0xc0010003
364#define MSR_K7_PERFCTR3 0xc0010007
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200365#define MSR_K7_CLK_CTL 0xc001001b
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200366#define MSR_K7_HWCR 0xc0010015
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200367#define MSR_K7_FID_VID_CTL 0xc0010041
368#define MSR_K7_FID_VID_STATUS 0xc0010042
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200369
370/* K6 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200371#define MSR_K6_WHCR 0xc0000082
372#define MSR_K6_UWCCR 0xc0000085
373#define MSR_K6_EPMR 0xc0000086
374#define MSR_K6_PSOR 0xc0000087
375#define MSR_K6_PFIR 0xc0000088
376
377/* Centaur-Hauls/IDT defined MSRs. */
378#define MSR_IDT_FCR1 0x00000107
379#define MSR_IDT_FCR2 0x00000108
380#define MSR_IDT_FCR3 0x00000109
381#define MSR_IDT_FCR4 0x0000010a
382
383#define MSR_IDT_MCR0 0x00000110
384#define MSR_IDT_MCR1 0x00000111
385#define MSR_IDT_MCR2 0x00000112
386#define MSR_IDT_MCR3 0x00000113
387#define MSR_IDT_MCR4 0x00000114
388#define MSR_IDT_MCR5 0x00000115
389#define MSR_IDT_MCR6 0x00000116
390#define MSR_IDT_MCR7 0x00000117
391#define MSR_IDT_MCR_CTRL 0x00000120
392
393/* VIA Cyrix defined MSRs*/
394#define MSR_VIA_FCR 0x00001107
395#define MSR_VIA_LONGHAUL 0x0000110a
396#define MSR_VIA_RNG 0x0000110b
397#define MSR_VIA_BCR2 0x00001147
398
399/* Transmeta defined MSRs */
400#define MSR_TMTA_LONGRUN_CTRL 0x80868010
401#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
402#define MSR_TMTA_LRTI_READOUT 0x80868018
403#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
404
405/* Intel defined MSRs. */
406#define MSR_IA32_P5_MC_ADDR 0x00000000
407#define MSR_IA32_P5_MC_TYPE 0x00000001
408#define MSR_IA32_TSC 0x00000010
409#define MSR_IA32_PLATFORM_ID 0x00000017
410#define MSR_IA32_EBL_CR_POWERON 0x0000002a
Jes Sorensenb9a52c42010-09-09 12:06:45 +0200411#define MSR_EBC_FREQUENCY_ID 0x0000002c
Len Brown1ed51012013-02-10 17:19:24 -0500412#define MSR_SMI_COUNT 0x00000034
Sheng Yang315a6552008-09-09 14:54:53 +0800413#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldba904632012-11-29 12:42:50 -0800414#define MSR_IA32_TSC_ADJUST 0x0000003b
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000415#define MSR_IA32_BNDCFGS 0x00000d90
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200416
Fenghua Yu6229ad22014-05-29 11:12:30 -0700417#define MSR_IA32_XSS 0x00000da0
418
Shane Wangcafd6652010-04-29 12:09:01 -0400419#define FEATURE_CONTROL_LOCKED (1<<0)
420#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
421#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
Ashok Rajbc12edb2015-06-04 18:55:22 +0200422#define FEATURE_CONTROL_LMCE (1<<20)
Sheng Yangdefed7e2008-09-11 15:27:50 +0800423
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200424#define MSR_IA32_APICBASE 0x0000001b
425#define MSR_IA32_APICBASE_BSP (1<<8)
426#define MSR_IA32_APICBASE_ENABLE (1<<11)
427#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
428
Liu, Jinsongb90dfb02011-09-22 16:53:58 +0800429#define MSR_IA32_TSCDEADLINE 0x000006e0
430
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200431#define MSR_IA32_UCODE_WRITE 0x00000079
432#define MSR_IA32_UCODE_REV 0x0000008b
433
Eugene Korenevskye9ac0332014-12-11 08:53:27 +0300434#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
435#define MSR_IA32_SMBASE 0x0000009e
436
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200437#define MSR_IA32_PERF_STATUS 0x00000198
438#define MSR_IA32_PERF_CTL 0x00000199
Srinidhi Kasagare7ddf4b2014-12-19 23:13:51 +0530439#define INTEL_PERF_CTL_MASK 0xffff
Matthew Garrettf5940652012-09-04 08:28:06 +0000440#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
Matthew Garrett3dc9a632012-09-04 08:28:02 +0000441#define MSR_AMD_PERF_STATUS 0xc0010063
442#define MSR_AMD_PERF_CTL 0xc0010062
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200443
444#define MSR_IA32_MPERF 0x000000e7
445#define MSR_IA32_APERF 0x000000e8
446
447#define MSR_IA32_THERM_CONTROL 0x0000019a
448#define MSR_IA32_THERM_INTERRUPT 0x0000019b
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200449
Fenghua Yu9792db62010-07-29 17:13:42 -0700450#define THERM_INT_HIGH_ENABLE (1 << 0)
451#define THERM_INT_LOW_ENABLE (1 << 1)
452#define THERM_INT_PLN_ENABLE (1 << 24)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200453
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200454#define MSR_IA32_THERM_STATUS 0x0000019c
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200455
456#define THERM_STATUS_PROCHOT (1 << 0)
Fenghua Yu9792db62010-07-29 17:13:42 -0700457#define THERM_STATUS_POWER_LIMIT (1 << 10)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200458
Bartlomiej Zolnierkiewiczf3a08672009-07-29 00:04:59 +0200459#define MSR_THERM2_CTL 0x0000019d
460
461#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
462
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200463#define MSR_IA32_MISC_ENABLE 0x000001a0
464
Carsten Emdea321ced2010-05-24 14:33:41 -0700465#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
466
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800467#define MSR_MISC_PWR_MGMT 0x000001aa
468
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400469#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Len Brownabe48b12011-07-14 00:53:24 -0400470#define ENERGY_PERF_BIAS_PERFORMANCE 0
471#define ENERGY_PERF_BIAS_NORMAL 6
H. Peter Anvin4bb82172011-07-14 14:58:44 -0700472#define ENERGY_PERF_BIAS_POWERSAVE 15
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400473
Fenghua Yu9792db62010-07-29 17:13:42 -0700474#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
475
476#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
477#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
478
479#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
480
481#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
482#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
483#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
484
R, Durgadoss9e76a972011-01-03 17:22:04 +0530485/* Thermal Thresholds Support */
486#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
487#define THERM_SHIFT_THRESHOLD0 8
488#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
489#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
490#define THERM_SHIFT_THRESHOLD1 16
491#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
492#define THERM_STATUS_THRESHOLD0 (1 << 6)
493#define THERM_LOG_THRESHOLD0 (1 << 7)
494#define THERM_STATUS_THRESHOLD1 (1 << 8)
495#define THERM_LOG_THRESHOLD1 (1 << 9)
496
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800497/* MISC_ENABLE bits: architectural */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700498#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
499#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
500#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
501#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
502#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
503#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
504#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
505#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
506#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
507#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
508#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
509#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
510#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
511#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
512#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
Andres Freundc45f7732014-05-09 03:29:17 +0200513#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700514#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
515#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
516#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
517#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800518
519/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700520#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
521#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
522#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
523#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
524#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
525#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
526#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
527#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
528#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
529#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
530#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
531#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
532#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
533#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
534#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
535#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
536#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
537#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
538#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
539#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
540#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
541#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
542#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
543#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
544#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
545#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
546#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
547#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
548#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
549#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800550
Suresh Siddha279f1462012-10-22 14:37:58 -0700551#define MSR_IA32_TSC_DEADLINE 0x000006E0
552
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200553/* P4/Xeon+ specific */
554#define MSR_IA32_MCG_EAX 0x00000180
555#define MSR_IA32_MCG_EBX 0x00000181
556#define MSR_IA32_MCG_ECX 0x00000182
557#define MSR_IA32_MCG_EDX 0x00000183
558#define MSR_IA32_MCG_ESI 0x00000184
559#define MSR_IA32_MCG_EDI 0x00000185
560#define MSR_IA32_MCG_EBP 0x00000186
561#define MSR_IA32_MCG_ESP 0x00000187
562#define MSR_IA32_MCG_EFLAGS 0x00000188
563#define MSR_IA32_MCG_EIP 0x00000189
564#define MSR_IA32_MCG_RESERVED 0x0000018a
565
566/* Pentium IV performance counter MSRs */
567#define MSR_P4_BPU_PERFCTR0 0x00000300
568#define MSR_P4_BPU_PERFCTR1 0x00000301
569#define MSR_P4_BPU_PERFCTR2 0x00000302
570#define MSR_P4_BPU_PERFCTR3 0x00000303
571#define MSR_P4_MS_PERFCTR0 0x00000304
572#define MSR_P4_MS_PERFCTR1 0x00000305
573#define MSR_P4_MS_PERFCTR2 0x00000306
574#define MSR_P4_MS_PERFCTR3 0x00000307
575#define MSR_P4_FLAME_PERFCTR0 0x00000308
576#define MSR_P4_FLAME_PERFCTR1 0x00000309
577#define MSR_P4_FLAME_PERFCTR2 0x0000030a
578#define MSR_P4_FLAME_PERFCTR3 0x0000030b
579#define MSR_P4_IQ_PERFCTR0 0x0000030c
580#define MSR_P4_IQ_PERFCTR1 0x0000030d
581#define MSR_P4_IQ_PERFCTR2 0x0000030e
582#define MSR_P4_IQ_PERFCTR3 0x0000030f
583#define MSR_P4_IQ_PERFCTR4 0x00000310
584#define MSR_P4_IQ_PERFCTR5 0x00000311
585#define MSR_P4_BPU_CCCR0 0x00000360
586#define MSR_P4_BPU_CCCR1 0x00000361
587#define MSR_P4_BPU_CCCR2 0x00000362
588#define MSR_P4_BPU_CCCR3 0x00000363
589#define MSR_P4_MS_CCCR0 0x00000364
590#define MSR_P4_MS_CCCR1 0x00000365
591#define MSR_P4_MS_CCCR2 0x00000366
592#define MSR_P4_MS_CCCR3 0x00000367
593#define MSR_P4_FLAME_CCCR0 0x00000368
594#define MSR_P4_FLAME_CCCR1 0x00000369
595#define MSR_P4_FLAME_CCCR2 0x0000036a
596#define MSR_P4_FLAME_CCCR3 0x0000036b
597#define MSR_P4_IQ_CCCR0 0x0000036c
598#define MSR_P4_IQ_CCCR1 0x0000036d
599#define MSR_P4_IQ_CCCR2 0x0000036e
600#define MSR_P4_IQ_CCCR3 0x0000036f
601#define MSR_P4_IQ_CCCR4 0x00000370
602#define MSR_P4_IQ_CCCR5 0x00000371
603#define MSR_P4_ALF_ESCR0 0x000003ca
604#define MSR_P4_ALF_ESCR1 0x000003cb
605#define MSR_P4_BPU_ESCR0 0x000003b2
606#define MSR_P4_BPU_ESCR1 0x000003b3
607#define MSR_P4_BSU_ESCR0 0x000003a0
608#define MSR_P4_BSU_ESCR1 0x000003a1
609#define MSR_P4_CRU_ESCR0 0x000003b8
610#define MSR_P4_CRU_ESCR1 0x000003b9
611#define MSR_P4_CRU_ESCR2 0x000003cc
612#define MSR_P4_CRU_ESCR3 0x000003cd
613#define MSR_P4_CRU_ESCR4 0x000003e0
614#define MSR_P4_CRU_ESCR5 0x000003e1
615#define MSR_P4_DAC_ESCR0 0x000003a8
616#define MSR_P4_DAC_ESCR1 0x000003a9
617#define MSR_P4_FIRM_ESCR0 0x000003a4
618#define MSR_P4_FIRM_ESCR1 0x000003a5
619#define MSR_P4_FLAME_ESCR0 0x000003a6
620#define MSR_P4_FLAME_ESCR1 0x000003a7
621#define MSR_P4_FSB_ESCR0 0x000003a2
622#define MSR_P4_FSB_ESCR1 0x000003a3
623#define MSR_P4_IQ_ESCR0 0x000003ba
624#define MSR_P4_IQ_ESCR1 0x000003bb
625#define MSR_P4_IS_ESCR0 0x000003b4
626#define MSR_P4_IS_ESCR1 0x000003b5
627#define MSR_P4_ITLB_ESCR0 0x000003b6
628#define MSR_P4_ITLB_ESCR1 0x000003b7
629#define MSR_P4_IX_ESCR0 0x000003c8
630#define MSR_P4_IX_ESCR1 0x000003c9
631#define MSR_P4_MOB_ESCR0 0x000003aa
632#define MSR_P4_MOB_ESCR1 0x000003ab
633#define MSR_P4_MS_ESCR0 0x000003c0
634#define MSR_P4_MS_ESCR1 0x000003c1
635#define MSR_P4_PMH_ESCR0 0x000003ac
636#define MSR_P4_PMH_ESCR1 0x000003ad
637#define MSR_P4_RAT_ESCR0 0x000003bc
638#define MSR_P4_RAT_ESCR1 0x000003bd
639#define MSR_P4_SAAT_ESCR0 0x000003ae
640#define MSR_P4_SAAT_ESCR1 0x000003af
641#define MSR_P4_SSU_ESCR0 0x000003be
642#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
643
644#define MSR_P4_TBPU_ESCR0 0x000003c2
645#define MSR_P4_TBPU_ESCR1 0x000003c3
646#define MSR_P4_TC_ESCR0 0x000003c4
647#define MSR_P4_TC_ESCR1 0x000003c5
648#define MSR_P4_U2L_ESCR0 0x000003b0
649#define MSR_P4_U2L_ESCR1 0x000003b1
650
Lin Mingcb7d6b52010-03-18 18:33:12 +0800651#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
652
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200653/* Intel Core-based CPU performance counters */
654#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
655#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
656#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
657#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
658#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
659#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
660#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
661
662/* Geode defined MSRs */
663#define MSR_GEODE_BUSCONT_CONF0 0x00001900
664
Sheng Yang315a6552008-09-09 14:54:53 +0800665/* Intel VT MSRs */
666#define MSR_IA32_VMX_BASIC 0x00000480
667#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
668#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
669#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
670#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
671#define MSR_IA32_VMX_MISC 0x00000485
672#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
673#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
674#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
675#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
676#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
677#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
678#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300679#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
680#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
681#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
682#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
Jan Kiszkacae50132014-01-04 18:47:22 +0100683#define MSR_IA32_VMX_VMFUNC 0x00000491
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300684
685/* VMX_BASIC bits and bitmasks */
686#define VMX_BASIC_VMCS_SIZE_SHIFT 32
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +0200687#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300688#define VMX_BASIC_64 0x0001000000000000LLU
689#define VMX_BASIC_MEM_TYPE_SHIFT 50
690#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
691#define VMX_BASIC_MEM_TYPE_WB 6LLU
692#define VMX_BASIC_INOUT 0x0040000000000000LLU
Sheng Yang315a6552008-09-09 14:54:53 +0800693
Abel Gordon89662e52013-04-18 14:34:55 +0300694/* MSR_IA32_VMX_MISC bits */
695#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +0800696#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Alexander Graf9962d032008-11-25 20:17:02 +0100697/* AMD-V MSRs */
698
699#define MSR_VM_CR 0xc0010114
Alexander Graf0367b432009-06-15 15:21:22 +0200700#define MSR_VM_IGNNE 0xc0010115
Alexander Graf9962d032008-11-25 20:17:02 +0100701#define MSR_VM_HSAVE_PA 0xc0010117
702
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700703#endif /* _ASM_X86_MSR_INDEX_H */