blob: 5154661a38cf76eb7f300d0def2094d08f7844f1 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100309 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310}
311
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000312static void
313execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
314{
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
319}
320
Chris Wilson70c2a242016-09-09 14:11:46 +0100321static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100322{
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800324 struct i915_hw_ppgtt *ppgtt =
325 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100326 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100327
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100328 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100329
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000330 /* True 32b PPGTT with dynamic page allocation: update PDP
331 * registers and point the unallocated PDPs to scratch page.
332 * PML4 is allocated during ppgtt init, so this is not needed
333 * in 48-bit mode.
334 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000335 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000336 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100337
338 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100339}
340
Chris Wilson70c2a242016-09-09 14:11:46 +0100341static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100342{
Chris Wilson70c2a242016-09-09 14:11:46 +0100343 struct drm_i915_private *dev_priv = engine->i915;
344 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100345 u32 __iomem *elsp =
346 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
347 u64 desc[2];
348
Chris Wilsonc816e602017-01-24 11:00:02 +0000349 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100350 if (!port[0].count)
351 execlists_context_status_change(port[0].request,
352 INTEL_CONTEXT_SCHEDULE_IN);
353 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000354 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000355 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100356
357 if (port[1].request) {
358 GEM_BUG_ON(port[1].count);
359 execlists_context_status_change(port[1].request,
360 INTEL_CONTEXT_SCHEDULE_IN);
361 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000362 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100363 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100364 } else {
365 desc[1] = 0;
366 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100367 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100368
369 /* You must always write both descriptors in the order below. */
370 writel(upper_32_bits(desc[1]), elsp);
371 writel(lower_32_bits(desc[1]), elsp);
372
373 writel(upper_32_bits(desc[0]), elsp);
374 /* The context is automatically loaded after the following */
375 writel(lower_32_bits(desc[0]), elsp);
376}
377
Chris Wilson70c2a242016-09-09 14:11:46 +0100378static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100379{
Chris Wilson70c2a242016-09-09 14:11:46 +0100380 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000381 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382}
383
Chris Wilson70c2a242016-09-09 14:11:46 +0100384static bool can_merge_ctx(const struct i915_gem_context *prev,
385 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100386{
Chris Wilson70c2a242016-09-09 14:11:46 +0100387 if (prev != next)
388 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100389
Chris Wilson70c2a242016-09-09 14:11:46 +0100390 if (ctx_single_port_submission(prev))
391 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100392
Chris Wilson70c2a242016-09-09 14:11:46 +0100393 return true;
394}
Peter Antoine779949f2015-05-11 16:03:27 +0100395
Chris Wilson70c2a242016-09-09 14:11:46 +0100396static void execlists_dequeue(struct intel_engine_cs *engine)
397{
Chris Wilson20311bd2016-11-14 20:41:03 +0000398 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100399 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000400 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000401 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100403
Chris Wilson70c2a242016-09-09 14:11:46 +0100404 last = port->request;
405 if (last)
406 /* WaIdleLiteRestore:bdw,skl
407 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100408 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100409 * for where we prepare the padding after the end of the
410 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100411 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100412 last->tail = last->wa_tail;
413
414 GEM_BUG_ON(port[1].request);
415
416 /* Hardware submission is through 2 ports. Conceptually each port
417 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
418 * static for a context, and unique to each, so we only execute
419 * requests belonging to a single context from each ring. RING_HEAD
420 * is maintained by the CS in the context image, it marks the place
421 * where it got up to last time, and through RING_TAIL we tell the CS
422 * where we want to execute up to this time.
423 *
424 * In this list the requests are in order of execution. Consecutive
425 * requests from the same context are adjacent in the ringbuffer. We
426 * can combine these requests into a single RING_TAIL update:
427 *
428 * RING_HEAD...req1...req2
429 * ^- RING_TAIL
430 * since to execute req2 the CS must first execute req1.
431 *
432 * Our goal then is to point each port to the end of a consecutive
433 * sequence of requests as being the most optimal (fewest wake ups
434 * and context switches) submission.
435 */
436
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000437 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000438 rb = engine->execlist_first;
439 while (rb) {
440 struct drm_i915_gem_request *cursor =
441 rb_entry(rb, typeof(*cursor), priotree.node);
442
Chris Wilson70c2a242016-09-09 14:11:46 +0100443 /* Can we combine this request with the current port? It has to
444 * be the same context/ringbuffer and not have any exceptions
445 * (e.g. GVT saying never to combine contexts).
446 *
447 * If we can combine the requests, we can execute both by
448 * updating the RING_TAIL to point to the end of the second
449 * request, and so we never need to tell the hardware about
450 * the first.
451 */
452 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
453 /* If we are on the second port and cannot combine
454 * this request with the last, then we are done.
455 */
456 if (port != engine->execlist_port)
457 break;
458
459 /* If GVT overrides us we only ever submit port[0],
460 * leaving port[1] empty. Note that we also have
461 * to be careful that we don't queue the same
462 * context (even though a different request) to
463 * the second port.
464 */
Min Hed7ab9922016-11-16 22:05:04 +0800465 if (ctx_single_port_submission(last->ctx) ||
466 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100467 break;
468
469 GEM_BUG_ON(last->ctx == cursor->ctx);
470
471 i915_gem_request_assign(&port->request, last);
472 port++;
473 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000474
Chris Wilson20311bd2016-11-14 20:41:03 +0000475 rb = rb_next(rb);
476 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
477 RB_CLEAR_NODE(&cursor->priotree.node);
478 cursor->priotree.priority = INT_MAX;
479
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000480 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100481 last = cursor;
482 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100484 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100485 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000486 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100487 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000488 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100489
490 if (submit)
491 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100492}
493
Chris Wilson70c2a242016-09-09 14:11:46 +0100494static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495{
Chris Wilson70c2a242016-09-09 14:11:46 +0100496 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497}
498
Imre Deak0cb56702016-11-07 11:20:04 +0200499/**
500 * intel_execlists_idle() - Determine if all engine submission ports are idle
501 * @dev_priv: i915 device private
502 *
503 * Return true if there are no requests pending on any of the submission ports
504 * of any engines.
505 */
506bool intel_execlists_idle(struct drm_i915_private *dev_priv)
507{
508 struct intel_engine_cs *engine;
509 enum intel_engine_id id;
510
511 if (!i915.enable_execlists)
512 return true;
513
Chris Wilson453cfe22017-02-01 13:12:22 +0000514 for_each_engine(engine, dev_priv, id) {
515 /* Interrupt/tasklet pending? */
516 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
517 return false;
518
519 /* Both ports drained, no more ELSP submission? */
Imre Deak0cb56702016-11-07 11:20:04 +0200520 if (!execlists_elsp_idle(engine))
521 return false;
Chris Wilson453cfe22017-02-01 13:12:22 +0000522 }
Imre Deak0cb56702016-11-07 11:20:04 +0200523
524 return true;
525}
526
Chris Wilson816ee792017-01-24 11:00:03 +0000527static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800528{
Chris Wilson816ee792017-01-24 11:00:03 +0000529 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530
Chris Wilson816ee792017-01-24 11:00:03 +0000531 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800532}
533
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200534/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100535 * Check the unread Context Status Buffers and manage the submission of new
536 * contexts to the ELSP accordingly.
537 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100539{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100541 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100542 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100543
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100544 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000545
Chris Wilsonf7470262017-01-24 15:20:21 +0000546 while (test_and_clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100547 u32 __iomem *csb_mmio =
548 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
549 u32 __iomem *buf =
550 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
551 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Chris Wilson70c2a242016-09-09 14:11:46 +0100553 csb = readl(csb_mmio);
554 head = GEN8_CSB_READ_PTR(csb);
555 tail = GEN8_CSB_WRITE_PTR(csb);
Chris Wilsona37951a2017-01-24 11:00:06 +0000556 if (head == tail)
557 break;
558
Chris Wilson70c2a242016-09-09 14:11:46 +0100559 if (tail < head)
560 tail += GEN8_CSB_ENTRIES;
Chris Wilsona37951a2017-01-24 11:00:06 +0000561 do {
Chris Wilson70c2a242016-09-09 14:11:46 +0100562 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
563 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000565 /* We are flying near dragons again.
566 *
567 * We hold a reference to the request in execlist_port[]
568 * but no more than that. We are operating in softirq
569 * context and so cannot hold any mutex or sleep. That
570 * prevents us stopping the requests we are processing
571 * in port[] from being retired simultaneously (the
572 * breadcrumb will be complete before we see the
573 * context-switch). As we only hold the reference to the
574 * request, any pointer chasing underneath the request
575 * is subject to a potential use-after-free. Thus we
576 * store all of the bookkeeping within port[] as
577 * required, and avoid using unguarded pointers beneath
578 * request itself. The same applies to the atomic
579 * status notifier.
580 */
581
Chris Wilson70c2a242016-09-09 14:11:46 +0100582 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
583 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100584
Chris Wilson86aa7e72017-01-23 11:31:32 +0000585 /* Check the context/desc id for this event matches */
Chris Wilsonae9a0432017-02-07 10:23:19 +0000586 GEM_DEBUG_BUG_ON(readl(buf + 2 * idx + 1) !=
587 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 GEM_BUG_ON(port[0].count == 0);
590 if (--port[0].count == 0) {
591 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
592 execlists_context_status_change(port[0].request,
593 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594
Chris Wilson70c2a242016-09-09 14:11:46 +0100595 i915_gem_request_put(port[0].request);
596 port[0] = port[1];
597 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000599
Chris Wilson70c2a242016-09-09 14:11:46 +0100600 GEM_BUG_ON(port[0].count == 0 &&
601 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilsona37951a2017-01-24 11:00:06 +0000602 } while (head < tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000603
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
605 GEN8_CSB_WRITE_PTR(csb) << 8),
606 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000607 }
608
Chris Wilson70c2a242016-09-09 14:11:46 +0100609 if (execlists_elsp_ready(engine))
610 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100613}
614
Chris Wilson20311bd2016-11-14 20:41:03 +0000615static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
616{
617 struct rb_node **p, *rb;
618 bool first = true;
619
620 /* most positive priority is scheduled first, equal priorities fifo */
621 rb = NULL;
622 p = &root->rb_node;
623 while (*p) {
624 struct i915_priotree *pos;
625
626 rb = *p;
627 pos = rb_entry(rb, typeof(*pos), node);
628 if (pt->priority > pos->priority) {
629 p = &rb->rb_left;
630 } else {
631 p = &rb->rb_right;
632 first = false;
633 }
634 }
635 rb_link_node(&pt->node, rb, p);
636 rb_insert_color(&pt->node, root);
637
638 return first;
639}
640
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100641static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100642{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000643 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100644 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100645
Chris Wilson663f71e2016-11-14 20:41:00 +0000646 /* Will be called from irq-context when using foreign fences. */
647 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100648
Chris Wilson38332812017-01-24 11:00:07 +0000649 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000651 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000652 tasklet_hi_schedule(&engine->irq_tasklet);
653 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100654
Chris Wilson663f71e2016-11-14 20:41:00 +0000655 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100656}
657
Chris Wilson20311bd2016-11-14 20:41:03 +0000658static struct intel_engine_cs *
659pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
660{
661 struct intel_engine_cs *engine;
662
663 engine = container_of(pt,
664 struct drm_i915_gem_request,
665 priotree)->engine;
666 if (engine != locked) {
667 if (locked)
668 spin_unlock_irq(&locked->timeline->lock);
669 spin_lock_irq(&engine->timeline->lock);
670 }
671
672 return engine;
673}
674
675static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
676{
677 struct intel_engine_cs *engine = NULL;
678 struct i915_dependency *dep, *p;
679 struct i915_dependency stack;
680 LIST_HEAD(dfs);
681
682 if (prio <= READ_ONCE(request->priotree.priority))
683 return;
684
Chris Wilson70cd1472016-11-28 14:36:49 +0000685 /* Need BKL in order to use the temporary link inside i915_dependency */
686 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000687
688 stack.signaler = &request->priotree;
689 list_add(&stack.dfs_link, &dfs);
690
691 /* Recursively bump all dependent priorities to match the new request.
692 *
693 * A naive approach would be to use recursion:
694 * static void update_priorities(struct i915_priotree *pt, prio) {
695 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
696 * update_priorities(dep->signal, prio)
697 * insert_request(pt);
698 * }
699 * but that may have unlimited recursion depth and so runs a very
700 * real risk of overunning the kernel stack. Instead, we build
701 * a flat list of all dependencies starting with the current request.
702 * As we walk the list of dependencies, we add all of its dependencies
703 * to the end of the list (this may include an already visited
704 * request) and continue to walk onwards onto the new dependencies. The
705 * end result is a topological list of requests in reverse order, the
706 * last element in the list is the request we must execute first.
707 */
708 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
709 struct i915_priotree *pt = dep->signaler;
710
711 list_for_each_entry(p, &pt->signalers_list, signal_link)
712 if (prio > READ_ONCE(p->signaler->priority))
713 list_move_tail(&p->dfs_link, &dfs);
714
Chris Wilson0798cff2016-12-05 14:29:41 +0000715 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000716 if (!RB_EMPTY_NODE(&pt->node))
717 continue;
718
719 engine = pt_lock_engine(pt, engine);
720
721 /* If it is not already in the rbtree, we can update the
722 * priority inplace and skip over it (and its dependencies)
723 * if it is referenced *again* as we descend the dfs.
724 */
725 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
726 pt->priority = prio;
727 list_del_init(&dep->dfs_link);
728 }
729 }
730
731 /* Fifo and depth-first replacement ensure our deps execute before us */
732 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
733 struct i915_priotree *pt = dep->signaler;
734
735 INIT_LIST_HEAD(&dep->dfs_link);
736
737 engine = pt_lock_engine(pt, engine);
738
739 if (prio <= pt->priority)
740 continue;
741
742 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
743
744 pt->priority = prio;
745 rb_erase(&pt->node, &engine->execlist_queue);
746 if (insert_request(pt, &engine->execlist_queue))
747 engine->execlist_first = &pt->node;
748 }
749
750 if (engine)
751 spin_unlock_irq(&engine->timeline->lock);
752
753 /* XXX Do we need to preempt to make room for us and our deps? */
754}
755
Chris Wilsone8a9c582016-12-18 15:37:20 +0000756static int execlists_context_pin(struct intel_engine_cs *engine,
757 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000758{
Chris Wilson9021ad02016-05-24 14:53:37 +0100759 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000760 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100761 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000762 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000763
Chris Wilson91c8a322016-07-05 10:40:23 +0100764 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000765
Chris Wilson9021ad02016-05-24 14:53:37 +0100766 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100767 return 0;
768
Chris Wilsone8a9c582016-12-18 15:37:20 +0000769 if (!ce->state) {
770 ret = execlists_context_deferred_alloc(ctx, engine);
771 if (ret)
772 goto err;
773 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000774 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000775
Chris Wilson72b72ae2017-02-10 10:14:22 +0000776 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800777 if (ctx->ggtt_offset_bias)
778 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000779
780 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100781 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100782 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000783
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100784 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100785 if (IS_ERR(vaddr)) {
786 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100787 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000788 }
789
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800790 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100791 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100792 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100793
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000794 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100795
Chris Wilsona3aabe82016-10-04 21:11:26 +0100796 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
797 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100798 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100799
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100800 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200801
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100802 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100803 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000804
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100805unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100806 i915_gem_object_unpin_map(ce->state->obj);
807unpin_vma:
808 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100809err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100810 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000811 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000812}
813
Chris Wilsone8a9c582016-12-18 15:37:20 +0000814static void execlists_context_unpin(struct intel_engine_cs *engine,
815 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000816{
Chris Wilson9021ad02016-05-24 14:53:37 +0100817 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100818
Chris Wilson91c8a322016-07-05 10:40:23 +0100819 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100820 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000821
Chris Wilson9021ad02016-05-24 14:53:37 +0100822 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100823 return;
824
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100825 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100826
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100827 i915_gem_object_unpin_map(ce->state->obj);
828 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100829
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100830 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000831}
832
Chris Wilsonf73e7392016-12-18 15:37:24 +0000833static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000834{
835 struct intel_engine_cs *engine = request->engine;
836 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000837 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000838 int ret;
839
Chris Wilsone8a9c582016-12-18 15:37:20 +0000840 GEM_BUG_ON(!ce->pin_count);
841
Chris Wilsonef11c012016-12-18 15:37:19 +0000842 /* Flush enough space to reduce the likelihood of waiting after
843 * we start building the request - in which case we will just
844 * have to repeat work.
845 */
846 request->reserved_space += EXECLISTS_REQUEST_SIZE;
847
Chris Wilsone8a9c582016-12-18 15:37:20 +0000848 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000849 request->ring = ce->ring;
850
Chris Wilsonef11c012016-12-18 15:37:19 +0000851 if (i915.enable_guc_submission) {
852 /*
853 * Check that the GuC has space for the request before
854 * going any further, as the i915_add_request() call
855 * later on mustn't fail ...
856 */
857 ret = i915_guc_wq_reserve(request);
858 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000859 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000860 }
861
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000862 cs = intel_ring_begin(request, 0);
863 if (IS_ERR(cs)) {
864 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000865 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000866 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000867
868 if (!ce->initialised) {
869 ret = engine->init_context(request);
870 if (ret)
871 goto err_unreserve;
872
873 ce->initialised = true;
874 }
875
876 /* Note that after this point, we have committed to using
877 * this request as it is being used to both track the
878 * state of engine initialisation and liveness of the
879 * golden renderstate above. Think twice before you try
880 * to cancel/unwind this request now.
881 */
882
883 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
884 return 0;
885
886err_unreserve:
887 if (i915.enable_guc_submission)
888 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000889err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000890 return ret;
891}
892
Arun Siluvery9e000842015-07-03 14:27:31 +0100893/*
894 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
895 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
896 * but there is a slight complication as this is applied in WA batch where the
897 * values are only initialized once so we cannot take register value at the
898 * beginning and reuse it further; hence we save its value to memory, upload a
899 * constant value with bit21 set and then we restore it back with the saved value.
900 * To simplify the WA, a constant value is formed by using the default value
901 * of this register. This shouldn't be a problem because we are only modifying
902 * it for a short period and this batch in non-premptible. We can ofcourse
903 * use additional instructions that read the actual value of the register
904 * at that time and set our bit of interest but it makes the WA complicated.
905 *
906 * This WA is also required for Gen9 so extracting as a function avoids
907 * code duplication.
908 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000909static u32 *
910gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100911{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000912 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
913 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
914 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
915 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100916
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000917 *batch++ = MI_LOAD_REGISTER_IMM(1);
918 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
919 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100920
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000921 *batch++ = GFX_OP_PIPE_CONTROL(6);
922 *batch++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_DC_FLUSH_ENABLE;
923 *batch++ = 0;
924 *batch++ = 0;
925 *batch++ = 0;
926 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100927
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000928 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
929 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
930 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
931 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100932
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000933 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100934}
935
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200936/*
937 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
938 * initialized at the beginning and shared across all contexts but this field
939 * helps us to have multiple batches at different offsets and select them based
940 * on a criteria. At the moment this batch always start at the beginning of the page
941 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100942 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200943 * The number of WA applied are not known at the beginning; we use this field
944 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100945 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200946 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
947 * so it adds NOOPs as padding to make it cacheline aligned.
948 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
949 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100950 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000951static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100952{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100953 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000954 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955
Arun Siluveryc82435b2015-06-19 18:37:13 +0100956 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000957 if (IS_BROADWELL(engine->i915))
958 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100959
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000960 *batch++ = GFX_OP_PIPE_CONTROL(6);
961 *batch++ = PIPE_CONTROL_FLUSH_L3 | PIPE_CONTROL_GLOBAL_GTT_IVB |
962 PIPE_CONTROL_CS_STALL | PIPE_CONTROL_QW_WRITE;
Arun Siluvery0160f052015-06-23 15:46:57 +0100963 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
964 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000965 *batch++ = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
966 *batch++ = 0;
967 *batch++ = 0;
968 *batch++ = 0;
Arun Siluvery0160f052015-06-23 15:46:57 +0100969
Arun Siluvery17ee9502015-06-19 19:07:01 +0100970 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000971 while ((unsigned long)batch % CACHELINE_BYTES)
972 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100973
974 /*
975 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
976 * execution depends on the length specified in terms of cache lines
977 * in the register CTX_RCS_INDIRECT_CTX
978 */
979
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000980 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100981}
982
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200983/*
984 * This batch is started immediately after indirect_ctx batch. Since we ensure
985 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100986 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200987 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100988 *
989 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
990 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
991 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000992static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100993{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100994 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000995 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
996 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100997
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000998 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100999}
1000
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001001static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001002{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001003 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001004 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001005
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001006 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001007 *batch++ = MI_LOAD_REGISTER_IMM(1);
1008 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1009 *batch++ = _MASKED_BIT_DISABLE(
1010 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1011 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001012
Mika Kuoppala066d4622016-06-07 17:19:15 +03001013 /* WaClearSlmSpaceAtContextSwitch:kbl */
1014 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001015 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
1016 *batch++ = GFX_OP_PIPE_CONTROL(6);
1017 *batch++ = PIPE_CONTROL_FLUSH_L3 | PIPE_CONTROL_GLOBAL_GTT_IVB |
1018 PIPE_CONTROL_CS_STALL | PIPE_CONTROL_QW_WRITE;
1019 *batch++ = i915_ggtt_offset(engine->scratch) +
1020 2 * CACHELINE_BYTES;
1021 *batch++ = 0;
1022 *batch++ = 0;
1023 *batch++ = 0;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001024 }
Tim Gore3485d992016-07-05 10:01:30 +01001025
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001026 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001027 if (HAS_POOLED_EU(engine->i915)) {
1028 /*
1029 * EU pool configuration is setup along with golden context
1030 * during context initialization. This value depends on
1031 * device type (2x6 or 3x6) and needs to be updated based
1032 * on which subslice is disabled especially for 2x6
1033 * devices, however it is safe to load default
1034 * configuration of 3x6 device instead of masking off
1035 * corresponding bits because HW ignores bits of a disabled
1036 * subslice and drops down to appropriate config. Please
1037 * see render_state_setup() in i915_gem_render_state.c for
1038 * possible configurations, to avoid duplication they are
1039 * not shown here again.
1040 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001041 *batch++ = GEN9_MEDIA_POOL_STATE;
1042 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1043 *batch++ = 0x00777000;
1044 *batch++ = 0;
1045 *batch++ = 0;
1046 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001047 }
1048
Arun Siluvery0504cff2015-07-14 15:01:27 +01001049 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001050 while ((unsigned long)batch % CACHELINE_BYTES)
1051 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001052
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001053 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001054}
1055
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001056static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001057{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001058 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001059
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001060 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001061}
1062
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001063#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1064
1065static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001066{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001067 struct drm_i915_gem_object *obj;
1068 struct i915_vma *vma;
1069 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001070
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001071 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001072 if (IS_ERR(obj))
1073 return PTR_ERR(obj);
1074
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001075 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001076 if (IS_ERR(vma)) {
1077 err = PTR_ERR(vma);
1078 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001079 }
1080
Chris Wilson48bb74e2016-08-15 10:49:04 +01001081 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1082 if (err)
1083 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001084
Chris Wilson48bb74e2016-08-15 10:49:04 +01001085 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001087
1088err:
1089 i915_gem_object_put(obj);
1090 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001091}
1092
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001093static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001094{
Chris Wilson19880c42016-08-15 10:49:05 +01001095 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001096}
1097
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001098typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001100static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001101{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001102 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001103 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1104 &wa_ctx->per_ctx };
1105 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001106 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001107 void *batch, *batch_ptr;
1108 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001109 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001110
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001111 if (WARN_ON(engine->id != RCS || !engine->scratch))
1112 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001113
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001114 switch (INTEL_GEN(engine->i915)) {
1115 case 9:
1116 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1117 wa_bb_fn[1] = gen9_init_perctx_bb;
1118 break;
1119 case 8:
1120 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1121 wa_bb_fn[1] = gen8_init_perctx_bb;
1122 break;
1123 default:
1124 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001125 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001126 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001127
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001128 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001129 if (ret) {
1130 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1131 return ret;
1132 }
1133
Chris Wilson48bb74e2016-08-15 10:49:04 +01001134 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001135 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001136
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001137 /*
1138 * Emit the two workaround batch buffers, recording the offset from the
1139 * start of the workaround batch buffer object for each and their
1140 * respective sizes.
1141 */
1142 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1143 wa_bb[i]->offset = batch_ptr - batch;
1144 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1145 ret = -EINVAL;
1146 break;
1147 }
1148 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1149 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001150 }
1151
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001152 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1153
Arun Siluvery17ee9502015-06-19 19:07:01 +01001154 kunmap_atomic(batch);
1155 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001156 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001157
1158 return ret;
1159}
1160
Chris Wilson22cc4402017-02-04 11:05:19 +00001161static u32 port_seqno(struct execlist_port *port)
1162{
1163 return port->request ? port->request->global_seqno : 0;
1164}
1165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001167{
Chris Wilsonc0336662016-05-06 15:40:21 +01001168 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001169 int ret;
1170
1171 ret = intel_mocs_init_engine(engine);
1172 if (ret)
1173 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001174
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001175 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001176 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001178 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001180 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1181 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001182 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1183 engine->status_page.ggtt_offset);
1184 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001187
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001188 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001189 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001190 if (!execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001191 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1192 engine->name,
1193 port_seqno(&engine->execlist_port[0]),
1194 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001195 engine->execlist_port[0].count = 0;
1196 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001197 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001198 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001199
1200 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201}
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001204{
Chris Wilsonc0336662016-05-06 15:40:21 +01001205 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 int ret;
1207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001209 if (ret)
1210 return ret;
1211
1212 /* We need to disable the AsyncFlip performance optimisations in order
1213 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1214 * programmed to '1' on all products.
1215 *
1216 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1217 */
1218 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1219
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001220 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1221
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001223}
1224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001226{
1227 int ret;
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001230 if (ret)
1231 return ret;
1232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001234}
1235
Chris Wilson821ed7d2016-09-09 14:11:53 +01001236static void reset_common_ring(struct intel_engine_cs *engine,
1237 struct drm_i915_gem_request *request)
1238{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001239 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001240 struct intel_context *ce;
1241
1242 /* If the request was innocent, we leave the request in the ELSP
1243 * and will try to replay it on restarting. The context image may
1244 * have been corrupted by the reset, in which case we may have
1245 * to service a new GPU hang, but more likely we can continue on
1246 * without impact.
1247 *
1248 * If the request was guilty, we presume the context is corrupt
1249 * and have to at least restore the RING register in the context
1250 * image back to the expected values to skip over the guilty request.
1251 */
1252 if (!request || request->fence.error != -EIO)
1253 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001254
Chris Wilsona3aabe82016-10-04 21:11:26 +01001255 /* We want a simple context + ring to execute the breadcrumb update.
1256 * We cannot rely on the context being intact across the GPU hang,
1257 * so clear it and rebuild just what we need for the breadcrumb.
1258 * All pending requests for this context will be zapped, and any
1259 * future request will be after userspace has had the opportunity
1260 * to recreate its own state.
1261 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001262 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001263 execlists_init_reg_state(ce->lrc_reg_state,
1264 request->ctx, engine, ce->ring);
1265
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001267 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1268 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001269 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001270
Chris Wilson821ed7d2016-09-09 14:11:53 +01001271 request->ring->head = request->postfix;
1272 request->ring->last_retired_head = -1;
1273 intel_ring_update_space(request->ring);
1274
1275 if (i915.enable_guc_submission)
1276 return;
1277
1278 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001279 if (request->ctx != port[0].request->ctx) {
1280 i915_gem_request_put(port[0].request);
1281 port[0] = port[1];
1282 memset(&port[1], 0, sizeof(port[1]));
1283 }
1284
Chris Wilson821ed7d2016-09-09 14:11:53 +01001285 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001286
1287 /* Reset WaIdleLiteRestore:bdw,skl as well */
1288 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001289}
1290
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001291static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1292{
1293 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001294 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001295 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001296 u32 *cs;
1297 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001298
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001299 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1300 if (IS_ERR(cs))
1301 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001302
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001303 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001304 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1305 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1306
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001307 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1308 *cs++ = upper_32_bits(pd_daddr);
1309 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1310 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001311 }
1312
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001313 *cs++ = MI_NOOP;
1314 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001315
1316 return 0;
1317}
1318
John Harrisonbe795fc2015-05-29 17:44:03 +01001319static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001320 u64 offset, u32 len,
1321 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001322{
John Harrison8e004ef2015-02-13 11:48:10 +00001323 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001324 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001325 int ret;
1326
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001327 /* Don't rely in hw updating PDPs, specially in lite-restore.
1328 * Ideally, we should set Force PD Restore in ctx descriptor,
1329 * but we can't. Force Restore would be a second option, but
1330 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001331 * not idle). PML4 is allocated during ppgtt init so this is
1332 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001333 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001334 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Chris Wilson949e8ab2017-02-09 14:40:36 +00001335 if (!i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001336 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001337 ret = intel_logical_ring_emit_pdps(req);
1338 if (ret)
1339 return ret;
1340 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001341
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001342 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001343 }
1344
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001345 cs = intel_ring_begin(req, 4);
1346 if (IS_ERR(cs))
1347 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001348
1349 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001350 *cs++ = MI_BATCH_BUFFER_START_GEN8 | (ppgtt << 8) | (dispatch_flags &
1351 I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
1352 *cs++ = lower_32_bits(offset);
1353 *cs++ = upper_32_bits(offset);
1354 *cs++ = MI_NOOP;
1355 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001356
1357 return 0;
1358}
1359
Chris Wilson31bb59c2016-07-01 17:23:27 +01001360static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001361{
Chris Wilsonc0336662016-05-06 15:40:21 +01001362 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001363 I915_WRITE_IMR(engine,
1364 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1365 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001366}
1367
Chris Wilson31bb59c2016-07-01 17:23:27 +01001368static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001369{
Chris Wilsonc0336662016-05-06 15:40:21 +01001370 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001371 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001372}
1373
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001374static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001375{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001376 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001377
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001378 cs = intel_ring_begin(request, 4);
1379 if (IS_ERR(cs))
1380 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001381
1382 cmd = MI_FLUSH_DW + 1;
1383
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001384 /* We always require a command barrier so that subsequent
1385 * commands, such as breadcrumb interrupts, are strictly ordered
1386 * wrt the contents of the write cache being flushed to memory
1387 * (and thus being coherent from the CPU).
1388 */
1389 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1390
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001391 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001392 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001393 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001394 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001395 }
1396
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001397 *cs++ = cmd;
1398 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1399 *cs++ = 0; /* upper addr */
1400 *cs++ = 0; /* value */
1401 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001402
1403 return 0;
1404}
1405
John Harrison7deb4d32015-05-29 17:43:59 +01001406static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001407 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001408{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001409 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001410 u32 scratch_addr =
1411 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001412 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001413 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001414 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001415
1416 flags |= PIPE_CONTROL_CS_STALL;
1417
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001418 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001421 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001422 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001423 }
1424
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001425 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001426 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1427 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1428 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1429 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1430 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1431 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1432 flags |= PIPE_CONTROL_QW_WRITE;
1433 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001434
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001435 /*
1436 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1437 * pipe control.
1438 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001439 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001440 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001441
1442 /* WaForGAMHang:kbl */
1443 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1444 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001445 }
Imre Deak9647ff32015-01-25 13:27:11 -08001446
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001447 len = 6;
1448
1449 if (vf_flush_wa)
1450 len += 6;
1451
1452 if (dc_flush_wa)
1453 len += 12;
1454
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001455 cs = intel_ring_begin(request, len);
1456 if (IS_ERR(cs))
1457 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001458
Imre Deak9647ff32015-01-25 13:27:11 -08001459 if (vf_flush_wa) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001460 *cs++ = GFX_OP_PIPE_CONTROL(6);
1461 *cs++ = 0;
1462 *cs++ = 0;
1463 *cs++ = 0;
1464 *cs++ = 0;
1465 *cs++ = 0;
Imre Deak9647ff32015-01-25 13:27:11 -08001466 }
1467
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001468 if (dc_flush_wa) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001469 *cs++ = GFX_OP_PIPE_CONTROL(6);
1470 *cs++ = PIPE_CONTROL_DC_FLUSH_ENABLE;
1471 *cs++ = 0;
1472 *cs++ = 0;
1473 *cs++ = 0;
1474 *cs++ = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001475 }
1476
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001477 *cs++ = GFX_OP_PIPE_CONTROL(6);
1478 *cs++ = flags;
1479 *cs++ = scratch_addr;
1480 *cs++ = 0;
1481 *cs++ = 0;
1482 *cs++ = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001483
1484 if (dc_flush_wa) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001485 *cs++ = GFX_OP_PIPE_CONTROL(6);
1486 *cs++ = PIPE_CONTROL_CS_STALL;
1487 *cs++ = 0;
1488 *cs++ = 0;
1489 *cs++ = 0;
1490 *cs++ = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001491 }
1492
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001493 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001494
1495 return 0;
1496}
1497
Chris Wilson7c17d372016-01-20 15:43:35 +02001498/*
1499 * Reserve space for 2 NOOPs at the end of each request to be
1500 * used as a workaround for not being allowed to do lite
1501 * restore with HEAD==TAIL (WaIdleLiteRestore).
1502 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001503static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001504{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001505 *cs++ = MI_NOOP;
1506 *cs++ = MI_NOOP;
1507 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001508}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001509
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001510static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001511{
Chris Wilson7c17d372016-01-20 15:43:35 +02001512 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1513 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001514
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001515 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1516 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1517 *cs++ = 0;
1518 *cs++ = request->global_seqno;
1519 *cs++ = MI_USER_INTERRUPT;
1520 *cs++ = MI_NOOP;
1521 request->tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001522
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001523 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001524}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001525
Chris Wilson98f29e82016-10-28 13:58:51 +01001526static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1527
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001528static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001529 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001530{
Michał Winiarskice81a652016-04-12 15:51:55 +02001531 /* We're using qword write, seqno should be aligned to 8 bytes. */
1532 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1533
Chris Wilson7c17d372016-01-20 15:43:35 +02001534 /* w/a for post sync ops following a GPGPU operation we
1535 * need a prior CS_STALL, which is emitted by the flush
1536 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001537 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001538 *cs++ = GFX_OP_PIPE_CONTROL(6);
1539 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1540 PIPE_CONTROL_QW_WRITE;
1541 *cs++ = intel_hws_seqno_address(request->engine);
1542 *cs++ = 0;
1543 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001544 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001545 *cs++ = 0;
1546 *cs++ = MI_USER_INTERRUPT;
1547 *cs++ = MI_NOOP;
1548 request->tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001549
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001550 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001551}
1552
Chris Wilson98f29e82016-10-28 13:58:51 +01001553static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1554
John Harrison87531812015-05-29 17:43:44 +01001555static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001556{
1557 int ret;
1558
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001559 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001560 if (ret)
1561 return ret;
1562
Peter Antoine3bbaba02015-07-10 20:13:11 +03001563 ret = intel_rcs_context_init_mocs(req);
1564 /*
1565 * Failing to program the MOCS is non-fatal.The system will not
1566 * run at peak performance. So generate an error and carry on.
1567 */
1568 if (ret)
1569 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1570
Chris Wilson4e50f082016-10-28 13:58:31 +01001571 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001572}
1573
Oscar Mateo73e4d072014-07-24 17:04:48 +01001574/**
1575 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001576 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001577 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001578void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001579{
John Harrison6402c332014-10-31 12:00:26 +00001580 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001581
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001582 /*
1583 * Tasklet cannot be active at this point due intel_mark_active/idle
1584 * so this is just for documentation.
1585 */
1586 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1587 tasklet_kill(&engine->irq_tasklet);
1588
Chris Wilsonc0336662016-05-06 15:40:21 +01001589 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001590
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001591 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001592 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001593 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001594
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595 if (engine->cleanup)
1596 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001597
Chris Wilson57e88532016-08-15 10:48:57 +01001598 if (engine->status_page.vma) {
1599 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1600 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001601 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001602
1603 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001604
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001605 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001606 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301607 dev_priv->engine[engine->id] = NULL;
1608 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001609}
1610
Chris Wilsonddd66c52016-08-02 22:50:31 +01001611void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1612{
1613 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301614 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001615
Chris Wilson20311bd2016-11-14 20:41:03 +00001616 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001617 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001618 engine->schedule = execlists_schedule;
1619 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001620}
1621
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001622static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001623logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001624{
1625 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001626 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001627 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001628
1629 engine->context_pin = execlists_context_pin;
1630 engine->context_unpin = execlists_context_unpin;
1631
Chris Wilsonf73e7392016-12-18 15:37:24 +00001632 engine->request_alloc = execlists_request_alloc;
1633
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001634 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001635 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001636 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001637 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001638 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001639
Chris Wilson31bb59c2016-07-01 17:23:27 +01001640 engine->irq_enable = gen8_logical_ring_enable_irq;
1641 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001642 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001643}
1644
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001645static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001646logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001647{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001648 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001649 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1650 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001651}
1652
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001653static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001654lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001655{
Chris Wilson57e88532016-08-15 10:48:57 +01001656 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001657 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001658
1659 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001660 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001661 if (IS_ERR(hws))
1662 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001663
1664 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001665 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001666 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001667
1668 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001669}
1670
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001671static void
1672logical_ring_setup(struct intel_engine_cs *engine)
1673{
1674 struct drm_i915_private *dev_priv = engine->i915;
1675 enum forcewake_domains fw_domains;
1676
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001677 intel_engine_setup_common(engine);
1678
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001679 /* Intentionally left blank. */
1680 engine->buffer = NULL;
1681
1682 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1683 RING_ELSP(engine),
1684 FW_REG_WRITE);
1685
1686 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1687 RING_CONTEXT_STATUS_PTR(engine),
1688 FW_REG_READ | FW_REG_WRITE);
1689
1690 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1691 RING_CONTEXT_STATUS_BUF_BASE(engine),
1692 FW_REG_READ);
1693
1694 engine->fw_domains = fw_domains;
1695
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001696 tasklet_init(&engine->irq_tasklet,
1697 intel_lrc_irq_handler, (unsigned long)engine);
1698
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001699 logical_ring_default_vfuncs(engine);
1700 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001701}
1702
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001703static int
1704logical_ring_init(struct intel_engine_cs *engine)
1705{
1706 struct i915_gem_context *dctx = engine->i915->kernel_context;
1707 int ret;
1708
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001709 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001710 if (ret)
1711 goto error;
1712
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001713 /* And setup the hardware status page. */
1714 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1715 if (ret) {
1716 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1717 goto error;
1718 }
1719
1720 return 0;
1721
1722error:
1723 intel_logical_ring_cleanup(engine);
1724 return ret;
1725}
1726
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001727int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001728{
1729 struct drm_i915_private *dev_priv = engine->i915;
1730 int ret;
1731
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001732 logical_ring_setup(engine);
1733
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001734 if (HAS_L3_DPF(dev_priv))
1735 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1736
1737 /* Override some for render ring. */
1738 if (INTEL_GEN(dev_priv) >= 9)
1739 engine->init_hw = gen9_init_render_ring;
1740 else
1741 engine->init_hw = gen8_init_render_ring;
1742 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001743 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001744 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001745 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001746
Chris Wilsonf51455d2017-01-10 14:47:34 +00001747 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001748 if (ret)
1749 return ret;
1750
1751 ret = intel_init_workaround_bb(engine);
1752 if (ret) {
1753 /*
1754 * We continue even if we fail to initialize WA batch
1755 * because we only expect rare glitches but nothing
1756 * critical to prevent us from using GPU
1757 */
1758 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1759 ret);
1760 }
1761
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001762 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001763}
1764
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001765int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001766{
1767 logical_ring_setup(engine);
1768
1769 return logical_ring_init(engine);
1770}
1771
Jeff McGee0cea6502015-02-13 10:27:56 -06001772static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001773make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001774{
1775 u32 rpcs = 0;
1776
1777 /*
1778 * No explicit RPCS request is needed to ensure full
1779 * slice/subslice/EU enablement prior to Gen9.
1780 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001781 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001782 return 0;
1783
1784 /*
1785 * Starting in Gen9, render power gating can leave
1786 * slice/subslice/EU in a partially enabled state. We
1787 * must make an explicit request through RPCS for full
1788 * enablement.
1789 */
Imre Deak43b67992016-08-31 19:13:02 +03001790 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001791 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001792 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001793 GEN8_RPCS_S_CNT_SHIFT;
1794 rpcs |= GEN8_RPCS_ENABLE;
1795 }
1796
Imre Deak43b67992016-08-31 19:13:02 +03001797 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001798 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001799 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001800 GEN8_RPCS_SS_CNT_SHIFT;
1801 rpcs |= GEN8_RPCS_ENABLE;
1802 }
1803
Imre Deak43b67992016-08-31 19:13:02 +03001804 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1805 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001806 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001807 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001808 GEN8_RPCS_EU_MAX_SHIFT;
1809 rpcs |= GEN8_RPCS_ENABLE;
1810 }
1811
1812 return rpcs;
1813}
1814
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001815static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001816{
1817 u32 indirect_ctx_offset;
1818
Chris Wilsonc0336662016-05-06 15:40:21 +01001819 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001820 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001821 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001822 /* fall through */
1823 case 9:
1824 indirect_ctx_offset =
1825 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1826 break;
1827 case 8:
1828 indirect_ctx_offset =
1829 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1830 break;
1831 }
1832
1833 return indirect_ctx_offset;
1834}
1835
Chris Wilsona3aabe82016-10-04 21:11:26 +01001836static void execlists_init_reg_state(u32 *reg_state,
1837 struct i915_gem_context *ctx,
1838 struct intel_engine_cs *engine,
1839 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001840{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001841 struct drm_i915_private *dev_priv = engine->i915;
1842 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001843
1844 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1845 * commands followed by (reg, value) pairs. The values we are setting here are
1846 * only for the first context restore: on a subsequent save, the GPU will
1847 * recreate this batchbuffer with new values (including all the missing
1848 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001849 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001850 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1851 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1852 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001853 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1854 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001855 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001856 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001857 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1858 0);
1859 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1860 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1862 RING_START(engine->mmio_base), 0);
1863 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1864 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001865 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001866 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1867 RING_BBADDR_UDW(engine->mmio_base), 0);
1868 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1869 RING_BBADDR(engine->mmio_base), 0);
1870 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1871 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001872 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001873 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1874 RING_SBBADDR_UDW(engine->mmio_base), 0);
1875 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1876 RING_SBBADDR(engine->mmio_base), 0);
1877 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1878 RING_SBBSTATE(engine->mmio_base), 0);
1879 if (engine->id == RCS) {
1880 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1881 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1882 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1883 RING_INDIRECT_CTX(engine->mmio_base), 0);
1884 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1885 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001886 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001888 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001889
1890 reg_state[CTX_RCS_INDIRECT_CTX+1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001891 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1892 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001893
1894 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001895 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001896
1897 reg_state[CTX_BB_PER_CTX_PTR+1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001898 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001899 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001900 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001901 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001902 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1903 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001904 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001905 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
1906 0);
1907 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
1908 0);
1909 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
1910 0);
1911 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
1912 0);
1913 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
1914 0);
1915 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
1916 0);
1917 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
1918 0);
1919 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
1920 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001921
Chris Wilson949e8ab2017-02-09 14:40:36 +00001922 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001923 /* 64b PPGTT (48bit canonical)
1924 * PDP0_DESCRIPTOR contains the base address to PML4 and
1925 * other PDP Descriptors are ignored.
1926 */
1927 ASSIGN_CTX_PML4(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01001928 }
1929
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001930 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001931 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001932 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01001933 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001934 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001935}
1936
1937static int
1938populate_lr_context(struct i915_gem_context *ctx,
1939 struct drm_i915_gem_object *ctx_obj,
1940 struct intel_engine_cs *engine,
1941 struct intel_ring *ring)
1942{
1943 void *vaddr;
1944 int ret;
1945
1946 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1947 if (ret) {
1948 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1949 return ret;
1950 }
1951
1952 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1953 if (IS_ERR(vaddr)) {
1954 ret = PTR_ERR(vaddr);
1955 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1956 return ret;
1957 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001958 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001959
1960 /* The second page of the context object contains some fields which must
1961 * be set up prior to the first execution. */
1962
1963 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1964 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001965
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001966 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001967
1968 return 0;
1969}
1970
Oscar Mateo73e4d072014-07-24 17:04:48 +01001971/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001972 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001973 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001974 *
1975 * Each engine may require a different amount of space for a context image,
1976 * so when allocating (or copying) an image, this function can be used to
1977 * find the right size for the specific engine.
1978 *
1979 * Return: size (in bytes) of an engine-specific context image
1980 *
1981 * Note: this size includes the HWSP, which is part of the context image
1982 * in LRC mode, but does not include the "shared data page" used with
1983 * GuC submission. The caller should account for this if using the GuC.
1984 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001985uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01001986{
1987 int ret = 0;
1988
Chris Wilsonc0336662016-05-06 15:40:21 +01001989 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001990
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001991 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01001992 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01001993 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00001994 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
1995 else
1996 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001997 break;
1998 case VCS:
1999 case BCS:
2000 case VECS:
2001 case VCS2:
2002 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2003 break;
2004 }
2005
2006 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002007}
2008
Chris Wilsone2efd132016-05-24 14:53:34 +01002009static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002010 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002011{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002012 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002013 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002014 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002015 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002016 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002017 int ret;
2018
Chris Wilson9021ad02016-05-24 14:53:37 +01002019 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002020
Chris Wilsonf51455d2017-01-10 14:47:34 +00002021 context_size = round_up(intel_lr_context_size(engine),
2022 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002023
Alex Daid1675192015-08-12 15:43:43 +01002024 /* One extra page as the sharing data between driver and GuC */
2025 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2026
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002027 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002028 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002029 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002030 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002031 }
2032
Chris Wilsona01cb37a2017-01-16 15:21:30 +00002033 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002034 if (IS_ERR(vma)) {
2035 ret = PTR_ERR(vma);
2036 goto error_deref_obj;
2037 }
2038
Chris Wilson7e37f882016-08-02 22:50:21 +01002039 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002040 if (IS_ERR(ring)) {
2041 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002042 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002043 }
2044
Chris Wilsondca33ec2016-08-02 22:50:20 +01002045 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002046 if (ret) {
2047 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002048 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002049 }
2050
Chris Wilsondca33ec2016-08-02 22:50:20 +01002051 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002052 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002053 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002054
2055 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002056
Chris Wilsondca33ec2016-08-02 22:50:20 +01002057error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002058 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002059error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002060 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002061 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002062}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002063
Chris Wilson821ed7d2016-09-09 14:11:53 +01002064void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002065{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002066 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002067 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302068 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002069
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002070 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2071 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2072 * that stored in context. As we only write new commands from
2073 * ce->ring->tail onwards, everything before that is junk. If the GPU
2074 * starts reading from its RING_HEAD from the context, it may try to
2075 * execute that junk and die.
2076 *
2077 * So to avoid that we reset the context images upon resume. For
2078 * simplicity, we just zero everything out.
2079 */
2080 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302081 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002082 struct intel_context *ce = &ctx->engine[engine->id];
2083 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002084
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002085 if (!ce->state)
2086 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002087
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002088 reg = i915_gem_object_pin_map(ce->state->obj,
2089 I915_MAP_WB);
2090 if (WARN_ON(IS_ERR(reg)))
2091 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002092
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002093 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2094 reg[CTX_RING_HEAD+1] = 0;
2095 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002096
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002097 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002098 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002099
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002100 ce->ring->head = ce->ring->tail = 0;
2101 ce->ring->last_retired_head = -1;
2102 intel_ring_update_space(ce->ring);
2103 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002104 }
2105}