Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 1 | /* |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 2 | * Synopsys Designware PCIe host controller driver |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2013 Samsung Electronics Co., Ltd. |
| 5 | * http://www.samsung.com |
| 6 | * |
| 7 | * Author: Jingoo Han <jg1.han@samsung.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 14 | #include <linux/irq.h> |
| 15 | #include <linux/irqdomain.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 16 | #include <linux/kernel.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 17 | #include <linux/module.h> |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 18 | #include <linux/msi.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 19 | #include <linux/of_address.h> |
Lucas Stach | 804f57b | 2014-03-05 14:25:51 +0100 | [diff] [blame] | 20 | #include <linux/of_pci.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 21 | #include <linux/pci.h> |
| 22 | #include <linux/pci_regs.h> |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 23 | #include <linux/platform_device.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 24 | #include <linux/types.h> |
| 25 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 26 | #include "pcie-designware.h" |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 27 | |
| 28 | /* Synopsis specific PCIE configuration registers */ |
| 29 | #define PCIE_PORT_LINK_CONTROL 0x710 |
| 30 | #define PORT_LINK_MODE_MASK (0x3f << 16) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 31 | #define PORT_LINK_MODE_1_LANES (0x1 << 16) |
| 32 | #define PORT_LINK_MODE_2_LANES (0x3 << 16) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 33 | #define PORT_LINK_MODE_4_LANES (0x7 << 16) |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 34 | #define PORT_LINK_MODE_8_LANES (0xf << 16) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 35 | |
| 36 | #define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C |
| 37 | #define PORT_LOGIC_SPEED_CHANGE (0x1 << 17) |
Zhou Wang | ed8b472 | 2015-08-26 11:17:34 +0800 | [diff] [blame] | 38 | #define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 39 | #define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8) |
| 40 | #define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8) |
| 41 | #define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8) |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 42 | #define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 43 | |
| 44 | #define PCIE_MSI_ADDR_LO 0x820 |
| 45 | #define PCIE_MSI_ADDR_HI 0x824 |
| 46 | #define PCIE_MSI_INTR0_ENABLE 0x828 |
| 47 | #define PCIE_MSI_INTR0_MASK 0x82C |
| 48 | #define PCIE_MSI_INTR0_STATUS 0x830 |
| 49 | |
| 50 | #define PCIE_ATU_VIEWPORT 0x900 |
| 51 | #define PCIE_ATU_REGION_INBOUND (0x1 << 31) |
| 52 | #define PCIE_ATU_REGION_OUTBOUND (0x0 << 31) |
| 53 | #define PCIE_ATU_REGION_INDEX1 (0x1 << 0) |
| 54 | #define PCIE_ATU_REGION_INDEX0 (0x0 << 0) |
| 55 | #define PCIE_ATU_CR1 0x904 |
| 56 | #define PCIE_ATU_TYPE_MEM (0x0 << 0) |
| 57 | #define PCIE_ATU_TYPE_IO (0x2 << 0) |
| 58 | #define PCIE_ATU_TYPE_CFG0 (0x4 << 0) |
| 59 | #define PCIE_ATU_TYPE_CFG1 (0x5 << 0) |
| 60 | #define PCIE_ATU_CR2 0x908 |
| 61 | #define PCIE_ATU_ENABLE (0x1 << 31) |
| 62 | #define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30) |
| 63 | #define PCIE_ATU_LOWER_BASE 0x90C |
| 64 | #define PCIE_ATU_UPPER_BASE 0x910 |
| 65 | #define PCIE_ATU_LIMIT 0x914 |
| 66 | #define PCIE_ATU_LOWER_TARGET 0x918 |
| 67 | #define PCIE_ATU_BUS(x) (((x) & 0xff) << 24) |
| 68 | #define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19) |
| 69 | #define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16) |
| 70 | #define PCIE_ATU_UPPER_TARGET 0x91C |
| 71 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 72 | static struct pci_ops dw_pcie_ops; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 73 | |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 74 | int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 75 | { |
Gabriele Paoloni | b6b18f5 | 2015-10-08 14:27:53 -0500 | [diff] [blame] | 76 | if ((uintptr_t)addr & (size - 1)) { |
| 77 | *val = 0; |
| 78 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 79 | } |
| 80 | |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 81 | if (size == 4) |
| 82 | *val = readl(addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 83 | else if (size == 2) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 84 | *val = readw(addr); |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 85 | else if (size == 1) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 86 | *val = readb(addr); |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 87 | else { |
| 88 | *val = 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 89 | return PCIBIOS_BAD_REGISTER_NUMBER; |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 90 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 91 | |
| 92 | return PCIBIOS_SUCCESSFUL; |
| 93 | } |
| 94 | |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 95 | int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 96 | { |
Gabriele Paoloni | b6b18f5 | 2015-10-08 14:27:53 -0500 | [diff] [blame] | 97 | if ((uintptr_t)addr & (size - 1)) |
| 98 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 99 | |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 100 | if (size == 4) |
| 101 | writel(val, addr); |
| 102 | else if (size == 2) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 103 | writew(val, addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 104 | else if (size == 1) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 105 | writeb(val, addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 106 | else |
| 107 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 108 | |
| 109 | return PCIBIOS_SUCCESSFUL; |
| 110 | } |
| 111 | |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 112 | static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 113 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 114 | if (pp->ops->readl_rc) |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 115 | pp->ops->readl_rc(pp, pp->dbi_base + reg, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 116 | else |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 117 | *val = readl(pp->dbi_base + reg); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 118 | } |
| 119 | |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 120 | static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 121 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 122 | if (pp->ops->writel_rc) |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 123 | pp->ops->writel_rc(pp, val, pp->dbi_base + reg); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 124 | else |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 125 | writel(val, pp->dbi_base + reg); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 126 | } |
| 127 | |
Bjorn Helgaas | 73e4085 | 2013-10-09 09:12:37 -0600 | [diff] [blame] | 128 | static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size, |
| 129 | u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 130 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 131 | if (pp->ops->rd_own_conf) |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 132 | return pp->ops->rd_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 133 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 134 | return dw_pcie_cfg_read(pp->dbi_base + where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 135 | } |
| 136 | |
Bjorn Helgaas | 73e4085 | 2013-10-09 09:12:37 -0600 | [diff] [blame] | 137 | static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size, |
| 138 | u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 139 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 140 | if (pp->ops->wr_own_conf) |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 141 | return pp->ops->wr_own_conf(pp, where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 142 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 143 | return dw_pcie_cfg_write(pp->dbi_base + where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 144 | } |
| 145 | |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 146 | static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index, |
| 147 | int type, u64 cpu_addr, u64 pci_addr, u32 size) |
| 148 | { |
Stanimir Varbanov | 17209df | 2015-12-18 14:38:55 +0200 | [diff] [blame] | 149 | u32 val; |
| 150 | |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 151 | dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index, |
| 152 | PCIE_ATU_VIEWPORT); |
| 153 | dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE); |
| 154 | dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE); |
| 155 | dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1), |
| 156 | PCIE_ATU_LIMIT); |
| 157 | dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET); |
| 158 | dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET); |
| 159 | dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1); |
| 160 | dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2); |
Stanimir Varbanov | 17209df | 2015-12-18 14:38:55 +0200 | [diff] [blame] | 161 | |
| 162 | /* |
| 163 | * Make sure ATU enable takes effect before any subsequent config |
| 164 | * and I/O accesses. |
| 165 | */ |
| 166 | dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val); |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 167 | } |
| 168 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 169 | static struct irq_chip dw_msi_irq_chip = { |
| 170 | .name = "PCI-MSI", |
Thomas Gleixner | 280510f | 2014-11-23 12:23:20 +0100 | [diff] [blame] | 171 | .irq_enable = pci_msi_unmask_irq, |
| 172 | .irq_disable = pci_msi_mask_irq, |
| 173 | .irq_mask = pci_msi_mask_irq, |
| 174 | .irq_unmask = pci_msi_unmask_irq, |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 175 | }; |
| 176 | |
| 177 | /* MSI int handler */ |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 178 | irqreturn_t dw_handle_msi_irq(struct pcie_port *pp) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 179 | { |
| 180 | unsigned long val; |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 181 | int i, pos, irq; |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 182 | irqreturn_t ret = IRQ_NONE; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 183 | |
| 184 | for (i = 0; i < MAX_MSI_CTRLS; i++) { |
| 185 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4, |
| 186 | (u32 *)&val); |
| 187 | if (val) { |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 188 | ret = IRQ_HANDLED; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 189 | pos = 0; |
| 190 | while ((pos = find_next_bit(&val, 32, pos)) != 32) { |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 191 | irq = irq_find_mapping(pp->irq_domain, |
| 192 | i * 32 + pos); |
Harro Haan | ca16589 | 2013-12-12 19:29:03 +0100 | [diff] [blame] | 193 | dw_pcie_wr_own_conf(pp, |
| 194 | PCIE_MSI_INTR0_STATUS + i * 12, |
| 195 | 4, 1 << pos); |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 196 | generic_handle_irq(irq); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 197 | pos++; |
| 198 | } |
| 199 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 200 | } |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 201 | |
| 202 | return ret; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | void dw_pcie_msi_init(struct pcie_port *pp) |
| 206 | { |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 207 | u64 msi_target; |
| 208 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 209 | pp->msi_data = __get_free_pages(GFP_KERNEL, 0); |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 210 | msi_target = virt_to_phys((void *)pp->msi_data); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 211 | |
| 212 | /* program the msi_data */ |
| 213 | dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4, |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 214 | (u32)(msi_target & 0xffffffff)); |
| 215 | dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, |
| 216 | (u32)(msi_target >> 32 & 0xffffffff)); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 217 | } |
| 218 | |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 219 | static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq) |
| 220 | { |
| 221 | unsigned int res, bit, val; |
| 222 | |
| 223 | res = (irq / 32) * 12; |
| 224 | bit = irq % 32; |
| 225 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val); |
| 226 | val &= ~(1 << bit); |
| 227 | dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val); |
| 228 | } |
| 229 | |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 230 | static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base, |
Jingoo Han | 58275f2f | 2013-12-27 09:30:25 +0900 | [diff] [blame] | 231 | unsigned int nvec, unsigned int pos) |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 232 | { |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 233 | unsigned int i; |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 234 | |
Bjorn Helgaas | 0b8cfb6 | 2013-12-09 15:11:25 -0700 | [diff] [blame] | 235 | for (i = 0; i < nvec; i++) { |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 236 | irq_set_msi_desc_off(irq_base, i, NULL); |
Jingoo Han | 58275f2f | 2013-12-27 09:30:25 +0900 | [diff] [blame] | 237 | /* Disable corresponding interrupt on MSI controller */ |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 238 | if (pp->ops->msi_clear_irq) |
| 239 | pp->ops->msi_clear_irq(pp, pos + i); |
| 240 | else |
| 241 | dw_pcie_msi_clear_irq(pp, pos + i); |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 242 | } |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 243 | |
| 244 | bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec)); |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 245 | } |
| 246 | |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 247 | static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq) |
| 248 | { |
| 249 | unsigned int res, bit, val; |
| 250 | |
| 251 | res = (irq / 32) * 12; |
| 252 | bit = irq % 32; |
| 253 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val); |
| 254 | val |= 1 << bit; |
| 255 | dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val); |
| 256 | } |
| 257 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 258 | static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos) |
| 259 | { |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 260 | int irq, pos0, i; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 261 | struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 262 | |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 263 | pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS, |
| 264 | order_base_2(no_irqs)); |
| 265 | if (pos0 < 0) |
| 266 | goto no_valid_irq; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 267 | |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 268 | irq = irq_find_mapping(pp->irq_domain, pos0); |
| 269 | if (!irq) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 270 | goto no_valid_irq; |
| 271 | |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 272 | /* |
| 273 | * irq_create_mapping (called from dw_pcie_host_init) pre-allocates |
| 274 | * descs so there is no need to allocate descs here. We can therefore |
| 275 | * assume that if irq_find_mapping above returns non-zero, then the |
| 276 | * descs are also successfully allocated. |
| 277 | */ |
| 278 | |
Bjorn Helgaas | 0b8cfb6 | 2013-12-09 15:11:25 -0700 | [diff] [blame] | 279 | for (i = 0; i < no_irqs; i++) { |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 280 | if (irq_set_msi_desc_off(irq, i, desc) != 0) { |
| 281 | clear_irq_range(pp, irq, i, pos0); |
| 282 | goto no_valid_irq; |
| 283 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 284 | /*Enable corresponding interrupt in MSI interrupt controller */ |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 285 | if (pp->ops->msi_set_irq) |
| 286 | pp->ops->msi_set_irq(pp, pos0 + i); |
| 287 | else |
| 288 | dw_pcie_msi_set_irq(pp, pos0 + i); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | *pos = pos0; |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 292 | desc->nvec_used = no_irqs; |
| 293 | desc->msi_attrib.multiple = order_base_2(no_irqs); |
| 294 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 295 | return irq; |
| 296 | |
| 297 | no_valid_irq: |
| 298 | *pos = pos0; |
| 299 | return -ENOSPC; |
| 300 | } |
| 301 | |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 302 | static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 303 | { |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 304 | struct msi_msg msg; |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 305 | u64 msi_target; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 306 | |
Minghuan Lian | 450e344 | 2014-09-23 22:28:58 +0800 | [diff] [blame] | 307 | if (pp->ops->get_msi_addr) |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 308 | msi_target = pp->ops->get_msi_addr(pp); |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 309 | else |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 310 | msi_target = virt_to_phys((void *)pp->msi_data); |
| 311 | |
| 312 | msg.address_lo = (u32)(msi_target & 0xffffffff); |
| 313 | msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff); |
Minghuan Lian | 24832b4 | 2014-09-23 22:28:59 +0800 | [diff] [blame] | 314 | |
| 315 | if (pp->ops->get_msi_data) |
| 316 | msg.data = pp->ops->get_msi_data(pp, pos); |
| 317 | else |
| 318 | msg.data = pos; |
| 319 | |
Jiang Liu | 83a1891 | 2014-11-09 23:10:34 +0800 | [diff] [blame] | 320 | pci_write_msi_msg(irq, &msg); |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 321 | } |
| 322 | |
| 323 | static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev, |
| 324 | struct msi_desc *desc) |
| 325 | { |
| 326 | int irq, pos; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 327 | struct pcie_port *pp = pdev->bus->sysdata; |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 328 | |
| 329 | if (desc->msi_attrib.is_msix) |
| 330 | return -EINVAL; |
| 331 | |
| 332 | irq = assign_irq(1, desc, &pos); |
| 333 | if (irq < 0) |
| 334 | return irq; |
| 335 | |
| 336 | dw_msi_setup_msg(pp, irq, pos); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 337 | |
| 338 | return 0; |
| 339 | } |
| 340 | |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 341 | static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev, |
| 342 | int nvec, int type) |
| 343 | { |
| 344 | #ifdef CONFIG_PCI_MSI |
| 345 | int irq, pos; |
| 346 | struct msi_desc *desc; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 347 | struct pcie_port *pp = pdev->bus->sysdata; |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 348 | |
| 349 | /* MSI-X interrupts are not supported */ |
| 350 | if (type == PCI_CAP_ID_MSIX) |
| 351 | return -EINVAL; |
| 352 | |
| 353 | WARN_ON(!list_is_singular(&pdev->dev.msi_list)); |
| 354 | desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list); |
| 355 | |
| 356 | irq = assign_irq(nvec, desc, &pos); |
| 357 | if (irq < 0) |
| 358 | return irq; |
| 359 | |
| 360 | dw_msi_setup_msg(pp, irq, pos); |
| 361 | |
| 362 | return 0; |
| 363 | #else |
| 364 | return -EINVAL; |
| 365 | #endif |
| 366 | } |
| 367 | |
Yijing Wang | c2791b8 | 2014-11-11 17:45:45 -0700 | [diff] [blame] | 368 | static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 369 | { |
Lucas Stach | 91f8ae8 | 2014-09-30 18:36:26 +0200 | [diff] [blame] | 370 | struct irq_data *data = irq_get_irq_data(irq); |
Jiang Liu | c391f26 | 2015-06-01 16:05:41 +0800 | [diff] [blame] | 371 | struct msi_desc *msi = irq_data_get_msi_desc(data); |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 372 | struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi); |
Lucas Stach | 91f8ae8 | 2014-09-30 18:36:26 +0200 | [diff] [blame] | 373 | |
| 374 | clear_irq_range(pp, irq, 1, data->hwirq); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 375 | } |
| 376 | |
Yijing Wang | c2791b8 | 2014-11-11 17:45:45 -0700 | [diff] [blame] | 377 | static struct msi_controller dw_pcie_msi_chip = { |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 378 | .setup_irq = dw_msi_setup_irq, |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 379 | .setup_irqs = dw_msi_setup_irqs, |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 380 | .teardown_irq = dw_msi_teardown_irq, |
| 381 | }; |
| 382 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 383 | int dw_pcie_link_up(struct pcie_port *pp) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 384 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 385 | if (pp->ops->link_up) |
| 386 | return pp->ops->link_up(pp); |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 387 | |
| 388 | return 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 389 | } |
| 390 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 391 | static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq, |
| 392 | irq_hw_number_t hwirq) |
| 393 | { |
| 394 | irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq); |
| 395 | irq_set_chip_data(irq, domain->host_data); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 396 | |
| 397 | return 0; |
| 398 | } |
| 399 | |
| 400 | static const struct irq_domain_ops msi_domain_ops = { |
| 401 | .map = dw_pcie_msi_map, |
| 402 | }; |
| 403 | |
Matwey V. Kornilov | a43f32d | 2015-02-19 20:41:48 +0300 | [diff] [blame] | 404 | int dw_pcie_host_init(struct pcie_port *pp) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 405 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 406 | struct device_node *np = pp->dev->of_node; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 407 | struct platform_device *pdev = to_platform_device(pp->dev); |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 408 | struct pci_bus *bus, *child; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 409 | struct resource *cfg_res; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 410 | u32 val; |
| 411 | int i, ret; |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 412 | LIST_HEAD(res); |
| 413 | struct resource_entry *win; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 414 | |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 415 | cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config"); |
| 416 | if (cfg_res) { |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 417 | pp->cfg0_size = resource_size(cfg_res)/2; |
| 418 | pp->cfg1_size = resource_size(cfg_res)/2; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 419 | pp->cfg0_base = cfg_res->start; |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 420 | pp->cfg1_base = cfg_res->start + pp->cfg0_size; |
Murali Karicheri | 0f41421 | 2015-07-21 17:54:11 -0400 | [diff] [blame] | 421 | } else if (!pp->va_cfg0_base) { |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 422 | dev_err(pp->dev, "missing *config* reg space\n"); |
| 423 | } |
| 424 | |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 425 | ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base); |
| 426 | if (ret) |
| 427 | return ret; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 428 | |
| 429 | /* Get the I/O and memory ranges from DT */ |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 430 | resource_list_for_each_entry(win, &res) { |
| 431 | switch (resource_type(win->res)) { |
| 432 | case IORESOURCE_IO: |
| 433 | pp->io = win->res; |
| 434 | pp->io->name = "I/O"; |
| 435 | pp->io_size = resource_size(pp->io); |
| 436 | pp->io_bus_addr = pp->io->start - win->offset; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 437 | ret = pci_remap_iospace(pp->io, pp->io_base); |
| 438 | if (ret) { |
| 439 | dev_warn(pp->dev, "error %d: failed to map resource %pR\n", |
| 440 | ret, pp->io); |
| 441 | continue; |
| 442 | } |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 443 | break; |
| 444 | case IORESOURCE_MEM: |
| 445 | pp->mem = win->res; |
| 446 | pp->mem->name = "MEM"; |
| 447 | pp->mem_size = resource_size(pp->mem); |
| 448 | pp->mem_bus_addr = pp->mem->start - win->offset; |
| 449 | break; |
| 450 | case 0: |
| 451 | pp->cfg = win->res; |
| 452 | pp->cfg0_size = resource_size(pp->cfg)/2; |
| 453 | pp->cfg1_size = resource_size(pp->cfg)/2; |
| 454 | pp->cfg0_base = pp->cfg->start; |
| 455 | pp->cfg1_base = pp->cfg->start + pp->cfg0_size; |
| 456 | break; |
| 457 | case IORESOURCE_BUS: |
| 458 | pp->busn = win->res; |
| 459 | break; |
| 460 | default: |
| 461 | continue; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 462 | } |
Lucas Stach | 4f2ebe0 | 2014-07-23 19:52:38 +0200 | [diff] [blame] | 463 | } |
| 464 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 465 | if (!pp->dbi_base) { |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 466 | pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start, |
| 467 | resource_size(pp->cfg)); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 468 | if (!pp->dbi_base) { |
| 469 | dev_err(pp->dev, "error with ioremap\n"); |
| 470 | return -ENOMEM; |
| 471 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 472 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 473 | |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 474 | pp->mem_base = pp->mem->start; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 475 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 476 | if (!pp->va_cfg0_base) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 477 | pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base, |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 478 | pp->cfg0_size); |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 479 | if (!pp->va_cfg0_base) { |
| 480 | dev_err(pp->dev, "error with ioremap in function\n"); |
| 481 | return -ENOMEM; |
| 482 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 483 | } |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 484 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 485 | if (!pp->va_cfg1_base) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 486 | pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base, |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 487 | pp->cfg1_size); |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 488 | if (!pp->va_cfg1_base) { |
| 489 | dev_err(pp->dev, "error with ioremap\n"); |
| 490 | return -ENOMEM; |
| 491 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 492 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 493 | |
Gabriele Paoloni | 907fce0 | 2015-09-29 00:03:10 +0800 | [diff] [blame] | 494 | ret = of_property_read_u32(np, "num-lanes", &pp->lanes); |
| 495 | if (ret) |
| 496 | pp->lanes = 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 497 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 498 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 499 | if (!pp->ops->msi_host_init) { |
| 500 | pp->irq_domain = irq_domain_add_linear(pp->dev->of_node, |
| 501 | MAX_MSI_IRQS, &msi_domain_ops, |
| 502 | &dw_pcie_msi_chip); |
| 503 | if (!pp->irq_domain) { |
| 504 | dev_err(pp->dev, "irq domain init failed\n"); |
| 505 | return -ENXIO; |
| 506 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 507 | |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 508 | for (i = 0; i < MAX_MSI_IRQS; i++) |
| 509 | irq_create_mapping(pp->irq_domain, i); |
| 510 | } else { |
| 511 | ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip); |
| 512 | if (ret < 0) |
| 513 | return ret; |
| 514 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 515 | } |
| 516 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 517 | if (pp->ops->host_init) |
| 518 | pp->ops->host_init(pp); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 519 | |
Jisheng Zhang | dd19392 | 2016-01-07 14:12:38 +0800 | [diff] [blame] | 520 | /* |
| 521 | * If the platform provides ->rd_other_conf, it means the platform |
| 522 | * uses its own address translation component rather than ATU, so |
| 523 | * we should not program the ATU here. |
| 524 | */ |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 525 | if (!pp->ops->rd_other_conf) |
| 526 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 527 | PCIE_ATU_TYPE_MEM, pp->mem_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 528 | pp->mem_bus_addr, pp->mem_size); |
| 529 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 530 | dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0); |
| 531 | |
| 532 | /* program correct class for RC */ |
| 533 | dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI); |
| 534 | |
| 535 | dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val); |
| 536 | val |= PORT_LOGIC_SPEED_CHANGE; |
| 537 | dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val); |
| 538 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 539 | pp->root_bus_nr = pp->busn->start; |
| 540 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
| 541 | bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr, |
| 542 | &dw_pcie_ops, pp, &res, |
| 543 | &dw_pcie_msi_chip); |
| 544 | dw_pcie_msi_chip.dev = pp->dev; |
| 545 | } else |
| 546 | bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops, |
| 547 | pp, &res); |
| 548 | if (!bus) |
| 549 | return -ENOMEM; |
| 550 | |
| 551 | if (pp->ops->scan_bus) |
| 552 | pp->ops->scan_bus(pp); |
| 553 | |
| 554 | #ifdef CONFIG_ARM |
| 555 | /* support old dtbs that incorrectly describe IRQs */ |
| 556 | pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci); |
Yijing Wang | 0815f95 | 2014-11-11 15:38:07 -0700 | [diff] [blame] | 557 | #endif |
| 558 | |
Lorenzo Pieralisi | ed00c83 | 2016-01-29 11:29:32 +0000 | [diff] [blame^] | 559 | pci_bus_size_bridges(bus); |
| 560 | pci_bus_assign_resources(bus); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 561 | |
Lorenzo Pieralisi | ed00c83 | 2016-01-29 11:29:32 +0000 | [diff] [blame^] | 562 | list_for_each_entry(child, &bus->children, node) |
| 563 | pcie_bus_configure_settings(child); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 564 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 565 | pci_bus_add_devices(bus); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 566 | return 0; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 567 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 568 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 569 | static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, |
| 570 | u32 devfn, int where, int size, u32 *val) |
| 571 | { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 572 | int ret, type; |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 573 | u32 busdev, cfg_size; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 574 | u64 cpu_addr; |
| 575 | void __iomem *va_cfg_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 576 | |
Bjorn Helgaas | 67de2dc | 2016-01-05 15:56:30 -0600 | [diff] [blame] | 577 | if (pp->ops->rd_other_conf) |
| 578 | return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val); |
| 579 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 580 | busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | |
| 581 | PCIE_ATU_FUNC(PCI_FUNC(devfn)); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 582 | |
| 583 | if (bus->parent->number == pp->root_bus_nr) { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 584 | type = PCIE_ATU_TYPE_CFG0; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 585 | cpu_addr = pp->cfg0_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 586 | cfg_size = pp->cfg0_size; |
| 587 | va_cfg_base = pp->va_cfg0_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 588 | } else { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 589 | type = PCIE_ATU_TYPE_CFG1; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 590 | cpu_addr = pp->cfg1_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 591 | cfg_size = pp->cfg1_size; |
| 592 | va_cfg_base = pp->va_cfg1_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 593 | } |
| 594 | |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 595 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
| 596 | type, cpu_addr, |
| 597 | busdev, cfg_size); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 598 | ret = dw_pcie_cfg_read(va_cfg_base + where, size, val); |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 599 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 600 | PCIE_ATU_TYPE_IO, pp->io_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 601 | pp->io_bus_addr, pp->io_size); |
| 602 | |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 603 | return ret; |
| 604 | } |
| 605 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 606 | static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus, |
| 607 | u32 devfn, int where, int size, u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 608 | { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 609 | int ret, type; |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 610 | u32 busdev, cfg_size; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 611 | u64 cpu_addr; |
| 612 | void __iomem *va_cfg_base; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 613 | |
Bjorn Helgaas | 67de2dc | 2016-01-05 15:56:30 -0600 | [diff] [blame] | 614 | if (pp->ops->wr_other_conf) |
| 615 | return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val); |
| 616 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 617 | busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | |
| 618 | PCIE_ATU_FUNC(PCI_FUNC(devfn)); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 619 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 620 | if (bus->parent->number == pp->root_bus_nr) { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 621 | type = PCIE_ATU_TYPE_CFG0; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 622 | cpu_addr = pp->cfg0_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 623 | cfg_size = pp->cfg0_size; |
| 624 | va_cfg_base = pp->va_cfg0_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 625 | } else { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 626 | type = PCIE_ATU_TYPE_CFG1; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 627 | cpu_addr = pp->cfg1_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 628 | cfg_size = pp->cfg1_size; |
| 629 | va_cfg_base = pp->va_cfg1_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 630 | } |
| 631 | |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 632 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
| 633 | type, cpu_addr, |
| 634 | busdev, cfg_size); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 635 | ret = dw_pcie_cfg_write(va_cfg_base + where, size, val); |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 636 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 637 | PCIE_ATU_TYPE_IO, pp->io_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 638 | pp->io_bus_addr, pp->io_size); |
| 639 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 640 | return ret; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 641 | } |
| 642 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 643 | static int dw_pcie_valid_config(struct pcie_port *pp, |
| 644 | struct pci_bus *bus, int dev) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 645 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 646 | /* If there is no link, then there is no device */ |
| 647 | if (bus->number != pp->root_bus_nr) { |
| 648 | if (!dw_pcie_link_up(pp)) |
| 649 | return 0; |
| 650 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 651 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 652 | /* access only one slot on each root port */ |
| 653 | if (bus->number == pp->root_bus_nr && dev > 0) |
| 654 | return 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 655 | |
| 656 | /* |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 657 | * do not read more than one device on the bus directly attached |
| 658 | * to RC's (Virtual Bridge's) DS side. |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 659 | */ |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 660 | if (bus->primary == pp->root_bus_nr && dev > 0) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 661 | return 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 662 | |
| 663 | return 1; |
| 664 | } |
| 665 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 666 | static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where, |
| 667 | int size, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 668 | { |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 669 | struct pcie_port *pp = bus->sysdata; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 670 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 671 | if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) { |
| 672 | *val = 0xffffffff; |
| 673 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 674 | } |
| 675 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 676 | if (bus->number == pp->root_bus_nr) |
| 677 | return dw_pcie_rd_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 678 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 679 | return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 680 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 681 | |
| 682 | static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn, |
| 683 | int where, int size, u32 val) |
| 684 | { |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 685 | struct pcie_port *pp = bus->sysdata; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 686 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 687 | if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) |
| 688 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 689 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 690 | if (bus->number == pp->root_bus_nr) |
| 691 | return dw_pcie_wr_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 692 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 693 | return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | static struct pci_ops dw_pcie_ops = { |
| 697 | .read = dw_pcie_rd_conf, |
| 698 | .write = dw_pcie_wr_conf, |
| 699 | }; |
| 700 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 701 | void dw_pcie_setup_rc(struct pcie_port *pp) |
| 702 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 703 | u32 val; |
| 704 | u32 membase; |
| 705 | u32 memlimit; |
| 706 | |
Mohit Kumar | 66c5c34 | 2014-04-14 14:22:54 -0600 | [diff] [blame] | 707 | /* set the number of lanes */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 708 | dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 709 | val &= ~PORT_LINK_MODE_MASK; |
| 710 | switch (pp->lanes) { |
| 711 | case 1: |
| 712 | val |= PORT_LINK_MODE_1_LANES; |
| 713 | break; |
| 714 | case 2: |
| 715 | val |= PORT_LINK_MODE_2_LANES; |
| 716 | break; |
| 717 | case 4: |
| 718 | val |= PORT_LINK_MODE_4_LANES; |
| 719 | break; |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 720 | case 8: |
| 721 | val |= PORT_LINK_MODE_8_LANES; |
| 722 | break; |
Gabriele Paoloni | 907fce0 | 2015-09-29 00:03:10 +0800 | [diff] [blame] | 723 | default: |
| 724 | dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes); |
| 725 | return; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 726 | } |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 727 | dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 728 | |
| 729 | /* set link width speed control register */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 730 | dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 731 | val &= ~PORT_LOGIC_LINK_WIDTH_MASK; |
| 732 | switch (pp->lanes) { |
| 733 | case 1: |
| 734 | val |= PORT_LOGIC_LINK_WIDTH_1_LANES; |
| 735 | break; |
| 736 | case 2: |
| 737 | val |= PORT_LOGIC_LINK_WIDTH_2_LANES; |
| 738 | break; |
| 739 | case 4: |
| 740 | val |= PORT_LOGIC_LINK_WIDTH_4_LANES; |
| 741 | break; |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 742 | case 8: |
| 743 | val |= PORT_LOGIC_LINK_WIDTH_8_LANES; |
| 744 | break; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 745 | } |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 746 | dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 747 | |
| 748 | /* setup RC BARs */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 749 | dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0); |
Mohit Kumar | dbffdd6 | 2014-02-19 17:34:35 +0530 | [diff] [blame] | 750 | dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 751 | |
| 752 | /* setup interrupt pins */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 753 | dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 754 | val &= 0xffff00ff; |
| 755 | val |= 0x00000100; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 756 | dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 757 | |
| 758 | /* setup bus numbers */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 759 | dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 760 | val &= 0xff000000; |
| 761 | val |= 0x00010100; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 762 | dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 763 | |
| 764 | /* setup memory base, memory limit */ |
| 765 | membase = ((u32)pp->mem_base & 0xfff00000) >> 16; |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 766 | memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 767 | val = memlimit | membase; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 768 | dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 769 | |
| 770 | /* setup command register */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 771 | dw_pcie_readl_rc(pp, PCI_COMMAND, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 772 | val &= 0xffff0000; |
| 773 | val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | |
| 774 | PCI_COMMAND_MASTER | PCI_COMMAND_SERR; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 775 | dw_pcie_writel_rc(pp, val, PCI_COMMAND); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 776 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 777 | |
| 778 | MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 779 | MODULE_DESCRIPTION("Designware PCIe host controller driver"); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 780 | MODULE_LICENSE("GPL v2"); |