blob: fbccf215d501785866f4540e0c316c5447d9293e [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Brett Russ20f733e2005-09-01 18:26:17 -040068#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050069#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040070#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040071#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072
73#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050074#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040075
76enum {
77 /* BAR's are enumerated in terms of pci_resource_start() terms */
78 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
79 MV_IO_BAR = 2, /* offset 0x18: IO space */
80 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
81
82 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
83 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
84
85 MV_PCI_REG_BASE = 0,
86 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040087 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
88 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
89 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
90 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
91 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
92
Brett Russ20f733e2005-09-01 18:26:17 -040093 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040094 MV_FLASH_CTL_OFS = 0x1046c,
95 MV_GPIO_PORT_CTL_OFS = 0x104f0,
96 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040097
98 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
99 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
101 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
102
Brett Russ31961942005-09-30 01:36:00 -0400103 MV_MAX_Q_DEPTH = 32,
104 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
105
106 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
107 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400108 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
109 */
110 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
111 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500112 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400113 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400114
Mark Lord352fab72008-04-19 14:43:42 -0400115 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400116 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400117 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
118 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
119 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400120
121 /* Host Flags */
122 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
123 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100124 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400125 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100126
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400127 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400128 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
129 ATA_FLAG_PIO_POLLING,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500130 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400131
Brett Russ31961942005-09-30 01:36:00 -0400132 CRQB_FLAG_READ = (1 << 0),
133 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400134 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400135 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400136 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400137 CRQB_CMD_ADDR_SHIFT = 8,
138 CRQB_CMD_CS = (0x2 << 11),
139 CRQB_CMD_LAST = (1 << 15),
140
141 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
143 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400144
145 EPRD_FLAG_END_OF_TBL = (1 << 31),
146
Brett Russ20f733e2005-09-01 18:26:17 -0400147 /* PCI interface registers */
148
Brett Russ31961942005-09-30 01:36:00 -0400149 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400150 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400151
Brett Russ20f733e2005-09-01 18:26:17 -0400152 PCI_MAIN_CMD_STS_OFS = 0xd30,
153 STOP_PCI_MASTER = (1 << 2),
154 PCI_MASTER_EMPTY = (1 << 3),
155 GLOB_SFT_RST = (1 << 4),
156
Mark Lord8e7decd2008-05-02 02:07:51 -0400157 MV_PCI_MODE_OFS = 0xd00,
158 MV_PCI_MODE_MASK = 0x30,
159
Jeff Garzik522479f2005-11-12 22:14:02 -0500160 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
161 MV_PCI_DISC_TIMER = 0xd04,
162 MV_PCI_MSI_TRIGGER = 0xc38,
163 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400164 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500165 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
166 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
167 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
168 MV_PCI_ERR_COMMAND = 0x1d50,
169
Mark Lord02a121d2007-12-01 13:07:22 -0500170 PCI_IRQ_CAUSE_OFS = 0x1d58,
171 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400172 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
173
Mark Lord02a121d2007-12-01 13:07:22 -0500174 PCIE_IRQ_CAUSE_OFS = 0x1900,
175 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500176 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500177
Mark Lord7368f912008-04-25 11:24:24 -0400178 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
179 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
180 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
181 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
182 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400183 ERR_IRQ = (1 << 0), /* shift by port # */
184 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400185 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
186 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
187 PCI_ERR = (1 << 18),
188 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
189 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500190 PORTS_0_3_COAL_DONE = (1 << 8),
191 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400192 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
193 GPIO_INT = (1 << 22),
194 SELF_INT = (1 << 23),
195 TWSI_INT = (1 << 24),
196 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500197 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400198 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500199 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Mark Lordf9f7fe02008-04-19 14:44:42 -0400200 PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400201 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
202 HC_MAIN_RSVD),
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
204 HC_MAIN_RSVD_5),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500205 HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
Brett Russ20f733e2005-09-01 18:26:17 -0400206
207 /* SATAHC registers */
208 HC_CFG_OFS = 0,
209
210 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400211 DMA_IRQ = (1 << 0), /* shift by port # */
212 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400213 DEV_IRQ = (1 << 8), /* shift by port # */
214
215 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400216 SHD_BLK_OFS = 0x100,
217 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400218
219 /* SATA registers */
220 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
221 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500222 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Brett Russ31961942005-09-30 01:36:00 -0400369};
370
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400371#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
372#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500373#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400374#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100375#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500376
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400377#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
378#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
379
Jeff Garzik095fec82005-11-12 09:50:49 -0500380enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400381 /* DMA boundary 0xffff is required by the s/g splitting
382 * we need on /length/ in mv_fill-sg().
383 */
384 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500385
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400386 /* mask of register bits containing lower 32 bits
387 * of EDMA request queue DMA address
388 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500389 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
390
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400391 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500392 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
393};
394
Jeff Garzik522479f2005-11-12 22:14:02 -0500395enum chip_type {
396 chip_504x,
397 chip_508x,
398 chip_5080,
399 chip_604x,
400 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500401 chip_6042,
402 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500403 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500404};
405
Brett Russ31961942005-09-30 01:36:00 -0400406/* Command ReQuest Block: 32B */
407struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400408 __le32 sg_addr;
409 __le32 sg_addr_hi;
410 __le16 ctrl_flags;
411 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400412};
413
Jeff Garzike4e7b892006-01-31 12:18:41 -0500414struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400415 __le32 addr;
416 __le32 addr_hi;
417 __le32 flags;
418 __le32 len;
419 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500420};
421
Brett Russ31961942005-09-30 01:36:00 -0400422/* Command ResPonse Block: 8B */
423struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400424 __le16 id;
425 __le16 flags;
426 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400427};
428
429/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
430struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400431 __le32 addr;
432 __le32 flags_size;
433 __le32 addr_hi;
434 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400435};
436
437struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400438 struct mv_crqb *crqb;
439 dma_addr_t crqb_dma;
440 struct mv_crpb *crpb;
441 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500442 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
443 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400444
445 unsigned int req_idx;
446 unsigned int resp_idx;
447
Brett Russ31961942005-09-30 01:36:00 -0400448 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400449};
450
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500451struct mv_port_signal {
452 u32 amps;
453 u32 pre;
454};
455
Mark Lord02a121d2007-12-01 13:07:22 -0500456struct mv_host_priv {
457 u32 hp_flags;
458 struct mv_port_signal signal[8];
459 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500460 int n_ports;
461 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400462 void __iomem *main_irq_cause_addr;
463 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500464 u32 irq_cause_ofs;
465 u32 irq_mask_ofs;
466 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500467 /*
468 * These consistent DMA memory pools give us guaranteed
469 * alignment for hardware-accessed data structures,
470 * and less memory waste in accomplishing the alignment.
471 */
472 struct dma_pool *crqb_pool;
473 struct dma_pool *crpb_pool;
474 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500475};
476
Jeff Garzik47c2b672005-11-12 21:13:17 -0500477struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500478 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
479 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500480 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
481 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
482 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500483 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
484 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500485 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100486 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500487};
488
Tejun Heoda3dbb12007-07-16 14:29:40 +0900489static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
490static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
491static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
492static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400493static int mv_port_start(struct ata_port *ap);
494static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400495static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400496static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500497static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900498static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900499static int mv_hardreset(struct ata_link *link, unsigned int *class,
500 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400501static void mv_eh_freeze(struct ata_port *ap);
502static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500503static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400504
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500505static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
506 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500507static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
508static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
509 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500510static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
511 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500512static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100513static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500514
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500515static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
516 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500517static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
518static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
519 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500520static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
521 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500522static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500523static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
524 void __iomem *mmio);
525static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
526 void __iomem *mmio);
527static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
528 void __iomem *mmio, unsigned int n_hc);
529static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
530 void __iomem *mmio);
531static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100532static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400533static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500534 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400535static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400536static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400537static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500538
Mark Lorde49856d2008-04-16 14:59:07 -0400539static void mv_pmp_select(struct ata_port *ap, int pmp);
540static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
541 unsigned long deadline);
542static int mv_softreset(struct ata_link *link, unsigned int *class,
543 unsigned long deadline);
Brett Russ20f733e2005-09-01 18:26:17 -0400544
Mark Lordeb73d552008-01-29 13:24:00 -0500545/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
546 * because we have to allow room for worst case splitting of
547 * PRDs for 64K boundaries in mv_fill_sg().
548 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400549static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900550 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400551 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400552 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400553};
554
555static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900556 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500557 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400558 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400559 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400560};
561
Tejun Heo029cfd62008-03-25 12:22:49 +0900562static struct ata_port_operations mv5_ops = {
563 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500564
Mark Lord3e4a1392008-05-02 02:10:02 -0400565 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500566 .qc_prep = mv_qc_prep,
567 .qc_issue = mv_qc_issue,
568
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400569 .freeze = mv_eh_freeze,
570 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900571 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900572 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900573 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400574
Jeff Garzikc9d39132005-11-13 17:47:51 -0500575 .scr_read = mv5_scr_read,
576 .scr_write = mv5_scr_write,
577
578 .port_start = mv_port_start,
579 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500580};
581
Tejun Heo029cfd62008-03-25 12:22:49 +0900582static struct ata_port_operations mv6_ops = {
583 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500584 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400585 .scr_read = mv_scr_read,
586 .scr_write = mv_scr_write,
587
Mark Lorde49856d2008-04-16 14:59:07 -0400588 .pmp_hardreset = mv_pmp_hardreset,
589 .pmp_softreset = mv_softreset,
590 .softreset = mv_softreset,
591 .error_handler = sata_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400592};
593
Tejun Heo029cfd62008-03-25 12:22:49 +0900594static struct ata_port_operations mv_iie_ops = {
595 .inherits = &mv6_ops,
596 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500597 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500598};
599
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100600static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400601 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400602 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400603 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400604 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500605 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400606 },
607 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400608 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400609 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400610 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500611 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400612 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500613 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400614 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500615 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400616 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500617 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500618 },
Brett Russ20f733e2005-09-01 18:26:17 -0400619 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500620 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400621 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500622 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400623 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400624 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500625 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400626 },
627 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400628 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400629 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500630 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400631 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400632 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500633 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400634 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500635 { /* chip_6042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500636 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400637 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500638 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500639 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400640 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500641 .port_ops = &mv_iie_ops,
642 },
643 { /* chip_7042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500644 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400645 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500646 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500647 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400648 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500649 .port_ops = &mv_iie_ops,
650 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500651 { /* chip_soc */
Mark Lord02c1f322008-04-16 14:58:13 -0400652 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400653 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord02c1f322008-04-16 14:58:13 -0400654 ATA_FLAG_NCQ | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400655 .pio_mask = 0x1f, /* pio0-4 */
656 .udma_mask = ATA_UDMA6,
657 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500658 },
Brett Russ20f733e2005-09-01 18:26:17 -0400659};
660
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500661static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400662 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
665 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100666 /* RocketRAID 1740/174x have different identifiers */
667 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
668 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400669
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400670 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
673 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
674 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500675
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400676 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
677
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200678 /* Adaptec 1430SA */
679 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
680
Mark Lord02a121d2007-12-01 13:07:22 -0500681 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800682 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
683
Mark Lord02a121d2007-12-01 13:07:22 -0500684 /* Highpoint RocketRAID PCIe series */
685 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
686 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
687
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400688 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400689};
690
Jeff Garzik47c2b672005-11-12 21:13:17 -0500691static const struct mv_hw_ops mv5xxx_ops = {
692 .phy_errata = mv5_phy_errata,
693 .enable_leds = mv5_enable_leds,
694 .read_preamp = mv5_read_preamp,
695 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500696 .reset_flash = mv5_reset_flash,
697 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500698};
699
700static const struct mv_hw_ops mv6xxx_ops = {
701 .phy_errata = mv6_phy_errata,
702 .enable_leds = mv6_enable_leds,
703 .read_preamp = mv6_read_preamp,
704 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500705 .reset_flash = mv6_reset_flash,
706 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500707};
708
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500709static const struct mv_hw_ops mv_soc_ops = {
710 .phy_errata = mv6_phy_errata,
711 .enable_leds = mv_soc_enable_leds,
712 .read_preamp = mv_soc_read_preamp,
713 .reset_hc = mv_soc_reset_hc,
714 .reset_flash = mv_soc_reset_flash,
715 .reset_bus = mv_soc_reset_bus,
716};
717
Brett Russ20f733e2005-09-01 18:26:17 -0400718/*
719 * Functions
720 */
721
722static inline void writelfl(unsigned long data, void __iomem *addr)
723{
724 writel(data, addr);
725 (void) readl(addr); /* flush to avoid PCI posted write */
726}
727
Jeff Garzikc9d39132005-11-13 17:47:51 -0500728static inline unsigned int mv_hc_from_port(unsigned int port)
729{
730 return port >> MV_PORT_HC_SHIFT;
731}
732
733static inline unsigned int mv_hardport_from_port(unsigned int port)
734{
735 return port & MV_PORT_MASK;
736}
737
Mark Lord1cfd19a2008-04-19 15:05:50 -0400738/*
739 * Consolidate some rather tricky bit shift calculations.
740 * This is hot-path stuff, so not a function.
741 * Simple code, with two return values, so macro rather than inline.
742 *
743 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400744 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
745 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400746 *
747 * Note that port and hardport may be the same variable in some cases.
748 */
749#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
750{ \
751 shift = mv_hc_from_port(port) * HC_SHIFT; \
752 hardport = mv_hardport_from_port(port); \
753 shift += hardport * 2; \
754}
755
Mark Lord352fab72008-04-19 14:43:42 -0400756static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
757{
758 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
759}
760
Jeff Garzikc9d39132005-11-13 17:47:51 -0500761static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
762 unsigned int port)
763{
764 return mv_hc_base(base, mv_hc_from_port(port));
765}
766
Brett Russ20f733e2005-09-01 18:26:17 -0400767static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
768{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500769 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500770 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500771 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400772}
773
Mark Lorde12bef52008-03-31 19:33:56 -0400774static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
775{
776 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
777 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
778
779 return hc_mmio + ofs;
780}
781
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500782static inline void __iomem *mv_host_base(struct ata_host *host)
783{
784 struct mv_host_priv *hpriv = host->private_data;
785 return hpriv->base;
786}
787
Brett Russ20f733e2005-09-01 18:26:17 -0400788static inline void __iomem *mv_ap_base(struct ata_port *ap)
789{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500790 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400791}
792
Jeff Garzikcca39742006-08-24 03:19:22 -0400793static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400794{
Jeff Garzikcca39742006-08-24 03:19:22 -0400795 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400796}
797
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400798static void mv_set_edma_ptrs(void __iomem *port_mmio,
799 struct mv_host_priv *hpriv,
800 struct mv_port_priv *pp)
801{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400802 u32 index;
803
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400804 /*
805 * initialize request queue
806 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400807 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
808 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400809
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400810 WARN_ON(pp->crqb_dma & 0x3ff);
811 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400812 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400813 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
814
815 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400816 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400817 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
818 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400819 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400820
821 /*
822 * initialize response queue
823 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400824 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
825 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400826
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400827 WARN_ON(pp->crpb_dma & 0xff);
828 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
829
830 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400831 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400832 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
833 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400834 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400835
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400836 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400837 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838}
839
Brett Russ05b308e2005-10-05 17:08:53 -0400840/**
841 * mv_start_dma - Enable eDMA engine
842 * @base: port base address
843 * @pp: port private data
844 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900845 * Verify the local cache of the eDMA state is accurate with a
846 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400847 *
848 * LOCKING:
849 * Inherited from caller.
850 */
Mark Lord0c589122008-01-26 18:31:16 -0500851static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500852 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400853{
Mark Lord72109162008-01-26 18:31:33 -0500854 int want_ncq = (protocol == ATA_PROT_NCQ);
855
856 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
857 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
858 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400859 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500860 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400861 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500862 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400863 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500864 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400865 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500866 u32 hc_irq_cause, ipending;
867
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400868 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500869 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400870
Mark Lord0c589122008-01-26 18:31:16 -0500871 /* clear EDMA interrupt indicator, if any */
872 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400873 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500874 if (hc_irq_cause & ipending) {
875 writelfl(hc_irq_cause & ~ipending,
876 hc_mmio + HC_IRQ_CAUSE_OFS);
877 }
878
Mark Lorde12bef52008-03-31 19:33:56 -0400879 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500880
881 /* clear FIS IRQ Cause */
882 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
883
Mark Lordf630d562008-01-26 18:31:00 -0500884 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400885
Mark Lordf630d562008-01-26 18:31:00 -0500886 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400887 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
888 }
Brett Russ31961942005-09-30 01:36:00 -0400889}
890
Mark Lord9b2c4e02008-05-02 02:09:14 -0400891static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
892{
893 void __iomem *port_mmio = mv_ap_base(ap);
894 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
895 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
896 int i;
897
898 /*
899 * Wait for the EDMA engine to finish transactions in progress.
900 */
901 for (i = 0; i < timeout; ++i) {
902 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
903 if ((edma_stat & empty_idle) == empty_idle)
904 break;
905 udelay(per_loop);
906 }
907 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
908}
909
Brett Russ05b308e2005-10-05 17:08:53 -0400910/**
Mark Lorde12bef52008-03-31 19:33:56 -0400911 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400912 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400913 *
914 * LOCKING:
915 * Inherited from caller.
916 */
Mark Lordb5624682008-03-31 19:34:40 -0400917static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400918{
Mark Lordb5624682008-03-31 19:34:40 -0400919 int i;
Brett Russ31961942005-09-30 01:36:00 -0400920
Mark Lordb5624682008-03-31 19:34:40 -0400921 /* Disable eDMA. The disable bit auto clears. */
922 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500923
Mark Lordb5624682008-03-31 19:34:40 -0400924 /* Wait for the chip to confirm eDMA is off. */
925 for (i = 10000; i > 0; i--) {
926 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400927 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400928 return 0;
929 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400930 }
Mark Lordb5624682008-03-31 19:34:40 -0400931 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400932}
933
Mark Lorde12bef52008-03-31 19:33:56 -0400934static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400935{
Mark Lordb5624682008-03-31 19:34:40 -0400936 void __iomem *port_mmio = mv_ap_base(ap);
937 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400938
Mark Lordb5624682008-03-31 19:34:40 -0400939 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
940 return 0;
941 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400942 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400943 if (mv_stop_edma_engine(port_mmio)) {
944 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
945 return -EIO;
946 }
947 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400948}
949
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400950#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400951static void mv_dump_mem(void __iomem *start, unsigned bytes)
952{
Brett Russ31961942005-09-30 01:36:00 -0400953 int b, w;
954 for (b = 0; b < bytes; ) {
955 DPRINTK("%p: ", start + b);
956 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400957 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400958 b += sizeof(u32);
959 }
960 printk("\n");
961 }
Brett Russ31961942005-09-30 01:36:00 -0400962}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400963#endif
964
Brett Russ31961942005-09-30 01:36:00 -0400965static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
966{
967#ifdef ATA_DEBUG
968 int b, w;
969 u32 dw;
970 for (b = 0; b < bytes; ) {
971 DPRINTK("%02x: ", b);
972 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400973 (void) pci_read_config_dword(pdev, b, &dw);
974 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400975 b += sizeof(u32);
976 }
977 printk("\n");
978 }
979#endif
980}
981static void mv_dump_all_regs(void __iomem *mmio_base, int port,
982 struct pci_dev *pdev)
983{
984#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500985 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400986 port >> MV_PORT_HC_SHIFT);
987 void __iomem *port_base;
988 int start_port, num_ports, p, start_hc, num_hcs, hc;
989
990 if (0 > port) {
991 start_hc = start_port = 0;
992 num_ports = 8; /* shld be benign for 4 port devs */
993 num_hcs = 2;
994 } else {
995 start_hc = port >> MV_PORT_HC_SHIFT;
996 start_port = port;
997 num_ports = num_hcs = 1;
998 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500999 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001000 num_ports > 1 ? num_ports - 1 : start_port);
1001
1002 if (NULL != pdev) {
1003 DPRINTK("PCI config space regs:\n");
1004 mv_dump_pci_cfg(pdev, 0x68);
1005 }
1006 DPRINTK("PCI regs:\n");
1007 mv_dump_mem(mmio_base+0xc00, 0x3c);
1008 mv_dump_mem(mmio_base+0xd00, 0x34);
1009 mv_dump_mem(mmio_base+0xf00, 0x4);
1010 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1011 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001012 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001013 DPRINTK("HC regs (HC %i):\n", hc);
1014 mv_dump_mem(hc_base, 0x1c);
1015 }
1016 for (p = start_port; p < start_port + num_ports; p++) {
1017 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001018 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001019 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001020 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001021 mv_dump_mem(port_base+0x300, 0x60);
1022 }
1023#endif
1024}
1025
Brett Russ20f733e2005-09-01 18:26:17 -04001026static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1027{
1028 unsigned int ofs;
1029
1030 switch (sc_reg_in) {
1031 case SCR_STATUS:
1032 case SCR_CONTROL:
1033 case SCR_ERROR:
1034 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1035 break;
1036 case SCR_ACTIVE:
1037 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1038 break;
1039 default:
1040 ofs = 0xffffffffU;
1041 break;
1042 }
1043 return ofs;
1044}
1045
Tejun Heoda3dbb12007-07-16 14:29:40 +09001046static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001047{
1048 unsigned int ofs = mv_scr_offset(sc_reg_in);
1049
Tejun Heoda3dbb12007-07-16 14:29:40 +09001050 if (ofs != 0xffffffffU) {
1051 *val = readl(mv_ap_base(ap) + ofs);
1052 return 0;
1053 } else
1054 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001055}
1056
Tejun Heoda3dbb12007-07-16 14:29:40 +09001057static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001058{
1059 unsigned int ofs = mv_scr_offset(sc_reg_in);
1060
Tejun Heoda3dbb12007-07-16 14:29:40 +09001061 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001062 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001063 return 0;
1064 } else
1065 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001066}
1067
Mark Lordf2738272008-01-26 18:32:29 -05001068static void mv6_dev_config(struct ata_device *adev)
1069{
1070 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001071 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1072 *
1073 * Gen-II does not support NCQ over a port multiplier
1074 * (no FIS-based switching).
1075 *
Mark Lordf2738272008-01-26 18:32:29 -05001076 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1077 * See mv_qc_prep() for more info.
1078 */
Mark Lorde49856d2008-04-16 14:59:07 -04001079 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001080 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001081 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001082 ata_dev_printk(adev, KERN_INFO,
1083 "NCQ disabled for command-based switching\n");
1084 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1085 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1086 ata_dev_printk(adev, KERN_INFO,
1087 "max_sectors limited to %u for NCQ\n",
1088 adev->max_sectors);
1089 }
Mark Lorde49856d2008-04-16 14:59:07 -04001090 }
Mark Lordf2738272008-01-26 18:32:29 -05001091}
1092
Mark Lord3e4a1392008-05-02 02:10:02 -04001093static int mv_qc_defer(struct ata_queued_cmd *qc)
1094{
1095 struct ata_link *link = qc->dev->link;
1096 struct ata_port *ap = link->ap;
1097 struct mv_port_priv *pp = ap->private_data;
1098
1099 /*
1100 * If the port is completely idle, then allow the new qc.
1101 */
1102 if (ap->nr_active_links == 0)
1103 return 0;
1104
1105 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1106 /*
1107 * The port is operating in host queuing mode (EDMA).
1108 * It can accomodate a new qc if the qc protocol
1109 * is compatible with the current host queue mode.
1110 */
1111 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1112 /*
1113 * The host queue (EDMA) is in NCQ mode.
1114 * If the new qc is also an NCQ command,
1115 * then allow the new qc.
1116 */
1117 if (qc->tf.protocol == ATA_PROT_NCQ)
1118 return 0;
1119 } else {
1120 /*
1121 * The host queue (EDMA) is in non-NCQ, DMA mode.
1122 * If the new qc is also a non-NCQ, DMA command,
1123 * then allow the new qc.
1124 */
1125 if (qc->tf.protocol == ATA_PROT_DMA)
1126 return 0;
1127 }
1128 }
1129 return ATA_DEFER_PORT;
1130}
1131
Mark Lorde49856d2008-04-16 14:59:07 -04001132static void mv_config_fbs(void __iomem *port_mmio, int enable_fbs)
1133{
Mark Lord8e7decd2008-05-02 02:07:51 -04001134 u32 old_fiscfg, new_fiscfg, old_ltmode, new_ltmode;
Mark Lorde49856d2008-04-16 14:59:07 -04001135 /*
1136 * Various bit settings required for operation
1137 * in FIS-based switching (fbs) mode on GenIIe:
1138 */
Mark Lord8e7decd2008-05-02 02:07:51 -04001139 old_fiscfg = readl(port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001140 old_ltmode = readl(port_mmio + LTMODE_OFS);
1141 if (enable_fbs) {
Mark Lord8e7decd2008-05-02 02:07:51 -04001142 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001143 new_ltmode = old_ltmode | LTMODE_BIT8;
1144 } else { /* disable fbs */
Mark Lord8e7decd2008-05-02 02:07:51 -04001145 new_fiscfg = old_fiscfg & ~FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001146 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1147 }
Mark Lord8e7decd2008-05-02 02:07:51 -04001148 if (new_fiscfg != old_fiscfg)
1149 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001150 if (new_ltmode != old_ltmode)
1151 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001152}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001153
Mark Lorddd2890f2008-05-02 02:10:56 -04001154static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1155{
1156 struct mv_host_priv *hpriv = ap->host->private_data;
1157 u32 old, new;
1158
1159 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1160 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1161 if (want_ncq)
1162 new = old | (1 << 22);
1163 else
1164 new = old & ~(1 << 22);
1165 if (new != old)
1166 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1167}
1168
Mark Lorde12bef52008-03-31 19:33:56 -04001169static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001170{
1171 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001172 struct mv_port_priv *pp = ap->private_data;
1173 struct mv_host_priv *hpriv = ap->host->private_data;
1174 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001175
1176 /* set up non-NCQ EDMA configuration */
1177 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
1178
1179 if (IS_GEN_I(hpriv))
1180 cfg |= (1 << 8); /* enab config burst size mask */
1181
Mark Lorddd2890f2008-05-02 02:10:56 -04001182 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001183 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001184 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001185
Mark Lorddd2890f2008-05-02 02:10:56 -04001186 } else if (IS_GEN_IIE(hpriv)) {
Jeff Garzike728eab2007-02-25 02:53:41 -05001187 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1188 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001189 if (HAS_PCI(ap->host))
1190 cfg |= (1 << 18); /* enab early completion */
1191 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1192 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Mark Lorde49856d2008-04-16 14:59:07 -04001193
1194 if (want_ncq && sata_pmp_attached(ap)) {
1195 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1196 mv_config_fbs(port_mmio, 1);
1197 } else {
1198 mv_config_fbs(port_mmio, 0);
1199 }
Jeff Garzike4e7b892006-01-31 12:18:41 -05001200 }
1201
Mark Lord72109162008-01-26 18:31:33 -05001202 if (want_ncq) {
1203 cfg |= EDMA_CFG_NCQ;
1204 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1205 } else
1206 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1207
Jeff Garzike4e7b892006-01-31 12:18:41 -05001208 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1209}
1210
Mark Lordda2fa9b2008-01-26 18:32:45 -05001211static void mv_port_free_dma_mem(struct ata_port *ap)
1212{
1213 struct mv_host_priv *hpriv = ap->host->private_data;
1214 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001215 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001216
1217 if (pp->crqb) {
1218 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1219 pp->crqb = NULL;
1220 }
1221 if (pp->crpb) {
1222 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1223 pp->crpb = NULL;
1224 }
Mark Lordeb73d552008-01-29 13:24:00 -05001225 /*
1226 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1227 * For later hardware, we have one unique sg_tbl per NCQ tag.
1228 */
1229 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1230 if (pp->sg_tbl[tag]) {
1231 if (tag == 0 || !IS_GEN_I(hpriv))
1232 dma_pool_free(hpriv->sg_tbl_pool,
1233 pp->sg_tbl[tag],
1234 pp->sg_tbl_dma[tag]);
1235 pp->sg_tbl[tag] = NULL;
1236 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001237 }
1238}
1239
Brett Russ05b308e2005-10-05 17:08:53 -04001240/**
1241 * mv_port_start - Port specific init/start routine.
1242 * @ap: ATA channel to manipulate
1243 *
1244 * Allocate and point to DMA memory, init port private memory,
1245 * zero indices.
1246 *
1247 * LOCKING:
1248 * Inherited from caller.
1249 */
Brett Russ31961942005-09-30 01:36:00 -04001250static int mv_port_start(struct ata_port *ap)
1251{
Jeff Garzikcca39742006-08-24 03:19:22 -04001252 struct device *dev = ap->host->dev;
1253 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001254 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001255 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001256
Tejun Heo24dc5f32007-01-20 16:00:28 +09001257 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001258 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001259 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001260 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001261
Mark Lordda2fa9b2008-01-26 18:32:45 -05001262 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1263 if (!pp->crqb)
1264 return -ENOMEM;
1265 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001266
Mark Lordda2fa9b2008-01-26 18:32:45 -05001267 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1268 if (!pp->crpb)
1269 goto out_port_free_dma_mem;
1270 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001271
Mark Lordeb73d552008-01-29 13:24:00 -05001272 /*
1273 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1274 * For later hardware, we need one unique sg_tbl per NCQ tag.
1275 */
1276 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1277 if (tag == 0 || !IS_GEN_I(hpriv)) {
1278 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1279 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1280 if (!pp->sg_tbl[tag])
1281 goto out_port_free_dma_mem;
1282 } else {
1283 pp->sg_tbl[tag] = pp->sg_tbl[0];
1284 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1285 }
1286 }
Brett Russ31961942005-09-30 01:36:00 -04001287 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001288
1289out_port_free_dma_mem:
1290 mv_port_free_dma_mem(ap);
1291 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001292}
1293
Brett Russ05b308e2005-10-05 17:08:53 -04001294/**
1295 * mv_port_stop - Port specific cleanup/stop routine.
1296 * @ap: ATA channel to manipulate
1297 *
1298 * Stop DMA, cleanup port memory.
1299 *
1300 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001301 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001302 */
Brett Russ31961942005-09-30 01:36:00 -04001303static void mv_port_stop(struct ata_port *ap)
1304{
Mark Lorde12bef52008-03-31 19:33:56 -04001305 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001306 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001307}
1308
Brett Russ05b308e2005-10-05 17:08:53 -04001309/**
1310 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1311 * @qc: queued command whose SG list to source from
1312 *
1313 * Populate the SG list and mark the last entry.
1314 *
1315 * LOCKING:
1316 * Inherited from caller.
1317 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001318static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001319{
1320 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001321 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001322 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001323 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001324
Mark Lordeb73d552008-01-29 13:24:00 -05001325 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001326 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001327 dma_addr_t addr = sg_dma_address(sg);
1328 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001329
Olof Johansson4007b492007-10-02 20:45:27 -05001330 while (sg_len) {
1331 u32 offset = addr & 0xffff;
1332 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001333
Olof Johansson4007b492007-10-02 20:45:27 -05001334 if ((offset + sg_len > 0x10000))
1335 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001336
Olof Johansson4007b492007-10-02 20:45:27 -05001337 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1338 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001339 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001340
1341 sg_len -= len;
1342 addr += len;
1343
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001344 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001345 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001346 }
Brett Russ31961942005-09-30 01:36:00 -04001347 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001348
1349 if (likely(last_sg))
1350 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001351}
1352
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001353static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001354{
Mark Lord559eeda2006-05-19 16:40:15 -04001355 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001356 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001357 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001358}
1359
Brett Russ05b308e2005-10-05 17:08:53 -04001360/**
1361 * mv_qc_prep - Host specific command preparation.
1362 * @qc: queued command to prepare
1363 *
1364 * This routine simply redirects to the general purpose routine
1365 * if command is not DMA. Else, it handles prep of the CRQB
1366 * (command request block), does some sanity checking, and calls
1367 * the SG load routine.
1368 *
1369 * LOCKING:
1370 * Inherited from caller.
1371 */
Brett Russ31961942005-09-30 01:36:00 -04001372static void mv_qc_prep(struct ata_queued_cmd *qc)
1373{
1374 struct ata_port *ap = qc->ap;
1375 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001376 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001377 struct ata_taskfile *tf;
1378 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001379 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001380
Mark Lord138bfdd2008-01-26 18:33:18 -05001381 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1382 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001383 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001384
Brett Russ31961942005-09-30 01:36:00 -04001385 /* Fill in command request block
1386 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001387 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001388 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001389 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001390 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001391 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001392
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001393 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001394 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001395
Mark Lorda6432432006-05-19 16:36:36 -04001396 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001397 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001398 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001399 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001400 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1401
1402 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001403 tf = &qc->tf;
1404
1405 /* Sadly, the CRQB cannot accomodate all registers--there are
1406 * only 11 bytes...so we must pick and choose required
1407 * registers based on the command. So, we drop feature and
1408 * hob_feature for [RW] DMA commands, but they are needed for
1409 * NCQ. NCQ will drop hob_nsect.
1410 */
1411 switch (tf->command) {
1412 case ATA_CMD_READ:
1413 case ATA_CMD_READ_EXT:
1414 case ATA_CMD_WRITE:
1415 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001416 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001417 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1418 break;
Brett Russ31961942005-09-30 01:36:00 -04001419 case ATA_CMD_FPDMA_READ:
1420 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001421 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001422 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1423 break;
Brett Russ31961942005-09-30 01:36:00 -04001424 default:
1425 /* The only other commands EDMA supports in non-queued and
1426 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1427 * of which are defined/used by Linux. If we get here, this
1428 * driver needs work.
1429 *
1430 * FIXME: modify libata to give qc_prep a return value and
1431 * return error here.
1432 */
1433 BUG_ON(tf->command);
1434 break;
1435 }
1436 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1437 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1438 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1439 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1440 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1441 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1442 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1443 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1444 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1445
Jeff Garzike4e7b892006-01-31 12:18:41 -05001446 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001447 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001448 mv_fill_sg(qc);
1449}
1450
1451/**
1452 * mv_qc_prep_iie - Host specific command preparation.
1453 * @qc: queued command to prepare
1454 *
1455 * This routine simply redirects to the general purpose routine
1456 * if command is not DMA. Else, it handles prep of the CRQB
1457 * (command request block), does some sanity checking, and calls
1458 * the SG load routine.
1459 *
1460 * LOCKING:
1461 * Inherited from caller.
1462 */
1463static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1464{
1465 struct ata_port *ap = qc->ap;
1466 struct mv_port_priv *pp = ap->private_data;
1467 struct mv_crqb_iie *crqb;
1468 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001469 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001470 u32 flags = 0;
1471
Mark Lord138bfdd2008-01-26 18:33:18 -05001472 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1473 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001474 return;
1475
Mark Lorde12bef52008-03-31 19:33:56 -04001476 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001477 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1478 flags |= CRQB_FLAG_READ;
1479
Tejun Heobeec7db2006-02-11 19:11:13 +09001480 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001481 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001482 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001483 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001484
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001485 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001486 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001487
1488 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001489 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1490 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001491 crqb->flags = cpu_to_le32(flags);
1492
1493 tf = &qc->tf;
1494 crqb->ata_cmd[0] = cpu_to_le32(
1495 (tf->command << 16) |
1496 (tf->feature << 24)
1497 );
1498 crqb->ata_cmd[1] = cpu_to_le32(
1499 (tf->lbal << 0) |
1500 (tf->lbam << 8) |
1501 (tf->lbah << 16) |
1502 (tf->device << 24)
1503 );
1504 crqb->ata_cmd[2] = cpu_to_le32(
1505 (tf->hob_lbal << 0) |
1506 (tf->hob_lbam << 8) |
1507 (tf->hob_lbah << 16) |
1508 (tf->hob_feature << 24)
1509 );
1510 crqb->ata_cmd[3] = cpu_to_le32(
1511 (tf->nsect << 0) |
1512 (tf->hob_nsect << 8)
1513 );
1514
1515 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1516 return;
Brett Russ31961942005-09-30 01:36:00 -04001517 mv_fill_sg(qc);
1518}
1519
Brett Russ05b308e2005-10-05 17:08:53 -04001520/**
1521 * mv_qc_issue - Initiate a command to the host
1522 * @qc: queued command to start
1523 *
1524 * This routine simply redirects to the general purpose routine
1525 * if command is not DMA. Else, it sanity checks our local
1526 * caches of the request producer/consumer indices then enables
1527 * DMA and bumps the request producer index.
1528 *
1529 * LOCKING:
1530 * Inherited from caller.
1531 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001532static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001533{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001534 struct ata_port *ap = qc->ap;
1535 void __iomem *port_mmio = mv_ap_base(ap);
1536 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001537 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001538
Mark Lord138bfdd2008-01-26 18:33:18 -05001539 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1540 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001541 /*
1542 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001543 * port. Turn off EDMA so there won't be problems accessing
1544 * shadow block, etc registers.
1545 */
Mark Lordb5624682008-03-31 19:34:40 -04001546 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001547 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001548 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001549 }
1550
Mark Lord72109162008-01-26 18:31:33 -05001551 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001552
Mark Lordfcfb1f72008-04-19 15:06:40 -04001553 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1554 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001555
1556 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001557 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1558 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001559
1560 return 0;
1561}
1562
Mark Lord8f767f82008-04-19 14:53:07 -04001563static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1564{
1565 struct mv_port_priv *pp = ap->private_data;
1566 struct ata_queued_cmd *qc;
1567
1568 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1569 return NULL;
1570 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1571 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1572 qc = NULL;
1573 return qc;
1574}
1575
1576static void mv_unexpected_intr(struct ata_port *ap)
1577{
1578 struct mv_port_priv *pp = ap->private_data;
1579 struct ata_eh_info *ehi = &ap->link.eh_info;
1580 char *when = "";
1581
1582 /*
1583 * We got a device interrupt from something that
1584 * was supposed to be using EDMA or polling.
1585 */
1586 ata_ehi_clear_desc(ehi);
1587 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1588 when = " while EDMA enabled";
1589 } else {
1590 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1591 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1592 when = " while polling";
1593 }
1594 ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when);
1595 ehi->err_mask |= AC_ERR_OTHER;
1596 ehi->action |= ATA_EH_RESET;
1597 ata_port_freeze(ap);
1598}
1599
Brett Russ05b308e2005-10-05 17:08:53 -04001600/**
Brett Russ05b308e2005-10-05 17:08:53 -04001601 * mv_err_intr - Handle error interrupts on the port
1602 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001603 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001604 *
Mark Lord8d073792008-04-19 15:07:49 -04001605 * Most cases require a full reset of the chip's state machine,
1606 * which also performs a COMRESET.
1607 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001608 *
1609 * LOCKING:
1610 * Inherited from caller.
1611 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001612static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
Brett Russ20f733e2005-09-01 18:26:17 -04001613{
Brett Russ31961942005-09-30 01:36:00 -04001614 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001615 u32 edma_err_cause, eh_freeze_mask, serr = 0;
1616 struct mv_port_priv *pp = ap->private_data;
1617 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001618 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001619 struct ata_eh_info *ehi = &ap->link.eh_info;
Brett Russ20f733e2005-09-01 18:26:17 -04001620
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001621 ata_ehi_clear_desc(ehi);
Brett Russ20f733e2005-09-01 18:26:17 -04001622
Mark Lord8d073792008-04-19 15:07:49 -04001623 /*
1624 * Read and clear the err_cause bits. This won't actually
1625 * clear for some errors (eg. SError), but we will be doing
1626 * a hard reset in those cases regardless, which *will* clear it.
1627 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001628 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lord8d073792008-04-19 15:07:49 -04001629 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001630
Mark Lord352fab72008-04-19 14:43:42 -04001631 ata_ehi_push_desc(ehi, "edma_err_cause=%08x", edma_err_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001632
1633 /*
Mark Lord352fab72008-04-19 14:43:42 -04001634 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001635 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001636 if (edma_err_cause & EDMA_ERR_DEV)
1637 err_mask |= AC_ERR_DEV;
1638 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001639 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001640 EDMA_ERR_INTRL_PAR)) {
1641 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001642 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001643 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001644 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001645 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1646 ata_ehi_hotplugged(ehi);
1647 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001648 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001649 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001650 }
1651
Mark Lord352fab72008-04-19 14:43:42 -04001652 /*
1653 * Gen-I has a different SELF_DIS bit,
1654 * different FREEZE bits, and no SERR bit:
1655 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001656 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001657 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001658 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001659 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001660 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001661 }
1662 } else {
1663 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001664 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001665 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001666 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001667 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001668 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001669 /*
1670 * Ensure that we read our own SCR, not a pmp link SCR:
1671 */
1672 ap->ops->scr_read(ap, SCR_ERROR, &serr);
1673 /*
1674 * Don't clear SError here; leave it for libata-eh:
1675 */
1676 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1677 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001678 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001679 }
1680 }
Brett Russ20f733e2005-09-01 18:26:17 -04001681
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001682 if (!err_mask) {
1683 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001684 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001685 }
1686
1687 ehi->serror |= serr;
1688 ehi->action |= action;
1689
1690 if (qc)
1691 qc->err_mask |= err_mask;
1692 else
1693 ehi->err_mask |= err_mask;
1694
1695 if (edma_err_cause & eh_freeze_mask)
1696 ata_port_freeze(ap);
1697 else
1698 ata_port_abort(ap);
1699}
1700
Mark Lordfcfb1f72008-04-19 15:06:40 -04001701static void mv_process_crpb_response(struct ata_port *ap,
1702 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1703{
1704 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1705
1706 if (qc) {
1707 u8 ata_status;
1708 u16 edma_status = le16_to_cpu(response->flags);
1709 /*
1710 * edma_status from a response queue entry:
1711 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1712 * MSB is saved ATA status from command completion.
1713 */
1714 if (!ncq_enabled) {
1715 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1716 if (err_cause) {
1717 /*
1718 * Error will be seen/handled by mv_err_intr().
1719 * So do nothing at all here.
1720 */
1721 return;
1722 }
1723 }
1724 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1725 qc->err_mask |= ac_err_mask(ata_status);
1726 ata_qc_complete(qc);
1727 } else {
1728 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1729 __func__, tag);
1730 }
1731}
1732
1733static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001734{
1735 void __iomem *port_mmio = mv_ap_base(ap);
1736 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001737 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001738 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001739 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001740
Mark Lordfcfb1f72008-04-19 15:06:40 -04001741 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001742 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1743 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1744
Mark Lordfcfb1f72008-04-19 15:06:40 -04001745 /* Process new responses from since the last time we looked */
1746 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001747 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001748 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001749
Mark Lordfcfb1f72008-04-19 15:06:40 -04001750 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001751
Mark Lordfcfb1f72008-04-19 15:06:40 -04001752 if (IS_GEN_I(hpriv)) {
1753 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001754 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001755 } else {
1756 /* Gen II/IIE: get command tag from CRPB entry */
1757 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001758 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04001759 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001760 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001761 }
1762
Mark Lord352fab72008-04-19 14:43:42 -04001763 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001764 if (work_done)
1765 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04001766 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001767 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001768}
1769
Brett Russ05b308e2005-10-05 17:08:53 -04001770/**
1771 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001772 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04001773 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04001774 *
1775 * LOCKING:
1776 * Inherited from caller.
1777 */
Mark Lord7368f912008-04-25 11:24:24 -04001778static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04001779{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001780 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001781 void __iomem *mmio = hpriv->base, *hc_mmio = NULL;
1782 u32 hc_irq_cause = 0;
1783 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04001784
Mark Lorda3718c12008-04-19 15:07:18 -04001785 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001786 struct ata_port *ap = host->ports[port];
Yinghai Lu8f71efe2008-02-07 15:06:17 -08001787 struct mv_port_priv *pp;
Mark Lorda3718c12008-04-19 15:07:18 -04001788 unsigned int shift, hardport, port_cause;
1789 /*
1790 * When we move to the second hc, flag our cached
1791 * copies of hc_mmio (and hc_irq_cause) as invalid again.
1792 */
1793 if (port == MV_PORTS_PER_HC)
1794 hc_mmio = NULL;
1795 /*
1796 * Do nothing if port is not interrupting or is disabled:
1797 */
1798 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lord7368f912008-04-25 11:24:24 -04001799 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda3718c12008-04-19 15:07:18 -04001800 if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001801 continue;
Mark Lorda3718c12008-04-19 15:07:18 -04001802 /*
1803 * Each hc within the host has its own hc_irq_cause register.
1804 * We defer reading it until we know we need it, right now:
1805 *
1806 * FIXME later: we don't really need to read this register
1807 * (some logic changes required below if we go that way),
1808 * because it doesn't tell us anything new. But we do need
1809 * to write to it, outside the top of this loop,
1810 * to reset the interrupt triggers for next time.
1811 */
1812 if (!hc_mmio) {
1813 hc_mmio = mv_hc_base_from_port(mmio, port);
1814 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1815 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1816 handled = 1;
1817 }
Mark Lord8f767f82008-04-19 14:53:07 -04001818 /*
1819 * Process completed CRPB response(s) before other events.
1820 */
Mark Lorda3718c12008-04-19 15:07:18 -04001821 pp = ap->private_data;
Mark Lord8f767f82008-04-19 14:53:07 -04001822 if (hc_irq_cause & (DMA_IRQ << hardport)) {
1823 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN)
Mark Lordfcfb1f72008-04-19 15:06:40 -04001824 mv_process_crpb_entries(ap, pp);
Mark Lord8f767f82008-04-19 14:53:07 -04001825 }
1826 /*
1827 * Handle chip-reported errors, or continue on to handle PIO.
1828 */
1829 if (unlikely(port_cause & ERR_IRQ)) {
1830 mv_err_intr(ap, mv_get_active_qc(ap));
1831 } else if (hc_irq_cause & (DEV_IRQ << hardport)) {
1832 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
1833 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
1834 if (qc) {
1835 ata_sff_host_intr(ap, qc);
1836 continue;
1837 }
1838 }
1839 mv_unexpected_intr(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001840 }
1841 }
Mark Lorda3718c12008-04-19 15:07:18 -04001842 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04001843}
1844
Mark Lorda3718c12008-04-19 15:07:18 -04001845static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001846{
Mark Lord02a121d2007-12-01 13:07:22 -05001847 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001848 struct ata_port *ap;
1849 struct ata_queued_cmd *qc;
1850 struct ata_eh_info *ehi;
1851 unsigned int i, err_mask, printed = 0;
1852 u32 err_cause;
1853
Mark Lord02a121d2007-12-01 13:07:22 -05001854 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001855
1856 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1857 err_cause);
1858
1859 DPRINTK("All regs @ PCI error\n");
1860 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1861
Mark Lord02a121d2007-12-01 13:07:22 -05001862 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001863
1864 for (i = 0; i < host->n_ports; i++) {
1865 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09001866 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001867 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001868 ata_ehi_clear_desc(ehi);
1869 if (!printed++)
1870 ata_ehi_push_desc(ehi,
1871 "PCI err cause 0x%08x", err_cause);
1872 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001873 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001874 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001875 if (qc)
1876 qc->err_mask |= err_mask;
1877 else
1878 ehi->err_mask |= err_mask;
1879
1880 ata_port_freeze(ap);
1881 }
1882 }
Mark Lorda3718c12008-04-19 15:07:18 -04001883 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001884}
1885
Brett Russ05b308e2005-10-05 17:08:53 -04001886/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001887 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04001888 * @irq: unused
1889 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04001890 *
1891 * Read the read only register to determine if any host
1892 * controllers have pending interrupts. If so, call lower level
1893 * routine to handle. Also check for PCI errors which are only
1894 * reported here.
1895 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001896 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001897 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001898 * interrupts.
1899 */
David Howells7d12e782006-10-05 14:55:46 +01001900static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001901{
Jeff Garzikcca39742006-08-24 03:19:22 -04001902 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001903 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001904 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04001905 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001906
Mark Lord646a4da2008-01-26 18:30:37 -05001907 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04001908 main_irq_cause = readl(hpriv->main_irq_cause_addr);
1909 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04001910 /*
1911 * Deal with cases where we either have nothing pending, or have read
1912 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04001913 */
Mark Lord7368f912008-04-25 11:24:24 -04001914 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
1915 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04001916 handled = mv_pci_error(host, hpriv->base);
1917 else
Mark Lord7368f912008-04-25 11:24:24 -04001918 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001919 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001920 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001921 return IRQ_RETVAL(handled);
1922}
1923
Jeff Garzikc9d39132005-11-13 17:47:51 -05001924static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1925{
1926 unsigned int ofs;
1927
1928 switch (sc_reg_in) {
1929 case SCR_STATUS:
1930 case SCR_ERROR:
1931 case SCR_CONTROL:
1932 ofs = sc_reg_in * sizeof(u32);
1933 break;
1934 default:
1935 ofs = 0xffffffffU;
1936 break;
1937 }
1938 return ofs;
1939}
1940
Tejun Heoda3dbb12007-07-16 14:29:40 +09001941static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001942{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001943 struct mv_host_priv *hpriv = ap->host->private_data;
1944 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001945 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001946 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1947
Tejun Heoda3dbb12007-07-16 14:29:40 +09001948 if (ofs != 0xffffffffU) {
1949 *val = readl(addr + ofs);
1950 return 0;
1951 } else
1952 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001953}
1954
Tejun Heoda3dbb12007-07-16 14:29:40 +09001955static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001956{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001957 struct mv_host_priv *hpriv = ap->host->private_data;
1958 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001959 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001960 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1961
Tejun Heoda3dbb12007-07-16 14:29:40 +09001962 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001963 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001964 return 0;
1965 } else
1966 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001967}
1968
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001969static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05001970{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001971 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05001972 int early_5080;
1973
Auke Kok44c10132007-06-08 15:46:36 -07001974 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05001975
1976 if (!early_5080) {
1977 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1978 tmp |= (1 << 0);
1979 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1980 }
1981
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001982 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05001983}
1984
1985static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1986{
Mark Lord8e7decd2008-05-02 02:07:51 -04001987 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05001988}
1989
Jeff Garzik47c2b672005-11-12 21:13:17 -05001990static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001991 void __iomem *mmio)
1992{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001993 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1994 u32 tmp;
1995
1996 tmp = readl(phy_mmio + MV5_PHY_MODE);
1997
1998 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1999 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002000}
2001
Jeff Garzik47c2b672005-11-12 21:13:17 -05002002static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002003{
Jeff Garzik522479f2005-11-12 22:14:02 -05002004 u32 tmp;
2005
Mark Lord8e7decd2008-05-02 02:07:51 -04002006 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002007
2008 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2009
2010 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2011 tmp |= ~(1 << 0);
2012 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002013}
2014
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002015static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2016 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002017{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002018 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2019 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2020 u32 tmp;
2021 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2022
2023 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002024 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002025 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002026 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002027
Mark Lord8e7decd2008-05-02 02:07:51 -04002028 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002029 tmp &= ~0x3;
2030 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002031 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002032 }
2033
2034 tmp = readl(phy_mmio + MV5_PHY_MODE);
2035 tmp &= ~mask;
2036 tmp |= hpriv->signal[port].pre;
2037 tmp |= hpriv->signal[port].amps;
2038 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002039}
2040
Jeff Garzikc9d39132005-11-13 17:47:51 -05002041
2042#undef ZERO
2043#define ZERO(reg) writel(0, port_mmio + (reg))
2044static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2045 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002046{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002047 void __iomem *port_mmio = mv_port_base(mmio, port);
2048
Mark Lorde12bef52008-03-31 19:33:56 -04002049 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002050
2051 ZERO(0x028); /* command */
2052 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2053 ZERO(0x004); /* timer */
2054 ZERO(0x008); /* irq err cause */
2055 ZERO(0x00c); /* irq err mask */
2056 ZERO(0x010); /* rq bah */
2057 ZERO(0x014); /* rq inp */
2058 ZERO(0x018); /* rq outp */
2059 ZERO(0x01c); /* respq bah */
2060 ZERO(0x024); /* respq outp */
2061 ZERO(0x020); /* respq inp */
2062 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002063 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002064}
2065#undef ZERO
2066
2067#define ZERO(reg) writel(0, hc_mmio + (reg))
2068static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2069 unsigned int hc)
2070{
2071 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2072 u32 tmp;
2073
2074 ZERO(0x00c);
2075 ZERO(0x010);
2076 ZERO(0x014);
2077 ZERO(0x018);
2078
2079 tmp = readl(hc_mmio + 0x20);
2080 tmp &= 0x1c1c1c1c;
2081 tmp |= 0x03030303;
2082 writel(tmp, hc_mmio + 0x20);
2083}
2084#undef ZERO
2085
2086static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2087 unsigned int n_hc)
2088{
2089 unsigned int hc, port;
2090
2091 for (hc = 0; hc < n_hc; hc++) {
2092 for (port = 0; port < MV_PORTS_PER_HC; port++)
2093 mv5_reset_hc_port(hpriv, mmio,
2094 (hc * MV_PORTS_PER_HC) + port);
2095
2096 mv5_reset_one_hc(hpriv, mmio, hc);
2097 }
2098
2099 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002100}
2101
Jeff Garzik101ffae2005-11-12 22:17:49 -05002102#undef ZERO
2103#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002104static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002105{
Mark Lord02a121d2007-12-01 13:07:22 -05002106 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002107 u32 tmp;
2108
Mark Lord8e7decd2008-05-02 02:07:51 -04002109 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002110 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002111 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002112
2113 ZERO(MV_PCI_DISC_TIMER);
2114 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002115 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Mark Lord7368f912008-04-25 11:24:24 -04002116 ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002117 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002118 ZERO(hpriv->irq_cause_ofs);
2119 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002120 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2121 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2122 ZERO(MV_PCI_ERR_ATTRIBUTE);
2123 ZERO(MV_PCI_ERR_COMMAND);
2124}
2125#undef ZERO
2126
2127static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2128{
2129 u32 tmp;
2130
2131 mv5_reset_flash(hpriv, mmio);
2132
Mark Lord8e7decd2008-05-02 02:07:51 -04002133 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002134 tmp &= 0x3;
2135 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002136 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002137}
2138
2139/**
2140 * mv6_reset_hc - Perform the 6xxx global soft reset
2141 * @mmio: base address of the HBA
2142 *
2143 * This routine only applies to 6xxx parts.
2144 *
2145 * LOCKING:
2146 * Inherited from caller.
2147 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002148static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2149 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002150{
2151 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2152 int i, rc = 0;
2153 u32 t;
2154
2155 /* Following procedure defined in PCI "main command and status
2156 * register" table.
2157 */
2158 t = readl(reg);
2159 writel(t | STOP_PCI_MASTER, reg);
2160
2161 for (i = 0; i < 1000; i++) {
2162 udelay(1);
2163 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002164 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002165 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002166 }
2167 if (!(PCI_MASTER_EMPTY & t)) {
2168 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2169 rc = 1;
2170 goto done;
2171 }
2172
2173 /* set reset */
2174 i = 5;
2175 do {
2176 writel(t | GLOB_SFT_RST, reg);
2177 t = readl(reg);
2178 udelay(1);
2179 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2180
2181 if (!(GLOB_SFT_RST & t)) {
2182 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2183 rc = 1;
2184 goto done;
2185 }
2186
2187 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2188 i = 5;
2189 do {
2190 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2191 t = readl(reg);
2192 udelay(1);
2193 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2194
2195 if (GLOB_SFT_RST & t) {
2196 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2197 rc = 1;
2198 }
2199done:
2200 return rc;
2201}
2202
Jeff Garzik47c2b672005-11-12 21:13:17 -05002203static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002204 void __iomem *mmio)
2205{
2206 void __iomem *port_mmio;
2207 u32 tmp;
2208
Mark Lord8e7decd2008-05-02 02:07:51 -04002209 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002210 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002211 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002212 hpriv->signal[idx].pre = 0x1 << 5;
2213 return;
2214 }
2215
2216 port_mmio = mv_port_base(mmio, idx);
2217 tmp = readl(port_mmio + PHY_MODE2);
2218
2219 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2220 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2221}
2222
Jeff Garzik47c2b672005-11-12 21:13:17 -05002223static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002224{
Mark Lord8e7decd2008-05-02 02:07:51 -04002225 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002226}
2227
Jeff Garzikc9d39132005-11-13 17:47:51 -05002228static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002229 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002230{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002231 void __iomem *port_mmio = mv_port_base(mmio, port);
2232
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002233 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002234 int fix_phy_mode2 =
2235 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002236 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002237 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2238 u32 m2, tmp;
2239
2240 if (fix_phy_mode2) {
2241 m2 = readl(port_mmio + PHY_MODE2);
2242 m2 &= ~(1 << 16);
2243 m2 |= (1 << 31);
2244 writel(m2, port_mmio + PHY_MODE2);
2245
2246 udelay(200);
2247
2248 m2 = readl(port_mmio + PHY_MODE2);
2249 m2 &= ~((1 << 16) | (1 << 31));
2250 writel(m2, port_mmio + PHY_MODE2);
2251
2252 udelay(200);
2253 }
2254
2255 /* who knows what this magic does */
2256 tmp = readl(port_mmio + PHY_MODE3);
2257 tmp &= ~0x7F800000;
2258 tmp |= 0x2A800000;
2259 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002260
2261 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002262 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002263
2264 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002265
2266 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002267 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002268
Mark Lorde12bef52008-03-31 19:33:56 -04002269 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002270 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2271
2272 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002273
2274 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002275 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002276 }
2277
2278 /* Revert values of pre-emphasis and signal amps to the saved ones */
2279 m2 = readl(port_mmio + PHY_MODE2);
2280
2281 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002282 m2 |= hpriv->signal[port].amps;
2283 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002284 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002285
Jeff Garzike4e7b892006-01-31 12:18:41 -05002286 /* according to mvSata 3.6.1, some IIE values are fixed */
2287 if (IS_GEN_IIE(hpriv)) {
2288 m2 &= ~0xC30FF01F;
2289 m2 |= 0x0000900F;
2290 }
2291
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002292 writel(m2, port_mmio + PHY_MODE2);
2293}
2294
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002295/* TODO: use the generic LED interface to configure the SATA Presence */
2296/* & Acitivy LEDs on the board */
2297static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2298 void __iomem *mmio)
2299{
2300 return;
2301}
2302
2303static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2304 void __iomem *mmio)
2305{
2306 void __iomem *port_mmio;
2307 u32 tmp;
2308
2309 port_mmio = mv_port_base(mmio, idx);
2310 tmp = readl(port_mmio + PHY_MODE2);
2311
2312 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2313 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2314}
2315
2316#undef ZERO
2317#define ZERO(reg) writel(0, port_mmio + (reg))
2318static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2319 void __iomem *mmio, unsigned int port)
2320{
2321 void __iomem *port_mmio = mv_port_base(mmio, port);
2322
Mark Lorde12bef52008-03-31 19:33:56 -04002323 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002324
2325 ZERO(0x028); /* command */
2326 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2327 ZERO(0x004); /* timer */
2328 ZERO(0x008); /* irq err cause */
2329 ZERO(0x00c); /* irq err mask */
2330 ZERO(0x010); /* rq bah */
2331 ZERO(0x014); /* rq inp */
2332 ZERO(0x018); /* rq outp */
2333 ZERO(0x01c); /* respq bah */
2334 ZERO(0x024); /* respq outp */
2335 ZERO(0x020); /* respq inp */
2336 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002337 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002338}
2339
2340#undef ZERO
2341
2342#define ZERO(reg) writel(0, hc_mmio + (reg))
2343static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2344 void __iomem *mmio)
2345{
2346 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2347
2348 ZERO(0x00c);
2349 ZERO(0x010);
2350 ZERO(0x014);
2351
2352}
2353
2354#undef ZERO
2355
2356static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2357 void __iomem *mmio, unsigned int n_hc)
2358{
2359 unsigned int port;
2360
2361 for (port = 0; port < hpriv->n_ports; port++)
2362 mv_soc_reset_hc_port(hpriv, mmio, port);
2363
2364 mv_soc_reset_one_hc(hpriv, mmio);
2365
2366 return 0;
2367}
2368
2369static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2370 void __iomem *mmio)
2371{
2372 return;
2373}
2374
2375static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2376{
2377 return;
2378}
2379
Mark Lord8e7decd2008-05-02 02:07:51 -04002380static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002381{
Mark Lord8e7decd2008-05-02 02:07:51 -04002382 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002383
Mark Lord8e7decd2008-05-02 02:07:51 -04002384 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002385 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002386 ifcfg |= (1 << 7); /* enable gen2i speed */
2387 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002388}
2389
Mark Lorde12bef52008-03-31 19:33:56 -04002390static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002391 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002392{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002393 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002394
Mark Lord8e7decd2008-05-02 02:07:51 -04002395 /*
2396 * The datasheet warns against setting EDMA_RESET when EDMA is active
2397 * (but doesn't say what the problem might be). So we first try
2398 * to disable the EDMA engine before doing the EDMA_RESET operation.
2399 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002400 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002401 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002402
Mark Lordb67a1062008-03-31 19:35:13 -04002403 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002404 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2405 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002406 }
Mark Lordb67a1062008-03-31 19:35:13 -04002407 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002408 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002409 * link, and physical layers. It resets all SATA interface registers
2410 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002411 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002412 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002413 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002414 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002415
Jeff Garzikc9d39132005-11-13 17:47:51 -05002416 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2417
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002418 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002419 mdelay(1);
2420}
2421
Mark Lorde49856d2008-04-16 14:59:07 -04002422static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002423{
Mark Lorde49856d2008-04-16 14:59:07 -04002424 if (sata_pmp_supported(ap)) {
2425 void __iomem *port_mmio = mv_ap_base(ap);
2426 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2427 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002428
Mark Lorde49856d2008-04-16 14:59:07 -04002429 if (old != pmp) {
2430 reg = (reg & ~0xf) | pmp;
2431 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2432 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002433 }
Brett Russ20f733e2005-09-01 18:26:17 -04002434}
2435
Mark Lorde49856d2008-04-16 14:59:07 -04002436static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2437 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002438{
Mark Lorde49856d2008-04-16 14:59:07 -04002439 mv_pmp_select(link->ap, sata_srst_pmp(link));
2440 return sata_std_hardreset(link, class, deadline);
2441}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002442
Mark Lorde49856d2008-04-16 14:59:07 -04002443static int mv_softreset(struct ata_link *link, unsigned int *class,
2444 unsigned long deadline)
2445{
2446 mv_pmp_select(link->ap, sata_srst_pmp(link));
2447 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002448}
2449
Tejun Heocc0680a2007-08-06 18:36:23 +09002450static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002451 unsigned long deadline)
2452{
Tejun Heocc0680a2007-08-06 18:36:23 +09002453 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002454 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002455 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002456 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002457 int rc, attempts = 0, extra = 0;
2458 u32 sstatus;
2459 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002460
Mark Lorde12bef52008-03-31 19:33:56 -04002461 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002462 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002463
Mark Lord0d8be5c2008-04-16 14:56:12 -04002464 /* Workaround for errata FEr SATA#10 (part 2) */
2465 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002466 const unsigned long *timing =
2467 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002468
Mark Lord17c5aab2008-04-16 14:56:51 -04002469 rc = sata_link_hardreset(link, timing, deadline + extra,
2470 &online, NULL);
2471 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002472 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002473 sata_scr_read(link, SCR_STATUS, &sstatus);
2474 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2475 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002476 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002477 if (time_after(jiffies + HZ, deadline))
2478 extra = HZ; /* only extend it once, max */
2479 }
2480 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002481
Mark Lord17c5aab2008-04-16 14:56:51 -04002482 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002483}
2484
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002485static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002486{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002487 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002488 unsigned int shift, hardport, port = ap->port_no;
Mark Lord7368f912008-04-25 11:24:24 -04002489 u32 main_irq_mask;
Brett Russ31961942005-09-30 01:36:00 -04002490
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002491 /* FIXME: handle coalescing completion events properly */
Brett Russ31961942005-09-30 01:36:00 -04002492
Mark Lord1cfd19a2008-04-19 15:05:50 -04002493 mv_stop_edma(ap);
2494 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Brett Russ31961942005-09-30 01:36:00 -04002495
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002496 /* disable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002497 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2498 main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2499 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002500}
2501
2502static void mv_eh_thaw(struct ata_port *ap)
2503{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002504 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002505 unsigned int shift, hardport, port = ap->port_no;
2506 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002507 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lord7368f912008-04-25 11:24:24 -04002508 u32 main_irq_mask, hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002509
2510 /* FIXME: handle coalescing completion events properly */
2511
Mark Lord1cfd19a2008-04-19 15:05:50 -04002512 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002513
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002514 /* clear EDMA errors on this port */
2515 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2516
2517 /* clear pending irq events */
2518 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002519 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2520 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002521
2522 /* enable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002523 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2524 main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2525 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Brett Russ31961942005-09-30 01:36:00 -04002526}
2527
Brett Russ05b308e2005-10-05 17:08:53 -04002528/**
2529 * mv_port_init - Perform some early initialization on a single port.
2530 * @port: libata data structure storing shadow register addresses
2531 * @port_mmio: base address of the port
2532 *
2533 * Initialize shadow register mmio addresses, clear outstanding
2534 * interrupts on the port, and unmask interrupts for the future
2535 * start of the port.
2536 *
2537 * LOCKING:
2538 * Inherited from caller.
2539 */
Brett Russ31961942005-09-30 01:36:00 -04002540static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2541{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002542 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002543 unsigned serr_ofs;
2544
Jeff Garzik8b260242005-11-12 12:32:50 -05002545 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002546 */
2547 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002548 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002549 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2550 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2551 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2552 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2553 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2554 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002555 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002556 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2557 /* special case: control/altstatus doesn't have ATA_REG_ address */
2558 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2559
2560 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002561 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002562
Brett Russ31961942005-09-30 01:36:00 -04002563 /* Clear any currently outstanding port interrupt conditions */
2564 serr_ofs = mv_scr_offset(SCR_ERROR);
2565 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2566 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2567
Mark Lord646a4da2008-01-26 18:30:37 -05002568 /* unmask all non-transient EDMA error interrupts */
2569 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002570
Jeff Garzik8b260242005-11-12 12:32:50 -05002571 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002572 readl(port_mmio + EDMA_CFG_OFS),
2573 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2574 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002575}
2576
Mark Lord616d4a92008-05-02 02:08:32 -04002577static unsigned int mv_in_pcix_mode(struct ata_host *host)
2578{
2579 struct mv_host_priv *hpriv = host->private_data;
2580 void __iomem *mmio = hpriv->base;
2581 u32 reg;
2582
2583 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2584 return 0; /* not PCI-X capable */
2585 reg = readl(mmio + MV_PCI_MODE_OFS);
2586 if ((reg & MV_PCI_MODE_MASK) == 0)
2587 return 0; /* conventional PCI mode */
2588 return 1; /* chip is in PCI-X mode */
2589}
2590
2591static int mv_pci_cut_through_okay(struct ata_host *host)
2592{
2593 struct mv_host_priv *hpriv = host->private_data;
2594 void __iomem *mmio = hpriv->base;
2595 u32 reg;
2596
2597 if (!mv_in_pcix_mode(host)) {
2598 reg = readl(mmio + PCI_COMMAND_OFS);
2599 if (reg & PCI_COMMAND_MRDTRIG)
2600 return 0; /* not okay */
2601 }
2602 return 1; /* okay */
2603}
2604
Tejun Heo4447d352007-04-17 23:44:08 +09002605static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002606{
Tejun Heo4447d352007-04-17 23:44:08 +09002607 struct pci_dev *pdev = to_pci_dev(host->dev);
2608 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002609 u32 hp_flags = hpriv->hp_flags;
2610
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002611 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002612 case chip_5080:
2613 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002614 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002615
Auke Kok44c10132007-06-08 15:46:36 -07002616 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002617 case 0x1:
2618 hp_flags |= MV_HP_ERRATA_50XXB0;
2619 break;
2620 case 0x3:
2621 hp_flags |= MV_HP_ERRATA_50XXB2;
2622 break;
2623 default:
2624 dev_printk(KERN_WARNING, &pdev->dev,
2625 "Applying 50XXB2 workarounds to unknown rev\n");
2626 hp_flags |= MV_HP_ERRATA_50XXB2;
2627 break;
2628 }
2629 break;
2630
2631 case chip_504x:
2632 case chip_508x:
2633 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002634 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002635
Auke Kok44c10132007-06-08 15:46:36 -07002636 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002637 case 0x0:
2638 hp_flags |= MV_HP_ERRATA_50XXB0;
2639 break;
2640 case 0x3:
2641 hp_flags |= MV_HP_ERRATA_50XXB2;
2642 break;
2643 default:
2644 dev_printk(KERN_WARNING, &pdev->dev,
2645 "Applying B2 workarounds to unknown rev\n");
2646 hp_flags |= MV_HP_ERRATA_50XXB2;
2647 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002648 }
2649 break;
2650
2651 case chip_604x:
2652 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002653 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002654 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002655
Auke Kok44c10132007-06-08 15:46:36 -07002656 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002657 case 0x7:
2658 hp_flags |= MV_HP_ERRATA_60X1B2;
2659 break;
2660 case 0x9:
2661 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002662 break;
2663 default:
2664 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002665 "Applying B2 workarounds to unknown rev\n");
2666 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002667 break;
2668 }
2669 break;
2670
Jeff Garzike4e7b892006-01-31 12:18:41 -05002671 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002672 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002673 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2674 (pdev->device == 0x2300 || pdev->device == 0x2310))
2675 {
Mark Lord4e520032007-12-11 12:58:05 -05002676 /*
2677 * Highpoint RocketRAID PCIe 23xx series cards:
2678 *
2679 * Unconfigured drives are treated as "Legacy"
2680 * by the BIOS, and it overwrites sector 8 with
2681 * a "Lgcy" metadata block prior to Linux boot.
2682 *
2683 * Configured drives (RAID or JBOD) leave sector 8
2684 * alone, but instead overwrite a high numbered
2685 * sector for the RAID metadata. This sector can
2686 * be determined exactly, by truncating the physical
2687 * drive capacity to a nice even GB value.
2688 *
2689 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2690 *
2691 * Warn the user, lest they think we're just buggy.
2692 */
2693 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2694 " BIOS CORRUPTS DATA on all attached drives,"
2695 " regardless of if/how they are configured."
2696 " BEWARE!\n");
2697 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2698 " use sectors 8-9 on \"Legacy\" drives,"
2699 " and avoid the final two gigabytes on"
2700 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002701 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002702 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002703 case chip_6042:
2704 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002705 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002706 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2707 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002708
Auke Kok44c10132007-06-08 15:46:36 -07002709 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002710 case 0x0:
2711 hp_flags |= MV_HP_ERRATA_XX42A0;
2712 break;
2713 case 0x1:
2714 hp_flags |= MV_HP_ERRATA_60X1C0;
2715 break;
2716 default:
2717 dev_printk(KERN_WARNING, &pdev->dev,
2718 "Applying 60X1C0 workarounds to unknown rev\n");
2719 hp_flags |= MV_HP_ERRATA_60X1C0;
2720 break;
2721 }
2722 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002723 case chip_soc:
2724 hpriv->ops = &mv_soc_ops;
2725 hp_flags |= MV_HP_ERRATA_60X1C0;
2726 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002727
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002728 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002729 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002730 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002731 return 1;
2732 }
2733
2734 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05002735 if (hp_flags & MV_HP_PCIE) {
2736 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
2737 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
2738 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
2739 } else {
2740 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
2741 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
2742 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
2743 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002744
2745 return 0;
2746}
2747
Brett Russ05b308e2005-10-05 17:08:53 -04002748/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002749 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09002750 * @host: ATA host to initialize
2751 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04002752 *
2753 * If possible, do an early global reset of the host. Then do
2754 * our port init and clear/unmask all/relevant host interrupts.
2755 *
2756 * LOCKING:
2757 * Inherited from caller.
2758 */
Tejun Heo4447d352007-04-17 23:44:08 +09002759static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002760{
2761 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09002762 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002763 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002764
Tejun Heo4447d352007-04-17 23:44:08 +09002765 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002766 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04002767 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002768
2769 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04002770 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
2771 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002772 } else {
Mark Lord7368f912008-04-25 11:24:24 -04002773 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
2774 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002775 }
Mark Lord352fab72008-04-19 14:43:42 -04002776
2777 /* global interrupt mask: 0 == mask everything */
Mark Lord7368f912008-04-25 11:24:24 -04002778 writel(0, hpriv->main_irq_mask_addr);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002779
Tejun Heo4447d352007-04-17 23:44:08 +09002780 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002781
Tejun Heo4447d352007-04-17 23:44:08 +09002782 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002783 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002784
Jeff Garzikc9d39132005-11-13 17:47:51 -05002785 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002786 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002787 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002788
Jeff Garzik522479f2005-11-12 22:14:02 -05002789 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002790 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002791 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002792
Tejun Heo4447d352007-04-17 23:44:08 +09002793 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09002794 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002795 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09002796
2797 mv_port_init(&ap->ioaddr, port_mmio);
2798
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002799#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002800 if (HAS_PCI(host)) {
2801 unsigned int offset = port_mmio - mmio;
2802 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2803 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2804 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002805#endif
Brett Russ20f733e2005-09-01 18:26:17 -04002806 }
2807
2808 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002809 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2810
2811 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2812 "(before clear)=0x%08x\n", hc,
2813 readl(hc_mmio + HC_CFG_OFS),
2814 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2815
2816 /* Clear any currently outstanding hc interrupt conditions */
2817 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002818 }
2819
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002820 if (HAS_PCI(host)) {
2821 /* Clear any currently outstanding host interrupt conditions */
2822 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04002823
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002824 /* and unmask interrupt generation for host regs */
2825 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2826 if (IS_GEN_I(hpriv))
2827 writelfl(~HC_MAIN_MASKED_IRQS_5,
Mark Lord7368f912008-04-25 11:24:24 -04002828 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002829 else
2830 writelfl(~HC_MAIN_MASKED_IRQS,
Mark Lord7368f912008-04-25 11:24:24 -04002831 hpriv->main_irq_mask_addr);
Jeff Garzikfb621e22007-02-25 04:19:45 -05002832
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002833 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2834 "PCI int cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002835 readl(hpriv->main_irq_cause_addr),
2836 readl(hpriv->main_irq_mask_addr),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002837 readl(mmio + hpriv->irq_cause_ofs),
2838 readl(mmio + hpriv->irq_mask_ofs));
2839 } else {
2840 writelfl(~HC_MAIN_MASKED_IRQS_SOC,
Mark Lord7368f912008-04-25 11:24:24 -04002841 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002842 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002843 readl(hpriv->main_irq_cause_addr),
2844 readl(hpriv->main_irq_mask_addr));
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002845 }
Brett Russ31961942005-09-30 01:36:00 -04002846done:
Brett Russ20f733e2005-09-01 18:26:17 -04002847 return rc;
2848}
2849
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002850static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2851{
2852 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2853 MV_CRQB_Q_SZ, 0);
2854 if (!hpriv->crqb_pool)
2855 return -ENOMEM;
2856
2857 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2858 MV_CRPB_Q_SZ, 0);
2859 if (!hpriv->crpb_pool)
2860 return -ENOMEM;
2861
2862 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2863 MV_SG_TBL_SZ, 0);
2864 if (!hpriv->sg_tbl_pool)
2865 return -ENOMEM;
2866
2867 return 0;
2868}
2869
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002870static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
2871 struct mbus_dram_target_info *dram)
2872{
2873 int i;
2874
2875 for (i = 0; i < 4; i++) {
2876 writel(0, hpriv->base + WINDOW_CTRL(i));
2877 writel(0, hpriv->base + WINDOW_BASE(i));
2878 }
2879
2880 for (i = 0; i < dram->num_cs; i++) {
2881 struct mbus_dram_window *cs = dram->cs + i;
2882
2883 writel(((cs->size - 1) & 0xffff0000) |
2884 (cs->mbus_attr << 8) |
2885 (dram->mbus_dram_target_id << 4) | 1,
2886 hpriv->base + WINDOW_CTRL(i));
2887 writel(cs->base, hpriv->base + WINDOW_BASE(i));
2888 }
2889}
2890
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002891/**
2892 * mv_platform_probe - handle a positive probe of an soc Marvell
2893 * host
2894 * @pdev: platform device found
2895 *
2896 * LOCKING:
2897 * Inherited from caller.
2898 */
2899static int mv_platform_probe(struct platform_device *pdev)
2900{
2901 static int printed_version;
2902 const struct mv_sata_platform_data *mv_platform_data;
2903 const struct ata_port_info *ppi[] =
2904 { &mv_port_info[chip_soc], NULL };
2905 struct ata_host *host;
2906 struct mv_host_priv *hpriv;
2907 struct resource *res;
2908 int n_ports, rc;
2909
2910 if (!printed_version++)
2911 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2912
2913 /*
2914 * Simple resource validation ..
2915 */
2916 if (unlikely(pdev->num_resources != 2)) {
2917 dev_err(&pdev->dev, "invalid number of resources\n");
2918 return -EINVAL;
2919 }
2920
2921 /*
2922 * Get the register base first
2923 */
2924 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2925 if (res == NULL)
2926 return -EINVAL;
2927
2928 /* allocate host */
2929 mv_platform_data = pdev->dev.platform_data;
2930 n_ports = mv_platform_data->n_ports;
2931
2932 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2933 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2934
2935 if (!host || !hpriv)
2936 return -ENOMEM;
2937 host->private_data = hpriv;
2938 hpriv->n_ports = n_ports;
2939
2940 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11002941 hpriv->base = devm_ioremap(&pdev->dev, res->start,
2942 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002943 hpriv->base -= MV_SATAHC0_REG_BASE;
2944
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002945 /*
2946 * (Re-)program MBUS remapping windows if we are asked to.
2947 */
2948 if (mv_platform_data->dram != NULL)
2949 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
2950
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002951 rc = mv_create_dma_pools(hpriv, &pdev->dev);
2952 if (rc)
2953 return rc;
2954
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002955 /* initialize adapter */
2956 rc = mv_init_host(host, chip_soc);
2957 if (rc)
2958 return rc;
2959
2960 dev_printk(KERN_INFO, &pdev->dev,
2961 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
2962 host->n_ports);
2963
2964 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
2965 IRQF_SHARED, &mv6_sht);
2966}
2967
2968/*
2969 *
2970 * mv_platform_remove - unplug a platform interface
2971 * @pdev: platform device
2972 *
2973 * A platform bus SATA device has been unplugged. Perform the needed
2974 * cleanup. Also called on module unload for any active devices.
2975 */
2976static int __devexit mv_platform_remove(struct platform_device *pdev)
2977{
2978 struct device *dev = &pdev->dev;
2979 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002980
2981 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002982 return 0;
2983}
2984
2985static struct platform_driver mv_platform_driver = {
2986 .probe = mv_platform_probe,
2987 .remove = __devexit_p(mv_platform_remove),
2988 .driver = {
2989 .name = DRV_NAME,
2990 .owner = THIS_MODULE,
2991 },
2992};
2993
2994
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002995#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002996static int mv_pci_init_one(struct pci_dev *pdev,
2997 const struct pci_device_id *ent);
2998
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002999
3000static struct pci_driver mv_pci_driver = {
3001 .name = DRV_NAME,
3002 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003003 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003004 .remove = ata_pci_remove_one,
3005};
3006
3007/*
3008 * module options
3009 */
3010static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3011
3012
3013/* move to PCI layer or libata core? */
3014static int pci_go_64(struct pci_dev *pdev)
3015{
3016 int rc;
3017
3018 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3019 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3020 if (rc) {
3021 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3022 if (rc) {
3023 dev_printk(KERN_ERR, &pdev->dev,
3024 "64-bit DMA enable failed\n");
3025 return rc;
3026 }
3027 }
3028 } else {
3029 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3030 if (rc) {
3031 dev_printk(KERN_ERR, &pdev->dev,
3032 "32-bit DMA enable failed\n");
3033 return rc;
3034 }
3035 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3036 if (rc) {
3037 dev_printk(KERN_ERR, &pdev->dev,
3038 "32-bit consistent DMA enable failed\n");
3039 return rc;
3040 }
3041 }
3042
3043 return rc;
3044}
3045
Brett Russ05b308e2005-10-05 17:08:53 -04003046/**
3047 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003048 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003049 *
3050 * FIXME: complete this.
3051 *
3052 * LOCKING:
3053 * Inherited from caller.
3054 */
Tejun Heo4447d352007-04-17 23:44:08 +09003055static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003056{
Tejun Heo4447d352007-04-17 23:44:08 +09003057 struct pci_dev *pdev = to_pci_dev(host->dev);
3058 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003059 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003060 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003061
3062 /* Use this to determine the HW stepping of the chip so we know
3063 * what errata to workaround
3064 */
Brett Russ31961942005-09-30 01:36:00 -04003065 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3066 if (scc == 0)
3067 scc_s = "SCSI";
3068 else if (scc == 0x01)
3069 scc_s = "RAID";
3070 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003071 scc_s = "?";
3072
3073 if (IS_GEN_I(hpriv))
3074 gen = "I";
3075 else if (IS_GEN_II(hpriv))
3076 gen = "II";
3077 else if (IS_GEN_IIE(hpriv))
3078 gen = "IIE";
3079 else
3080 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003081
Jeff Garzika9524a72005-10-30 14:39:11 -05003082 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003083 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3084 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003085 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3086}
3087
Brett Russ05b308e2005-10-05 17:08:53 -04003088/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003089 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003090 * @pdev: PCI device found
3091 * @ent: PCI device ID entry for the matched host
3092 *
3093 * LOCKING:
3094 * Inherited from caller.
3095 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003096static int mv_pci_init_one(struct pci_dev *pdev,
3097 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003098{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003099 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003100 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003101 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3102 struct ata_host *host;
3103 struct mv_host_priv *hpriv;
3104 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003105
Jeff Garzika9524a72005-10-30 14:39:11 -05003106 if (!printed_version++)
3107 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003108
Tejun Heo4447d352007-04-17 23:44:08 +09003109 /* allocate host */
3110 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3111
3112 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3113 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3114 if (!host || !hpriv)
3115 return -ENOMEM;
3116 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003117 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003118
3119 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003120 rc = pcim_enable_device(pdev);
3121 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003122 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003123
Tejun Heo0d5ff562007-02-01 15:06:36 +09003124 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3125 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003126 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003127 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003128 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003129 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003130 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003131
Jeff Garzikd88184f2007-02-26 01:26:06 -05003132 rc = pci_go_64(pdev);
3133 if (rc)
3134 return rc;
3135
Mark Lordda2fa9b2008-01-26 18:32:45 -05003136 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3137 if (rc)
3138 return rc;
3139
Brett Russ20f733e2005-09-01 18:26:17 -04003140 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003141 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003142 if (rc)
3143 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003144
Brett Russ31961942005-09-30 01:36:00 -04003145 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003146 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003147 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003148
Brett Russ31961942005-09-30 01:36:00 -04003149 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003150 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003151
Tejun Heo4447d352007-04-17 23:44:08 +09003152 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003153 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003154 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003155 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003156}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003157#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003158
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003159static int mv_platform_probe(struct platform_device *pdev);
3160static int __devexit mv_platform_remove(struct platform_device *pdev);
3161
Brett Russ20f733e2005-09-01 18:26:17 -04003162static int __init mv_init(void)
3163{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003164 int rc = -ENODEV;
3165#ifdef CONFIG_PCI
3166 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003167 if (rc < 0)
3168 return rc;
3169#endif
3170 rc = platform_driver_register(&mv_platform_driver);
3171
3172#ifdef CONFIG_PCI
3173 if (rc < 0)
3174 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003175#endif
3176 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003177}
3178
3179static void __exit mv_exit(void)
3180{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003181#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003182 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003183#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003184 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003185}
3186
3187MODULE_AUTHOR("Brett Russ");
3188MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3189MODULE_LICENSE("GPL");
3190MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3191MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003192MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003193
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003194#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003195module_param(msi, int, 0444);
3196MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003197#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003198
Brett Russ20f733e2005-09-01 18:26:17 -04003199module_init(mv_init);
3200module_exit(mv_exit);