Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1 | /* |
| 2 | * sata_mv.c - Marvell SATA support |
| 3 | * |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 4 | * Copyright 2005: EMC Corporation, all rights reserved. |
Jeff Garzik | e2b1be5 | 2005-11-18 14:04:23 -0500 | [diff] [blame] | 5 | * Copyright 2005 Red Hat, Inc. All rights reserved. |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 6 | * |
| 7 | * Please ALWAYS copy linux-ide@vger.kernel.org on emails. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; version 2 of the License. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 21 | * |
| 22 | */ |
| 23 | |
Jeff Garzik | 4a05e20 | 2007-05-24 23:40:15 -0400 | [diff] [blame] | 24 | /* |
| 25 | sata_mv TODO list: |
| 26 | |
| 27 | 1) Needs a full errata audit for all chipsets. I implemented most |
| 28 | of the errata workarounds found in the Marvell vendor driver, but |
| 29 | I distinctly remember a couple workarounds (one related to PCI-X) |
| 30 | are still needed. |
| 31 | |
Jeff Garzik | 4a05e20 | 2007-05-24 23:40:15 -0400 | [diff] [blame] | 32 | 4) Add NCQ support (easy to intermediate, once new-EH support appears) |
| 33 | |
| 34 | 5) Investigate problems with PCI Message Signalled Interrupts (MSI). |
| 35 | |
| 36 | 6) Add port multiplier support (intermediate) |
| 37 | |
| 38 | 7) Test and verify 3.0 Gbps support |
| 39 | |
| 40 | 8) Develop a low-power-consumption strategy, and implement it. |
| 41 | |
| 42 | 9) [Experiment, low priority] See if ATAPI can be supported using |
| 43 | "unknown FIS" or "vendor-specific FIS" support, or something creative |
| 44 | like that. |
| 45 | |
| 46 | 10) [Experiment, low priority] Investigate interrupt coalescing. |
| 47 | Quite often, especially with PCI Message Signalled Interrupts (MSI), |
| 48 | the overhead reduced by interrupt mitigation is quite often not |
| 49 | worth the latency cost. |
| 50 | |
| 51 | 11) [Experiment, Marvell value added] Is it possible to use target |
| 52 | mode to cross-connect two Linux boxes with Marvell cards? If so, |
| 53 | creating LibATA target mode support would be very interesting. |
| 54 | |
| 55 | Target mode, for those without docs, is the ability to directly |
| 56 | connect two SATA controllers. |
| 57 | |
| 58 | 13) Verify that 7042 is fully supported. I only have a 6042. |
| 59 | |
| 60 | */ |
| 61 | |
| 62 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 63 | #include <linux/kernel.h> |
| 64 | #include <linux/module.h> |
| 65 | #include <linux/pci.h> |
| 66 | #include <linux/init.h> |
| 67 | #include <linux/blkdev.h> |
| 68 | #include <linux/delay.h> |
| 69 | #include <linux/interrupt.h> |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 70 | #include <linux/dma-mapping.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 71 | #include <linux/device.h> |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 72 | #include <scsi/scsi_host.h> |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 73 | #include <scsi/scsi_cmnd.h> |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 74 | #include <linux/libata.h> |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 75 | |
| 76 | #define DRV_NAME "sata_mv" |
Jeff Garzik | 8bc3fc4 | 2007-05-21 20:26:38 -0400 | [diff] [blame] | 77 | #define DRV_VERSION "0.81" |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 78 | |
| 79 | enum { |
| 80 | /* BAR's are enumerated in terms of pci_resource_start() terms */ |
| 81 | MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ |
| 82 | MV_IO_BAR = 2, /* offset 0x18: IO space */ |
| 83 | MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ |
| 84 | |
| 85 | MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ |
| 86 | MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ |
| 87 | |
| 88 | MV_PCI_REG_BASE = 0, |
| 89 | MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ |
Mark Lord | 615ab95 | 2006-05-19 16:24:56 -0400 | [diff] [blame] | 90 | MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), |
| 91 | MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), |
| 92 | MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), |
| 93 | MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), |
| 94 | MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), |
| 95 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 96 | MV_SATAHC0_REG_BASE = 0x20000, |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 97 | MV_FLASH_CTL = 0x1046c, |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 98 | MV_GPIO_PORT_CTL = 0x104f0, |
| 99 | MV_RESET_CFG = 0x180d8, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 100 | |
| 101 | MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, |
| 102 | MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, |
| 103 | MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ |
| 104 | MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, |
| 105 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 106 | MV_MAX_Q_DEPTH = 32, |
| 107 | MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, |
| 108 | |
| 109 | /* CRQB needs alignment on a 1KB boundary. Size == 1KB |
| 110 | * CRPB needs alignment on a 256B boundary. Size == 256B |
| 111 | * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB |
| 112 | * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B |
| 113 | */ |
| 114 | MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), |
| 115 | MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), |
| 116 | MV_MAX_SG_CT = 176, |
| 117 | MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), |
| 118 | MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ), |
| 119 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 120 | MV_PORTS_PER_HC = 4, |
| 121 | /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ |
| 122 | MV_PORT_HC_SHIFT = 2, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 123 | /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 124 | MV_PORT_MASK = 3, |
| 125 | |
| 126 | /* Host Flags */ |
| 127 | MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ |
| 128 | MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 129 | MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 130 | ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | |
| 131 | ATA_FLAG_PIO_POLLING, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 132 | MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 133 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 134 | CRQB_FLAG_READ = (1 << 0), |
| 135 | CRQB_TAG_SHIFT = 1, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 136 | CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ |
| 137 | CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 138 | CRQB_CMD_ADDR_SHIFT = 8, |
| 139 | CRQB_CMD_CS = (0x2 << 11), |
| 140 | CRQB_CMD_LAST = (1 << 15), |
| 141 | |
| 142 | CRPB_FLAG_STATUS_SHIFT = 8, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 143 | CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ |
| 144 | CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 145 | |
| 146 | EPRD_FLAG_END_OF_TBL = (1 << 31), |
| 147 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 148 | /* PCI interface registers */ |
| 149 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 150 | PCI_COMMAND_OFS = 0xc00, |
| 151 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 152 | PCI_MAIN_CMD_STS_OFS = 0xd30, |
| 153 | STOP_PCI_MASTER = (1 << 2), |
| 154 | PCI_MASTER_EMPTY = (1 << 3), |
| 155 | GLOB_SFT_RST = (1 << 4), |
| 156 | |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 157 | MV_PCI_MODE = 0xd00, |
| 158 | MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, |
| 159 | MV_PCI_DISC_TIMER = 0xd04, |
| 160 | MV_PCI_MSI_TRIGGER = 0xc38, |
| 161 | MV_PCI_SERR_MASK = 0xc28, |
| 162 | MV_PCI_XBAR_TMOUT = 0x1d04, |
| 163 | MV_PCI_ERR_LOW_ADDRESS = 0x1d40, |
| 164 | MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, |
| 165 | MV_PCI_ERR_ATTRIBUTE = 0x1d48, |
| 166 | MV_PCI_ERR_COMMAND = 0x1d50, |
| 167 | |
| 168 | PCI_IRQ_CAUSE_OFS = 0x1d58, |
| 169 | PCI_IRQ_MASK_OFS = 0x1d5c, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 170 | PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ |
| 171 | |
| 172 | HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, |
| 173 | HC_MAIN_IRQ_MASK_OFS = 0x1d64, |
| 174 | PORT0_ERR = (1 << 0), /* shift by port # */ |
| 175 | PORT0_DONE = (1 << 1), /* shift by port # */ |
| 176 | HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ |
| 177 | HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ |
| 178 | PCI_ERR = (1 << 18), |
| 179 | TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ |
| 180 | TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ |
Jeff Garzik | fb621e2 | 2007-02-25 04:19:45 -0500 | [diff] [blame] | 181 | PORTS_0_3_COAL_DONE = (1 << 8), |
| 182 | PORTS_4_7_COAL_DONE = (1 << 17), |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 183 | PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ |
| 184 | GPIO_INT = (1 << 22), |
| 185 | SELF_INT = (1 << 23), |
| 186 | TWSI_INT = (1 << 24), |
| 187 | HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ |
Jeff Garzik | fb621e2 | 2007-02-25 04:19:45 -0500 | [diff] [blame] | 188 | HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 189 | HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 190 | PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | |
| 191 | HC_MAIN_RSVD), |
Jeff Garzik | fb621e2 | 2007-02-25 04:19:45 -0500 | [diff] [blame] | 192 | HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | |
| 193 | HC_MAIN_RSVD_5), |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 194 | |
| 195 | /* SATAHC registers */ |
| 196 | HC_CFG_OFS = 0, |
| 197 | |
| 198 | HC_IRQ_CAUSE_OFS = 0x14, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 199 | CRPB_DMA_DONE = (1 << 0), /* shift by port # */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 200 | HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ |
| 201 | DEV_IRQ = (1 << 8), /* shift by port # */ |
| 202 | |
| 203 | /* Shadow block registers */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 204 | SHD_BLK_OFS = 0x100, |
| 205 | SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 206 | |
| 207 | /* SATA registers */ |
| 208 | SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ |
| 209 | SATA_ACTIVE_OFS = 0x350, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 210 | PHY_MODE3 = 0x310, |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 211 | PHY_MODE4 = 0x314, |
| 212 | PHY_MODE2 = 0x330, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 213 | MV5_PHY_MODE = 0x74, |
| 214 | MV5_LT_MODE = 0x30, |
| 215 | MV5_PHY_CTL = 0x0C, |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 216 | SATA_INTERFACE_CTL = 0x050, |
| 217 | |
| 218 | MV_M2_PREAMP_MASK = 0x7e0, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 219 | |
| 220 | /* Port registers */ |
| 221 | EDMA_CFG_OFS = 0, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 222 | EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */ |
| 223 | EDMA_CFG_NCQ = (1 << 5), |
| 224 | EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ |
| 225 | EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ |
| 226 | EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 227 | |
| 228 | EDMA_ERR_IRQ_CAUSE_OFS = 0x8, |
| 229 | EDMA_ERR_IRQ_MASK_OFS = 0xc, |
| 230 | EDMA_ERR_D_PAR = (1 << 0), |
| 231 | EDMA_ERR_PRD_PAR = (1 << 1), |
| 232 | EDMA_ERR_DEV = (1 << 2), |
| 233 | EDMA_ERR_DEV_DCON = (1 << 3), |
| 234 | EDMA_ERR_DEV_CON = (1 << 4), |
| 235 | EDMA_ERR_SERR = (1 << 5), |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 236 | EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ |
| 237 | EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 238 | EDMA_ERR_BIST_ASYNC = (1 << 8), |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 239 | EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 240 | EDMA_ERR_CRBQ_PAR = (1 << 9), |
| 241 | EDMA_ERR_CRPB_PAR = (1 << 10), |
| 242 | EDMA_ERR_INTRL_PAR = (1 << 11), |
| 243 | EDMA_ERR_IORDY = (1 << 12), |
| 244 | EDMA_ERR_LNK_CTRL_RX = (0xf << 13), |
| 245 | EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), |
| 246 | EDMA_ERR_LNK_DATA_RX = (0xf << 17), |
| 247 | EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), |
| 248 | EDMA_ERR_LNK_DATA_TX = (0x1f << 26), |
| 249 | EDMA_ERR_TRANS_PROTO = (1 << 31), |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 250 | EDMA_ERR_OVERRUN_5 = (1 << 5), |
| 251 | EDMA_ERR_UNDERRUN_5 = (1 << 6), |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 252 | EDMA_EH_FREEZE = EDMA_ERR_D_PAR | |
| 253 | EDMA_ERR_PRD_PAR | |
| 254 | EDMA_ERR_DEV_DCON | |
| 255 | EDMA_ERR_DEV_CON | |
| 256 | EDMA_ERR_SERR | |
| 257 | EDMA_ERR_SELF_DIS | |
| 258 | EDMA_ERR_CRBQ_PAR | |
| 259 | EDMA_ERR_CRPB_PAR | |
| 260 | EDMA_ERR_INTRL_PAR | |
| 261 | EDMA_ERR_IORDY | |
| 262 | EDMA_ERR_LNK_CTRL_RX_2 | |
| 263 | EDMA_ERR_LNK_DATA_RX | |
| 264 | EDMA_ERR_LNK_DATA_TX | |
| 265 | EDMA_ERR_TRANS_PROTO, |
| 266 | EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | |
| 267 | EDMA_ERR_PRD_PAR | |
| 268 | EDMA_ERR_DEV_DCON | |
| 269 | EDMA_ERR_DEV_CON | |
| 270 | EDMA_ERR_OVERRUN_5 | |
| 271 | EDMA_ERR_UNDERRUN_5 | |
| 272 | EDMA_ERR_SELF_DIS_5 | |
| 273 | EDMA_ERR_CRBQ_PAR | |
| 274 | EDMA_ERR_CRPB_PAR | |
| 275 | EDMA_ERR_INTRL_PAR | |
| 276 | EDMA_ERR_IORDY, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 277 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 278 | EDMA_REQ_Q_BASE_HI_OFS = 0x10, |
| 279 | EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 280 | |
| 281 | EDMA_REQ_Q_OUT_PTR_OFS = 0x18, |
| 282 | EDMA_REQ_Q_PTR_SHIFT = 5, |
| 283 | |
| 284 | EDMA_RSP_Q_BASE_HI_OFS = 0x1c, |
| 285 | EDMA_RSP_Q_IN_PTR_OFS = 0x20, |
| 286 | EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 287 | EDMA_RSP_Q_PTR_SHIFT = 3, |
| 288 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 289 | EDMA_CMD_OFS = 0x28, |
| 290 | EDMA_EN = (1 << 0), |
| 291 | EDMA_DS = (1 << 1), |
| 292 | ATA_RST = (1 << 2), |
| 293 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 294 | EDMA_IORDY_TMOUT = 0x34, |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 295 | EDMA_ARB_CFG = 0x38, |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 296 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 297 | /* Host private flags (hp_flags) */ |
| 298 | MV_HP_FLAG_MSI = (1 << 0), |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 299 | MV_HP_ERRATA_50XXB0 = (1 << 1), |
| 300 | MV_HP_ERRATA_50XXB2 = (1 << 2), |
| 301 | MV_HP_ERRATA_60X1B2 = (1 << 3), |
| 302 | MV_HP_ERRATA_60X1C0 = (1 << 4), |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 303 | MV_HP_ERRATA_XX42A0 = (1 << 5), |
| 304 | MV_HP_50XX = (1 << 6), |
| 305 | MV_HP_GEN_IIE = (1 << 7), |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 306 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 307 | /* Port private flags (pp_flags) */ |
| 308 | MV_PP_FLAG_EDMA_EN = (1 << 0), |
| 309 | MV_PP_FLAG_EDMA_DS_ACT = (1 << 1), |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 310 | MV_PP_FLAG_HAD_A_RESET = (1 << 2), |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 311 | }; |
| 312 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 313 | #define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX) |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 314 | #define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0) |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 315 | #define IS_GEN_I(hpriv) IS_50XX(hpriv) |
| 316 | #define IS_GEN_II(hpriv) IS_60XX(hpriv) |
| 317 | #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 318 | |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 319 | enum { |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 320 | MV_DMA_BOUNDARY = 0xffffffffU, |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 321 | |
| 322 | EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, |
| 323 | |
| 324 | EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, |
| 325 | }; |
| 326 | |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 327 | enum chip_type { |
| 328 | chip_504x, |
| 329 | chip_508x, |
| 330 | chip_5080, |
| 331 | chip_604x, |
| 332 | chip_608x, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 333 | chip_6042, |
| 334 | chip_7042, |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 335 | }; |
| 336 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 337 | /* Command ReQuest Block: 32B */ |
| 338 | struct mv_crqb { |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 339 | __le32 sg_addr; |
| 340 | __le32 sg_addr_hi; |
| 341 | __le16 ctrl_flags; |
| 342 | __le16 ata_cmd[11]; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 343 | }; |
| 344 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 345 | struct mv_crqb_iie { |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 346 | __le32 addr; |
| 347 | __le32 addr_hi; |
| 348 | __le32 flags; |
| 349 | __le32 len; |
| 350 | __le32 ata_cmd[4]; |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 351 | }; |
| 352 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 353 | /* Command ResPonse Block: 8B */ |
| 354 | struct mv_crpb { |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 355 | __le16 id; |
| 356 | __le16 flags; |
| 357 | __le32 tmstmp; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 358 | }; |
| 359 | |
| 360 | /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ |
| 361 | struct mv_sg { |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 362 | __le32 addr; |
| 363 | __le32 flags_size; |
| 364 | __le32 addr_hi; |
| 365 | __le32 reserved; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 366 | }; |
| 367 | |
| 368 | struct mv_port_priv { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 369 | struct mv_crqb *crqb; |
| 370 | dma_addr_t crqb_dma; |
| 371 | struct mv_crpb *crpb; |
| 372 | dma_addr_t crpb_dma; |
| 373 | struct mv_sg *sg_tbl; |
| 374 | dma_addr_t sg_tbl_dma; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 375 | |
| 376 | unsigned int req_idx; |
| 377 | unsigned int resp_idx; |
| 378 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 379 | u32 pp_flags; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 380 | }; |
| 381 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 382 | struct mv_port_signal { |
| 383 | u32 amps; |
| 384 | u32 pre; |
| 385 | }; |
| 386 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 387 | struct mv_host_priv; |
| 388 | struct mv_hw_ops { |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 389 | void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 390 | unsigned int port); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 391 | void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 392 | void (*read_preamp)(struct mv_host_priv *hpriv, int idx, |
| 393 | void __iomem *mmio); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 394 | int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 395 | unsigned int n_hc); |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 396 | void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 397 | void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 398 | }; |
| 399 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 400 | struct mv_host_priv { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 401 | u32 hp_flags; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 402 | struct mv_port_signal signal[8]; |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 403 | const struct mv_hw_ops *ops; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 404 | }; |
| 405 | |
| 406 | static void mv_irq_clear(struct ata_port *ap); |
| 407 | static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in); |
| 408 | static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 409 | static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in); |
| 410 | static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 411 | static int mv_port_start(struct ata_port *ap); |
| 412 | static void mv_port_stop(struct ata_port *ap); |
| 413 | static void mv_qc_prep(struct ata_queued_cmd *qc); |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 414 | static void mv_qc_prep_iie(struct ata_queued_cmd *qc); |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 415 | static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 416 | static void mv_error_handler(struct ata_port *ap); |
| 417 | static void mv_post_int_cmd(struct ata_queued_cmd *qc); |
| 418 | static void mv_eh_freeze(struct ata_port *ap); |
| 419 | static void mv_eh_thaw(struct ata_port *ap); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 420 | static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
| 421 | |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 422 | static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 423 | unsigned int port); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 424 | static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 425 | static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, |
| 426 | void __iomem *mmio); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 427 | static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 428 | unsigned int n_hc); |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 429 | static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 430 | static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 431 | |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 432 | static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 433 | unsigned int port); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 434 | static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 435 | static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, |
| 436 | void __iomem *mmio); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 437 | static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 438 | unsigned int n_hc); |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 439 | static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); |
| 440 | static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 441 | static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 442 | unsigned int port_no); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 443 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 444 | static struct scsi_host_template mv5_sht = { |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 445 | .module = THIS_MODULE, |
| 446 | .name = DRV_NAME, |
| 447 | .ioctl = ata_scsi_ioctl, |
| 448 | .queuecommand = ata_scsi_queuecmd, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 449 | .can_queue = ATA_DEF_QUEUE, |
| 450 | .this_id = ATA_SHT_THIS_ID, |
| 451 | .sg_tablesize = MV_MAX_SG_CT, |
| 452 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 453 | .emulated = ATA_SHT_EMULATED, |
| 454 | .use_clustering = 1, |
| 455 | .proc_name = DRV_NAME, |
| 456 | .dma_boundary = MV_DMA_BOUNDARY, |
| 457 | .slave_configure = ata_scsi_slave_config, |
| 458 | .slave_destroy = ata_scsi_slave_destroy, |
| 459 | .bios_param = ata_std_bios_param, |
| 460 | }; |
| 461 | |
| 462 | static struct scsi_host_template mv6_sht = { |
| 463 | .module = THIS_MODULE, |
| 464 | .name = DRV_NAME, |
| 465 | .ioctl = ata_scsi_ioctl, |
| 466 | .queuecommand = ata_scsi_queuecmd, |
| 467 | .can_queue = ATA_DEF_QUEUE, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 468 | .this_id = ATA_SHT_THIS_ID, |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 469 | .sg_tablesize = MV_MAX_SG_CT, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 470 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 471 | .emulated = ATA_SHT_EMULATED, |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 472 | .use_clustering = 1, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 473 | .proc_name = DRV_NAME, |
| 474 | .dma_boundary = MV_DMA_BOUNDARY, |
| 475 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | ccf68c3 | 2006-05-31 18:28:09 +0900 | [diff] [blame] | 476 | .slave_destroy = ata_scsi_slave_destroy, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 477 | .bios_param = ata_std_bios_param, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 478 | }; |
| 479 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 480 | static const struct ata_port_operations mv5_ops = { |
| 481 | .port_disable = ata_port_disable, |
| 482 | |
| 483 | .tf_load = ata_tf_load, |
| 484 | .tf_read = ata_tf_read, |
| 485 | .check_status = ata_check_status, |
| 486 | .exec_command = ata_exec_command, |
| 487 | .dev_select = ata_std_dev_select, |
| 488 | |
Jeff Garzik | cffacd8 | 2007-03-09 09:46:47 -0500 | [diff] [blame] | 489 | .cable_detect = ata_cable_sata, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 490 | |
| 491 | .qc_prep = mv_qc_prep, |
| 492 | .qc_issue = mv_qc_issue, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 493 | .data_xfer = ata_data_xfer, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 494 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 495 | .irq_clear = mv_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 496 | .irq_on = ata_irq_on, |
| 497 | .irq_ack = ata_irq_ack, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 498 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 499 | .error_handler = mv_error_handler, |
| 500 | .post_internal_cmd = mv_post_int_cmd, |
| 501 | .freeze = mv_eh_freeze, |
| 502 | .thaw = mv_eh_thaw, |
| 503 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 504 | .scr_read = mv5_scr_read, |
| 505 | .scr_write = mv5_scr_write, |
| 506 | |
| 507 | .port_start = mv_port_start, |
| 508 | .port_stop = mv_port_stop, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 509 | }; |
| 510 | |
| 511 | static const struct ata_port_operations mv6_ops = { |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 512 | .port_disable = ata_port_disable, |
| 513 | |
| 514 | .tf_load = ata_tf_load, |
| 515 | .tf_read = ata_tf_read, |
| 516 | .check_status = ata_check_status, |
| 517 | .exec_command = ata_exec_command, |
| 518 | .dev_select = ata_std_dev_select, |
| 519 | |
Jeff Garzik | cffacd8 | 2007-03-09 09:46:47 -0500 | [diff] [blame] | 520 | .cable_detect = ata_cable_sata, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 521 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 522 | .qc_prep = mv_qc_prep, |
| 523 | .qc_issue = mv_qc_issue, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 524 | .data_xfer = ata_data_xfer, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 525 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 526 | .irq_clear = mv_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 527 | .irq_on = ata_irq_on, |
| 528 | .irq_ack = ata_irq_ack, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 529 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 530 | .error_handler = mv_error_handler, |
| 531 | .post_internal_cmd = mv_post_int_cmd, |
| 532 | .freeze = mv_eh_freeze, |
| 533 | .thaw = mv_eh_thaw, |
| 534 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 535 | .scr_read = mv_scr_read, |
| 536 | .scr_write = mv_scr_write, |
| 537 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 538 | .port_start = mv_port_start, |
| 539 | .port_stop = mv_port_stop, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 540 | }; |
| 541 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 542 | static const struct ata_port_operations mv_iie_ops = { |
| 543 | .port_disable = ata_port_disable, |
| 544 | |
| 545 | .tf_load = ata_tf_load, |
| 546 | .tf_read = ata_tf_read, |
| 547 | .check_status = ata_check_status, |
| 548 | .exec_command = ata_exec_command, |
| 549 | .dev_select = ata_std_dev_select, |
| 550 | |
Jeff Garzik | cffacd8 | 2007-03-09 09:46:47 -0500 | [diff] [blame] | 551 | .cable_detect = ata_cable_sata, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 552 | |
| 553 | .qc_prep = mv_qc_prep_iie, |
| 554 | .qc_issue = mv_qc_issue, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 555 | .data_xfer = ata_data_xfer, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 556 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 557 | .irq_clear = mv_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 558 | .irq_on = ata_irq_on, |
| 559 | .irq_ack = ata_irq_ack, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 560 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 561 | .error_handler = mv_error_handler, |
| 562 | .post_internal_cmd = mv_post_int_cmd, |
| 563 | .freeze = mv_eh_freeze, |
| 564 | .thaw = mv_eh_thaw, |
| 565 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 566 | .scr_read = mv_scr_read, |
| 567 | .scr_write = mv_scr_write, |
| 568 | |
| 569 | .port_start = mv_port_start, |
| 570 | .port_stop = mv_port_stop, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 571 | }; |
| 572 | |
Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 573 | static const struct ata_port_info mv_port_info[] = { |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 574 | { /* chip_504x */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 575 | .flags = MV_COMMON_FLAGS, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 576 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 577 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 578 | .port_ops = &mv5_ops, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 579 | }, |
| 580 | { /* chip_508x */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 581 | .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 582 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 583 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 584 | .port_ops = &mv5_ops, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 585 | }, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 586 | { /* chip_5080 */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 587 | .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 588 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 589 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 590 | .port_ops = &mv5_ops, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 591 | }, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 592 | { /* chip_604x */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 593 | .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 594 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 595 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 596 | .port_ops = &mv6_ops, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 597 | }, |
| 598 | { /* chip_608x */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 599 | .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | |
| 600 | MV_FLAG_DUAL_HC, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 601 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 602 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 603 | .port_ops = &mv6_ops, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 604 | }, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 605 | { /* chip_6042 */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 606 | .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 607 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 608 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 609 | .port_ops = &mv_iie_ops, |
| 610 | }, |
| 611 | { /* chip_7042 */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 612 | .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 613 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 614 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 615 | .port_ops = &mv_iie_ops, |
| 616 | }, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 617 | }; |
| 618 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 619 | static const struct pci_device_id mv_pci_tbl[] = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 620 | { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, |
| 621 | { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, |
| 622 | { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, |
| 623 | { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 624 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 625 | { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, |
| 626 | { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, |
| 627 | { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, |
| 628 | { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, |
| 629 | { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, |
Jeff Garzik | 2917953 | 2005-11-11 08:08:03 -0500 | [diff] [blame] | 630 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 631 | { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, |
| 632 | |
Florian Attenberger | d9f9c6b | 2007-07-02 17:09:29 +0200 | [diff] [blame] | 633 | /* Adaptec 1430SA */ |
| 634 | { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, |
| 635 | |
Olof Johansson | e93f09d | 2007-01-18 18:39:59 -0600 | [diff] [blame] | 636 | { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, |
| 637 | |
Morrison, Tom | 6a3d586 | 2007-03-06 02:38:10 -0800 | [diff] [blame] | 638 | /* add Marvell 7042 support */ |
| 639 | { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, |
| 640 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 641 | { } /* terminate list */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 642 | }; |
| 643 | |
| 644 | static struct pci_driver mv_pci_driver = { |
| 645 | .name = DRV_NAME, |
| 646 | .id_table = mv_pci_tbl, |
| 647 | .probe = mv_init_one, |
| 648 | .remove = ata_pci_remove_one, |
| 649 | }; |
| 650 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 651 | static const struct mv_hw_ops mv5xxx_ops = { |
| 652 | .phy_errata = mv5_phy_errata, |
| 653 | .enable_leds = mv5_enable_leds, |
| 654 | .read_preamp = mv5_read_preamp, |
| 655 | .reset_hc = mv5_reset_hc, |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 656 | .reset_flash = mv5_reset_flash, |
| 657 | .reset_bus = mv5_reset_bus, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 658 | }; |
| 659 | |
| 660 | static const struct mv_hw_ops mv6xxx_ops = { |
| 661 | .phy_errata = mv6_phy_errata, |
| 662 | .enable_leds = mv6_enable_leds, |
| 663 | .read_preamp = mv6_read_preamp, |
| 664 | .reset_hc = mv6_reset_hc, |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 665 | .reset_flash = mv6_reset_flash, |
| 666 | .reset_bus = mv_reset_pci_bus, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 667 | }; |
| 668 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 669 | /* |
Jeff Garzik | ddef9bb | 2006-02-02 16:17:06 -0500 | [diff] [blame] | 670 | * module options |
| 671 | */ |
| 672 | static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ |
| 673 | |
| 674 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 675 | /* move to PCI layer or libata core? */ |
| 676 | static int pci_go_64(struct pci_dev *pdev) |
| 677 | { |
| 678 | int rc; |
| 679 | |
| 680 | if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { |
| 681 | rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); |
| 682 | if (rc) { |
| 683 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 684 | if (rc) { |
| 685 | dev_printk(KERN_ERR, &pdev->dev, |
| 686 | "64-bit DMA enable failed\n"); |
| 687 | return rc; |
| 688 | } |
| 689 | } |
| 690 | } else { |
| 691 | rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 692 | if (rc) { |
| 693 | dev_printk(KERN_ERR, &pdev->dev, |
| 694 | "32-bit DMA enable failed\n"); |
| 695 | return rc; |
| 696 | } |
| 697 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 698 | if (rc) { |
| 699 | dev_printk(KERN_ERR, &pdev->dev, |
| 700 | "32-bit consistent DMA enable failed\n"); |
| 701 | return rc; |
| 702 | } |
| 703 | } |
| 704 | |
| 705 | return rc; |
| 706 | } |
| 707 | |
Jeff Garzik | ddef9bb | 2006-02-02 16:17:06 -0500 | [diff] [blame] | 708 | /* |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 709 | * Functions |
| 710 | */ |
| 711 | |
| 712 | static inline void writelfl(unsigned long data, void __iomem *addr) |
| 713 | { |
| 714 | writel(data, addr); |
| 715 | (void) readl(addr); /* flush to avoid PCI posted write */ |
| 716 | } |
| 717 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 718 | static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) |
| 719 | { |
| 720 | return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); |
| 721 | } |
| 722 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 723 | static inline unsigned int mv_hc_from_port(unsigned int port) |
| 724 | { |
| 725 | return port >> MV_PORT_HC_SHIFT; |
| 726 | } |
| 727 | |
| 728 | static inline unsigned int mv_hardport_from_port(unsigned int port) |
| 729 | { |
| 730 | return port & MV_PORT_MASK; |
| 731 | } |
| 732 | |
| 733 | static inline void __iomem *mv_hc_base_from_port(void __iomem *base, |
| 734 | unsigned int port) |
| 735 | { |
| 736 | return mv_hc_base(base, mv_hc_from_port(port)); |
| 737 | } |
| 738 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 739 | static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) |
| 740 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 741 | return mv_hc_base_from_port(base, port) + |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 742 | MV_SATAHC_ARBTR_REG_SZ + |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 743 | (mv_hardport_from_port(port) * MV_PORT_REG_SZ); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 744 | } |
| 745 | |
| 746 | static inline void __iomem *mv_ap_base(struct ata_port *ap) |
| 747 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 748 | return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 749 | } |
| 750 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 751 | static inline int mv_get_hc_count(unsigned long port_flags) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 752 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 753 | return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 754 | } |
| 755 | |
| 756 | static void mv_irq_clear(struct ata_port *ap) |
| 757 | { |
| 758 | } |
| 759 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 760 | static void mv_set_edma_ptrs(void __iomem *port_mmio, |
| 761 | struct mv_host_priv *hpriv, |
| 762 | struct mv_port_priv *pp) |
| 763 | { |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 764 | u32 index; |
| 765 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 766 | /* |
| 767 | * initialize request queue |
| 768 | */ |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 769 | index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; |
| 770 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 771 | WARN_ON(pp->crqb_dma & 0x3ff); |
| 772 | writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 773 | writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 774 | port_mmio + EDMA_REQ_Q_IN_PTR_OFS); |
| 775 | |
| 776 | if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 777 | writelfl((pp->crqb_dma & 0xffffffff) | index, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 778 | port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); |
| 779 | else |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 780 | writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 781 | |
| 782 | /* |
| 783 | * initialize response queue |
| 784 | */ |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 785 | index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; |
| 786 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 787 | WARN_ON(pp->crpb_dma & 0xff); |
| 788 | writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); |
| 789 | |
| 790 | if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 791 | writelfl((pp->crpb_dma & 0xffffffff) | index, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 792 | port_mmio + EDMA_RSP_Q_IN_PTR_OFS); |
| 793 | else |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 794 | writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 795 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 796 | writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 797 | port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 798 | } |
| 799 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 800 | /** |
| 801 | * mv_start_dma - Enable eDMA engine |
| 802 | * @base: port base address |
| 803 | * @pp: port private data |
| 804 | * |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 805 | * Verify the local cache of the eDMA state is accurate with a |
| 806 | * WARN_ON. |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 807 | * |
| 808 | * LOCKING: |
| 809 | * Inherited from caller. |
| 810 | */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 811 | static void mv_start_dma(void __iomem *base, struct mv_host_priv *hpriv, |
| 812 | struct mv_port_priv *pp) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 813 | { |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 814 | if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 815 | /* clear EDMA event indicators, if any */ |
| 816 | writelfl(0, base + EDMA_ERR_IRQ_CAUSE_OFS); |
| 817 | |
| 818 | mv_set_edma_ptrs(base, hpriv, pp); |
| 819 | |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 820 | writelfl(EDMA_EN, base + EDMA_CMD_OFS); |
| 821 | pp->pp_flags |= MV_PP_FLAG_EDMA_EN; |
| 822 | } |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 823 | WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS))); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 824 | } |
| 825 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 826 | /** |
| 827 | * mv_stop_dma - Disable eDMA engine |
| 828 | * @ap: ATA channel to manipulate |
| 829 | * |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 830 | * Verify the local cache of the eDMA state is accurate with a |
| 831 | * WARN_ON. |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 832 | * |
| 833 | * LOCKING: |
| 834 | * Inherited from caller. |
| 835 | */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 836 | static int mv_stop_dma(struct ata_port *ap) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 837 | { |
| 838 | void __iomem *port_mmio = mv_ap_base(ap); |
| 839 | struct mv_port_priv *pp = ap->private_data; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 840 | u32 reg; |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 841 | int i, err = 0; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 842 | |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 843 | if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 844 | /* Disable EDMA if active. The disable bit auto clears. |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 845 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 846 | writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); |
| 847 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 848 | } else { |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 849 | WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)); |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 850 | } |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 851 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 852 | /* now properly wait for the eDMA to stop */ |
| 853 | for (i = 1000; i > 0; i--) { |
| 854 | reg = readl(port_mmio + EDMA_CMD_OFS); |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 855 | if (!(reg & EDMA_EN)) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 856 | break; |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 857 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 858 | udelay(100); |
| 859 | } |
| 860 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 861 | if (reg & EDMA_EN) { |
Tejun Heo | f15a1da | 2006-05-15 20:57:56 +0900 | [diff] [blame] | 862 | ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 863 | err = -EIO; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 864 | } |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 865 | |
| 866 | return err; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 867 | } |
| 868 | |
Jeff Garzik | 8a70f8d | 2005-10-05 17:19:47 -0400 | [diff] [blame] | 869 | #ifdef ATA_DEBUG |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 870 | static void mv_dump_mem(void __iomem *start, unsigned bytes) |
| 871 | { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 872 | int b, w; |
| 873 | for (b = 0; b < bytes; ) { |
| 874 | DPRINTK("%p: ", start + b); |
| 875 | for (w = 0; b < bytes && w < 4; w++) { |
| 876 | printk("%08x ",readl(start + b)); |
| 877 | b += sizeof(u32); |
| 878 | } |
| 879 | printk("\n"); |
| 880 | } |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 881 | } |
Jeff Garzik | 8a70f8d | 2005-10-05 17:19:47 -0400 | [diff] [blame] | 882 | #endif |
| 883 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 884 | static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) |
| 885 | { |
| 886 | #ifdef ATA_DEBUG |
| 887 | int b, w; |
| 888 | u32 dw; |
| 889 | for (b = 0; b < bytes; ) { |
| 890 | DPRINTK("%02x: ", b); |
| 891 | for (w = 0; b < bytes && w < 4; w++) { |
| 892 | (void) pci_read_config_dword(pdev,b,&dw); |
| 893 | printk("%08x ",dw); |
| 894 | b += sizeof(u32); |
| 895 | } |
| 896 | printk("\n"); |
| 897 | } |
| 898 | #endif |
| 899 | } |
| 900 | static void mv_dump_all_regs(void __iomem *mmio_base, int port, |
| 901 | struct pci_dev *pdev) |
| 902 | { |
| 903 | #ifdef ATA_DEBUG |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 904 | void __iomem *hc_base = mv_hc_base(mmio_base, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 905 | port >> MV_PORT_HC_SHIFT); |
| 906 | void __iomem *port_base; |
| 907 | int start_port, num_ports, p, start_hc, num_hcs, hc; |
| 908 | |
| 909 | if (0 > port) { |
| 910 | start_hc = start_port = 0; |
| 911 | num_ports = 8; /* shld be benign for 4 port devs */ |
| 912 | num_hcs = 2; |
| 913 | } else { |
| 914 | start_hc = port >> MV_PORT_HC_SHIFT; |
| 915 | start_port = port; |
| 916 | num_ports = num_hcs = 1; |
| 917 | } |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 918 | DPRINTK("All registers for port(s) %u-%u:\n", start_port, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 919 | num_ports > 1 ? num_ports - 1 : start_port); |
| 920 | |
| 921 | if (NULL != pdev) { |
| 922 | DPRINTK("PCI config space regs:\n"); |
| 923 | mv_dump_pci_cfg(pdev, 0x68); |
| 924 | } |
| 925 | DPRINTK("PCI regs:\n"); |
| 926 | mv_dump_mem(mmio_base+0xc00, 0x3c); |
| 927 | mv_dump_mem(mmio_base+0xd00, 0x34); |
| 928 | mv_dump_mem(mmio_base+0xf00, 0x4); |
| 929 | mv_dump_mem(mmio_base+0x1d00, 0x6c); |
| 930 | for (hc = start_hc; hc < start_hc + num_hcs; hc++) { |
Dan Aloni | d220c37 | 2006-04-10 23:20:22 -0700 | [diff] [blame] | 931 | hc_base = mv_hc_base(mmio_base, hc); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 932 | DPRINTK("HC regs (HC %i):\n", hc); |
| 933 | mv_dump_mem(hc_base, 0x1c); |
| 934 | } |
| 935 | for (p = start_port; p < start_port + num_ports; p++) { |
| 936 | port_base = mv_port_base(mmio_base, p); |
| 937 | DPRINTK("EDMA regs (port %i):\n",p); |
| 938 | mv_dump_mem(port_base, 0x54); |
| 939 | DPRINTK("SATA regs (port %i):\n",p); |
| 940 | mv_dump_mem(port_base+0x300, 0x60); |
| 941 | } |
| 942 | #endif |
| 943 | } |
| 944 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 945 | static unsigned int mv_scr_offset(unsigned int sc_reg_in) |
| 946 | { |
| 947 | unsigned int ofs; |
| 948 | |
| 949 | switch (sc_reg_in) { |
| 950 | case SCR_STATUS: |
| 951 | case SCR_CONTROL: |
| 952 | case SCR_ERROR: |
| 953 | ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); |
| 954 | break; |
| 955 | case SCR_ACTIVE: |
| 956 | ofs = SATA_ACTIVE_OFS; /* active is not with the others */ |
| 957 | break; |
| 958 | default: |
| 959 | ofs = 0xffffffffU; |
| 960 | break; |
| 961 | } |
| 962 | return ofs; |
| 963 | } |
| 964 | |
| 965 | static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in) |
| 966 | { |
| 967 | unsigned int ofs = mv_scr_offset(sc_reg_in); |
| 968 | |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 969 | if (0xffffffffU != ofs) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 970 | return readl(mv_ap_base(ap) + ofs); |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 971 | else |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 972 | return (u32) ofs; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 973 | } |
| 974 | |
| 975 | static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) |
| 976 | { |
| 977 | unsigned int ofs = mv_scr_offset(sc_reg_in); |
| 978 | |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 979 | if (0xffffffffU != ofs) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 980 | writelfl(val, mv_ap_base(ap) + ofs); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 981 | } |
| 982 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 983 | static void mv_edma_cfg(struct ata_port *ap, struct mv_host_priv *hpriv, |
| 984 | void __iomem *port_mmio) |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 985 | { |
| 986 | u32 cfg = readl(port_mmio + EDMA_CFG_OFS); |
| 987 | |
| 988 | /* set up non-NCQ EDMA configuration */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 989 | cfg &= ~(1 << 9); /* disable eQue */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 990 | |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 991 | if (IS_GEN_I(hpriv)) { |
| 992 | cfg &= ~0x1f; /* clear queue depth */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 993 | cfg |= (1 << 8); /* enab config burst size mask */ |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 994 | } |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 995 | |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 996 | else if (IS_GEN_II(hpriv)) { |
| 997 | cfg &= ~0x1f; /* clear queue depth */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 998 | cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 999 | cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */ |
| 1000 | } |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1001 | |
| 1002 | else if (IS_GEN_IIE(hpriv)) { |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 1003 | cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ |
| 1004 | cfg |= (1 << 22); /* enab 4-entry host queue cache */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1005 | cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */ |
| 1006 | cfg |= (1 << 18); /* enab early completion */ |
Jeff Garzik | e728eab | 2007-02-25 02:53:41 -0500 | [diff] [blame] | 1007 | cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ |
| 1008 | cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */ |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 1009 | cfg &= ~(EDMA_CFG_NCQ); /* clear NCQ */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1010 | } |
| 1011 | |
| 1012 | writelfl(cfg, port_mmio + EDMA_CFG_OFS); |
| 1013 | } |
| 1014 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1015 | /** |
| 1016 | * mv_port_start - Port specific init/start routine. |
| 1017 | * @ap: ATA channel to manipulate |
| 1018 | * |
| 1019 | * Allocate and point to DMA memory, init port private memory, |
| 1020 | * zero indices. |
| 1021 | * |
| 1022 | * LOCKING: |
| 1023 | * Inherited from caller. |
| 1024 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1025 | static int mv_port_start(struct ata_port *ap) |
| 1026 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1027 | struct device *dev = ap->host->dev; |
| 1028 | struct mv_host_priv *hpriv = ap->host->private_data; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1029 | struct mv_port_priv *pp; |
| 1030 | void __iomem *port_mmio = mv_ap_base(ap); |
| 1031 | void *mem; |
| 1032 | dma_addr_t mem_dma; |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1033 | int rc; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1034 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1035 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1036 | if (!pp) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1037 | return -ENOMEM; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1038 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1039 | mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma, |
| 1040 | GFP_KERNEL); |
Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1041 | if (!mem) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1042 | return -ENOMEM; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1043 | memset(mem, 0, MV_PORT_PRIV_DMA_SZ); |
| 1044 | |
Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1045 | rc = ata_pad_alloc(ap, dev); |
| 1046 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1047 | return rc; |
Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1048 | |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 1049 | /* First item in chunk of DMA memory: |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1050 | * 32-slot command request table (CRQB), 32 bytes each in size |
| 1051 | */ |
| 1052 | pp->crqb = mem; |
| 1053 | pp->crqb_dma = mem_dma; |
| 1054 | mem += MV_CRQB_Q_SZ; |
| 1055 | mem_dma += MV_CRQB_Q_SZ; |
| 1056 | |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 1057 | /* Second item: |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1058 | * 32-slot command response table (CRPB), 8 bytes each in size |
| 1059 | */ |
| 1060 | pp->crpb = mem; |
| 1061 | pp->crpb_dma = mem_dma; |
| 1062 | mem += MV_CRPB_Q_SZ; |
| 1063 | mem_dma += MV_CRPB_Q_SZ; |
| 1064 | |
| 1065 | /* Third item: |
| 1066 | * Table of scatter-gather descriptors (ePRD), 16 bytes each |
| 1067 | */ |
| 1068 | pp->sg_tbl = mem; |
| 1069 | pp->sg_tbl_dma = mem_dma; |
| 1070 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1071 | mv_edma_cfg(ap, hpriv, port_mmio); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1072 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1073 | mv_set_edma_ptrs(port_mmio, hpriv, pp); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1074 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1075 | /* Don't turn on EDMA here...do it before DMA commands only. Else |
| 1076 | * we'll be unable to send non-data, PIO, etc due to restricted access |
| 1077 | * to shadow regs. |
| 1078 | */ |
| 1079 | ap->private_data = pp; |
| 1080 | return 0; |
| 1081 | } |
| 1082 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1083 | /** |
| 1084 | * mv_port_stop - Port specific cleanup/stop routine. |
| 1085 | * @ap: ATA channel to manipulate |
| 1086 | * |
| 1087 | * Stop DMA, cleanup port memory. |
| 1088 | * |
| 1089 | * LOCKING: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1090 | * This routine uses the host lock to protect the DMA stop. |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1091 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1092 | static void mv_port_stop(struct ata_port *ap) |
| 1093 | { |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 1094 | unsigned long flags; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1095 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1096 | spin_lock_irqsave(&ap->host->lock, flags); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1097 | mv_stop_dma(ap); |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1098 | spin_unlock_irqrestore(&ap->host->lock, flags); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1099 | } |
| 1100 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1101 | /** |
| 1102 | * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries |
| 1103 | * @qc: queued command whose SG list to source from |
| 1104 | * |
| 1105 | * Populate the SG list and mark the last entry. |
| 1106 | * |
| 1107 | * LOCKING: |
| 1108 | * Inherited from caller. |
| 1109 | */ |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1110 | static unsigned int mv_fill_sg(struct ata_queued_cmd *qc) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1111 | { |
| 1112 | struct mv_port_priv *pp = qc->ap->private_data; |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1113 | unsigned int n_sg = 0; |
Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 1114 | struct scatterlist *sg; |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1115 | struct mv_sg *mv_sg; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1116 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1117 | mv_sg = pp->sg_tbl; |
Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 1118 | ata_for_each_sg(sg, qc) { |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1119 | dma_addr_t addr = sg_dma_address(sg); |
| 1120 | u32 sg_len = sg_dma_len(sg); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1121 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1122 | mv_sg->addr = cpu_to_le32(addr & 0xffffffff); |
| 1123 | mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); |
| 1124 | mv_sg->flags_size = cpu_to_le32(sg_len & 0xffff); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1125 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1126 | if (ata_sg_is_last(sg, qc)) |
| 1127 | mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); |
Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 1128 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1129 | mv_sg++; |
| 1130 | n_sg++; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1131 | } |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 1132 | |
| 1133 | return n_sg; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1134 | } |
| 1135 | |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 1136 | static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1137 | { |
Mark Lord | 559eeda | 2006-05-19 16:40:15 -0400 | [diff] [blame] | 1138 | u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1139 | (last ? CRQB_CMD_LAST : 0); |
Mark Lord | 559eeda | 2006-05-19 16:40:15 -0400 | [diff] [blame] | 1140 | *cmdw = cpu_to_le16(tmp); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1141 | } |
| 1142 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1143 | /** |
| 1144 | * mv_qc_prep - Host specific command preparation. |
| 1145 | * @qc: queued command to prepare |
| 1146 | * |
| 1147 | * This routine simply redirects to the general purpose routine |
| 1148 | * if command is not DMA. Else, it handles prep of the CRQB |
| 1149 | * (command request block), does some sanity checking, and calls |
| 1150 | * the SG load routine. |
| 1151 | * |
| 1152 | * LOCKING: |
| 1153 | * Inherited from caller. |
| 1154 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1155 | static void mv_qc_prep(struct ata_queued_cmd *qc) |
| 1156 | { |
| 1157 | struct ata_port *ap = qc->ap; |
| 1158 | struct mv_port_priv *pp = ap->private_data; |
Mark Lord | e146987 | 2006-05-22 19:02:03 -0400 | [diff] [blame] | 1159 | __le16 *cw; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1160 | struct ata_taskfile *tf; |
| 1161 | u16 flags = 0; |
Mark Lord | a643243 | 2006-05-19 16:36:36 -0400 | [diff] [blame] | 1162 | unsigned in_index; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1163 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1164 | if (qc->tf.protocol != ATA_PROT_DMA) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1165 | return; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1166 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1167 | /* Fill in command request block |
| 1168 | */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1169 | if (!(qc->tf.flags & ATA_TFLAG_WRITE)) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1170 | flags |= CRQB_FLAG_READ; |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 1171 | WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1172 | flags |= qc->tag << CRQB_TAG_SHIFT; |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 1173 | flags |= qc->tag << CRQB_IOID_SHIFT; /* 50xx appears to ignore this*/ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1174 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1175 | /* get current queue index from software */ |
| 1176 | in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1177 | |
Mark Lord | a643243 | 2006-05-19 16:36:36 -0400 | [diff] [blame] | 1178 | pp->crqb[in_index].sg_addr = |
| 1179 | cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); |
| 1180 | pp->crqb[in_index].sg_addr_hi = |
| 1181 | cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); |
| 1182 | pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); |
| 1183 | |
| 1184 | cw = &pp->crqb[in_index].ata_cmd[0]; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1185 | tf = &qc->tf; |
| 1186 | |
| 1187 | /* Sadly, the CRQB cannot accomodate all registers--there are |
| 1188 | * only 11 bytes...so we must pick and choose required |
| 1189 | * registers based on the command. So, we drop feature and |
| 1190 | * hob_feature for [RW] DMA commands, but they are needed for |
| 1191 | * NCQ. NCQ will drop hob_nsect. |
| 1192 | */ |
| 1193 | switch (tf->command) { |
| 1194 | case ATA_CMD_READ: |
| 1195 | case ATA_CMD_READ_EXT: |
| 1196 | case ATA_CMD_WRITE: |
| 1197 | case ATA_CMD_WRITE_EXT: |
Jens Axboe | c15d85c | 2006-02-15 15:59:25 +0100 | [diff] [blame] | 1198 | case ATA_CMD_WRITE_FUA_EXT: |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1199 | mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); |
| 1200 | break; |
| 1201 | #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */ |
| 1202 | case ATA_CMD_FPDMA_READ: |
| 1203 | case ATA_CMD_FPDMA_WRITE: |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 1204 | mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1205 | mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); |
| 1206 | break; |
| 1207 | #endif /* FIXME: remove this line when NCQ added */ |
| 1208 | default: |
| 1209 | /* The only other commands EDMA supports in non-queued and |
| 1210 | * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none |
| 1211 | * of which are defined/used by Linux. If we get here, this |
| 1212 | * driver needs work. |
| 1213 | * |
| 1214 | * FIXME: modify libata to give qc_prep a return value and |
| 1215 | * return error here. |
| 1216 | */ |
| 1217 | BUG_ON(tf->command); |
| 1218 | break; |
| 1219 | } |
| 1220 | mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); |
| 1221 | mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); |
| 1222 | mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); |
| 1223 | mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); |
| 1224 | mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); |
| 1225 | mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); |
| 1226 | mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); |
| 1227 | mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); |
| 1228 | mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ |
| 1229 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1230 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1231 | return; |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1232 | mv_fill_sg(qc); |
| 1233 | } |
| 1234 | |
| 1235 | /** |
| 1236 | * mv_qc_prep_iie - Host specific command preparation. |
| 1237 | * @qc: queued command to prepare |
| 1238 | * |
| 1239 | * This routine simply redirects to the general purpose routine |
| 1240 | * if command is not DMA. Else, it handles prep of the CRQB |
| 1241 | * (command request block), does some sanity checking, and calls |
| 1242 | * the SG load routine. |
| 1243 | * |
| 1244 | * LOCKING: |
| 1245 | * Inherited from caller. |
| 1246 | */ |
| 1247 | static void mv_qc_prep_iie(struct ata_queued_cmd *qc) |
| 1248 | { |
| 1249 | struct ata_port *ap = qc->ap; |
| 1250 | struct mv_port_priv *pp = ap->private_data; |
| 1251 | struct mv_crqb_iie *crqb; |
| 1252 | struct ata_taskfile *tf; |
Mark Lord | a643243 | 2006-05-19 16:36:36 -0400 | [diff] [blame] | 1253 | unsigned in_index; |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1254 | u32 flags = 0; |
| 1255 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1256 | if (qc->tf.protocol != ATA_PROT_DMA) |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1257 | return; |
| 1258 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1259 | /* Fill in Gen IIE command request block |
| 1260 | */ |
| 1261 | if (!(qc->tf.flags & ATA_TFLAG_WRITE)) |
| 1262 | flags |= CRQB_FLAG_READ; |
| 1263 | |
Tejun Heo | beec7db | 2006-02-11 19:11:13 +0900 | [diff] [blame] | 1264 | WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1265 | flags |= qc->tag << CRQB_TAG_SHIFT; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1266 | flags |= qc->tag << CRQB_IOID_SHIFT; /* "I/O Id" is -really- |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 1267 | what we use as our tag */ |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1268 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1269 | /* get current queue index from software */ |
| 1270 | in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; |
Mark Lord | a643243 | 2006-05-19 16:36:36 -0400 | [diff] [blame] | 1271 | |
| 1272 | crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 1273 | crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); |
| 1274 | crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); |
| 1275 | crqb->flags = cpu_to_le32(flags); |
| 1276 | |
| 1277 | tf = &qc->tf; |
| 1278 | crqb->ata_cmd[0] = cpu_to_le32( |
| 1279 | (tf->command << 16) | |
| 1280 | (tf->feature << 24) |
| 1281 | ); |
| 1282 | crqb->ata_cmd[1] = cpu_to_le32( |
| 1283 | (tf->lbal << 0) | |
| 1284 | (tf->lbam << 8) | |
| 1285 | (tf->lbah << 16) | |
| 1286 | (tf->device << 24) |
| 1287 | ); |
| 1288 | crqb->ata_cmd[2] = cpu_to_le32( |
| 1289 | (tf->hob_lbal << 0) | |
| 1290 | (tf->hob_lbam << 8) | |
| 1291 | (tf->hob_lbah << 16) | |
| 1292 | (tf->hob_feature << 24) |
| 1293 | ); |
| 1294 | crqb->ata_cmd[3] = cpu_to_le32( |
| 1295 | (tf->nsect << 0) | |
| 1296 | (tf->hob_nsect << 8) |
| 1297 | ); |
| 1298 | |
| 1299 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) |
| 1300 | return; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1301 | mv_fill_sg(qc); |
| 1302 | } |
| 1303 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1304 | /** |
| 1305 | * mv_qc_issue - Initiate a command to the host |
| 1306 | * @qc: queued command to start |
| 1307 | * |
| 1308 | * This routine simply redirects to the general purpose routine |
| 1309 | * if command is not DMA. Else, it sanity checks our local |
| 1310 | * caches of the request producer/consumer indices then enables |
| 1311 | * DMA and bumps the request producer index. |
| 1312 | * |
| 1313 | * LOCKING: |
| 1314 | * Inherited from caller. |
| 1315 | */ |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 1316 | static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1317 | { |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1318 | struct ata_port *ap = qc->ap; |
| 1319 | void __iomem *port_mmio = mv_ap_base(ap); |
| 1320 | struct mv_port_priv *pp = ap->private_data; |
| 1321 | struct mv_host_priv *hpriv = ap->host->private_data; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1322 | u32 in_index; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1323 | |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1324 | if (qc->tf.protocol != ATA_PROT_DMA) { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1325 | /* We're about to send a non-EDMA capable command to the |
| 1326 | * port. Turn off EDMA so there won't be problems accessing |
| 1327 | * shadow block, etc registers. |
| 1328 | */ |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1329 | mv_stop_dma(ap); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1330 | return ata_qc_issue_prot(qc); |
| 1331 | } |
| 1332 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1333 | mv_start_dma(port_mmio, hpriv, pp); |
| 1334 | |
| 1335 | in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1336 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1337 | /* until we do queuing, the queue should be empty at this point */ |
Mark Lord | a643243 | 2006-05-19 16:36:36 -0400 | [diff] [blame] | 1338 | WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) |
| 1339 | >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK)); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1340 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1341 | pp->req_idx++; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1342 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1343 | in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1344 | |
| 1345 | /* and write the request in pointer to kick the EDMA to life */ |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1346 | writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, |
| 1347 | port_mmio + EDMA_REQ_Q_IN_PTR_OFS); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1348 | |
| 1349 | return 0; |
| 1350 | } |
| 1351 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1352 | /** |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1353 | * mv_err_intr - Handle error interrupts on the port |
| 1354 | * @ap: ATA channel to manipulate |
Mark Lord | 9b358e3 | 2006-05-19 16:21:03 -0400 | [diff] [blame] | 1355 | * @reset_allowed: bool: 0 == don't trigger from reset here |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1356 | * |
| 1357 | * In most cases, just clear the interrupt and move on. However, |
| 1358 | * some cases require an eDMA reset, which is done right before |
| 1359 | * the COMRESET in mv_phy_reset(). The SERR case requires a |
| 1360 | * clear of pending errors in the SATA SERROR register. Finally, |
| 1361 | * if the port disabled DMA, update our cached copy to match. |
| 1362 | * |
| 1363 | * LOCKING: |
| 1364 | * Inherited from caller. |
| 1365 | */ |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1366 | static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1367 | { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1368 | void __iomem *port_mmio = mv_ap_base(ap); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1369 | u32 edma_err_cause, eh_freeze_mask, serr = 0; |
| 1370 | struct mv_port_priv *pp = ap->private_data; |
| 1371 | struct mv_host_priv *hpriv = ap->host->private_data; |
| 1372 | unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); |
| 1373 | unsigned int action = 0, err_mask = 0; |
| 1374 | struct ata_eh_info *ehi = &ap->eh_info; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1375 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1376 | ata_ehi_clear_desc(ehi); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1377 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1378 | if (!edma_enabled) { |
| 1379 | /* just a guess: do we need to do this? should we |
| 1380 | * expand this, and do it in all cases? |
| 1381 | */ |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 1382 | sata_scr_read(ap, SCR_ERROR, &serr); |
| 1383 | sata_scr_write_flush(ap, SCR_ERROR, serr); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1384 | } |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1385 | |
| 1386 | edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); |
| 1387 | |
| 1388 | ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); |
| 1389 | |
| 1390 | /* |
| 1391 | * all generations share these EDMA error cause bits |
| 1392 | */ |
| 1393 | |
| 1394 | if (edma_err_cause & EDMA_ERR_DEV) |
| 1395 | err_mask |= AC_ERR_DEV; |
| 1396 | if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | |
| 1397 | EDMA_ERR_CRBQ_PAR | EDMA_ERR_CRPB_PAR | |
| 1398 | EDMA_ERR_INTRL_PAR)) { |
| 1399 | err_mask |= AC_ERR_ATA_BUS; |
| 1400 | action |= ATA_EH_HARDRESET; |
| 1401 | ata_ehi_push_desc(ehi, ", parity error"); |
Brett Russ | afb0edd | 2005-10-05 17:08:42 -0400 | [diff] [blame] | 1402 | } |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1403 | if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { |
| 1404 | ata_ehi_hotplugged(ehi); |
| 1405 | ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? |
| 1406 | ", dev disconnect" : ", dev connect"); |
| 1407 | } |
| 1408 | |
| 1409 | if (IS_50XX(hpriv)) { |
| 1410 | eh_freeze_mask = EDMA_EH_FREEZE_5; |
| 1411 | |
| 1412 | if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { |
| 1413 | struct mv_port_priv *pp = ap->private_data; |
| 1414 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
| 1415 | ata_ehi_push_desc(ehi, ", EDMA self-disable"); |
| 1416 | } |
| 1417 | } else { |
| 1418 | eh_freeze_mask = EDMA_EH_FREEZE; |
| 1419 | |
| 1420 | if (edma_err_cause & EDMA_ERR_SELF_DIS) { |
| 1421 | struct mv_port_priv *pp = ap->private_data; |
| 1422 | pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; |
| 1423 | ata_ehi_push_desc(ehi, ", EDMA self-disable"); |
| 1424 | } |
| 1425 | |
| 1426 | if (edma_err_cause & EDMA_ERR_SERR) { |
| 1427 | sata_scr_read(ap, SCR_ERROR, &serr); |
| 1428 | sata_scr_write_flush(ap, SCR_ERROR, serr); |
| 1429 | err_mask = AC_ERR_ATA_BUS; |
| 1430 | action |= ATA_EH_HARDRESET; |
| 1431 | } |
| 1432 | } |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1433 | |
| 1434 | /* Clear EDMA now that SERR cleanup done */ |
| 1435 | writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); |
| 1436 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1437 | if (!err_mask) { |
| 1438 | err_mask = AC_ERR_OTHER; |
| 1439 | action |= ATA_EH_HARDRESET; |
| 1440 | } |
| 1441 | |
| 1442 | ehi->serror |= serr; |
| 1443 | ehi->action |= action; |
| 1444 | |
| 1445 | if (qc) |
| 1446 | qc->err_mask |= err_mask; |
| 1447 | else |
| 1448 | ehi->err_mask |= err_mask; |
| 1449 | |
| 1450 | if (edma_err_cause & eh_freeze_mask) |
| 1451 | ata_port_freeze(ap); |
| 1452 | else |
| 1453 | ata_port_abort(ap); |
| 1454 | } |
| 1455 | |
| 1456 | static void mv_intr_pio(struct ata_port *ap) |
| 1457 | { |
| 1458 | struct ata_queued_cmd *qc; |
| 1459 | u8 ata_status; |
| 1460 | |
| 1461 | /* ignore spurious intr if drive still BUSY */ |
| 1462 | ata_status = readb(ap->ioaddr.status_addr); |
| 1463 | if (unlikely(ata_status & ATA_BUSY)) |
| 1464 | return; |
| 1465 | |
| 1466 | /* get active ATA command */ |
| 1467 | qc = ata_qc_from_tag(ap, ap->active_tag); |
| 1468 | if (unlikely(!qc)) /* no active tag */ |
| 1469 | return; |
| 1470 | if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ |
| 1471 | return; |
| 1472 | |
| 1473 | /* and finally, complete the ATA command */ |
| 1474 | qc->err_mask |= ac_err_mask(ata_status); |
| 1475 | ata_qc_complete(qc); |
| 1476 | } |
| 1477 | |
| 1478 | static void mv_intr_edma(struct ata_port *ap) |
| 1479 | { |
| 1480 | void __iomem *port_mmio = mv_ap_base(ap); |
| 1481 | struct mv_host_priv *hpriv = ap->host->private_data; |
| 1482 | struct mv_port_priv *pp = ap->private_data; |
| 1483 | struct ata_queued_cmd *qc; |
| 1484 | u32 out_index, in_index; |
| 1485 | bool work_done = false; |
| 1486 | |
| 1487 | /* get h/w response queue pointer */ |
| 1488 | in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) |
| 1489 | >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; |
| 1490 | |
| 1491 | while (1) { |
| 1492 | u16 status; |
| 1493 | |
| 1494 | /* get s/w response queue last-read pointer, and compare */ |
| 1495 | out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; |
| 1496 | if (in_index == out_index) |
| 1497 | break; |
| 1498 | |
| 1499 | |
| 1500 | /* 50xx: get active ATA command */ |
| 1501 | if (IS_GEN_I(hpriv)) |
| 1502 | qc = ata_qc_from_tag(ap, ap->active_tag); |
| 1503 | |
| 1504 | /* 60xx: get active ATA command via tag, to enable support |
| 1505 | * for queueing. this works transparently for queued and |
| 1506 | * non-queued modes. |
| 1507 | */ |
| 1508 | else { |
| 1509 | unsigned int tag; |
| 1510 | |
| 1511 | if (IS_GEN_II(hpriv)) |
| 1512 | tag = (le16_to_cpu(pp->crpb[out_index].id) |
| 1513 | >> CRPB_IOID_SHIFT_6) & 0x3f; |
| 1514 | else |
| 1515 | tag = (le16_to_cpu(pp->crpb[out_index].id) |
| 1516 | >> CRPB_IOID_SHIFT_7) & 0x3f; |
| 1517 | |
| 1518 | qc = ata_qc_from_tag(ap, tag); |
| 1519 | } |
| 1520 | |
| 1521 | /* lower 8 bits of status are EDMA_ERR_IRQ_CAUSE_OFS |
| 1522 | * bits (WARNING: might not necessarily be associated |
| 1523 | * with this command), which -should- be clear |
| 1524 | * if all is well |
| 1525 | */ |
| 1526 | status = le16_to_cpu(pp->crpb[out_index].flags); |
| 1527 | if (unlikely(status & 0xff)) { |
| 1528 | mv_err_intr(ap, qc); |
| 1529 | return; |
| 1530 | } |
| 1531 | |
| 1532 | /* and finally, complete the ATA command */ |
| 1533 | if (qc) { |
| 1534 | qc->err_mask |= |
| 1535 | ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); |
| 1536 | ata_qc_complete(qc); |
| 1537 | } |
| 1538 | |
| 1539 | /* advance software response queue pointer, to |
| 1540 | * indicate (after the loop completes) to hardware |
| 1541 | * that we have consumed a response queue entry. |
| 1542 | */ |
| 1543 | work_done = true; |
| 1544 | pp->resp_idx++; |
| 1545 | } |
| 1546 | |
| 1547 | if (work_done) |
| 1548 | writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | |
| 1549 | (out_index << EDMA_RSP_Q_PTR_SHIFT), |
| 1550 | port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1551 | } |
| 1552 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1553 | /** |
| 1554 | * mv_host_intr - Handle all interrupts on the given host controller |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1555 | * @host: host specific structure |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1556 | * @relevant: port error bits relevant to this host controller |
| 1557 | * @hc: which host controller we're to look at |
| 1558 | * |
| 1559 | * Read then write clear the HC interrupt status then walk each |
| 1560 | * port connected to the HC and see if it needs servicing. Port |
| 1561 | * success ints are reported in the HC interrupt status reg, the |
| 1562 | * port error ints are reported in the higher level main |
| 1563 | * interrupt status register and thus are passed in via the |
| 1564 | * 'relevant' argument. |
| 1565 | * |
| 1566 | * LOCKING: |
| 1567 | * Inherited from caller. |
| 1568 | */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1569 | static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1570 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1571 | void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1572 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1573 | u32 hc_irq_cause; |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1574 | int port, port0; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1575 | |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 1576 | if (hc == 0) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1577 | port0 = 0; |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 1578 | else |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1579 | port0 = MV_PORTS_PER_HC; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1580 | |
| 1581 | /* we'll need the HC success int register in most cases */ |
| 1582 | hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1583 | if (!hc_irq_cause) |
| 1584 | return; |
| 1585 | |
| 1586 | writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1587 | |
| 1588 | VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", |
| 1589 | hc,relevant,hc_irq_cause); |
| 1590 | |
| 1591 | for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1592 | struct ata_port *ap = host->ports[port]; |
Mark Lord | 63af2a5 | 2006-03-29 09:50:31 -0500 | [diff] [blame] | 1593 | struct mv_port_priv *pp = ap->private_data; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1594 | int have_err_bits, hard_port, shift; |
Jeff Garzik | 55d8ca4 | 2006-03-29 19:43:31 -0500 | [diff] [blame] | 1595 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1596 | if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) |
Jeff Garzik | a2c91a8 | 2005-11-17 05:44:44 -0500 | [diff] [blame] | 1597 | continue; |
| 1598 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 1599 | shift = port << 1; /* (port * 2) */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1600 | if (port >= MV_PORTS_PER_HC) { |
| 1601 | shift++; /* skip bit 8 in the HC Main IRQ reg */ |
| 1602 | } |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1603 | have_err_bits = ((PORT0_ERR << shift) & relevant); |
| 1604 | |
| 1605 | if (unlikely(have_err_bits)) { |
| 1606 | struct ata_queued_cmd *qc; |
| 1607 | |
| 1608 | qc = ata_qc_from_tag(ap, ap->active_tag); |
| 1609 | if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) |
| 1610 | continue; |
| 1611 | |
| 1612 | mv_err_intr(ap, qc); |
| 1613 | continue; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1614 | } |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 1615 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1616 | hard_port = mv_hardport_from_port(port); /* range 0..3 */ |
| 1617 | |
| 1618 | if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { |
| 1619 | if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) |
| 1620 | mv_intr_edma(ap); |
| 1621 | } else { |
| 1622 | if ((DEV_IRQ << hard_port) & hc_irq_cause) |
| 1623 | mv_intr_pio(ap); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1624 | } |
| 1625 | } |
| 1626 | VPRINTK("EXIT\n"); |
| 1627 | } |
| 1628 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1629 | static void mv_pci_error(struct ata_host *host, void __iomem *mmio) |
| 1630 | { |
| 1631 | struct ata_port *ap; |
| 1632 | struct ata_queued_cmd *qc; |
| 1633 | struct ata_eh_info *ehi; |
| 1634 | unsigned int i, err_mask, printed = 0; |
| 1635 | u32 err_cause; |
| 1636 | |
| 1637 | err_cause = readl(mmio + PCI_IRQ_CAUSE_OFS); |
| 1638 | |
| 1639 | dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", |
| 1640 | err_cause); |
| 1641 | |
| 1642 | DPRINTK("All regs @ PCI error\n"); |
| 1643 | mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); |
| 1644 | |
| 1645 | writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); |
| 1646 | |
| 1647 | for (i = 0; i < host->n_ports; i++) { |
| 1648 | ap = host->ports[i]; |
| 1649 | if (!ata_port_offline(ap)) { |
| 1650 | ehi = &ap->eh_info; |
| 1651 | ata_ehi_clear_desc(ehi); |
| 1652 | if (!printed++) |
| 1653 | ata_ehi_push_desc(ehi, |
| 1654 | "PCI err cause 0x%08x", err_cause); |
| 1655 | err_mask = AC_ERR_HOST_BUS; |
| 1656 | ehi->action = ATA_EH_HARDRESET; |
| 1657 | qc = ata_qc_from_tag(ap, ap->active_tag); |
| 1658 | if (qc) |
| 1659 | qc->err_mask |= err_mask; |
| 1660 | else |
| 1661 | ehi->err_mask |= err_mask; |
| 1662 | |
| 1663 | ata_port_freeze(ap); |
| 1664 | } |
| 1665 | } |
| 1666 | } |
| 1667 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1668 | /** |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 1669 | * mv_interrupt - Main interrupt event handler |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1670 | * @irq: unused |
| 1671 | * @dev_instance: private data; in this case the host structure |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1672 | * |
| 1673 | * Read the read only register to determine if any host |
| 1674 | * controllers have pending interrupts. If so, call lower level |
| 1675 | * routine to handle. Also check for PCI errors which are only |
| 1676 | * reported here. |
| 1677 | * |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 1678 | * LOCKING: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1679 | * This routine holds the host lock while processing pending |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 1680 | * interrupts. |
| 1681 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1682 | static irqreturn_t mv_interrupt(int irq, void *dev_instance) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1683 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1684 | struct ata_host *host = dev_instance; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1685 | unsigned int hc, handled = 0, n_hcs; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1686 | void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1687 | u32 irq_stat; |
| 1688 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1689 | irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1690 | |
| 1691 | /* check the cases where we either have nothing pending or have read |
| 1692 | * a bogus register value which can indicate HW removal or PCI fault |
| 1693 | */ |
Jeff Garzik | 3517726 | 2007-02-24 21:26:42 -0500 | [diff] [blame] | 1694 | if (!irq_stat || (0xffffffffU == irq_stat)) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1695 | return IRQ_NONE; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1696 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1697 | n_hcs = mv_get_hc_count(host->ports[0]->flags); |
| 1698 | spin_lock(&host->lock); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1699 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1700 | if (unlikely(irq_stat & PCI_ERR)) { |
| 1701 | mv_pci_error(host, mmio); |
| 1702 | handled = 1; |
| 1703 | goto out_unlock; /* skip all other HC irq handling */ |
| 1704 | } |
| 1705 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1706 | for (hc = 0; hc < n_hcs; hc++) { |
| 1707 | u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); |
| 1708 | if (relevant) { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1709 | mv_host_intr(host, relevant, hc); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1710 | handled = 1; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1711 | } |
| 1712 | } |
Mark Lord | 615ab95 | 2006-05-19 16:24:56 -0400 | [diff] [blame] | 1713 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 1714 | out_unlock: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1715 | spin_unlock(&host->lock); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 1716 | |
| 1717 | return IRQ_RETVAL(handled); |
| 1718 | } |
| 1719 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1720 | static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) |
| 1721 | { |
| 1722 | void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); |
| 1723 | unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; |
| 1724 | |
| 1725 | return hc_mmio + ofs; |
| 1726 | } |
| 1727 | |
| 1728 | static unsigned int mv5_scr_offset(unsigned int sc_reg_in) |
| 1729 | { |
| 1730 | unsigned int ofs; |
| 1731 | |
| 1732 | switch (sc_reg_in) { |
| 1733 | case SCR_STATUS: |
| 1734 | case SCR_ERROR: |
| 1735 | case SCR_CONTROL: |
| 1736 | ofs = sc_reg_in * sizeof(u32); |
| 1737 | break; |
| 1738 | default: |
| 1739 | ofs = 0xffffffffU; |
| 1740 | break; |
| 1741 | } |
| 1742 | return ofs; |
| 1743 | } |
| 1744 | |
| 1745 | static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in) |
| 1746 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1747 | void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; |
| 1748 | void __iomem *addr = mv5_phy_base(mmio, ap->port_no); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1749 | unsigned int ofs = mv5_scr_offset(sc_reg_in); |
| 1750 | |
| 1751 | if (ofs != 0xffffffffU) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1752 | return readl(addr + ofs); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1753 | else |
| 1754 | return (u32) ofs; |
| 1755 | } |
| 1756 | |
| 1757 | static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) |
| 1758 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1759 | void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; |
| 1760 | void __iomem *addr = mv5_phy_base(mmio, ap->port_no); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1761 | unsigned int ofs = mv5_scr_offset(sc_reg_in); |
| 1762 | |
| 1763 | if (ofs != 0xffffffffU) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1764 | writelfl(val, addr + ofs); |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1765 | } |
| 1766 | |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 1767 | static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio) |
| 1768 | { |
| 1769 | u8 rev_id; |
| 1770 | int early_5080; |
| 1771 | |
| 1772 | pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); |
| 1773 | |
| 1774 | early_5080 = (pdev->device == 0x5080) && (rev_id == 0); |
| 1775 | |
| 1776 | if (!early_5080) { |
| 1777 | u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); |
| 1778 | tmp |= (1 << 0); |
| 1779 | writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); |
| 1780 | } |
| 1781 | |
| 1782 | mv_reset_pci_bus(pdev, mmio); |
| 1783 | } |
| 1784 | |
| 1785 | static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) |
| 1786 | { |
| 1787 | writel(0x0fcfffff, mmio + MV_FLASH_CTL); |
| 1788 | } |
| 1789 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 1790 | static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 1791 | void __iomem *mmio) |
| 1792 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1793 | void __iomem *phy_mmio = mv5_phy_base(mmio, idx); |
| 1794 | u32 tmp; |
| 1795 | |
| 1796 | tmp = readl(phy_mmio + MV5_PHY_MODE); |
| 1797 | |
| 1798 | hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ |
| 1799 | hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 1800 | } |
| 1801 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 1802 | static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 1803 | { |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 1804 | u32 tmp; |
| 1805 | |
| 1806 | writel(0, mmio + MV_GPIO_PORT_CTL); |
| 1807 | |
| 1808 | /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ |
| 1809 | |
| 1810 | tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); |
| 1811 | tmp |= ~(1 << 0); |
| 1812 | writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 1813 | } |
| 1814 | |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 1815 | static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 1816 | unsigned int port) |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 1817 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1818 | void __iomem *phy_mmio = mv5_phy_base(mmio, port); |
| 1819 | const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); |
| 1820 | u32 tmp; |
| 1821 | int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); |
| 1822 | |
| 1823 | if (fix_apm_sq) { |
| 1824 | tmp = readl(phy_mmio + MV5_LT_MODE); |
| 1825 | tmp |= (1 << 19); |
| 1826 | writel(tmp, phy_mmio + MV5_LT_MODE); |
| 1827 | |
| 1828 | tmp = readl(phy_mmio + MV5_PHY_CTL); |
| 1829 | tmp &= ~0x3; |
| 1830 | tmp |= 0x1; |
| 1831 | writel(tmp, phy_mmio + MV5_PHY_CTL); |
| 1832 | } |
| 1833 | |
| 1834 | tmp = readl(phy_mmio + MV5_PHY_MODE); |
| 1835 | tmp &= ~mask; |
| 1836 | tmp |= hpriv->signal[port].pre; |
| 1837 | tmp |= hpriv->signal[port].amps; |
| 1838 | writel(tmp, phy_mmio + MV5_PHY_MODE); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 1839 | } |
| 1840 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1841 | |
| 1842 | #undef ZERO |
| 1843 | #define ZERO(reg) writel(0, port_mmio + (reg)) |
| 1844 | static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 1845 | unsigned int port) |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 1846 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1847 | void __iomem *port_mmio = mv_port_base(mmio, port); |
| 1848 | |
| 1849 | writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); |
| 1850 | |
| 1851 | mv_channel_reset(hpriv, mmio, port); |
| 1852 | |
| 1853 | ZERO(0x028); /* command */ |
| 1854 | writel(0x11f, port_mmio + EDMA_CFG_OFS); |
| 1855 | ZERO(0x004); /* timer */ |
| 1856 | ZERO(0x008); /* irq err cause */ |
| 1857 | ZERO(0x00c); /* irq err mask */ |
| 1858 | ZERO(0x010); /* rq bah */ |
| 1859 | ZERO(0x014); /* rq inp */ |
| 1860 | ZERO(0x018); /* rq outp */ |
| 1861 | ZERO(0x01c); /* respq bah */ |
| 1862 | ZERO(0x024); /* respq outp */ |
| 1863 | ZERO(0x020); /* respq inp */ |
| 1864 | ZERO(0x02c); /* test control */ |
| 1865 | writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); |
| 1866 | } |
| 1867 | #undef ZERO |
| 1868 | |
| 1869 | #define ZERO(reg) writel(0, hc_mmio + (reg)) |
| 1870 | static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 1871 | unsigned int hc) |
| 1872 | { |
| 1873 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
| 1874 | u32 tmp; |
| 1875 | |
| 1876 | ZERO(0x00c); |
| 1877 | ZERO(0x010); |
| 1878 | ZERO(0x014); |
| 1879 | ZERO(0x018); |
| 1880 | |
| 1881 | tmp = readl(hc_mmio + 0x20); |
| 1882 | tmp &= 0x1c1c1c1c; |
| 1883 | tmp |= 0x03030303; |
| 1884 | writel(tmp, hc_mmio + 0x20); |
| 1885 | } |
| 1886 | #undef ZERO |
| 1887 | |
| 1888 | static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 1889 | unsigned int n_hc) |
| 1890 | { |
| 1891 | unsigned int hc, port; |
| 1892 | |
| 1893 | for (hc = 0; hc < n_hc; hc++) { |
| 1894 | for (port = 0; port < MV_PORTS_PER_HC; port++) |
| 1895 | mv5_reset_hc_port(hpriv, mmio, |
| 1896 | (hc * MV_PORTS_PER_HC) + port); |
| 1897 | |
| 1898 | mv5_reset_one_hc(hpriv, mmio, hc); |
| 1899 | } |
| 1900 | |
| 1901 | return 0; |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 1902 | } |
| 1903 | |
Jeff Garzik | 101ffae | 2005-11-12 22:17:49 -0500 | [diff] [blame] | 1904 | #undef ZERO |
| 1905 | #define ZERO(reg) writel(0, mmio + (reg)) |
| 1906 | static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio) |
| 1907 | { |
| 1908 | u32 tmp; |
| 1909 | |
| 1910 | tmp = readl(mmio + MV_PCI_MODE); |
| 1911 | tmp &= 0xff00ffff; |
| 1912 | writel(tmp, mmio + MV_PCI_MODE); |
| 1913 | |
| 1914 | ZERO(MV_PCI_DISC_TIMER); |
| 1915 | ZERO(MV_PCI_MSI_TRIGGER); |
| 1916 | writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); |
| 1917 | ZERO(HC_MAIN_IRQ_MASK_OFS); |
| 1918 | ZERO(MV_PCI_SERR_MASK); |
| 1919 | ZERO(PCI_IRQ_CAUSE_OFS); |
| 1920 | ZERO(PCI_IRQ_MASK_OFS); |
| 1921 | ZERO(MV_PCI_ERR_LOW_ADDRESS); |
| 1922 | ZERO(MV_PCI_ERR_HIGH_ADDRESS); |
| 1923 | ZERO(MV_PCI_ERR_ATTRIBUTE); |
| 1924 | ZERO(MV_PCI_ERR_COMMAND); |
| 1925 | } |
| 1926 | #undef ZERO |
| 1927 | |
| 1928 | static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) |
| 1929 | { |
| 1930 | u32 tmp; |
| 1931 | |
| 1932 | mv5_reset_flash(hpriv, mmio); |
| 1933 | |
| 1934 | tmp = readl(mmio + MV_GPIO_PORT_CTL); |
| 1935 | tmp &= 0x3; |
| 1936 | tmp |= (1 << 5) | (1 << 6); |
| 1937 | writel(tmp, mmio + MV_GPIO_PORT_CTL); |
| 1938 | } |
| 1939 | |
| 1940 | /** |
| 1941 | * mv6_reset_hc - Perform the 6xxx global soft reset |
| 1942 | * @mmio: base address of the HBA |
| 1943 | * |
| 1944 | * This routine only applies to 6xxx parts. |
| 1945 | * |
| 1946 | * LOCKING: |
| 1947 | * Inherited from caller. |
| 1948 | */ |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 1949 | static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 1950 | unsigned int n_hc) |
Jeff Garzik | 101ffae | 2005-11-12 22:17:49 -0500 | [diff] [blame] | 1951 | { |
| 1952 | void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; |
| 1953 | int i, rc = 0; |
| 1954 | u32 t; |
| 1955 | |
| 1956 | /* Following procedure defined in PCI "main command and status |
| 1957 | * register" table. |
| 1958 | */ |
| 1959 | t = readl(reg); |
| 1960 | writel(t | STOP_PCI_MASTER, reg); |
| 1961 | |
| 1962 | for (i = 0; i < 1000; i++) { |
| 1963 | udelay(1); |
| 1964 | t = readl(reg); |
| 1965 | if (PCI_MASTER_EMPTY & t) { |
| 1966 | break; |
| 1967 | } |
| 1968 | } |
| 1969 | if (!(PCI_MASTER_EMPTY & t)) { |
| 1970 | printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); |
| 1971 | rc = 1; |
| 1972 | goto done; |
| 1973 | } |
| 1974 | |
| 1975 | /* set reset */ |
| 1976 | i = 5; |
| 1977 | do { |
| 1978 | writel(t | GLOB_SFT_RST, reg); |
| 1979 | t = readl(reg); |
| 1980 | udelay(1); |
| 1981 | } while (!(GLOB_SFT_RST & t) && (i-- > 0)); |
| 1982 | |
| 1983 | if (!(GLOB_SFT_RST & t)) { |
| 1984 | printk(KERN_ERR DRV_NAME ": can't set global reset\n"); |
| 1985 | rc = 1; |
| 1986 | goto done; |
| 1987 | } |
| 1988 | |
| 1989 | /* clear reset and *reenable the PCI master* (not mentioned in spec) */ |
| 1990 | i = 5; |
| 1991 | do { |
| 1992 | writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); |
| 1993 | t = readl(reg); |
| 1994 | udelay(1); |
| 1995 | } while ((GLOB_SFT_RST & t) && (i-- > 0)); |
| 1996 | |
| 1997 | if (GLOB_SFT_RST & t) { |
| 1998 | printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); |
| 1999 | rc = 1; |
| 2000 | } |
| 2001 | done: |
| 2002 | return rc; |
| 2003 | } |
| 2004 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2005 | static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 2006 | void __iomem *mmio) |
| 2007 | { |
| 2008 | void __iomem *port_mmio; |
| 2009 | u32 tmp; |
| 2010 | |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 2011 | tmp = readl(mmio + MV_RESET_CFG); |
| 2012 | if ((tmp & (1 << 0)) == 0) { |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2013 | hpriv->signal[idx].amps = 0x7 << 8; |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 2014 | hpriv->signal[idx].pre = 0x1 << 5; |
| 2015 | return; |
| 2016 | } |
| 2017 | |
| 2018 | port_mmio = mv_port_base(mmio, idx); |
| 2019 | tmp = readl(port_mmio + PHY_MODE2); |
| 2020 | |
| 2021 | hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ |
| 2022 | hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ |
| 2023 | } |
| 2024 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2025 | static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 2026 | { |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2027 | writel(0x00000060, mmio + MV_GPIO_PORT_CTL); |
Jeff Garzik | ba3fe8f | 2005-11-12 19:08:48 -0500 | [diff] [blame] | 2028 | } |
| 2029 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2030 | static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2031 | unsigned int port) |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2032 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2033 | void __iomem *port_mmio = mv_port_base(mmio, port); |
| 2034 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2035 | u32 hp_flags = hpriv->hp_flags; |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2036 | int fix_phy_mode2 = |
| 2037 | hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2038 | int fix_phy_mode4 = |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2039 | hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); |
| 2040 | u32 m2, tmp; |
| 2041 | |
| 2042 | if (fix_phy_mode2) { |
| 2043 | m2 = readl(port_mmio + PHY_MODE2); |
| 2044 | m2 &= ~(1 << 16); |
| 2045 | m2 |= (1 << 31); |
| 2046 | writel(m2, port_mmio + PHY_MODE2); |
| 2047 | |
| 2048 | udelay(200); |
| 2049 | |
| 2050 | m2 = readl(port_mmio + PHY_MODE2); |
| 2051 | m2 &= ~((1 << 16) | (1 << 31)); |
| 2052 | writel(m2, port_mmio + PHY_MODE2); |
| 2053 | |
| 2054 | udelay(200); |
| 2055 | } |
| 2056 | |
| 2057 | /* who knows what this magic does */ |
| 2058 | tmp = readl(port_mmio + PHY_MODE3); |
| 2059 | tmp &= ~0x7F800000; |
| 2060 | tmp |= 0x2A800000; |
| 2061 | writel(tmp, port_mmio + PHY_MODE3); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2062 | |
| 2063 | if (fix_phy_mode4) { |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2064 | u32 m4; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2065 | |
| 2066 | m4 = readl(port_mmio + PHY_MODE4); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2067 | |
| 2068 | if (hp_flags & MV_HP_ERRATA_60X1B2) |
| 2069 | tmp = readl(port_mmio + 0x310); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2070 | |
| 2071 | m4 = (m4 & ~(1 << 1)) | (1 << 0); |
| 2072 | |
| 2073 | writel(m4, port_mmio + PHY_MODE4); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2074 | |
| 2075 | if (hp_flags & MV_HP_ERRATA_60X1B2) |
| 2076 | writel(tmp, port_mmio + 0x310); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2077 | } |
| 2078 | |
| 2079 | /* Revert values of pre-emphasis and signal amps to the saved ones */ |
| 2080 | m2 = readl(port_mmio + PHY_MODE2); |
| 2081 | |
| 2082 | m2 &= ~MV_M2_PREAMP_MASK; |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2083 | m2 |= hpriv->signal[port].amps; |
| 2084 | m2 |= hpriv->signal[port].pre; |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2085 | m2 &= ~(1 << 16); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2086 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 2087 | /* according to mvSata 3.6.1, some IIE values are fixed */ |
| 2088 | if (IS_GEN_IIE(hpriv)) { |
| 2089 | m2 &= ~0xC30FF01F; |
| 2090 | m2 |= 0x0000900F; |
| 2091 | } |
| 2092 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2093 | writel(m2, port_mmio + PHY_MODE2); |
| 2094 | } |
| 2095 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2096 | static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, |
| 2097 | unsigned int port_no) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2098 | { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2099 | void __iomem *port_mmio = mv_port_base(mmio, port_no); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2100 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2101 | writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2102 | |
| 2103 | if (IS_60XX(hpriv)) { |
| 2104 | u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); |
Mark Lord | eb46d68 | 2006-05-19 16:29:21 -0400 | [diff] [blame] | 2105 | ifctl |= (1 << 7); /* enable gen2i speed */ |
| 2106 | ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2107 | writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); |
| 2108 | } |
| 2109 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2110 | udelay(25); /* allow reset propagation */ |
| 2111 | |
| 2112 | /* Spec never mentions clearing the bit. Marvell's driver does |
| 2113 | * clear the bit, however. |
| 2114 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2115 | writelfl(0, port_mmio + EDMA_CMD_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2116 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2117 | hpriv->ops->phy_errata(hpriv, mmio, port_no); |
| 2118 | |
| 2119 | if (IS_50XX(hpriv)) |
| 2120 | mdelay(1); |
| 2121 | } |
| 2122 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2123 | /** |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2124 | * mv_phy_reset - Perform eDMA reset followed by COMRESET |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2125 | * @ap: ATA channel to manipulate |
| 2126 | * |
| 2127 | * Part of this is taken from __sata_phy_reset and modified to |
| 2128 | * not sleep since this routine gets called from interrupt level. |
| 2129 | * |
| 2130 | * LOCKING: |
| 2131 | * Inherited from caller. This is coded to safe to call at |
| 2132 | * interrupt level, i.e. it does not sleep. |
| 2133 | */ |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2134 | static void mv_phy_reset(struct ata_port *ap, unsigned int *class, |
| 2135 | unsigned long deadline) |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2136 | { |
| 2137 | struct mv_port_priv *pp = ap->private_data; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2138 | struct mv_host_priv *hpriv = ap->host->private_data; |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2139 | void __iomem *port_mmio = mv_ap_base(ap); |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2140 | int retry = 5; |
| 2141 | u32 sstatus; |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2142 | |
| 2143 | VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2144 | |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 2145 | DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x " |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2146 | "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS), |
| 2147 | mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL)); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2148 | |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2149 | /* Issue COMRESET via SControl */ |
| 2150 | comreset_retry: |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 2151 | sata_scr_write_flush(ap, SCR_CONTROL, 0x301); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2152 | msleep(1); |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2153 | |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 2154 | sata_scr_write_flush(ap, SCR_CONTROL, 0x300); |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2155 | msleep(20); |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2156 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2157 | do { |
Tejun Heo | 81952c5 | 2006-05-15 20:57:47 +0900 | [diff] [blame] | 2158 | sata_scr_read(ap, SCR_STATUS, &sstatus); |
Andres Salomon | 62f1d0e | 2006-09-11 08:51:05 -0400 | [diff] [blame] | 2159 | if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0)) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2160 | break; |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2161 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2162 | msleep(1); |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 2163 | } while (time_before(jiffies, deadline)); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2164 | |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2165 | /* work around errata */ |
| 2166 | if (IS_60XX(hpriv) && |
| 2167 | (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) && |
| 2168 | (retry-- > 0)) |
| 2169 | goto comreset_retry; |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 2170 | |
| 2171 | DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x " |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2172 | "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS), |
| 2173 | mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL)); |
| 2174 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2175 | if (ata_port_offline(ap)) { |
| 2176 | *class = ATA_DEV_NONE; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2177 | return; |
| 2178 | } |
| 2179 | |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2180 | /* even after SStatus reflects that device is ready, |
| 2181 | * it seems to take a while for link to be fully |
| 2182 | * established (and thus Status no longer 0x80/0x7F), |
| 2183 | * so we poll a bit for that, here. |
| 2184 | */ |
| 2185 | retry = 20; |
| 2186 | while (1) { |
| 2187 | u8 drv_stat = ata_check_status(ap); |
| 2188 | if ((drv_stat != 0x80) && (drv_stat != 0x7f)) |
| 2189 | break; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2190 | msleep(500); |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2191 | if (retry-- <= 0) |
| 2192 | break; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2193 | if (time_after(jiffies, deadline)) |
| 2194 | break; |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2195 | } |
| 2196 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2197 | /* FIXME: if we passed the deadline, the following |
| 2198 | * code probably produces an invalid result |
| 2199 | */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2200 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2201 | /* finally, read device signature from TF registers */ |
| 2202 | *class = ata_dev_try_classify(ap, 0, NULL); |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 2203 | |
| 2204 | writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); |
| 2205 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2206 | WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN); |
Jeff Garzik | 095fec8 | 2005-11-12 09:50:49 -0500 | [diff] [blame] | 2207 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2208 | VPRINTK("EXIT\n"); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2209 | } |
| 2210 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2211 | static int mv_prereset(struct ata_port *ap, unsigned long deadline) |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2212 | { |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2213 | struct mv_port_priv *pp = ap->private_data; |
| 2214 | struct ata_eh_context *ehc = &ap->eh_context; |
| 2215 | int rc; |
| 2216 | |
| 2217 | rc = mv_stop_dma(ap); |
| 2218 | if (rc) |
| 2219 | ehc->i.action |= ATA_EH_HARDRESET; |
| 2220 | |
| 2221 | if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) { |
| 2222 | pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET; |
| 2223 | ehc->i.action |= ATA_EH_HARDRESET; |
| 2224 | } |
| 2225 | |
| 2226 | /* if we're about to do hardreset, nothing more to do */ |
| 2227 | if (ehc->i.action & ATA_EH_HARDRESET) |
| 2228 | return 0; |
| 2229 | |
| 2230 | if (ata_port_online(ap)) |
| 2231 | rc = ata_wait_ready(ap, deadline); |
| 2232 | else |
| 2233 | rc = -ENODEV; |
| 2234 | |
| 2235 | return rc; |
Jeff Garzik | 2237467 | 2005-11-17 10:59:48 -0500 | [diff] [blame] | 2236 | } |
| 2237 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2238 | static int mv_hardreset(struct ata_port *ap, unsigned int *class, |
| 2239 | unsigned long deadline) |
| 2240 | { |
| 2241 | struct mv_host_priv *hpriv = ap->host->private_data; |
| 2242 | void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; |
| 2243 | |
| 2244 | mv_stop_dma(ap); |
| 2245 | |
| 2246 | mv_channel_reset(hpriv, mmio, ap->port_no); |
| 2247 | |
| 2248 | mv_phy_reset(ap, class, deadline); |
| 2249 | |
| 2250 | return 0; |
| 2251 | } |
| 2252 | |
| 2253 | static void mv_postreset(struct ata_port *ap, unsigned int *classes) |
| 2254 | { |
| 2255 | u32 serr; |
| 2256 | |
| 2257 | /* print link status */ |
| 2258 | sata_print_link_status(ap); |
| 2259 | |
| 2260 | /* clear SError */ |
| 2261 | sata_scr_read(ap, SCR_ERROR, &serr); |
| 2262 | sata_scr_write_flush(ap, SCR_ERROR, serr); |
| 2263 | |
| 2264 | /* bail out if no device is present */ |
| 2265 | if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) { |
| 2266 | DPRINTK("EXIT, no device\n"); |
| 2267 | return; |
| 2268 | } |
| 2269 | |
| 2270 | /* set up device control */ |
| 2271 | iowrite8(ap->ctl, ap->ioaddr.ctl_addr); |
| 2272 | } |
| 2273 | |
| 2274 | static void mv_error_handler(struct ata_port *ap) |
| 2275 | { |
| 2276 | ata_do_eh(ap, mv_prereset, ata_std_softreset, |
| 2277 | mv_hardreset, mv_postreset); |
| 2278 | } |
| 2279 | |
| 2280 | static void mv_post_int_cmd(struct ata_queued_cmd *qc) |
| 2281 | { |
| 2282 | mv_stop_dma(qc->ap); |
| 2283 | } |
| 2284 | |
| 2285 | static void mv_eh_freeze(struct ata_port *ap) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2286 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2287 | void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2288 | unsigned int hc = (ap->port_no > 3) ? 1 : 0; |
| 2289 | u32 tmp, mask; |
| 2290 | unsigned int shift; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2291 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2292 | /* FIXME: handle coalescing completion events properly */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2293 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2294 | shift = ap->port_no * 2; |
| 2295 | if (hc > 0) |
| 2296 | shift++; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2297 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2298 | mask = 0x3 << shift; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2299 | |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2300 | /* disable assertion of portN err, done events */ |
| 2301 | tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); |
| 2302 | writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS); |
| 2303 | } |
| 2304 | |
| 2305 | static void mv_eh_thaw(struct ata_port *ap) |
| 2306 | { |
| 2307 | void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; |
| 2308 | unsigned int hc = (ap->port_no > 3) ? 1 : 0; |
| 2309 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
| 2310 | void __iomem *port_mmio = mv_ap_base(ap); |
| 2311 | u32 tmp, mask, hc_irq_cause; |
| 2312 | unsigned int shift, hc_port_no = ap->port_no; |
| 2313 | |
| 2314 | /* FIXME: handle coalescing completion events properly */ |
| 2315 | |
| 2316 | shift = ap->port_no * 2; |
| 2317 | if (hc > 0) { |
| 2318 | shift++; |
| 2319 | hc_port_no -= 4; |
Mark Lord | 9b358e3 | 2006-05-19 16:21:03 -0400 | [diff] [blame] | 2320 | } |
Jeff Garzik | bdd4ddd | 2007-07-12 14:34:26 -0400 | [diff] [blame^] | 2321 | |
| 2322 | mask = 0x3 << shift; |
| 2323 | |
| 2324 | /* clear EDMA errors on this port */ |
| 2325 | writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); |
| 2326 | |
| 2327 | /* clear pending irq events */ |
| 2328 | hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); |
| 2329 | hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ |
| 2330 | hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ |
| 2331 | writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); |
| 2332 | |
| 2333 | /* enable assertion of portN err, done events */ |
| 2334 | tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); |
| 2335 | writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS); |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2336 | } |
| 2337 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2338 | /** |
| 2339 | * mv_port_init - Perform some early initialization on a single port. |
| 2340 | * @port: libata data structure storing shadow register addresses |
| 2341 | * @port_mmio: base address of the port |
| 2342 | * |
| 2343 | * Initialize shadow register mmio addresses, clear outstanding |
| 2344 | * interrupts on the port, and unmask interrupts for the future |
| 2345 | * start of the port. |
| 2346 | * |
| 2347 | * LOCKING: |
| 2348 | * Inherited from caller. |
| 2349 | */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2350 | static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) |
| 2351 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2352 | void __iomem *shd_base = port_mmio + SHD_BLK_OFS; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2353 | unsigned serr_ofs; |
| 2354 | |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 2355 | /* PIO related setup |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2356 | */ |
| 2357 | port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 2358 | port->error_addr = |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2359 | port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); |
| 2360 | port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); |
| 2361 | port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); |
| 2362 | port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); |
| 2363 | port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); |
| 2364 | port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 2365 | port->status_addr = |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2366 | port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); |
| 2367 | /* special case: control/altstatus doesn't have ATA_REG_ address */ |
| 2368 | port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; |
| 2369 | |
| 2370 | /* unused: */ |
Randy Dunlap | 8d9db2d | 2007-02-16 01:40:06 -0800 | [diff] [blame] | 2371 | port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2372 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2373 | /* Clear any currently outstanding port interrupt conditions */ |
| 2374 | serr_ofs = mv_scr_offset(SCR_ERROR); |
| 2375 | writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); |
| 2376 | writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); |
| 2377 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2378 | /* unmask all EDMA error interrupts */ |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2379 | writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2380 | |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 2381 | VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2382 | readl(port_mmio + EDMA_CFG_OFS), |
| 2383 | readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), |
| 2384 | readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2385 | } |
| 2386 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2387 | static int mv_chip_id(struct ata_host *host, unsigned int board_idx) |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2388 | { |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2389 | struct pci_dev *pdev = to_pci_dev(host->dev); |
| 2390 | struct mv_host_priv *hpriv = host->private_data; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2391 | u8 rev_id; |
| 2392 | u32 hp_flags = hpriv->hp_flags; |
| 2393 | |
| 2394 | pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); |
| 2395 | |
| 2396 | switch(board_idx) { |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2397 | case chip_5080: |
| 2398 | hpriv->ops = &mv5xxx_ops; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2399 | hp_flags |= MV_HP_50XX; |
| 2400 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2401 | switch (rev_id) { |
| 2402 | case 0x1: |
| 2403 | hp_flags |= MV_HP_ERRATA_50XXB0; |
| 2404 | break; |
| 2405 | case 0x3: |
| 2406 | hp_flags |= MV_HP_ERRATA_50XXB2; |
| 2407 | break; |
| 2408 | default: |
| 2409 | dev_printk(KERN_WARNING, &pdev->dev, |
| 2410 | "Applying 50XXB2 workarounds to unknown rev\n"); |
| 2411 | hp_flags |= MV_HP_ERRATA_50XXB2; |
| 2412 | break; |
| 2413 | } |
| 2414 | break; |
| 2415 | |
| 2416 | case chip_504x: |
| 2417 | case chip_508x: |
| 2418 | hpriv->ops = &mv5xxx_ops; |
| 2419 | hp_flags |= MV_HP_50XX; |
| 2420 | |
| 2421 | switch (rev_id) { |
| 2422 | case 0x0: |
| 2423 | hp_flags |= MV_HP_ERRATA_50XXB0; |
| 2424 | break; |
| 2425 | case 0x3: |
| 2426 | hp_flags |= MV_HP_ERRATA_50XXB2; |
| 2427 | break; |
| 2428 | default: |
| 2429 | dev_printk(KERN_WARNING, &pdev->dev, |
| 2430 | "Applying B2 workarounds to unknown rev\n"); |
| 2431 | hp_flags |= MV_HP_ERRATA_50XXB2; |
| 2432 | break; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2433 | } |
| 2434 | break; |
| 2435 | |
| 2436 | case chip_604x: |
| 2437 | case chip_608x: |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2438 | hpriv->ops = &mv6xxx_ops; |
| 2439 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2440 | switch (rev_id) { |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2441 | case 0x7: |
| 2442 | hp_flags |= MV_HP_ERRATA_60X1B2; |
| 2443 | break; |
| 2444 | case 0x9: |
| 2445 | hp_flags |= MV_HP_ERRATA_60X1C0; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2446 | break; |
| 2447 | default: |
| 2448 | dev_printk(KERN_WARNING, &pdev->dev, |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2449 | "Applying B2 workarounds to unknown rev\n"); |
| 2450 | hp_flags |= MV_HP_ERRATA_60X1B2; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2451 | break; |
| 2452 | } |
| 2453 | break; |
| 2454 | |
Jeff Garzik | e4e7b89 | 2006-01-31 12:18:41 -0500 | [diff] [blame] | 2455 | case chip_7042: |
| 2456 | case chip_6042: |
| 2457 | hpriv->ops = &mv6xxx_ops; |
| 2458 | |
| 2459 | hp_flags |= MV_HP_GEN_IIE; |
| 2460 | |
| 2461 | switch (rev_id) { |
| 2462 | case 0x0: |
| 2463 | hp_flags |= MV_HP_ERRATA_XX42A0; |
| 2464 | break; |
| 2465 | case 0x1: |
| 2466 | hp_flags |= MV_HP_ERRATA_60X1C0; |
| 2467 | break; |
| 2468 | default: |
| 2469 | dev_printk(KERN_WARNING, &pdev->dev, |
| 2470 | "Applying 60X1C0 workarounds to unknown rev\n"); |
| 2471 | hp_flags |= MV_HP_ERRATA_60X1C0; |
| 2472 | break; |
| 2473 | } |
| 2474 | break; |
| 2475 | |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2476 | default: |
| 2477 | printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx); |
| 2478 | return 1; |
| 2479 | } |
| 2480 | |
| 2481 | hpriv->hp_flags = hp_flags; |
| 2482 | |
| 2483 | return 0; |
| 2484 | } |
| 2485 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2486 | /** |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2487 | * mv_init_host - Perform some early initialization of the host. |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2488 | * @host: ATA host to initialize |
| 2489 | * @board_idx: controller index |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2490 | * |
| 2491 | * If possible, do an early global reset of the host. Then do |
| 2492 | * our port init and clear/unmask all/relevant host interrupts. |
| 2493 | * |
| 2494 | * LOCKING: |
| 2495 | * Inherited from caller. |
| 2496 | */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2497 | static int mv_init_host(struct ata_host *host, unsigned int board_idx) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2498 | { |
| 2499 | int rc = 0, n_hc, port, hc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2500 | struct pci_dev *pdev = to_pci_dev(host->dev); |
| 2501 | void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; |
| 2502 | struct mv_host_priv *hpriv = host->private_data; |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2503 | |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2504 | /* global interrupt mask */ |
| 2505 | writel(0, mmio + HC_MAIN_IRQ_MASK_OFS); |
| 2506 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2507 | rc = mv_chip_id(host, board_idx); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2508 | if (rc) |
| 2509 | goto done; |
| 2510 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2511 | n_hc = mv_get_hc_count(host->ports[0]->flags); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2512 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2513 | for (port = 0; port < host->n_ports; port++) |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2514 | hpriv->ops->read_preamp(hpriv, port, mmio); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2515 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2516 | rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2517 | if (rc) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2518 | goto done; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2519 | |
Jeff Garzik | 522479f | 2005-11-12 22:14:02 -0500 | [diff] [blame] | 2520 | hpriv->ops->reset_flash(hpriv, mmio); |
| 2521 | hpriv->ops->reset_bus(pdev, mmio); |
Jeff Garzik | 47c2b67 | 2005-11-12 21:13:17 -0500 | [diff] [blame] | 2522 | hpriv->ops->enable_leds(hpriv, mmio); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2523 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2524 | for (port = 0; port < host->n_ports; port++) { |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2525 | if (IS_60XX(hpriv)) { |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2526 | void __iomem *port_mmio = mv_port_base(mmio, port); |
| 2527 | |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2528 | u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); |
Mark Lord | eb46d68 | 2006-05-19 16:29:21 -0400 | [diff] [blame] | 2529 | ifctl |= (1 << 7); /* enable gen2i speed */ |
| 2530 | ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2531 | writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); |
| 2532 | } |
| 2533 | |
Jeff Garzik | c9d3913 | 2005-11-13 17:47:51 -0500 | [diff] [blame] | 2534 | hpriv->ops->phy_errata(hpriv, mmio, port); |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2535 | } |
| 2536 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2537 | for (port = 0; port < host->n_ports; port++) { |
Jeff Garzik | 2a47ce0 | 2005-11-12 23:05:14 -0500 | [diff] [blame] | 2538 | void __iomem *port_mmio = mv_port_base(mmio, port); |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2539 | mv_port_init(&host->ports[port]->ioaddr, port_mmio); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2540 | } |
| 2541 | |
| 2542 | for (hc = 0; hc < n_hc; hc++) { |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2543 | void __iomem *hc_mmio = mv_hc_base(mmio, hc); |
| 2544 | |
| 2545 | VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " |
| 2546 | "(before clear)=0x%08x\n", hc, |
| 2547 | readl(hc_mmio + HC_CFG_OFS), |
| 2548 | readl(hc_mmio + HC_IRQ_CAUSE_OFS)); |
| 2549 | |
| 2550 | /* Clear any currently outstanding hc interrupt conditions */ |
| 2551 | writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2552 | } |
| 2553 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2554 | /* Clear any currently outstanding host interrupt conditions */ |
| 2555 | writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); |
| 2556 | |
| 2557 | /* and unmask interrupt generation for host regs */ |
| 2558 | writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS); |
Jeff Garzik | fb621e2 | 2007-02-25 04:19:45 -0500 | [diff] [blame] | 2559 | |
| 2560 | if (IS_50XX(hpriv)) |
| 2561 | writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS); |
| 2562 | else |
| 2563 | writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2564 | |
| 2565 | VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " |
Jeff Garzik | 8b26024 | 2005-11-12 12:32:50 -0500 | [diff] [blame] | 2566 | "PCI int cause/mask=0x%08x/0x%08x\n", |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2567 | readl(mmio + HC_MAIN_IRQ_CAUSE_OFS), |
| 2568 | readl(mmio + HC_MAIN_IRQ_MASK_OFS), |
| 2569 | readl(mmio + PCI_IRQ_CAUSE_OFS), |
| 2570 | readl(mmio + PCI_IRQ_MASK_OFS)); |
Jeff Garzik | bca1c4e | 2005-11-12 12:48:15 -0500 | [diff] [blame] | 2571 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2572 | done: |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2573 | return rc; |
| 2574 | } |
| 2575 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2576 | /** |
| 2577 | * mv_print_info - Dump key info to kernel log for perusal. |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2578 | * @host: ATA host to print info about |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2579 | * |
| 2580 | * FIXME: complete this. |
| 2581 | * |
| 2582 | * LOCKING: |
| 2583 | * Inherited from caller. |
| 2584 | */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2585 | static void mv_print_info(struct ata_host *host) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2586 | { |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2587 | struct pci_dev *pdev = to_pci_dev(host->dev); |
| 2588 | struct mv_host_priv *hpriv = host->private_data; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2589 | u8 rev_id, scc; |
Jeff Garzik | c1e4fe7 | 2007-07-09 12:29:31 -0400 | [diff] [blame] | 2590 | const char *scc_s, *gen; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2591 | |
| 2592 | /* Use this to determine the HW stepping of the chip so we know |
| 2593 | * what errata to workaround |
| 2594 | */ |
| 2595 | pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); |
| 2596 | |
| 2597 | pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); |
| 2598 | if (scc == 0) |
| 2599 | scc_s = "SCSI"; |
| 2600 | else if (scc == 0x01) |
| 2601 | scc_s = "RAID"; |
| 2602 | else |
Jeff Garzik | c1e4fe7 | 2007-07-09 12:29:31 -0400 | [diff] [blame] | 2603 | scc_s = "?"; |
| 2604 | |
| 2605 | if (IS_GEN_I(hpriv)) |
| 2606 | gen = "I"; |
| 2607 | else if (IS_GEN_II(hpriv)) |
| 2608 | gen = "II"; |
| 2609 | else if (IS_GEN_IIE(hpriv)) |
| 2610 | gen = "IIE"; |
| 2611 | else |
| 2612 | gen = "?"; |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2613 | |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2614 | dev_printk(KERN_INFO, &pdev->dev, |
Jeff Garzik | c1e4fe7 | 2007-07-09 12:29:31 -0400 | [diff] [blame] | 2615 | "Gen-%s %u slots %u ports %s mode IRQ via %s\n", |
| 2616 | gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2617 | scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); |
| 2618 | } |
| 2619 | |
Brett Russ | 05b308e | 2005-10-05 17:08:53 -0400 | [diff] [blame] | 2620 | /** |
| 2621 | * mv_init_one - handle a positive probe of a Marvell host |
| 2622 | * @pdev: PCI device found |
| 2623 | * @ent: PCI device ID entry for the matched host |
| 2624 | * |
| 2625 | * LOCKING: |
| 2626 | * Inherited from caller. |
| 2627 | */ |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2628 | static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 2629 | { |
| 2630 | static int printed_version = 0; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2631 | unsigned int board_idx = (unsigned int)ent->driver_data; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2632 | const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; |
| 2633 | struct ata_host *host; |
| 2634 | struct mv_host_priv *hpriv; |
| 2635 | int n_ports, rc; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2636 | |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2637 | if (!printed_version++) |
| 2638 | dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2639 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2640 | /* allocate host */ |
| 2641 | n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; |
| 2642 | |
| 2643 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); |
| 2644 | hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); |
| 2645 | if (!host || !hpriv) |
| 2646 | return -ENOMEM; |
| 2647 | host->private_data = hpriv; |
| 2648 | |
| 2649 | /* acquire resources */ |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2650 | rc = pcim_enable_device(pdev); |
| 2651 | if (rc) |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2652 | return rc; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2653 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2654 | rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); |
| 2655 | if (rc == -EBUSY) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2656 | pcim_pin_device(pdev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2657 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2658 | return rc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2659 | host->iomap = pcim_iomap_table(pdev); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2660 | |
Jeff Garzik | d88184f | 2007-02-26 01:26:06 -0500 | [diff] [blame] | 2661 | rc = pci_go_64(pdev); |
| 2662 | if (rc) |
| 2663 | return rc; |
| 2664 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2665 | /* initialize adapter */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2666 | rc = mv_init_host(host, board_idx); |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2667 | if (rc) |
| 2668 | return rc; |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2669 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2670 | /* Enable interrupts */ |
Tejun Heo | 6a59dcf | 2007-02-24 15:12:31 +0900 | [diff] [blame] | 2671 | if (msi && pci_enable_msi(pdev)) |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2672 | pci_intx(pdev, 1); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2673 | |
Brett Russ | 3196194 | 2005-09-30 01:36:00 -0400 | [diff] [blame] | 2674 | mv_dump_pci_cfg(pdev, 0x68); |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2675 | mv_print_info(host); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2676 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2677 | pci_set_master(pdev); |
Jeff Garzik | 4537deb | 2007-07-12 14:30:19 -0400 | [diff] [blame] | 2678 | pci_set_mwi(pdev); |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2679 | return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, |
Jeff Garzik | c5d3e45 | 2007-07-11 18:30:50 -0400 | [diff] [blame] | 2680 | IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2681 | } |
| 2682 | |
| 2683 | static int __init mv_init(void) |
| 2684 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 2685 | return pci_register_driver(&mv_pci_driver); |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2686 | } |
| 2687 | |
| 2688 | static void __exit mv_exit(void) |
| 2689 | { |
| 2690 | pci_unregister_driver(&mv_pci_driver); |
| 2691 | } |
| 2692 | |
| 2693 | MODULE_AUTHOR("Brett Russ"); |
| 2694 | MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); |
| 2695 | MODULE_LICENSE("GPL"); |
| 2696 | MODULE_DEVICE_TABLE(pci, mv_pci_tbl); |
| 2697 | MODULE_VERSION(DRV_VERSION); |
| 2698 | |
Jeff Garzik | ddef9bb | 2006-02-02 16:17:06 -0500 | [diff] [blame] | 2699 | module_param(msi, int, 0444); |
| 2700 | MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); |
| 2701 | |
Brett Russ | 20f733e | 2005-09-01 18:26:17 -0400 | [diff] [blame] | 2702 | module_init(mv_init); |
| 2703 | module_exit(mv_exit); |