blob: b5cf5bd1b6d8dc59c9d9ad4dc0fd0e83676a329c [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
Mathias Nyman2d98ef42016-06-21 10:58:04 +030092static bool trb_is_link(union xhci_trb *trb)
93{
94 return TRB_TYPE_LINK_LE32(trb->link.control);
95}
96
Mathias Nymanbd5e67f2016-06-21 10:58:05 +030097static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
98{
99 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
100}
101
102static bool last_trb_on_ring(struct xhci_ring *ring,
103 struct xhci_segment *seg, union xhci_trb *trb)
104{
105 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
106}
107
Mathias Nymand0c77d82016-06-21 10:58:07 +0300108static bool link_trb_toggles_cycle(union xhci_trb *trb)
109{
110 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
111}
112
Sarah Sharpae636742009-04-29 19:02:31 -0700113/* Updates trb to point to the next TRB in the ring, and updates seg if the next
114 * TRB is in a new segment. This does not skip over link TRBs, and it does not
115 * effect the ring dequeue or enqueue pointers.
116 */
117static void next_trb(struct xhci_hcd *xhci,
118 struct xhci_ring *ring,
119 struct xhci_segment **seg,
120 union xhci_trb **trb)
121{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300122 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700123 *seg = (*seg)->next;
124 *trb = ((*seg)->trbs);
125 } else {
John Youna1669b22010-08-09 13:56:11 -0700126 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700127 }
128}
129
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700130/*
131 * See Cycle bit rules. SW is the consumer for the event ring only.
132 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
133 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800134static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700135{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700136 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800137
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300138 /* event ring doesn't have link trbs, check for last trb */
139 if (ring->type == TYPE_EVENT) {
140 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d02062012-07-26 12:03:59 -0700141 ring->dequeue++;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300142 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700143 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300144 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
145 ring->cycle_state ^= 1;
146 ring->deq_seg = ring->deq_seg->next;
147 ring->dequeue = ring->deq_seg->trbs;
148 return;
149 }
150
151 /* All other rings have link trbs */
152 if (!trb_is_link(ring->dequeue)) {
153 ring->dequeue++;
154 ring->num_trbs_free++;
155 }
156 while (trb_is_link(ring->dequeue)) {
157 ring->deq_seg = ring->deq_seg->next;
158 ring->dequeue = ring->deq_seg->trbs;
159 }
160 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700161}
162
163/*
164 * See Cycle bit rules. SW is the consumer for the event ring only.
165 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
166 *
167 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
168 * chain bit is set), then set the chain bit in all the following link TRBs.
169 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
170 * have their chain bit cleared (so that each Link TRB is a separate TD).
171 *
172 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700173 * set, but other sections talk about dealing with the chain bit set. This was
174 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
175 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700176 *
177 * @more_trbs_coming: Will you enqueue more TRBs before calling
178 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700179 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700180static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800181 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700182{
183 u32 chain;
184 union xhci_trb *next;
185
Matt Evans28ccd292011-03-29 13:40:46 +1100186 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800187 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300188 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800189 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190 next = ++(ring->enqueue);
191
192 ring->enq_updates++;
Mathias Nyman22511982016-06-21 10:58:03 +0300193 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300194 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195
Mathias Nyman22511982016-06-21 10:58:03 +0300196 /*
197 * If the caller doesn't plan on enqueueing more TDs before
198 * ringing the doorbell, then we don't want to give the link TRB
199 * to the hardware just yet. We'll give the link TRB back in
200 * prepare_ring() just before we enqueue the TD at the top of
201 * the ring.
202 */
203 if (!chain && !more_trbs_coming)
204 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800205
Mathias Nyman22511982016-06-21 10:58:03 +0300206 /* If we're not dealing with 0.95 hardware or isoc rings on
207 * AMD 0.96 host, carry over the chain bit of the previous TRB
208 * (which may mean the chain bit is cleared).
209 */
210 if (!(ring->type == TYPE_ISOC &&
211 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
212 !xhci_link_trb_quirk(xhci)) {
213 next->link.control &= cpu_to_le32(~TRB_CHAIN);
214 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700215 }
Mathias Nyman22511982016-06-21 10:58:03 +0300216 /* Give this link TRB to the hardware */
217 wmb();
218 next->link.control ^= cpu_to_le32(TRB_CYCLE);
219
220 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300221 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300222 ring->cycle_state ^= 1;
223
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700224 ring->enq_seg = ring->enq_seg->next;
225 ring->enqueue = ring->enq_seg->trbs;
226 next = ring->enqueue;
227 }
228}
229
230/*
Andiry Xu085deb12012-03-05 17:49:40 +0800231 * Check to see if there's room to enqueue num_trbs on the ring and make sure
232 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700233 */
Andiry Xub008df62012-03-05 17:49:34 +0800234static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700235 unsigned int num_trbs)
236{
Andiry Xu085deb12012-03-05 17:49:40 +0800237 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800238
Andiry Xu085deb12012-03-05 17:49:40 +0800239 if (ring->num_trbs_free < num_trbs)
240 return 0;
241
242 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
243 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
244 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
245 return 0;
246 }
247
248 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700249}
250
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700252void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253{
Elric Fuc181bc52012-06-27 16:30:57 +0800254 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
255 return;
256
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200258 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700259 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200260 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261}
262
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +0200263static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
264{
265 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
266}
267
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200268static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
269{
270 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
271 cmd_list);
272}
273
274/*
275 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
276 * If there are other commands waiting then restart the ring and kick the timer.
277 * This must be called with command ring stopped and xhci->lock held.
278 */
279static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
280 struct xhci_command *cur_cmd)
281{
282 struct xhci_command *i_cmd;
283 u32 cycle_state;
284
285 /* Turn all aborted commands in list to no-ops, then restart */
286 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
287
288 if (i_cmd->status != COMP_CMD_ABORT)
289 continue;
290
291 i_cmd->status = COMP_CMD_STOP;
292
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -0700293 xhci_dbg(xhci, "Turn aborted command %pK to no-op\n",
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200294 i_cmd->command_trb);
295 /* get cycle state from the original cmd trb */
296 cycle_state = le32_to_cpu(
297 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
298 /* modify the command trb to no-op command */
299 i_cmd->command_trb->generic.field[0] = 0;
300 i_cmd->command_trb->generic.field[1] = 0;
301 i_cmd->command_trb->generic.field[2] = 0;
302 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
303 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
304
305 /*
306 * caller waiting for completion is called when command
307 * completion event is received for these no-op commands
308 */
309 }
310
311 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
312
313 /* ring command ring doorbell to restart the command ring */
314 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
315 !(xhci->xhc_state & XHCI_STATE_DYING)) {
316 xhci->current_cmd = cur_cmd;
317 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
318 xhci_ring_cmd_db(xhci);
319 }
320}
321
322/* Must be called with xhci->lock held, releases and aquires lock back */
323static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
Elric Fub92cc662012-06-27 16:31:12 +0800324{
325 u64 temp_64;
326 int ret;
327
328 xhci_dbg(xhci, "Abort command ring\n");
329
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200330 reinit_completion(&xhci->cmd_ring_stop_completion);
Mathias Nyman3425aa02016-06-01 18:09:08 +0300331
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200332 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp477632d2014-01-29 14:02:00 -0800333 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
334 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800335
336 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
Hemant Kumar960be8d2018-03-12 12:38:06 -0700337 * time the completion of all xHCI commands, including
Elric Fub92cc662012-06-27 16:31:12 +0800338 * the Command Abort operation. If software doesn't see
Hemant Kumar960be8d2018-03-12 12:38:06 -0700339 * CRR negated in a timely manner, then it should assume
340 * that the there are larger problems with the xHC and assert HCRST.
Elric Fub92cc662012-06-27 16:31:12 +0800341 */
Hemant Kumar8a73ebe2018-03-05 18:51:43 -0800342 ret = xhci_handshake_check_state(xhci, &xhci->op_regs->cmd_ring,
Hemant Kumar960be8d2018-03-12 12:38:06 -0700343 CMD_RING_RUNNING, 0, 1000 * 1000);
Elric Fub92cc662012-06-27 16:31:12 +0800344 if (ret < 0) {
Xin Longa62bf712017-01-23 14:19:55 +0200345 xhci_err(xhci,
346 "Stop command ring failed, maybe the host is dead\n");
347 xhci->xhc_state |= XHCI_STATE_DYING;
348 xhci_halt(xhci);
349 return -ESHUTDOWN;
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +0200350 }
351 /*
352 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
353 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
354 * but the completion event in never sent. Wait 2 secs (arbitrary
355 * number) to handle those cases after negation of CMD_RING_RUNNING.
356 */
357 spin_unlock_irqrestore(&xhci->lock, flags);
358 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
359 msecs_to_jiffies(2000));
360 spin_lock_irqsave(&xhci->lock, flags);
361 if (!ret) {
362 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
363 xhci_cleanup_command_queue(xhci);
364 } else {
365 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
Elric Fub92cc662012-06-27 16:31:12 +0800366 }
367
368 return 0;
369}
370
Andiry Xube88fe42010-10-14 07:22:57 -0700371void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700372 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700373 unsigned int ep_index,
374 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700375{
Matt Evans28ccd292011-03-29 13:40:46 +1100376 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500377 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
378 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700379
Sarah Sharpae636742009-04-29 19:02:31 -0700380 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500381 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700382 * We don't want to restart any stream rings if there's a set dequeue
383 * pointer command pending because the device can choose to start any
384 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700385 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500386 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
387 (ep_state & EP_HALTED))
388 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200389 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500390 /* The CPU has better things to do at this point than wait for a
391 * write-posting flush. It'll get there soon enough.
392 */
Sarah Sharpae636742009-04-29 19:02:31 -0700393}
394
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700395/* Ring the doorbell for any rings with pending URBs */
396static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
397 unsigned int slot_id,
398 unsigned int ep_index)
399{
400 unsigned int stream_id;
401 struct xhci_virt_ep *ep;
402
403 ep = &xhci->devs[slot_id]->eps[ep_index];
404
405 /* A ring has pending URBs if its TD list is not empty */
406 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200407 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700408 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700409 return;
410 }
411
412 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
413 stream_id++) {
414 struct xhci_stream_info *stream_info = ep->stream_info;
415 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700416 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
417 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700418 }
419}
420
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300421/* Get the right ring for the given slot_id, ep_index and stream_id.
422 * If the endpoint supports streams, boundary check the URB's stream ID.
423 * If the endpoint doesn't support streams, return the singular endpoint ring.
424 */
425struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700426 unsigned int slot_id, unsigned int ep_index,
427 unsigned int stream_id)
428{
429 struct xhci_virt_ep *ep;
430
431 ep = &xhci->devs[slot_id]->eps[ep_index];
432 /* Common case: no streams */
433 if (!(ep->ep_state & EP_HAS_STREAMS))
434 return ep->ring;
435
436 if (stream_id == 0) {
437 xhci_warn(xhci,
438 "WARN: Slot ID %u, ep index %u has streams, "
439 "but URB has no stream ID.\n",
440 slot_id, ep_index);
441 return NULL;
442 }
443
444 if (stream_id < ep->stream_info->num_streams)
445 return ep->stream_info->stream_rings[stream_id];
446
447 xhci_warn(xhci,
448 "WARN: Slot ID %u, ep index %u has "
449 "stream IDs 1 to %u allocated, "
450 "but stream ID %u is requested.\n",
451 slot_id, ep_index,
452 ep->stream_info->num_streams - 1,
453 stream_id);
454 return NULL;
455}
456
Sarah Sharpae636742009-04-29 19:02:31 -0700457/*
458 * Move the xHC's endpoint ring dequeue pointer past cur_td.
459 * Record the new state of the xHC's endpoint ring dequeue segment,
460 * dequeue pointer, and new consumer cycle state in state.
461 * Update our internal representation of the ring's dequeue pointer.
462 *
463 * We do this in three jumps:
464 * - First we update our new ring state to be the same as when the xHC stopped.
465 * - Then we traverse the ring to find the segment that contains
466 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
467 * any link TRBs with the toggle cycle bit set.
468 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
469 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100470 *
471 * Some of the uses of xhci_generic_trb are grotty, but if they're done
472 * with correct __le32 accesses they should work fine. Only users of this are
473 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700474 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700475void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700476 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700477 unsigned int stream_id, struct xhci_td *cur_td,
478 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700479{
480 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200481 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700482 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300483 struct xhci_segment *new_seg;
484 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700485 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300486 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300487 bool cycle_found = false;
488 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700489
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700490 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
491 ep_index, stream_id);
492 if (!ep_ring) {
493 xhci_warn(xhci, "WARN can't find new dequeue state "
494 "for invalid stream ID %u.\n",
495 stream_id);
496 return;
497 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800498
Sarah Sharpae636742009-04-29 19:02:31 -0700499 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300500 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
501 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200502 /* 4.6.9 the css flag is written to the stream context for streams */
503 if (ep->ep_state & EP_HAS_STREAMS) {
504 struct xhci_stream_ctx *ctx =
505 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300506 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200507 } else {
508 struct xhci_ep_ctx *ep_ctx
509 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300510 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200511 }
Sarah Sharpae636742009-04-29 19:02:31 -0700512
Mathias Nyman365038d2014-08-19 15:17:58 +0300513 new_seg = ep_ring->deq_seg;
514 new_deq = ep_ring->dequeue;
515 state->new_cycle_state = hw_dequeue & 0x1;
516
517 /*
518 * We want to find the pointer, segment and cycle state of the new trb
519 * (the one after current TD's last_trb). We know the cycle state at
520 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
521 * found.
522 */
523 do {
524 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
525 == (dma_addr_t)(hw_dequeue & ~0xf)) {
526 cycle_found = true;
527 if (td_last_trb_found)
528 break;
529 }
530 if (new_deq == cur_td->last_trb)
531 td_last_trb_found = true;
532
533 if (cycle_found &&
534 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
535 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
536 state->new_cycle_state ^= 0x1;
537
538 next_trb(xhci, ep_ring, &new_seg, &new_deq);
539
540 /* Search wrapped around, bail out */
541 if (new_deq == ep->ring->dequeue) {
542 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
543 state->new_deq_seg = NULL;
544 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300545 return;
546 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300547
Mathias Nyman365038d2014-08-19 15:17:58 +0300548 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700549
Mathias Nyman365038d2014-08-19 15:17:58 +0300550 state->new_deq_seg = new_seg;
551 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700552
Julius Werner1f81b6d2014-04-25 19:20:13 +0300553 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300554 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
555 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800556
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300557 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -0700558 "New dequeue segment = %pK (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700559 state->new_deq_seg);
560 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300561 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
562 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700563 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700564}
565
Sarah Sharp522989a2011-07-29 12:44:32 -0700566/* flip_cycle means flip the cycle bit of all but the first and last TRB.
567 * (The last TRB actually points to the ring enqueue pointer, which is not part
568 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
569 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700570static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700571 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700572{
573 struct xhci_segment *cur_seg;
574 union xhci_trb *cur_trb;
575
576 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
577 true;
578 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000579 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700580 /* Unchain any chained Link TRBs, but
581 * leave the pointers intact.
582 */
Matt Evans28ccd292011-03-29 13:40:46 +1100583 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700584 /* Flip the cycle bit (link TRBs can't be the first
585 * or last TRB).
586 */
587 if (flip_cycle)
588 cur_trb->generic.field[3] ^=
589 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300590 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
591 "Cancel (unchain) link TRB");
592 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -0700593 "Address = %pK (0x%llx dma); "
594 "in seg %pK (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700595 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700596 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700597 cur_seg,
598 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700599 } else {
600 cur_trb->generic.field[0] = 0;
601 cur_trb->generic.field[1] = 0;
602 cur_trb->generic.field[2] = 0;
603 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100604 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700605 /* Flip the cycle bit except on the first or last TRB */
606 if (flip_cycle && cur_trb != cur_td->first_trb &&
607 cur_trb != cur_td->last_trb)
608 cur_trb->generic.field[3] ^=
609 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100610 cur_trb->generic.field[3] |= cpu_to_le32(
611 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300612 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
613 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800614 (unsigned long long)
615 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700616 }
617 if (cur_trb == cur_td->last_trb)
618 break;
619 }
620}
621
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700622static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700623 struct xhci_virt_ep *ep)
624{
625 ep->ep_state &= ~EP_HALT_PENDING;
626 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
627 * timer is running on another CPU, we don't decrement stop_cmds_pending
628 * (since we didn't successfully stop the watchdog timer).
629 */
630 if (del_timer(&ep->stop_cmd_timer))
631 ep->stop_cmds_pending--;
632}
633
634/* Must be called with xhci->lock held in interrupt context */
635static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300636 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700637{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700638 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700639 struct urb *urb;
640 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700641
Andiry Xu8e51adc2010-07-22 15:23:31 -0700642 urb = cur_td->urb;
643 urb_priv = urb->hcpriv;
644 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700645 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700646
Andiry Xu8e51adc2010-07-22 15:23:31 -0700647 /* Only giveback urb when this is the last td in urb */
648 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800649 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
650 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
651 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
652 if (xhci->quirks & XHCI_AMD_PLL_FIX)
653 usb_amd_quirk_pll_enable();
654 }
655 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700656 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700657
658 spin_unlock(&xhci->lock);
659 usb_hcd_giveback_urb(hcd, urb, status);
Lin Wang4daf9df2015-01-09 16:06:31 +0200660 xhci_urb_free_priv(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700661 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700662 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700663}
664
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300665void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, struct xhci_ring *ring,
666 struct xhci_td *td)
667{
Jack Phamf556be02017-04-04 16:12:31 -0700668 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300669 struct xhci_segment *seg = td->bounce_seg;
670 struct urb *urb = td->urb;
Henry Linfa2fc3c2019-05-22 14:33:57 +0300671 size_t len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300672
673 if (!seg || !urb)
674 return;
675
676 if (usb_urb_dir_out(urb)) {
677 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
678 DMA_TO_DEVICE);
679 return;
680 }
681
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300682 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
683 DMA_FROM_DEVICE);
Henry Linfa2fc3c2019-05-22 14:33:57 +0300684 /* for in tranfers we need to copy the data from bounce to sg */
685 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
686 seg->bounce_len, seg->bounce_offs);
687 if (len != seg->bounce_len)
Fabio Estevam0b3521c2019-05-22 10:35:29 -0300688 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
Henry Linfa2fc3c2019-05-22 14:33:57 +0300689 len, seg->bounce_len);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300690 seg->bounce_len = 0;
691 seg->bounce_offs = 0;
692}
693
Sarah Sharpae636742009-04-29 19:02:31 -0700694/*
695 * When we get a command completion for a Stop Endpoint Command, we need to
696 * unlink any cancelled TDs from the ring. There are two ways to do that:
697 *
698 * 1. If the HW was in the middle of processing the TD that needs to be
699 * cancelled, then we must move the ring's dequeue pointer past the last TRB
700 * in the TD with a Set Dequeue Pointer Command.
701 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
702 * bit cleared) so that the HW will skip over them.
703 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300704static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700705 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700706{
Sarah Sharpae636742009-04-29 19:02:31 -0700707 unsigned int ep_index;
708 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700709 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700710 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700711 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700712 struct xhci_td *last_unlinked_td;
713
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700714 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700715
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300716 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300717 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700718 xhci_warn(xhci, "Stop endpoint command "
719 "completion for disabled slot %u\n",
720 slot_id);
721 return;
722 }
723
Sarah Sharpae636742009-04-29 19:02:31 -0700724 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100725 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700726 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700727
Sarah Sharp678539c2009-10-27 10:55:52 -0700728 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700729 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700730 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700731 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700732 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700733 }
Sarah Sharpae636742009-04-29 19:02:31 -0700734
735 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
736 * We have the xHCI lock, so nothing can modify this list until we drop
737 * it. We're also in the event handler, so we can't get re-interrupted
738 * if another Stop Endpoint command completes
739 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700740 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700741 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300742 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
743 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800744 (unsigned long long)xhci_trb_virt_to_dma(
745 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700746 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
747 if (!ep_ring) {
748 /* This shouldn't happen unless a driver is mucking
749 * with the stream ID after submission. This will
750 * leave the TD on the hardware ring, and the hardware
751 * will try to execute it, and may access a buffer
752 * that has already been freed. In the best case, the
753 * hardware will execute it, and the event handler will
754 * ignore the completion event for that TD, since it was
755 * removed from the td_list for that endpoint. In
756 * short, don't muck with the stream ID after
757 * submission.
758 */
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -0700759 xhci_warn(xhci, "WARN Cancelled URB %pK "
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700760 "has invalid stream ID %u.\n",
761 cur_td->urb,
762 cur_td->urb->stream_id);
763 goto remove_finished_td;
764 }
Sarah Sharpae636742009-04-29 19:02:31 -0700765 /*
766 * If we stopped on the TD we need to cancel, then we have to
767 * move the xHC endpoint ring dequeue pointer past this TD.
768 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700769 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700770 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
771 cur_td->urb->stream_id,
772 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700773 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700774 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700775remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700776 /*
777 * The event handler won't see a completion for this TD anymore,
778 * so remove it from the endpoint ring's TD list. Keep it in
779 * the cancelled TD list for URB completion later.
780 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700781 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700782 }
783 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700784 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700785
786 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
787 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300788 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
789 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700790 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700791 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700792 /* Otherwise ring the doorbell(s) to restart queued transfers */
793 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700794 }
Florian Wolter526867c2013-08-14 10:33:16 +0200795
Mathias Nymand97b4f82014-11-27 18:19:16 +0200796 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700797
798 /*
799 * Drop the lock and complete the URBs in the cancelled TD list.
800 * New TDs to be cancelled might be added to the end of the list before
801 * we can complete all the URBs for the TDs we already unlinked.
802 * So stop when we've completed the URB for the last TD we unlinked.
803 */
804 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700805 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700806 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700807 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700808
809 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700810 /* Doesn't matter what we pass for status, since the core will
811 * just overwrite it (because the URB has been unlinked).
812 */
Arnd Bergmannf76a28a2016-06-30 14:26:17 +0200813 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300814 if (ep_ring && cur_td->bounce_seg)
815 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300816 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700817
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700818 /* Stop processing the cancelled list if the watchdog timer is
819 * running.
820 */
821 if (xhci->xhc_state & XHCI_STATE_DYING)
822 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700823 } while (cur_td != last_unlinked_td);
824
825 /* Return to the event handler with xhci->lock re-acquired */
826}
827
Sarah Sharp50e87252014-02-21 09:27:30 -0800828static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
829{
830 struct xhci_td *cur_td;
831
832 while (!list_empty(&ring->td_list)) {
833 cur_td = list_first_entry(&ring->td_list,
834 struct xhci_td, td_list);
835 list_del_init(&cur_td->td_list);
836 if (!list_empty(&cur_td->cancelled_td_list))
837 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300838
839 if (cur_td->bounce_seg)
840 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Sarah Sharp50e87252014-02-21 09:27:30 -0800841 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
842 }
843}
844
845static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
846 int slot_id, int ep_index)
847{
848 struct xhci_td *cur_td;
849 struct xhci_virt_ep *ep;
850 struct xhci_ring *ring;
851
852 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800853 if ((ep->ep_state & EP_HAS_STREAMS) ||
854 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
855 int stream_id;
856
Mathias Nyman01845a82017-07-20 14:48:26 +0300857 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
Sarah Sharp21d0e512014-02-21 14:29:02 -0800858 stream_id++) {
Mathias Nyman01845a82017-07-20 14:48:26 +0300859 ring = ep->stream_info->stream_rings[stream_id];
860 if (!ring)
861 continue;
862
Sarah Sharp21d0e512014-02-21 14:29:02 -0800863 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
864 "Killing URBs for slot ID %u, ep index %u, stream %u",
Mathias Nyman01845a82017-07-20 14:48:26 +0300865 slot_id, ep_index, stream_id);
866 xhci_kill_ring_urbs(xhci, ring);
Sarah Sharp21d0e512014-02-21 14:29:02 -0800867 }
868 } else {
869 ring = ep->ring;
870 if (!ring)
871 return;
872 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
873 "Killing URBs for slot ID %u, ep index %u",
874 slot_id, ep_index);
875 xhci_kill_ring_urbs(xhci, ring);
876 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800877 while (!list_empty(&ep->cancelled_td_list)) {
878 cur_td = list_first_entry(&ep->cancelled_td_list,
879 struct xhci_td, cancelled_td_list);
880 list_del_init(&cur_td->cancelled_td_list);
881 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
882 }
883}
884
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700885/* Watchdog timer function for when a stop endpoint command fails to complete.
886 * In this case, we assume the host controller is broken or dying or dead. The
887 * host may still be completing some other events, so we have to be careful to
888 * let the event ring handler and the URB dequeueing/enqueueing functions know
889 * through xhci->state.
890 *
891 * The timer may also fire if the host takes a very long time to respond to the
892 * command, and the stop endpoint command completion handler cannot delete the
893 * timer before the timer function is called. Another endpoint cancellation may
894 * sneak in before the timer function can grab the lock, and that may queue
895 * another stop endpoint command and add the timer back. So we cannot use a
896 * simple flag to say whether there is a pending stop endpoint command for a
897 * particular endpoint.
898 *
899 * Instead we use a combination of that flag and a counter for the number of
900 * pending stop endpoint commands. If the timer is the tail end of the last
901 * stop endpoint command, and the endpoint's command is still pending, we assume
902 * the host is dying.
903 */
904void xhci_stop_endpoint_command_watchdog(unsigned long arg)
905{
906 struct xhci_hcd *xhci;
907 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700908 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400909 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700910
911 ep = (struct xhci_virt_ep *) arg;
912 xhci = ep->xhci;
913
Don Zickusf43d6232011-10-20 23:52:14 -0400914 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700915
916 ep->stop_cmds_pending--;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700917 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300918 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
919 "Stop EP timer ran, but no command pending, "
920 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400921 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700922 return;
923 }
924
925 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
926 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
927 /* Oops, HC is dead or dying or at least not responding to the stop
928 * endpoint command.
929 */
930 xhci->xhc_state |= XHCI_STATE_DYING;
931 /* Disable interrupts from the host controller and start halting it */
932 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400933 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700934
935 ret = xhci_halt(xhci);
936
Don Zickusf43d6232011-10-20 23:52:14 -0400937 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700938 if (ret < 0) {
939 /* This is bad; the host is not responding to commands and it's
940 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800941 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 * disconnect all device drivers under this host. Those
943 * disconnect() methods will wait for all URBs to be unlinked,
944 * so we must complete them.
945 */
946 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
947 xhci_warn(xhci, "Completing active URBs anyway.\n");
948 /* We could turn all TDs on the rings to no-ops. This won't
949 * help if the host has cached part of the ring, and is slow if
950 * we want to preserve the cycle bit. Skip it and hope the host
951 * doesn't touch the memory.
952 */
953 }
954 for (i = 0; i < MAX_HC_SLOTS; i++) {
955 if (!xhci->devs[i])
956 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800957 for (j = 0; j < 31; j++)
958 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700959 }
Don Zickusf43d6232011-10-20 23:52:14 -0400960 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300961 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
962 "Calling usb_hc_died()");
Mathias Nymanbcf42aa2016-09-07 17:26:33 +0300963 usb_hc_died(xhci_to_hcd(xhci));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300964 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
965 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700966}
967
Andiry Xub008df62012-03-05 17:49:34 +0800968
969static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
970 struct xhci_virt_device *dev,
971 struct xhci_ring *ep_ring,
972 unsigned int ep_index)
973{
974 union xhci_trb *dequeue_temp;
975 int num_trbs_free_temp;
976 bool revert = false;
977
978 num_trbs_free_temp = ep_ring->num_trbs_free;
979 dequeue_temp = ep_ring->dequeue;
980
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700981 /* If we get two back-to-back stalls, and the first stalled transfer
982 * ends just before a link TRB, the dequeue pointer will be left on
983 * the link TRB by the code in the while loop. So we have to update
984 * the dequeue pointer one segment further, or we'll jump off
985 * the segment into la-la-land.
986 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300987 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700988 ep_ring->deq_seg = ep_ring->deq_seg->next;
989 ep_ring->dequeue = ep_ring->deq_seg->trbs;
990 }
991
Andiry Xub008df62012-03-05 17:49:34 +0800992 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
993 /* We have more usable TRBs */
994 ep_ring->num_trbs_free++;
995 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300996 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +0800997 if (ep_ring->dequeue ==
998 dev->eps[ep_index].queued_deq_ptr)
999 break;
1000 ep_ring->deq_seg = ep_ring->deq_seg->next;
1001 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1002 }
1003 if (ep_ring->dequeue == dequeue_temp) {
1004 revert = true;
1005 break;
1006 }
1007 }
1008
1009 if (revert) {
1010 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1011 ep_ring->num_trbs_free = num_trbs_free_temp;
1012 }
1013}
1014
Sarah Sharpae636742009-04-29 19:02:31 -07001015/*
1016 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1017 * we need to clear the set deq pending flag in the endpoint ring state, so that
1018 * the TD queueing code can ring the doorbell again. We also need to ring the
1019 * endpoint doorbell to restart the ring, but only if there aren't more
1020 * cancellations pending.
1021 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001022static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001023 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001024{
Sarah Sharpae636742009-04-29 19:02:31 -07001025 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001026 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001027 struct xhci_ring *ep_ring;
1028 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001029 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001030 struct xhci_ep_ctx *ep_ctx;
1031 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001032
Matt Evans28ccd292011-03-29 13:40:46 +11001033 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1034 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001035 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001036 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001037
1038 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1039 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001040 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001041 stream_id);
1042 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001043 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001044 }
1045
John Yound115b042009-07-27 12:05:15 -07001046 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1047 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001048
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001049 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001050 unsigned int ep_state;
1051 unsigned int slot_state;
1052
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001053 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001054 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001055 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001056 break;
1057 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001058 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001059 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001060 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001061 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001062 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001063 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1064 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001065 slot_state, ep_state);
1066 break;
1067 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001068 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1069 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001070 break;
1071 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001072 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1073 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001074 break;
1075 }
1076 /* OK what do we do now? The endpoint state is hosed, and we
1077 * should never get to this point if the synchronization between
1078 * queueing, and endpoint state are correct. This might happen
1079 * if the device gets disconnected after we've finished
1080 * cancelling URBs, which might not be an error...
1081 */
1082 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001083 u64 deq;
1084 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1085 if (ep->ep_state & EP_HAS_STREAMS) {
1086 struct xhci_stream_ctx *ctx =
1087 &ep->stream_info->stream_ctx_array[stream_id];
1088 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1089 } else {
1090 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1091 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001092 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001093 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1094 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1095 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001096 /* Update the ring's dequeue segment and dequeue pointer
1097 * to reflect the new position.
1098 */
Andiry Xub008df62012-03-05 17:49:34 +08001099 update_ring_for_set_deq_completion(xhci, dev,
1100 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001101 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001102 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -07001103 xhci_warn(xhci, "ep deq seg = %pK, deq ptr = %pK\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001104 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001105 }
Sarah Sharpae636742009-04-29 19:02:31 -07001106 }
1107
Hans de Goede0d4976e2014-08-20 16:41:55 +03001108cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001109 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001110 dev->eps[ep_index].queued_deq_seg = NULL;
1111 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001112 /* Restart any rings with pending URBs */
1113 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001114}
1115
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001116static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001117 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001118{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001119 unsigned int ep_index;
1120
Matt Evans28ccd292011-03-29 13:40:46 +11001121 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001122 /* This command will only fail if the endpoint wasn't halted,
1123 * but we don't care.
1124 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001125 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001126 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001127
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001128 /* HW with the reset endpoint quirk needs to have a configure endpoint
1129 * command complete before the endpoint can be used. Queue that here
1130 * because the HW can't handle two commands being queued in a row.
1131 */
1132 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001133 struct xhci_command *command;
1134 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001135 if (!command) {
1136 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1137 return;
1138 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001139 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1140 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001141 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001142 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1143 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001144 xhci_ring_cmd_db(xhci);
1145 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001146 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001147 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001148 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001149}
Sarah Sharpae636742009-04-29 19:02:31 -07001150
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001151static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1152 u32 cmd_comp_code)
1153{
1154 if (cmd_comp_code == COMP_SUCCESS)
1155 xhci->slot_id = slot_id;
1156 else
1157 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001158}
1159
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001160static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1161{
1162 struct xhci_virt_device *virt_dev;
1163
1164 virt_dev = xhci->devs[slot_id];
1165 if (!virt_dev)
1166 return;
1167 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1168 /* Delete default control endpoint resources */
1169 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1170 xhci_free_virt_device(xhci, slot_id);
1171}
1172
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001173static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1174 struct xhci_event_cmd *event, u32 cmd_comp_code)
1175{
1176 struct xhci_virt_device *virt_dev;
1177 struct xhci_input_control_ctx *ctrl_ctx;
1178 unsigned int ep_index;
1179 unsigned int ep_state;
1180 u32 add_flags, drop_flags;
1181
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001182 /*
1183 * Configure endpoint commands can come from the USB core
1184 * configuration or alt setting changes, or because the HW
1185 * needed an extra configure endpoint command after a reset
1186 * endpoint command or streams were being configured.
1187 * If the command was for a halted endpoint, the xHCI driver
1188 * is not waiting on the configure endpoint command.
1189 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001190 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001191 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001192 if (!ctrl_ctx) {
1193 xhci_warn(xhci, "Could not get input context, bad type.\n");
1194 return;
1195 }
1196
1197 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1198 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1199 /* Input ctx add_flags are the endpoint index plus one */
1200 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1201
1202 /* A usb_set_interface() call directly after clearing a halted
1203 * condition may race on this quirky hardware. Not worth
1204 * worrying about, since this is prototype hardware. Not sure
1205 * if this will work for streams, but streams support was
1206 * untested on this prototype.
1207 */
1208 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1209 ep_index != (unsigned int) -1 &&
1210 add_flags - SLOT_FLAG == drop_flags) {
1211 ep_state = virt_dev->eps[ep_index].ep_state;
1212 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001213 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001214 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1215 "Completed config ep cmd - "
1216 "last ep index = %d, state = %d",
1217 ep_index, ep_state);
1218 /* Clear internal halted state and restart ring(s) */
1219 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1220 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1221 return;
1222 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001223 return;
1224}
1225
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001226static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1227 struct xhci_event_cmd *event)
1228{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001229 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001230 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001231 xhci_warn(xhci, "Reset device command completion "
1232 "for disabled slot %u\n", slot_id);
1233}
1234
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001235static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1236 struct xhci_event_cmd *event)
1237{
1238 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1239 xhci->error_bitmask |= 1 << 6;
1240 return;
1241 }
1242 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1243 "NEC firmware version %2x.%02x",
1244 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1245 NEC_FW_MINOR(le32_to_cpu(event->status)));
1246}
1247
Mathias Nyman9ea18332014-05-08 19:26:02 +03001248static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001249{
1250 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001251
1252 if (cmd->completion) {
1253 cmd->status = status;
1254 complete(cmd->completion);
1255 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001256 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001257 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001258}
1259
1260void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1261{
1262 struct xhci_command *cur_cmd, *tmp_cmd;
1263 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001264 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001265}
1266
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001267void xhci_handle_command_timeout(struct work_struct *work)
Mathias Nymanc311e392014-05-08 19:26:03 +03001268{
1269 struct xhci_hcd *xhci;
1270 int ret;
1271 unsigned long flags;
1272 u64 hw_ring_state;
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001273
1274 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001275
Mathias Nymanc311e392014-05-08 19:26:03 +03001276 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001277
Mathias Nyman9e6c4002017-01-03 18:28:48 +02001278 /*
1279 * If timeout work is pending, or current_cmd is NULL, it means we
1280 * raced with command completion. Command is handled so just return.
1281 */
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001282 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001283 spin_unlock_irqrestore(&xhci->lock, flags);
1284 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001285 }
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001286 /* mark this command to be cancelled */
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001287 xhci->current_cmd->status = COMP_CMD_ABORT;
1288
Mathias Nymanc311e392014-05-08 19:26:03 +03001289 /* Make sure command ring is running before aborting it */
1290 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1291 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1292 (hw_ring_state & CMD_RING_RUNNING)) {
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001293 /* Prevent new doorbell, and start command abort */
1294 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nymanc311e392014-05-08 19:26:03 +03001295 xhci_dbg(xhci, "Command timeout\n");
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001296 ret = xhci_abort_cmd_ring(xhci, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001297 if (unlikely(ret == -ESHUTDOWN)) {
1298 xhci_err(xhci, "Abort command ring failed\n");
1299 xhci_cleanup_command_queue(xhci);
Lu Baolucb02cce2017-01-03 18:28:49 +02001300 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001301 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1302 xhci_dbg(xhci, "xHCI host controller is dead.\n");
Lu Baolucb02cce2017-01-03 18:28:49 +02001303
1304 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001305 }
Lu Baolucb02cce2017-01-03 18:28:49 +02001306
1307 goto time_out_completed;
Mathias Nymanc311e392014-05-08 19:26:03 +03001308 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001309
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001310 /* host removed. Bail out */
1311 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1312 xhci_dbg(xhci, "host removed, ring start fail?\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +03001313 xhci_cleanup_command_queue(xhci);
Lu Baolucb02cce2017-01-03 18:28:49 +02001314
1315 goto time_out_completed;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001316 }
1317
Mathias Nymanc311e392014-05-08 19:26:03 +03001318 /* command timeout on stopped ring, ring can't be aborted */
1319 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1320 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
Lu Baolucb02cce2017-01-03 18:28:49 +02001321
1322time_out_completed:
Mathias Nymanc311e392014-05-08 19:26:03 +03001323 spin_unlock_irqrestore(&xhci->lock, flags);
1324 return;
1325}
1326
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001327static void handle_cmd_completion(struct xhci_hcd *xhci,
1328 struct xhci_event_cmd *event)
1329{
Matt Evans28ccd292011-03-29 13:40:46 +11001330 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001331 u64 cmd_dma;
1332 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001333 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001334 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001335 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001336 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001337
Matt Evans28ccd292011-03-29 13:40:46 +11001338 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001339 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001340 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001341 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001342 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1343 if (cmd_dequeue_dma == 0) {
1344 xhci->error_bitmask |= 1 << 4;
1345 return;
1346 }
1347 /* Does the DMA address match our internal dequeue pointer address? */
1348 if (cmd_dma != (u64) cmd_dequeue_dma) {
1349 xhci->error_bitmask |= 1 << 5;
1350 return;
1351 }
Elric Fub63f4052012-06-27 16:55:43 +08001352
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001353 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1354
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001355 cancel_delayed_work(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001356
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001357 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001358
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001359 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001360
1361 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1362 if (cmd_comp_code == COMP_CMD_STOP) {
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02001363 complete_all(&xhci->cmd_ring_stop_completion);
Mathias Nymanc311e392014-05-08 19:26:03 +03001364 return;
1365 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001366
1367 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1368 xhci_err(xhci,
1369 "Command completion event does not match command\n");
1370 return;
1371 }
1372
Mathias Nymanc311e392014-05-08 19:26:03 +03001373 /*
1374 * Host aborted the command ring, check if the current command was
1375 * supposed to be aborted, otherwise continue normally.
1376 * The command ring is stopped now, but the xHC will issue a Command
1377 * Ring Stopped event which will cause us to restart it.
1378 */
1379 if (cmd_comp_code == COMP_CMD_ABORT) {
1380 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Baolin Wang78ccc192017-01-03 18:28:47 +02001381 if (cmd->status == COMP_CMD_ABORT) {
1382 if (xhci->current_cmd == cmd)
1383 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001384 goto event_handled;
Baolin Wang78ccc192017-01-03 18:28:47 +02001385 }
Elric Fub63f4052012-06-27 16:55:43 +08001386 }
1387
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001388 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1389 switch (cmd_type) {
1390 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001391 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001392 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001393 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001394 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001395 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001396 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001397 if (!cmd->completion)
1398 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1399 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001400 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001401 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001402 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001403 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001404 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001405 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001406 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1407 le32_to_cpu(cmd_trb->generic.field[3])));
1408 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001409 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001410 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001411 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1412 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001413 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001414 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001415 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001416 /* Is this an aborted command turned to NO-OP? */
1417 if (cmd->status == COMP_CMD_STOP)
1418 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001419 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001420 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001421 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1422 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001423 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001424 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001425 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001426 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1427 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1428 */
1429 slot_id = TRB_TO_SLOT_ID(
1430 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001431 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001432 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001433 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001434 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001435 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001436 default:
1437 /* Skip over unknown commands on the event ring */
1438 xhci->error_bitmask |= 1 << 6;
1439 break;
1440 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001441
Mathias Nymanc311e392014-05-08 19:26:03 +03001442 /* restart timer if this wasn't the last command */
1443 if (cmd->cmd_list.next != &xhci->cmd_list) {
1444 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1445 struct xhci_command, cmd_list);
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001446 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Lu Baolu9da8e3e2017-01-03 18:28:46 +02001447 } else if (xhci->current_cmd == cmd) {
1448 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001449 }
1450
1451event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001452 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001453
Andiry Xu3b72fca2012-03-05 17:49:32 +08001454 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001455}
1456
Sarah Sharp02386342010-05-24 13:25:28 -07001457static void handle_vendor_event(struct xhci_hcd *xhci,
1458 union xhci_trb *event)
1459{
1460 u32 trb_type;
1461
Matt Evans28ccd292011-03-29 13:40:46 +11001462 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001463 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1464 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1465 handle_cmd_completion(xhci, &event->event_cmd);
1466}
1467
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001468/* @port_id: the one-based port ID from the hardware (indexed from array of all
1469 * port registers -- USB 3.0 and USB 2.0).
1470 *
1471 * Returns a zero-based port number, which is suitable for indexing into each of
1472 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001473 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001474 */
1475static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1476 struct xhci_hcd *xhci, u32 port_id)
1477{
1478 unsigned int i;
1479 unsigned int num_similar_speed_ports = 0;
1480
1481 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1482 * and usb2_ports are 0-based indexes. Count the number of similar
1483 * speed ports, up to 1 port before this port.
1484 */
1485 for (i = 0; i < (port_id - 1); i++) {
1486 u8 port_speed = xhci->port_array[i];
1487
1488 /*
1489 * Skip ports that don't have known speeds, or have duplicate
1490 * Extended Capabilities port speed entries.
1491 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001492 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001493 continue;
1494
1495 /*
1496 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1497 * 1.1 ports are under the USB 2.0 hub. If the port speed
1498 * matches the device speed, it's a similar speed port.
1499 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001500 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001501 num_similar_speed_ports++;
1502 }
1503 return num_similar_speed_ports;
1504}
1505
Sarah Sharp623bef92011-11-11 14:57:33 -08001506static void handle_device_notification(struct xhci_hcd *xhci,
1507 union xhci_trb *event)
1508{
1509 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001510 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001511
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001512 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001513 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001514 xhci_warn(xhci, "Device Notification event for "
1515 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001516 return;
1517 }
1518
1519 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1520 slot_id);
1521 udev = xhci->devs[slot_id]->udev;
1522 if (udev && udev->parent)
1523 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001524}
1525
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001526static void handle_port_status(struct xhci_hcd *xhci,
1527 union xhci_trb *event)
1528{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001529 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001530 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001531 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001532 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001533 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001534 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001535 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001536 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001537 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001538 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001539
1540 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001541 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001542 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1543 xhci->error_bitmask |= 1 << 8;
1544 }
Matt Evans28ccd292011-03-29 13:40:46 +11001545 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001546 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1547
Sarah Sharp518e8482010-12-15 11:56:29 -08001548 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1549 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001550 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001551 inc_deq(xhci, xhci->event_ring);
1552 return;
Andiry Xu56192532010-10-14 07:23:00 -07001553 }
1554
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001555 /* Figure out which usb_hcd this port is attached to:
1556 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1557 */
1558 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001559
1560 /* Find the right roothub. */
1561 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001562 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001563 hcd = xhci->shared_hcd;
1564
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001565 if (major_revision == 0) {
1566 xhci_warn(xhci, "Event for port %u not in "
1567 "Extended Capabilities, ignoring.\n",
1568 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001569 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001570 goto cleanup;
1571 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001572 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001573 xhci_warn(xhci, "Event for port %u duplicated in"
1574 "Extended Capabilities, ignoring.\n",
1575 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001576 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001577 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001578 }
1579
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001580 /*
1581 * Hardware port IDs reported by a Port Status Change Event include USB
1582 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1583 * resume event, but we first need to translate the hardware port ID
1584 * into the index into the ports on the correct split roothub, and the
1585 * correct bus_state structure.
1586 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001587 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001588 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001589 port_array = xhci->usb3_ports;
1590 else
1591 port_array = xhci->usb2_ports;
1592 /* Find the faked port hub number */
1593 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1594 port_id);
1595
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001596 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001597 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001598 xhci_dbg(xhci, "resume root hub\n");
1599 usb_hcd_resume_root_hub(hcd);
1600 }
1601
1602 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1603 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1604
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001605 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001606 if (!(temp1 & CMD_RUN)) {
1607 xhci_warn(xhci, "xHC is not running.\n");
1608 goto cleanup;
1609 }
1610
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001611 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001612 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001613 /* Set a flag to say the port signaled remote wakeup,
1614 * so we can tell the difference between the end of
1615 * device and host initiated resume.
1616 */
1617 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001618 xhci_test_and_clear_bit(xhci, port_array,
1619 faked_port_index, PORT_PLC);
Mathias Nymand93f4bc2019-12-11 16:20:03 +02001620 usb_hcd_start_port_resume(&hcd->self, faked_port_index);
Andiry Xuc9682df2011-09-23 14:19:48 -07001621 xhci_set_link_state(xhci, port_array, faked_port_index,
1622 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001623 /* Need to wait until the next link state change
1624 * indicates the device is actually in U0.
1625 */
1626 bogus_port_status = true;
1627 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001628 } else if (!test_bit(faked_port_index,
1629 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001630 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001631 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001632 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001633 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001634 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001635 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001636 /* Do the rest in GetPortStatus */
1637 }
1638 }
1639
Mathias Nyman24234802019-03-22 17:50:15 +02001640 if ((temp & PORT_PLC) &&
1641 DEV_SUPERSPEED_ANY(temp) &&
1642 ((temp & PORT_PLS_MASK) == XDEV_U0 ||
1643 (temp & PORT_PLS_MASK) == XDEV_U1 ||
1644 (temp & PORT_PLS_MASK) == XDEV_U2)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001645 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Mathias Nyman24234802019-03-22 17:50:15 +02001646 /* We've just brought the device into U0/1/2 through either the
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001647 * Resume state after a device remote wakeup, or through the
1648 * U3Exit state after a host-initiated resume. If it's a device
1649 * initiated remote wake, don't pass up the link state change,
1650 * so the roothub behavior is consistent with external
1651 * USB 3.0 hub behavior.
1652 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001653 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1654 faked_port_index + 1);
1655 if (slot_id && xhci->devs[slot_id])
1656 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001657 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001658 xhci_test_and_clear_bit(xhci, port_array,
1659 faked_port_index, PORT_PLC);
1660 usb_wakeup_notification(hcd->self.root_hub,
1661 faked_port_index + 1);
1662 bogus_port_status = true;
1663 goto cleanup;
1664 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001665 }
1666
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001667 /*
1668 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1669 * RExit to a disconnect state). If so, let the the driver know it's
1670 * out of the RExit state.
1671 */
Aaron Ma0c9aa4d2018-11-09 17:21:20 +02001672 if (!DEV_SUPERSPEED_ANY(temp) && hcd->speed < HCD_USB3 &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001673 test_and_clear_bit(faked_port_index,
1674 &bus_state->rexit_ports)) {
1675 complete(&bus_state->rexit_done[faked_port_index]);
1676 bogus_port_status = true;
1677 goto cleanup;
1678 }
1679
Mathias Nymanb50107b2015-10-01 18:40:38 +03001680 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001681 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1682 PORT_PLC);
1683
Andiry Xu56192532010-10-14 07:23:00 -07001684cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001685 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001686 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001687
Sarah Sharp386139d2011-03-24 08:02:58 -07001688 /* Don't make the USB core poll the roothub if we got a bad port status
1689 * change event. Besides, at that point we can't tell which roothub
1690 * (USB 2.0 or USB 3.0) to kick.
1691 */
1692 if (bogus_port_status)
1693 return;
1694
Sarah Sharpc52804a2012-11-27 12:30:23 -08001695 /*
1696 * xHCI port-status-change events occur when the "or" of all the
1697 * status-change bits in the portsc register changes from 0 to 1.
1698 * New status changes won't cause an event if any other change
1699 * bits are still set. When an event occurs, switch over to
1700 * polling to avoid losing status changes.
1701 */
1702 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1703 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001704 spin_unlock(&xhci->lock);
1705 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001706 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001707 spin_lock(&xhci->lock);
1708}
1709
1710/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001711 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1712 * at end_trb, which may be in another segment. If the suspect DMA address is a
1713 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1714 * returns 0.
1715 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001716struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1717 struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001718 union xhci_trb *start_trb,
1719 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001720 dma_addr_t suspect_dma,
1721 bool debug)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001722{
1723 dma_addr_t start_dma;
1724 dma_addr_t end_seg_dma;
1725 dma_addr_t end_trb_dma;
1726 struct xhci_segment *cur_seg;
1727
Sarah Sharp23e3be12009-04-29 19:05:20 -07001728 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001729 cur_seg = start_seg;
1730
1731 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001732 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001733 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001734 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001735 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001736 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001737 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001738 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001739
Hans de Goedecffb9be2014-08-20 16:41:51 +03001740 if (debug)
1741 xhci_warn(xhci,
1742 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1743 (unsigned long long)suspect_dma,
1744 (unsigned long long)start_dma,
1745 (unsigned long long)end_trb_dma,
1746 (unsigned long long)cur_seg->dma,
1747 (unsigned long long)end_seg_dma);
1748
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001749 if (end_trb_dma > 0) {
1750 /* The end TRB is in this segment, so suspect should be here */
1751 if (start_dma <= end_trb_dma) {
1752 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1753 return cur_seg;
1754 } else {
1755 /* Case for one segment with
1756 * a TD wrapped around to the top
1757 */
1758 if ((suspect_dma >= start_dma &&
1759 suspect_dma <= end_seg_dma) ||
1760 (suspect_dma >= cur_seg->dma &&
1761 suspect_dma <= end_trb_dma))
1762 return cur_seg;
1763 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001764 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001765 } else {
1766 /* Might still be somewhere in this segment */
1767 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1768 return cur_seg;
1769 }
1770 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001771 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001772 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001773
Randy Dunlap326b4812010-04-19 08:53:50 -07001774 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001775}
1776
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001777static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1778 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001779 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001780 struct xhci_td *td, union xhci_trb *event_trb)
1781{
1782 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001783 struct xhci_command *command;
1784 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1785 if (!command)
1786 return;
1787
Mathias Nymand0167ad2015-03-10 19:49:00 +02001788 ep->ep_state |= EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001789 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001790
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001791 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Mathias Nymand97b4f82014-11-27 18:19:16 +02001792 xhci_cleanup_stalled_ring(xhci, ep_index, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001793
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001794 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001795
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001796 xhci_ring_cmd_db(xhci);
1797}
1798
1799/* Check if an error has halted the endpoint ring. The class driver will
1800 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1801 * However, a babble and other errors also halt the endpoint ring, and the class
1802 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1803 * Ring Dequeue Pointer command manually.
1804 */
1805static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1806 struct xhci_ep_ctx *ep_ctx,
1807 unsigned int trb_comp_code)
1808{
1809 /* TRB completion codes that may require a manual halt cleanup */
1810 if (trb_comp_code == COMP_TX_ERR ||
1811 trb_comp_code == COMP_BABBLE ||
1812 trb_comp_code == COMP_SPLIT_ERR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301813 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001814 * is not halted. The 0.96 spec says it is. Some HW
1815 * claims to be 0.95 compliant, but it halts the control
1816 * endpoint anyway. Check if a babble halted the
1817 * endpoint.
1818 */
Matt Evansf5960b62011-06-01 10:22:55 +10001819 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1820 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001821 return 1;
1822
1823 return 0;
1824}
1825
Sarah Sharpb45b5062009-12-09 15:59:06 -08001826int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1827{
1828 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1829 /* Vendor defined "informational" completion code,
1830 * treat as not-an-error.
1831 */
1832 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1833 trb_comp_code);
1834 xhci_dbg(xhci, "Treating code as success.\n");
1835 return 1;
1836 }
1837 return 0;
1838}
1839
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001840/*
Andiry Xu4422da62010-07-22 15:22:55 -07001841 * Finish the td processing, remove the td from td list;
1842 * Return 1 if the urb can be given back.
1843 */
1844static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1845 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1846 struct xhci_virt_ep *ep, int *status, bool skip)
1847{
1848 struct xhci_virt_device *xdev;
1849 struct xhci_ring *ep_ring;
1850 unsigned int slot_id;
1851 int ep_index;
1852 struct urb *urb = NULL;
1853 struct xhci_ep_ctx *ep_ctx;
1854 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001855 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001856 u32 trb_comp_code;
1857
Matt Evans28ccd292011-03-29 13:40:46 +11001858 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001859 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001860 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1861 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001862 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001863 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001864
1865 if (skip)
1866 goto td_cleanup;
1867
Lu Baolu40a3b772015-08-06 19:24:01 +03001868 if (trb_comp_code == COMP_STOP_INVAL ||
1869 trb_comp_code == COMP_STOP ||
1870 trb_comp_code == COMP_STOP_SHORT) {
Andiry Xu4422da62010-07-22 15:22:55 -07001871 /* The Endpoint Stop Command completion will take care of any
1872 * stopped TDs. A stopped TD may be restarted, so don't update
1873 * the ring dequeue pointer or take this TD off any lists yet.
1874 */
1875 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001876 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001877 }
1878 if (trb_comp_code == COMP_STALL ||
1879 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1880 trb_comp_code)) {
1881 /* Issue a reset endpoint command to clear the host side
1882 * halt, followed by a set dequeue command to move the
1883 * dequeue pointer past the TD.
1884 * The class driver clears the device side halt later.
1885 */
1886 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1887 ep_ring->stream_id, td, event_trb);
Andiry Xu4422da62010-07-22 15:22:55 -07001888 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001889 /* Update ring dequeue pointer */
1890 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001891 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001892 inc_deq(xhci, ep_ring);
1893 }
Andiry Xu4422da62010-07-22 15:22:55 -07001894
1895td_cleanup:
Mathias Nyman69defe02014-11-27 18:19:14 +02001896 /* Clean up the endpoint's TD list */
1897 urb = td->urb;
1898 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001899
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001900 /* if a bounce buffer was used to align this td then unmap it */
1901 if (td->bounce_seg)
1902 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1903
Mathias Nyman69defe02014-11-27 18:19:14 +02001904 /* Do one last check of the actual transfer length.
1905 * If the host controller said we transferred more data than the buffer
1906 * length, urb->actual_length will be a very big number (since it's
1907 * unsigned). Play it safe and say we didn't transfer anything.
1908 */
1909 if (urb->actual_length > urb->transfer_buffer_length) {
1910 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1911 urb->transfer_buffer_length,
1912 urb->actual_length);
1913 urb->actual_length = 0;
1914 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1915 *status = -EREMOTEIO;
1916 else
1917 *status = 0;
1918 }
1919 list_del_init(&td->td_list);
1920 /* Was this TD slated to be cancelled but completed anyway? */
1921 if (!list_empty(&td->cancelled_td_list))
1922 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001923
Mathias Nyman69defe02014-11-27 18:19:14 +02001924 urb_priv->td_cnt++;
1925 /* Giveback the urb when all the tds are completed */
1926 if (urb_priv->td_cnt == urb_priv->length) {
1927 ret = 1;
1928 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1929 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1930 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1931 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1932 usb_amd_quirk_pll_enable();
Andiry Xuc41136b2011-03-22 17:08:14 +08001933 }
1934 }
Andiry Xu4422da62010-07-22 15:22:55 -07001935 }
1936
1937 return ret;
1938}
1939
1940/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001941 * Process control tds, update urb status and actual_length.
1942 */
1943static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1944 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1945 struct xhci_virt_ep *ep, int *status)
1946{
1947 struct xhci_virt_device *xdev;
1948 struct xhci_ring *ep_ring;
1949 unsigned int slot_id;
1950 int ep_index;
1951 struct xhci_ep_ctx *ep_ctx;
1952 u32 trb_comp_code;
1953
Matt Evans28ccd292011-03-29 13:40:46 +11001954 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001955 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001956 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1957 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001958 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001959 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001960
Andiry Xu8af56be2010-07-22 15:23:03 -07001961 switch (trb_comp_code) {
1962 case COMP_SUCCESS:
1963 if (event_trb == ep_ring->dequeue) {
1964 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1965 "without IOC set??\n");
1966 *status = -ESHUTDOWN;
1967 } else if (event_trb != td->last_trb) {
1968 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1969 "without IOC set??\n");
1970 *status = -ESHUTDOWN;
1971 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001972 *status = 0;
1973 }
1974 break;
1975 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001976 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1977 *status = -EREMOTEIO;
1978 else
1979 *status = 0;
1980 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03001981 case COMP_STOP_SHORT:
1982 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1983 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1984 else
1985 td->urb->actual_length =
1986 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1987
1988 return finish_td(xhci, td, event_trb, event, ep, status, false);
Sarah Sharp3abeca92011-05-05 19:08:09 -07001989 case COMP_STOP:
Lu Baolu40a3b772015-08-06 19:24:01 +03001990 /* Did we stop at data stage? */
1991 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
1992 td->urb->actual_length =
1993 td->urb->transfer_buffer_length -
1994 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1995 /* fall through */
1996 case COMP_STOP_INVAL:
Sarah Sharp3abeca92011-05-05 19:08:09 -07001997 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001998 default:
1999 if (!xhci_requires_manual_halt_cleanup(xhci,
2000 ep_ctx, trb_comp_code))
2001 break;
2002 xhci_dbg(xhci, "TRB error code %u, "
2003 "halted endpoint index = %u\n",
2004 trb_comp_code, ep_index);
2005 /* else fall through */
2006 case COMP_STALL:
2007 /* Did we transfer part of the data (middle) phase? */
2008 if (event_trb != ep_ring->dequeue &&
2009 event_trb != td->last_trb)
2010 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302011 td->urb->transfer_buffer_length -
2012 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002013 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002014 td->urb->actual_length = 0;
2015
Mathias Nyman8e71a322014-11-18 11:27:12 +02002016 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002017 }
2018 /*
2019 * Did we transfer any data, despite the errors that might have
2020 * happened? I.e. did we get past the setup stage?
2021 */
2022 if (event_trb != ep_ring->dequeue) {
2023 /* The event was for the status stage */
2024 if (event_trb == td->last_trb) {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002025 if (td->urb_length_set) {
Andiry Xu8af56be2010-07-22 15:23:03 -07002026 /* Don't overwrite a previously set error code
2027 */
2028 if ((*status == -EINPROGRESS || *status == 0) &&
2029 (td->urb->transfer_flags
2030 & URB_SHORT_NOT_OK))
2031 /* Did we already see a short data
2032 * stage? */
2033 *status = -EREMOTEIO;
2034 } else {
2035 td->urb->actual_length =
2036 td->urb->transfer_buffer_length;
2037 }
2038 } else {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002039 /*
2040 * Maybe the event was for the data stage? If so, update
2041 * already the actual_length of the URB and flag it as
2042 * set, so that it is not overwritten in the event for
2043 * the last TRB.
2044 */
2045 td->urb_length_set = true;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002046 td->urb->actual_length =
2047 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302048 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002049 xhci_dbg(xhci, "Waiting for status "
2050 "stage event\n");
2051 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002052 }
2053 }
2054
2055 return finish_td(xhci, td, event_trb, event, ep, status, false);
2056}
2057
2058/*
Andiry Xu04e51902010-07-22 15:23:39 -07002059 * Process isochronous tds, update urb packet status and actual_length.
2060 */
2061static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2062 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2063 struct xhci_virt_ep *ep, int *status)
2064{
2065 struct xhci_ring *ep_ring;
2066 struct urb_priv *urb_priv;
2067 int idx;
2068 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002069 union xhci_trb *cur_trb;
2070 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002071 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002072 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002073 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002074
Matt Evans28ccd292011-03-29 13:40:46 +11002075 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2076 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002077 urb_priv = td->urb->hcpriv;
2078 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002079 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002080
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002081 /* handle completion code */
2082 switch (trb_comp_code) {
2083 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302084 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002085 frame->status = 0;
2086 break;
2087 }
2088 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2089 trb_comp_code = COMP_SHORT_TX;
Lu Baolu40a3b772015-08-06 19:24:01 +03002090 /* fallthrough */
2091 case COMP_STOP_SHORT:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002092 case COMP_SHORT_TX:
2093 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2094 -EREMOTEIO : 0;
2095 break;
2096 case COMP_BW_OVER:
2097 frame->status = -ECOMM;
2098 skip_td = true;
2099 break;
2100 case COMP_BUFF_OVER:
2101 case COMP_BABBLE:
2102 frame->status = -EOVERFLOW;
2103 skip_td = true;
2104 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002105 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 case COMP_STALL:
Mathias Nymand104d012015-04-30 17:16:02 +03002107 frame->status = -EPROTO;
2108 skip_td = true;
2109 break;
Hans de Goede9c745992012-04-23 15:06:09 +02002110 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002111 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002112 if (event_trb != td->last_trb)
2113 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002114 skip_td = true;
2115 break;
2116 case COMP_STOP:
2117 case COMP_STOP_INVAL:
2118 break;
2119 default:
2120 frame->status = -1;
2121 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002122 }
2123
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002124 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2125 frame->actual_length = frame->length;
2126 td->urb->actual_length += frame->length;
Lu Baolu40a3b772015-08-06 19:24:01 +03002127 } else if (trb_comp_code == COMP_STOP_SHORT) {
2128 frame->actual_length =
2129 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2130 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002131 } else {
2132 for (cur_trb = ep_ring->dequeue,
2133 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2134 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002135 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2136 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002137 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002138 }
Matt Evans28ccd292011-03-29 13:40:46 +11002139 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302140 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002141
2142 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002143 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002144 td->urb->actual_length += len;
2145 }
2146 }
2147
Andiry Xu04e51902010-07-22 15:23:39 -07002148 return finish_td(xhci, td, event_trb, event, ep, status, false);
2149}
2150
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002151static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2152 struct xhci_transfer_event *event,
2153 struct xhci_virt_ep *ep, int *status)
2154{
2155 struct xhci_ring *ep_ring;
2156 struct urb_priv *urb_priv;
2157 struct usb_iso_packet_descriptor *frame;
2158 int idx;
2159
Matt Evansf6975312011-06-01 13:01:01 +10002160 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002161 urb_priv = td->urb->hcpriv;
2162 idx = urb_priv->td_cnt;
2163 frame = &td->urb->iso_frame_desc[idx];
2164
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002165 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002166 frame->status = -EXDEV;
2167
2168 /* calc actual length */
2169 frame->actual_length = 0;
2170
2171 /* Update ring dequeue pointer */
2172 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002173 inc_deq(xhci, ep_ring);
2174 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002175
2176 return finish_td(xhci, td, NULL, event, ep, status, true);
2177}
2178
Andiry Xu04e51902010-07-22 15:23:39 -07002179/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002180 * Process bulk and interrupt tds, update urb status and actual_length.
2181 */
2182static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2183 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2184 struct xhci_virt_ep *ep, int *status)
2185{
2186 struct xhci_ring *ep_ring;
2187 union xhci_trb *cur_trb;
2188 struct xhci_segment *cur_seg;
2189 u32 trb_comp_code;
2190
Matt Evans28ccd292011-03-29 13:40:46 +11002191 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2192 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002193
2194 switch (trb_comp_code) {
2195 case COMP_SUCCESS:
2196 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002197 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302198 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002199 xhci_warn(xhci, "WARN Successful completion "
2200 "on short TX\n");
2201 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2202 *status = -EREMOTEIO;
2203 else
2204 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002205 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2206 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002207 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002208 *status = 0;
2209 }
2210 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002211 case COMP_STOP_SHORT:
Andiry Xu22405ed2010-07-22 15:23:08 -07002212 case COMP_SHORT_TX:
2213 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2214 *status = -EREMOTEIO;
2215 else
2216 *status = 0;
2217 break;
2218 default:
2219 /* Others already handled above */
2220 break;
2221 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002222 if (trb_comp_code == COMP_SHORT_TX)
2223 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2224 "%d bytes untransferred\n",
2225 td->urb->ep->desc.bEndpointAddress,
2226 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302227 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Lu Baolu40a3b772015-08-06 19:24:01 +03002228 /* Stopped - short packet completion */
2229 if (trb_comp_code == COMP_STOP_SHORT) {
2230 td->urb->actual_length =
2231 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2232
2233 if (td->urb->transfer_buffer_length <
2234 td->urb->actual_length) {
2235 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2236 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2237 td->urb->actual_length = 0;
2238 /* status will be set by usb core for canceled urbs */
2239 }
Andiry Xu22405ed2010-07-22 15:23:08 -07002240 /* Fast path - was this the last TRB in the TD for this URB? */
Lu Baolu40a3b772015-08-06 19:24:01 +03002241 } else if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302242 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002243 td->urb->actual_length =
2244 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302245 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002246 if (td->urb->transfer_buffer_length <
2247 td->urb->actual_length) {
2248 xhci_warn(xhci, "HC gave bad length "
2249 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302250 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002251 td->urb->actual_length = 0;
2252 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2253 *status = -EREMOTEIO;
2254 else
2255 *status = 0;
2256 }
2257 /* Don't overwrite a previously set error code */
2258 if (*status == -EINPROGRESS) {
2259 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2260 *status = -EREMOTEIO;
2261 else
2262 *status = 0;
2263 }
2264 } else {
2265 td->urb->actual_length =
2266 td->urb->transfer_buffer_length;
2267 /* Ignore a short packet completion if the
2268 * untransferred length was zero.
2269 */
2270 if (*status == -EREMOTEIO)
2271 *status = 0;
2272 }
2273 } else {
2274 /* Slow path - walk the list, starting from the dequeue
2275 * pointer, to get the actual length transferred.
2276 */
2277 td->urb->actual_length = 0;
2278 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2279 cur_trb != event_trb;
2280 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002281 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2282 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002283 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002284 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002285 }
2286 /* If the ring didn't stop on a Link or No-op TRB, add
2287 * in the actual bytes transferred from the Normal TRB
2288 */
2289 if (trb_comp_code != COMP_STOP_INVAL)
2290 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002291 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302292 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002293 }
2294
2295 return finish_td(xhci, td, event_trb, event, ep, status, false);
2296}
2297
2298/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002299 * If this function returns an error condition, it means it got a Transfer
2300 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2301 * At this point, the host controller is probably hosed and should be reset.
2302 */
2303static int handle_tx_event(struct xhci_hcd *xhci,
2304 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002305 __releases(&xhci->lock)
2306 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002307{
2308 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002309 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002310 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002311 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002312 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002313 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002314 dma_addr_t event_dma;
2315 struct xhci_segment *event_seg;
2316 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002317 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002318 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002319 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002320 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002321 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002322 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002323 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002324 int td_num = 0;
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002325 bool handling_skipped_tds = false;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002326
Matt Evans28ccd292011-03-29 13:40:46 +11002327 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002328 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002329 if (!xdev) {
2330 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002331 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002332 (unsigned long long) xhci_trb_virt_to_dma(
2333 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002334 xhci->event_ring->dequeue),
2335 lower_32_bits(le64_to_cpu(event->buffer)),
2336 upper_32_bits(le64_to_cpu(event->buffer)),
2337 le32_to_cpu(event->transfer_len),
2338 le32_to_cpu(event->flags));
2339 xhci_dbg(xhci, "Event ring:\n");
2340 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002341 return -ENODEV;
2342 }
2343
2344 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002345 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002346 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002347 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002348 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002349 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002350 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2351 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002352 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2353 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002354 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002355 (unsigned long long) xhci_trb_virt_to_dma(
2356 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002357 xhci->event_ring->dequeue),
2358 lower_32_bits(le64_to_cpu(event->buffer)),
2359 upper_32_bits(le64_to_cpu(event->buffer)),
2360 le32_to_cpu(event->transfer_len),
2361 le32_to_cpu(event->flags));
2362 xhci_dbg(xhci, "Event ring:\n");
2363 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002364 return -ENODEV;
2365 }
2366
Andiry Xuc2d7b492011-09-19 16:05:12 -07002367 /* Count current td numbers if ep->skip is set */
2368 if (ep->skip) {
2369 list_for_each(tmp, &ep_ring->td_list)
2370 td_num++;
2371 }
2372
Matt Evans28ccd292011-03-29 13:40:46 +11002373 event_dma = le64_to_cpu(event->buffer);
2374 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002375 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002376 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002377 /* Skip codes that require special handling depending on
2378 * transfer type
2379 */
2380 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302381 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002382 break;
2383 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2384 trb_comp_code = COMP_SHORT_TX;
2385 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002386 xhci_warn_ratelimited(xhci,
2387 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002388 case COMP_SHORT_TX:
2389 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002390 case COMP_STOP:
2391 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2392 break;
2393 case COMP_STOP_INVAL:
2394 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2395 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002396 case COMP_STOP_SHORT:
2397 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2398 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002399 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002400 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002401 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002402 status = -EPIPE;
2403 break;
2404 case COMP_TRB_ERR:
2405 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2406 status = -EILSEQ;
2407 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002408 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002409 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002410 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002411 status = -EPROTO;
2412 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002413 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002414 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002415 status = -EOVERFLOW;
2416 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002417 case COMP_DB_ERR:
2418 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2419 status = -ENOSR;
2420 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002421 case COMP_BW_OVER:
2422 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2423 break;
2424 case COMP_BUFF_OVER:
2425 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2426 break;
2427 case COMP_UNDERRUN:
2428 /*
2429 * When the Isoch ring is empty, the xHC will generate
2430 * a Ring Overrun Event for IN Isoch endpoint or Ring
2431 * Underrun Event for OUT Isoch endpoint.
2432 */
2433 xhci_dbg(xhci, "underrun event on endpoint\n");
2434 if (!list_empty(&ep_ring->td_list))
2435 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2436 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002437 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2438 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002439 goto cleanup;
2440 case COMP_OVERRUN:
2441 xhci_dbg(xhci, "overrun event on endpoint\n");
2442 if (!list_empty(&ep_ring->td_list))
2443 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2444 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002445 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2446 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002447 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002448 case COMP_DEV_ERR:
2449 xhci_warn(xhci, "WARN: detect an incompatible device");
2450 status = -EPROTO;
2451 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002452 case COMP_MISSED_INT:
2453 /*
2454 * When encounter missed service error, one or more isoc tds
2455 * may be missed by xHC.
2456 * Set skip flag of the ep_ring; Complete the missed tds as
2457 * short transfer when process the ep_ring next time.
2458 */
2459 ep->skip = true;
2460 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2461 goto cleanup;
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002462 case COMP_PING_ERR:
2463 ep->skip = true;
2464 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2465 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002466 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002467 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002468 status = 0;
2469 break;
2470 }
Mathias Nyman86cd7402015-01-09 16:06:32 +02002471 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2472 trb_comp_code);
Sarah Sharpb10de142009-04-27 19:58:50 -07002473 goto cleanup;
2474 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002475
Andiry Xud18240d2010-07-22 15:23:25 -07002476 do {
2477 /* This TRB should be in the TD at the head of this ring's
2478 * TD list.
2479 */
2480 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002481 /*
2482 * A stopped endpoint may generate an extra completion
2483 * event if the device was suspended. Don't print
2484 * warnings.
2485 */
2486 if (!(trb_comp_code == COMP_STOP ||
2487 trb_comp_code == COMP_STOP_INVAL)) {
2488 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2489 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2490 ep_index);
2491 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2492 (le32_to_cpu(event->flags) &
2493 TRB_TYPE_BITMASK)>>10);
2494 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2495 }
Andiry Xud18240d2010-07-22 15:23:25 -07002496 if (ep->skip) {
2497 ep->skip = false;
2498 xhci_dbg(xhci, "td_list is empty while skip "
2499 "flag set. Clear skip flag.\n");
2500 }
2501 ret = 0;
2502 goto cleanup;
2503 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002504
Andiry Xuc2d7b492011-09-19 16:05:12 -07002505 /* We've skipped all the TDs on the ep ring when ep->skip set */
2506 if (ep->skip && td_num == 0) {
2507 ep->skip = false;
2508 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2509 "Clear skip flag.\n");
2510 ret = 0;
2511 goto cleanup;
2512 }
2513
Andiry Xud18240d2010-07-22 15:23:25 -07002514 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002515 if (ep->skip)
2516 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002517
Andiry Xud18240d2010-07-22 15:23:25 -07002518 /* Is this a TRB in the currently executing TD? */
Hans de Goedecffb9be2014-08-20 16:41:51 +03002519 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2520 td->last_trb, event_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002521
2522 /*
2523 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2524 * is not in the current TD pointed by ep_ring->dequeue because
2525 * that the hardware dequeue pointer still at the previous TRB
2526 * of the current TD. The previous TRB maybe a Link TD or the
2527 * last TRB of the previous TD. The command completion handle
2528 * will take care the rest.
2529 */
Hans de Goede9a548862014-08-19 15:17:56 +03002530 if (!event_seg && (trb_comp_code == COMP_STOP ||
2531 trb_comp_code == COMP_STOP_INVAL)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002532 ret = 0;
2533 goto cleanup;
2534 }
2535
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002536 if (!event_seg) {
2537 if (!ep->skip ||
2538 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002539 /* Some host controllers give a spurious
2540 * successful event after a short transfer.
2541 * Ignore it.
2542 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002543 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002544 ep_ring->last_td_was_short) {
2545 ep_ring->last_td_was_short = false;
2546 ret = 0;
2547 goto cleanup;
2548 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002549 /* HC is busted, give up! */
2550 xhci_err(xhci,
2551 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002552 "part of current TD ep_index %d "
2553 "comp_code %u\n", ep_index,
2554 trb_comp_code);
2555 trb_in_td(xhci, ep_ring->deq_seg,
2556 ep_ring->dequeue, td->last_trb,
2557 event_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002558 return -ESHUTDOWN;
2559 }
2560
2561 ret = skip_isoc_td(xhci, td, event, ep, &status);
2562 goto cleanup;
2563 }
Sarah Sharpad808332011-05-25 10:43:56 -07002564 if (trb_comp_code == COMP_SHORT_TX)
2565 ep_ring->last_td_was_short = true;
2566 else
2567 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002568
2569 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002570 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2571 ep->skip = false;
2572 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002573
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002574 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2575 sizeof(*event_trb)];
2576 /*
2577 * No-op TRB should not trigger interrupts.
2578 * If event_trb is a no-op TRB, it means the
2579 * corresponding TD has been cancelled. Just ignore
2580 * the TD.
2581 */
Matt Evansf5960b62011-06-01 10:22:55 +10002582 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002583 xhci_dbg(xhci,
2584 "event_trb is a no-op TRB. Skip it\n");
2585 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002586 }
2587
2588 /* Now update the urb's actual_length and give back to
2589 * the core
2590 */
2591 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2592 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2593 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002594 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2595 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2596 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002597 else
2598 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2599 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002600
2601cleanup:
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002602
2603
2604 handling_skipped_tds = ep->skip &&
2605 trb_comp_code != COMP_MISSED_INT &&
2606 trb_comp_code != COMP_PING_ERR;
2607
Andiry Xud18240d2010-07-22 15:23:25 -07002608 /*
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002609 * Do not update event ring dequeue pointer if we're in a loop
2610 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002611 */
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002612 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002613 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002614
Andiry Xud18240d2010-07-22 15:23:25 -07002615 if (ret) {
2616 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002617 urb_priv = urb->hcpriv;
Mathias Nyman8e71a322014-11-18 11:27:12 +02002618
Lin Wang4daf9df2015-01-09 16:06:31 +02002619 xhci_urb_free_priv(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002620
Sarah Sharp214f76f2010-10-26 11:22:02 -07002621 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002622 if ((urb->actual_length != urb->transfer_buffer_length &&
2623 (urb->transfer_flags &
2624 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002625 (status != 0 &&
2626 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -07002627 xhci_dbg(xhci, "Giveback URB %pK, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002628 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002629 urb, urb->actual_length,
2630 urb->transfer_buffer_length,
2631 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002632 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002633 /* EHCI, UHCI, and OHCI always unconditionally set the
2634 * urb->status of an isochronous endpoint to 0.
2635 */
2636 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2637 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002638 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002639 spin_lock(&xhci->lock);
2640 }
2641
2642 /*
2643 * If ep->skip is set, it means there are missed tds on the
2644 * endpoint ring need to take care of.
2645 * Process them as short transfer until reach the td pointed by
2646 * the event.
2647 */
Mathias Nyman3b4739b2015-10-12 11:30:12 +03002648 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002649
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002650 return 0;
2651}
2652
2653/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002654 * This function handles all OS-owned events on the event ring. It may drop
2655 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002656 * Returns >0 for "possibly more events to process" (caller should call again),
2657 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002658 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002659static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002660{
2661 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002662 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002663 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002664
2665 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2666 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002667 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002668 }
2669
2670 event = xhci->event_ring->dequeue;
2671 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002672 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2673 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002674 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002675 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002676 }
2677
Matt Evans92a3da42011-03-29 13:40:51 +11002678 /*
2679 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2680 * speculative reads of the event's flags/data below.
2681 */
2682 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002683 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002684 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002685 case TRB_TYPE(TRB_COMPLETION):
2686 handle_cmd_completion(xhci, &event->event_cmd);
2687 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002688 case TRB_TYPE(TRB_PORT_STATUS):
2689 handle_port_status(xhci, event);
2690 update_ptrs = 0;
2691 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002692 case TRB_TYPE(TRB_TRANSFER):
2693 ret = handle_tx_event(xhci, &event->trans_event);
2694 if (ret < 0)
2695 xhci->error_bitmask |= 1 << 9;
2696 else
2697 update_ptrs = 0;
2698 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002699 case TRB_TYPE(TRB_DEV_NOTE):
2700 handle_device_notification(xhci, event);
2701 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002702 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002703 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2704 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002705 handle_vendor_event(xhci, event);
2706 else
2707 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002708 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002709 /* Any of the above functions may drop and re-acquire the lock, so check
2710 * to make sure a watchdog timer didn't mark the host as non-responsive.
2711 */
2712 if (xhci->xhc_state & XHCI_STATE_DYING) {
2713 xhci_dbg(xhci, "xHCI host dying, returning from "
2714 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002715 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002716 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002717
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002718 if (update_ptrs)
2719 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002720 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002721
Matt Evans9dee9a22011-03-29 13:41:02 +11002722 /* Are there more items on the event ring? Caller will call us again to
2723 * check.
2724 */
2725 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002726}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002727
2728/*
2729 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2730 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2731 * indicators of an event TRB error, but we check the status *first* to be safe.
2732 */
2733irqreturn_t xhci_irq(struct usb_hcd *hcd)
2734{
2735 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002736 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002737 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002738 union xhci_trb *event_ring_deq;
2739 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002740
2741 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002742 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002743 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002744 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002745 goto hw_died;
2746
Sarah Sharpc21599a2010-07-29 22:13:00 -07002747 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002748 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002749 return IRQ_NONE;
2750 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002751 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002752 xhci_warn(xhci, "WARNING: Host System Error\n");
2753 xhci_halt(xhci);
2754hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002755 spin_unlock(&xhci->lock);
Joe Lawrence948fa132015-04-30 17:16:04 +03002756 return IRQ_HANDLED;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002757 }
2758
Sarah Sharpbda53142010-07-29 22:12:38 -07002759 /*
2760 * Clear the op reg interrupt status first,
2761 * so we can receive interrupts from other MSI-X interrupters.
2762 * Write 1 to clear the interrupt status.
2763 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002764 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002765 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002766 /* FIXME when MSI-X is supported and there are multiple vectors */
2767 /* Clear the MSI-X event interrupt status */
2768
Felipe Balbicd704692012-02-29 16:46:23 +02002769 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002770 u32 irq_pending;
2771 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002772 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002773 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002774 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002775 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002776
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002777 if (xhci->xhc_state & XHCI_STATE_DYING ||
2778 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002779 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2780 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002781 /* Clear the event handler busy flag (RW1C);
2782 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002783 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002784 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002785 xhci_write_64(xhci, temp_64 | ERST_EHB,
2786 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002787 spin_unlock(&xhci->lock);
2788
2789 return IRQ_HANDLED;
2790 }
2791
2792 event_ring_deq = xhci->event_ring->dequeue;
2793 /* FIXME this should be a delayed service routine
2794 * that clears the EHB.
2795 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002796 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002797
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002798 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002799 /* If necessary, update the HW's version of the event ring deq ptr. */
2800 if (event_ring_deq != xhci->event_ring->dequeue) {
2801 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2802 xhci->event_ring->dequeue);
2803 if (deq == 0)
2804 xhci_warn(xhci, "WARN something wrong with SW event "
2805 "ring dequeue ptr.\n");
2806 /* Update HC event ring dequeue pointer */
2807 temp_64 &= ERST_PTR_MASK;
2808 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2809 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002810
2811 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002812 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002813 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002814
Sarah Sharp9032cd52010-07-29 22:12:29 -07002815 spin_unlock(&xhci->lock);
2816
2817 return IRQ_HANDLED;
2818}
2819
Alex Shi851ec162013-05-24 10:54:19 +08002820irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002821{
Alan Stern968b8222011-11-03 12:03:38 -04002822 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002823}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002824
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002825/**** Endpoint Ring Operations ****/
2826
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002827/*
2828 * Generic function for queueing a TRB on a ring.
2829 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002830 *
2831 * @more_trbs_coming: Will you enqueue more TRBs before calling
2832 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002833 */
2834static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002835 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002836 u32 field1, u32 field2, u32 field3, u32 field4)
2837{
2838 struct xhci_generic_trb *trb;
2839
2840 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002841 trb->field[0] = cpu_to_le32(field1);
2842 trb->field[1] = cpu_to_le32(field2);
2843 trb->field[2] = cpu_to_le32(field3);
2844 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002845 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002846}
2847
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002848/*
2849 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2850 * FIXME allocate segments if the ring is full.
2851 */
2852static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002853 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002854{
Andiry Xu8dfec612012-03-05 17:49:37 +08002855 unsigned int num_trbs_needed;
2856
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002857 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002858 switch (ep_state) {
2859 case EP_STATE_DISABLED:
2860 /*
2861 * USB core changed config/interfaces without notifying us,
2862 * or hardware is reporting the wrong state.
2863 */
2864 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2865 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002866 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002867 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002868 /* FIXME event handling code for error needs to clear it */
2869 /* XXX not sure if this should be -ENOENT or not */
2870 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002871 case EP_STATE_HALTED:
2872 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002873 case EP_STATE_STOPPED:
2874 case EP_STATE_RUNNING:
2875 break;
2876 default:
2877 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2878 /*
2879 * FIXME issue Configure Endpoint command to try to get the HC
2880 * back into a known state.
2881 */
2882 return -EINVAL;
2883 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002884
2885 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002886 if (room_on_ring(xhci, ep_ring, num_trbs))
2887 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002888
2889 if (ep_ring == xhci->cmd_ring) {
2890 xhci_err(xhci, "Do not support expand command ring\n");
2891 return -ENOMEM;
2892 }
2893
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002894 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2895 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002896 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2897 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2898 mem_flags)) {
2899 xhci_err(xhci, "Ring expansion failed\n");
2900 return -ENOMEM;
2901 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002902 }
John Youn6c12db92010-05-10 15:33:00 -07002903
Mathias Nymand0c77d82016-06-21 10:58:07 +03002904 while (trb_is_link(ep_ring->enqueue)) {
2905 /* If we're not dealing with 0.95 hardware or isoc rings
2906 * on AMD 0.96 host, clear the chain bit.
2907 */
2908 if (!xhci_link_trb_quirk(xhci) &&
2909 !(ep_ring->type == TYPE_ISOC &&
2910 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2911 ep_ring->enqueue->link.control &=
2912 cpu_to_le32(~TRB_CHAIN);
2913 else
2914 ep_ring->enqueue->link.control |=
2915 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002916
Mathias Nymand0c77d82016-06-21 10:58:07 +03002917 wmb();
2918 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002919
Mathias Nymand0c77d82016-06-21 10:58:07 +03002920 /* Toggle the cycle bit after the last ring segment. */
2921 if (link_trb_toggles_cycle(ep_ring->enqueue))
2922 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002923
Mathias Nymand0c77d82016-06-21 10:58:07 +03002924 ep_ring->enq_seg = ep_ring->enq_seg->next;
2925 ep_ring->enqueue = ep_ring->enq_seg->trbs;
John Youn6c12db92010-05-10 15:33:00 -07002926 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002927 return 0;
2928}
2929
Sarah Sharp23e3be12009-04-29 19:05:20 -07002930static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002931 struct xhci_virt_device *xdev,
2932 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002933 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002934 unsigned int num_trbs,
2935 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002936 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002937 gfp_t mem_flags)
2938{
2939 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002940 struct urb_priv *urb_priv;
2941 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002942 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002943 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002944
2945 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2946 if (!ep_ring) {
2947 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2948 stream_id);
2949 return -EINVAL;
2950 }
2951
2952 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002953 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002954 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002955 if (ret)
2956 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002957
Andiry Xu8e51adc2010-07-22 15:23:31 -07002958 urb_priv = urb->hcpriv;
2959 td = urb_priv->td[td_index];
2960
2961 INIT_LIST_HEAD(&td->td_list);
2962 INIT_LIST_HEAD(&td->cancelled_td_list);
2963
2964 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002965 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002966 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002967 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002968 }
2969
Andiry Xu8e51adc2010-07-22 15:23:31 -07002970 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002971 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002972 list_add_tail(&td->td_list, &ep_ring->td_list);
2973 td->start_seg = ep_ring->enq_seg;
2974 td->first_trb = ep_ring->enqueue;
2975
2976 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002977
2978 return 0;
2979}
2980
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002981static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002982{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002983 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002984
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002985 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2986 TRB_MAX_BUFF_SIZE);
2987 if (num_trbs == 0)
2988 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002989
Sarah Sharp8a96c052009-04-27 19:59:19 -07002990 return num_trbs;
2991}
2992
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002993static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002994{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002995 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2996}
2997
2998static unsigned int count_sg_trbs_needed(struct urb *urb)
2999{
3000 struct scatterlist *sg;
3001 unsigned int i, len, full_len, num_trbs = 0;
3002
3003 full_len = urb->transfer_buffer_length;
3004
3005 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3006 len = sg_dma_len(sg);
3007 num_trbs += count_trbs(sg_dma_address(sg), len);
3008 len = min_t(unsigned int, len, full_len);
3009 full_len -= len;
3010 if (full_len == 0)
3011 break;
3012 }
3013
3014 return num_trbs;
3015}
3016
3017static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3018{
3019 u64 addr, len;
3020
3021 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3022 len = urb->iso_frame_desc[i].length;
3023
3024 return count_trbs(addr, len);
3025}
3026
3027static void check_trb_math(struct urb *urb, int running_total)
3028{
3029 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08003030 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003031 "queued %#x (%d), asked for %#x (%d)\n",
3032 __func__,
3033 urb->ep->desc.bEndpointAddress,
3034 running_total, running_total,
3035 urb->transfer_buffer_length,
3036 urb->transfer_buffer_length);
3037}
3038
Sarah Sharp23e3be12009-04-29 19:05:20 -07003039static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003040 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003041 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003042{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003043 /*
3044 * Pass all the TRBs to the hardware at once and make sure this write
3045 * isn't reordered.
3046 */
3047 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003048 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003049 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003050 else
Matt Evans28ccd292011-03-29 13:40:46 +11003051 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003052 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003053}
3054
Alexandr Ivanov78140152016-04-22 13:17:11 +03003055static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3056 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07003057{
Sarah Sharp624defa2009-09-02 12:14:28 -07003058 int xhci_interval;
3059 int ep_interval;
3060
Matt Evans28ccd292011-03-29 13:40:46 +11003061 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003062 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003063
Sarah Sharp624defa2009-09-02 12:14:28 -07003064 /* Convert to microframes */
3065 if (urb->dev->speed == USB_SPEED_LOW ||
3066 urb->dev->speed == USB_SPEED_FULL)
3067 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003068
Sarah Sharp624defa2009-09-02 12:14:28 -07003069 /* FIXME change this to a warning and a suggestion to use the new API
3070 * to set the polling interval (once the API is added).
3071 */
3072 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003073 dev_dbg_ratelimited(&urb->dev->dev,
3074 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3075 ep_interval, ep_interval == 1 ? "" : "s",
3076 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003077 urb->interval = xhci_interval;
3078 /* Convert back to frames for LS/FS devices */
3079 if (urb->dev->speed == USB_SPEED_LOW ||
3080 urb->dev->speed == USB_SPEED_FULL)
3081 urb->interval /= 8;
3082 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03003083}
3084
3085/*
3086 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3087 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3088 * (comprised of sg list entries) can take several service intervals to
3089 * transmit.
3090 */
3091int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3092 struct urb *urb, int slot_id, unsigned int ep_index)
3093{
3094 struct xhci_ep_ctx *ep_ctx;
3095
3096 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3097 check_interval(xhci, urb, ep_ctx);
3098
Dan Carpenter3fc82062012-03-28 10:30:26 +03003099 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003100}
3101
Sarah Sharp04dd9502009-11-11 10:28:30 -08003102/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003103 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3104 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003105 *
3106 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003107 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003108 *
3109 * Packets transferred up to and including this TRB = packets_transferred =
3110 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3111 *
3112 * TD size = total_packet_count - packets_transferred
3113 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003114 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3115 * including this TRB, right shifted by 10
3116 *
3117 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3118 * This is taken care of in the TRB_TD_SIZE() macro
3119 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003120 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003121 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003122static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3123 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003124 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003125{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003126 u32 maxp, total_packet_count;
3127
Chunfeng Yuncdfe4c02017-12-08 18:10:06 +02003128 /* MTK xHCI 0.96 contains some features from 1.0 */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003129 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003130 return ((td_total_len - transferred) >> 10);
3131
Sarah Sharp48df4a62011-08-12 10:23:01 -07003132 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003133 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003134 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003135 return 0;
3136
Chunfeng Yuncdfe4c02017-12-08 18:10:06 +02003137 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3138 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003139 trb_buff_len = 0;
3140
3141 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3142 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3143
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003144 /* Queueing functions don't count the current TRB into transferred */
3145 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003146}
3147
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003148
Mathias Nyman474ed232016-06-21 10:58:01 +03003149static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003150 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003151{
Jack Phamf556be02017-04-04 16:12:31 -07003152 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
Mathias Nyman474ed232016-06-21 10:58:01 +03003153 unsigned int unalign;
3154 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003155 u32 new_buff_len;
Henry Linfa2fc3c2019-05-22 14:33:57 +03003156 size_t len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003157
3158 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3159 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3160
3161 /* we got lucky, last normal TRB data on segment is packet aligned */
3162 if (unalign == 0)
3163 return 0;
3164
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003165 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3166 unalign, *trb_buff_len);
3167
Mathias Nyman474ed232016-06-21 10:58:01 +03003168 /* is the last nornal TRB alignable by splitting it */
3169 if (*trb_buff_len > unalign) {
3170 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003171 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003172 return 0;
3173 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003174
3175 /*
3176 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3177 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3178 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3179 */
3180 new_buff_len = max_pkt - (enqd_len % max_pkt);
3181
3182 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3183 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3184
3185 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3186 if (usb_urb_dir_out(urb)) {
Henry Linfa2fc3c2019-05-22 14:33:57 +03003187 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003188 seg->bounce_buf, new_buff_len, enqd_len);
Mathias Nyman1817e622019-10-04 14:59:26 +03003189 if (len != new_buff_len)
Henry Linfa2fc3c2019-05-22 14:33:57 +03003190 xhci_warn(xhci,
Fabio Estevam0b3521c2019-05-22 10:35:29 -03003191 "WARN Wrong bounce buffer write length: %zu != %d\n",
Mathias Nyman1817e622019-10-04 14:59:26 +03003192 len, new_buff_len);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003193 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3194 max_pkt, DMA_TO_DEVICE);
3195 } else {
3196 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3197 max_pkt, DMA_FROM_DEVICE);
3198 }
3199
3200 if (dma_mapping_error(dev, seg->bounce_dma)) {
3201 /* try without aligning. Some host controllers survive */
3202 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3203 return 0;
3204 }
3205 *trb_buff_len = new_buff_len;
3206 seg->bounce_len = new_buff_len;
3207 seg->bounce_offs = enqd_len;
3208
3209 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3210
Mathias Nyman474ed232016-06-21 10:58:01 +03003211 return 1;
3212}
3213
Sarah Sharpb10de142009-04-27 19:58:50 -07003214/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003215int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003216 struct urb *urb, int slot_id, unsigned int ep_index)
3217{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003218 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003219 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003220 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003221 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003222 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003223 bool more_trbs_coming = true;
3224 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003225 bool first_trb = true;
3226 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003227 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003228 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003229 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003230 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003231 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003232
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003233 ring = xhci_urb_to_transfer_ring(xhci, urb);
3234 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003235 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003236
Mathias Nyman86065c22016-06-21 10:58:00 +03003237 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003238 /* If we have scatter/gather list, we use it. */
3239 if (urb->num_sgs) {
3240 num_sgs = urb->num_mapped_sgs;
3241 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003242 addr = (u64) sg_dma_address(sg);
3243 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003244 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003245 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003246 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003247 addr = (u64) urb->transfer_dma;
3248 block_len = full_len;
3249 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003250 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3251 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003252 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003253 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003254 return ret;
3255
Andiry Xu8e51adc2010-07-22 15:23:31 -07003256 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003257
3258 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman5a83f042016-06-21 10:57:58 +03003259 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3260 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003261
Andiry Xu8e51adc2010-07-22 15:23:31 -07003262 td = urb_priv->td[0];
3263
Sarah Sharpb10de142009-04-27 19:58:50 -07003264 /*
3265 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3266 * until we've finished creating all the other TRBs. The ring's cycle
3267 * state may change as we enqueue the other TRBs, so save it too.
3268 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003269 start_trb = &ring->enqueue->generic;
3270 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003271 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003272
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003273 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003274 for (enqd_len = 0; first_trb || enqd_len < full_len;
3275 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003276 field = TRB_TYPE(TRB_NORMAL);
3277
Mathias Nyman86065c22016-06-21 10:58:00 +03003278 /* TRB buffer should not cross 64KB boundaries */
3279 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3280 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003281
Mathias Nyman86065c22016-06-21 10:58:00 +03003282 if (enqd_len + trb_buff_len > full_len)
3283 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003284
3285 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003286 if (first_trb) {
3287 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003288 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003289 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003290 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003291 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003292
3293 /* Chain all the TRBs together; clear the chain bit in the last
3294 * TRB to indicate it's the last TRB in the chain.
3295 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003296 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003297 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003298 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003299 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003300 &trb_buff_len,
3301 ring->enq_seg)) {
3302 send_addr = ring->enq_seg->bounce_dma;
3303 /* assuming TD won't span 2 segs */
3304 td->bounce_seg = ring->enq_seg;
3305 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003306 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003307 }
3308 if (enqd_len + trb_buff_len >= full_len) {
3309 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003310 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003311 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003312 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003313 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003314
3315 /* Only set interrupt on short packet for IN endpoints */
3316 if (usb_urb_dir_in(urb))
3317 field |= TRB_ISP;
3318
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003319 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003320 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3321 full_len, urb, more_trbs_coming);
3322
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003323 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003324 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003325 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003326
Mathias Nyman124c3932016-06-21 10:57:59 +03003327 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003328 lower_32_bits(send_addr),
3329 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003330 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003331 field);
3332
Sarah Sharpb10de142009-04-27 19:58:50 -07003333 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003334 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003335
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003336 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003337 /* New sg entry */
3338 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003339 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003340 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003341 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003342 block_len = sg_dma_len(sg);
3343 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003344 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003345 }
3346 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003347 block_len -= sent_len;
3348 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003349 }
3350
Mathias Nyman5a83f042016-06-21 10:57:58 +03003351 if (need_zero_pkt) {
3352 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3353 ep_index, urb->stream_id,
3354 1, urb, 1, mem_flags);
3355 urb_priv->td[1]->last_trb = ring->enqueue;
3356 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3357 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3358 }
3359
Mathias Nyman86065c22016-06-21 10:58:00 +03003360 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003361 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003362 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003363 return 0;
3364}
3365
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003366/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003367int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003368 struct urb *urb, int slot_id, unsigned int ep_index)
3369{
3370 struct xhci_ring *ep_ring;
3371 int num_trbs;
3372 int ret;
3373 struct usb_ctrlrequest *setup;
3374 struct xhci_generic_trb *start_trb;
3375 int start_cycle;
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003376 u32 field, length_field, remainder;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003377 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003378 struct xhci_td *td;
3379
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003380 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3381 if (!ep_ring)
3382 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003383
3384 /*
3385 * Need to copy setup packet into setup TRB, so we can't use the setup
3386 * DMA address.
3387 */
3388 if (!urb->setup_packet)
3389 return -EINVAL;
3390
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003391 /* 1 TRB for setup, 1 for status */
3392 num_trbs = 2;
3393 /*
3394 * Don't need to check if we need additional event data and normal TRBs,
3395 * since data in control transfers will never get bigger than 16MB
3396 * XXX: can we get a buffer that crosses 64KB boundaries?
3397 */
3398 if (urb->transfer_buffer_length > 0)
3399 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003400 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3401 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003402 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003403 if (ret < 0)
3404 return ret;
3405
Andiry Xu8e51adc2010-07-22 15:23:31 -07003406 urb_priv = urb->hcpriv;
3407 td = urb_priv->td[0];
3408
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003409 /*
3410 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3411 * until we've finished creating all the other TRBs. The ring's cycle
3412 * state may change as we enqueue the other TRBs, so save it too.
3413 */
3414 start_trb = &ep_ring->enqueue->generic;
3415 start_cycle = ep_ring->cycle_state;
3416
3417 /* Queue setup TRB - see section 6.4.1.2.1 */
3418 /* FIXME better way to translate setup_packet into two u32 fields? */
3419 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003420 field = 0;
3421 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3422 if (start_cycle == 0)
3423 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003424
Mathias Nymandca77942015-09-21 17:46:16 +03003425 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003426 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003427 if (urb->transfer_buffer_length > 0) {
3428 if (setup->bRequestType & USB_DIR_IN)
3429 field |= TRB_TX_TYPE(TRB_DATA_IN);
3430 else
3431 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3432 }
3433 }
3434
Andiry Xu3b72fca2012-03-05 17:49:32 +08003435 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003436 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3437 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3438 TRB_LEN(8) | TRB_INTR_TARGET(0),
3439 /* Immediate data in pointer */
3440 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003441
3442 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003443 /* Only set interrupt on short packet for IN endpoints */
3444 if (usb_urb_dir_in(urb))
3445 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3446 else
3447 field = TRB_TYPE(TRB_DATA);
3448
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003449 remainder = xhci_td_remainder(xhci, 0,
3450 urb->transfer_buffer_length,
3451 urb->transfer_buffer_length,
3452 urb, 1);
3453
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003454 length_field = TRB_LEN(urb->transfer_buffer_length) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003455 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003456 TRB_INTR_TARGET(0);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003457
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003458 if (urb->transfer_buffer_length > 0) {
3459 if (setup->bRequestType & USB_DIR_IN)
3460 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003461 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003462 lower_32_bits(urb->transfer_dma),
3463 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003464 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003465 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003466 }
3467
3468 /* Save the DMA address of the last TRB in the TD */
3469 td->last_trb = ep_ring->enqueue;
3470
3471 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3472 /* If the device sent data, the status stage is an OUT transfer */
3473 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3474 field = 0;
3475 else
3476 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003477 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003478 0,
3479 0,
3480 TRB_INTR_TARGET(0),
3481 /* Event on completion */
3482 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3483
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003484 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003485 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003486 return 0;
3487}
3488
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003489/*
Jack Pham32788c52013-06-20 13:31:37 -07003490 * Variant of xhci_queue_ctrl_tx() used to implement EHSET
3491 * SINGLE_STEP_SET_FEATURE test mode. It differs in that the control
3492 * transfer is broken up so that the SETUP stage can happen and call
3493 * the URB's completion handler before the DATA/STATUS stages are
3494 * executed by the xHC hardware. This assumes the control transfer is a
3495 * GetDescriptor, with a DATA stage in the IN direction, and an OUT
3496 * STATUS stage.
3497 *
3498 * This function is called twice, usually with a 15-second delay in between.
3499 * - with is_setup==true, the SETUP stage for the control request
3500 * (GetDescriptor) is queued in the TRB ring and sent to HW immediately
3501 * - with is_setup==false, the DATA and STATUS TRBs are queued and exceuted
3502 *
3503 * Caller must have locked xhci->lock
3504 */
3505int xhci_submit_single_step_set_feature(struct usb_hcd *hcd, struct urb *urb,
3506 int is_setup)
3507{
3508 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3509 struct xhci_ring *ep_ring;
3510 int num_trbs;
3511 int ret;
3512 unsigned int slot_id, ep_index;
3513 struct usb_ctrlrequest *setup;
3514 struct xhci_generic_trb *start_trb;
3515 int start_cycle;
3516 u32 field, length_field, remainder;
3517 struct urb_priv *urb_priv;
3518 struct xhci_td *td;
3519
3520 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3521 if (!ep_ring)
3522 return -EINVAL;
3523
3524 /* Need buffer for data stage */
3525 if (urb->transfer_buffer_length <= 0)
3526 return -EINVAL;
3527
3528 /*
3529 * Need to copy setup packet into setup TRB, so we can't use the setup
3530 * DMA address.
3531 */
3532 if (!urb->setup_packet)
3533 return -EINVAL;
3534 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3535
3536 slot_id = urb->dev->slot_id;
3537 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
3538
3539 urb_priv = kzalloc(sizeof(struct urb_priv) +
3540 sizeof(struct xhci_td *), GFP_ATOMIC);
3541 if (!urb_priv)
3542 return -ENOMEM;
3543
3544 td = urb_priv->td[0] = kzalloc(sizeof(struct xhci_td), GFP_ATOMIC);
3545 if (!td) {
3546 kfree(urb_priv);
3547 return -ENOMEM;
3548 }
3549
3550 urb_priv->length = 1;
3551 urb_priv->td_cnt = 0;
3552 urb->hcpriv = urb_priv;
3553
3554 num_trbs = is_setup ? 1 : 2;
3555
3556 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3557 ep_index, urb->stream_id,
3558 num_trbs, urb, 0, GFP_ATOMIC);
3559 if (ret < 0) {
3560 kfree(td);
3561 kfree(urb_priv);
3562 return ret;
3563 }
3564
3565 /*
3566 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3567 * until we've finished creating all the other TRBs. The ring's cycle
3568 * state may change as we enqueue the other TRBs, so save it too.
3569 */
3570 start_trb = &ep_ring->enqueue->generic;
3571 start_cycle = ep_ring->cycle_state;
3572
3573 if (is_setup) {
3574 /* Queue only the setup TRB */
3575 field = TRB_IDT | TRB_IOC | TRB_TYPE(TRB_SETUP);
3576 if (start_cycle == 0)
3577 field |= 0x1;
3578
3579 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3580 if (xhci->hci_version >= 0x100) {
3581 if (setup->bRequestType & USB_DIR_IN)
3582 field |= TRB_TX_TYPE(TRB_DATA_IN);
3583 else
3584 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3585 }
3586
3587 /* Save the DMA address of the last TRB in the TD */
3588 td->last_trb = ep_ring->enqueue;
3589
3590 queue_trb(xhci, ep_ring, false,
3591 setup->bRequestType | setup->bRequest << 8 |
3592 le16_to_cpu(setup->wValue) << 16,
3593 le16_to_cpu(setup->wIndex) |
3594 le16_to_cpu(setup->wLength) << 16,
3595 TRB_LEN(8) | TRB_INTR_TARGET(0),
3596 field);
3597 } else {
3598 /* Queue data TRB */
3599 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3600 if (start_cycle == 0)
3601 field |= 0x1;
3602 if (setup->bRequestType & USB_DIR_IN)
3603 field |= TRB_DIR_IN;
3604
3605 remainder = xhci_td_remainder(xhci, 0,
3606 urb->transfer_buffer_length,
3607 urb->transfer_buffer_length,
3608 urb, 1);
3609
3610 length_field = TRB_LEN(urb->transfer_buffer_length) |
3611 TRB_TD_SIZE(remainder) |
3612 TRB_INTR_TARGET(0);
3613
3614 queue_trb(xhci, ep_ring, true,
3615 lower_32_bits(urb->transfer_dma),
3616 upper_32_bits(urb->transfer_dma),
3617 length_field,
3618 field);
3619
3620 /* Save the DMA address of the last TRB in the TD */
3621 td->last_trb = ep_ring->enqueue;
3622
3623 /* Queue status TRB */
3624 field = TRB_IOC | TRB_TYPE(TRB_STATUS);
3625 if (!(setup->bRequestType & USB_DIR_IN))
3626 field |= TRB_DIR_IN;
3627
3628 queue_trb(xhci, ep_ring, false,
3629 0,
3630 0,
3631 TRB_INTR_TARGET(0),
3632 field | ep_ring->cycle_state);
3633 }
3634
3635 giveback_first_trb(xhci, slot_id, ep_index, 0, start_cycle, start_trb);
3636 return 0;
3637}
3638
3639/*
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003640 * The transfer burst count field of the isochronous TRB defines the number of
3641 * bursts that are required to move all packets in this TD. Only SuperSpeed
3642 * devices can burst up to bMaxBurst number of packets per service interval.
3643 * This field is zero based, meaning a value of zero in the field means one
3644 * burst. Basically, for everything but SuperSpeed devices, this field will be
3645 * zero. Only xHCI 1.0 host controllers support this field.
3646 */
3647static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003648 struct urb *urb, unsigned int total_packet_count)
3649{
3650 unsigned int max_burst;
3651
Mathias Nyman09c352e2016-02-12 16:40:17 +02003652 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003653 return 0;
3654
3655 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003656 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003657}
3658
Sarah Sharpb61d3782011-04-19 17:43:33 -07003659/*
3660 * Returns the number of packets in the last "burst" of packets. This field is
3661 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3662 * the last burst packet count is equal to the total number of packets in the
3663 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3664 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3665 * contain 1 to (bMaxBurst + 1) packets.
3666 */
3667static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003668 struct urb *urb, unsigned int total_packet_count)
3669{
3670 unsigned int max_burst;
3671 unsigned int residue;
3672
3673 if (xhci->hci_version < 0x100)
3674 return 0;
3675
Mathias Nyman09c352e2016-02-12 16:40:17 +02003676 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003677 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3678 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3679 residue = total_packet_count % (max_burst + 1);
3680 /* If residue is zero, the last burst contains (max_burst + 1)
3681 * number of packets, but the TLBPC field is zero-based.
3682 */
3683 if (residue == 0)
3684 return max_burst;
3685 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003686 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003687 if (total_packet_count == 0)
3688 return 0;
3689 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003690}
3691
Lu Baolu79b80942015-08-06 19:24:00 +03003692/*
3693 * Calculates Frame ID field of the isochronous TRB identifies the
3694 * target frame that the Interval associated with this Isochronous
3695 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3696 *
3697 * Returns actual frame id on success, negative value on error.
3698 */
3699static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3700 struct urb *urb, int index)
3701{
3702 int start_frame, ist, ret = 0;
3703 int start_frame_id, end_frame_id, current_frame_id;
3704
3705 if (urb->dev->speed == USB_SPEED_LOW ||
3706 urb->dev->speed == USB_SPEED_FULL)
3707 start_frame = urb->start_frame + index * urb->interval;
3708 else
3709 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3710
3711 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3712 *
3713 * If bit [3] of IST is cleared to '0', software can add a TRB no
3714 * later than IST[2:0] Microframes before that TRB is scheduled to
3715 * be executed.
3716 * If bit [3] of IST is set to '1', software can add a TRB no later
3717 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3718 */
3719 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3720 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3721 ist <<= 3;
3722
3723 /* Software shall not schedule an Isoch TD with a Frame ID value that
3724 * is less than the Start Frame ID or greater than the End Frame ID,
3725 * where:
3726 *
3727 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3728 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3729 *
3730 * Both the End Frame ID and Start Frame ID values are calculated
3731 * in microframes. When software determines the valid Frame ID value;
3732 * The End Frame ID value should be rounded down to the nearest Frame
3733 * boundary, and the Start Frame ID value should be rounded up to the
3734 * nearest Frame boundary.
3735 */
3736 current_frame_id = readl(&xhci->run_regs->microframe_index);
3737 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3738 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3739
3740 start_frame &= 0x7ff;
3741 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3742 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3743
3744 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3745 __func__, index, readl(&xhci->run_regs->microframe_index),
3746 start_frame_id, end_frame_id, start_frame);
3747
3748 if (start_frame_id < end_frame_id) {
3749 if (start_frame > end_frame_id ||
3750 start_frame < start_frame_id)
3751 ret = -EINVAL;
3752 } else if (start_frame_id > end_frame_id) {
3753 if ((start_frame > end_frame_id &&
3754 start_frame < start_frame_id))
3755 ret = -EINVAL;
3756 } else {
3757 ret = -EINVAL;
3758 }
3759
3760 if (index == 0) {
3761 if (ret == -EINVAL || start_frame == start_frame_id) {
3762 start_frame = start_frame_id + 1;
3763 if (urb->dev->speed == USB_SPEED_LOW ||
3764 urb->dev->speed == USB_SPEED_FULL)
3765 urb->start_frame = start_frame;
3766 else
3767 urb->start_frame = start_frame << 3;
3768 ret = 0;
3769 }
3770 }
3771
3772 if (ret) {
3773 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3774 start_frame, current_frame_id, index,
3775 start_frame_id, end_frame_id);
3776 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3777 return ret;
3778 }
3779
3780 return start_frame;
3781}
3782
Andiry Xu04e51902010-07-22 15:23:39 -07003783/* This is for isoc transfer */
3784static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3785 struct urb *urb, int slot_id, unsigned int ep_index)
3786{
3787 struct xhci_ring *ep_ring;
3788 struct urb_priv *urb_priv;
3789 struct xhci_td *td;
3790 int num_tds, trbs_per_td;
3791 struct xhci_generic_trb *start_trb;
3792 bool first_trb;
3793 int start_cycle;
3794 u32 field, length_field;
3795 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3796 u64 start_addr, addr;
3797 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003798 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003799 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003800 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003801
Lu Baolu79b80942015-08-06 19:24:00 +03003802 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003803 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3804
3805 num_tds = urb->number_of_packets;
3806 if (num_tds < 1) {
3807 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3808 return -EINVAL;
3809 }
Andiry Xu04e51902010-07-22 15:23:39 -07003810 start_addr = (u64) urb->transfer_dma;
3811 start_trb = &ep_ring->enqueue->generic;
3812 start_cycle = ep_ring->cycle_state;
3813
Sarah Sharp522989a2011-07-29 12:44:32 -07003814 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003815 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003816 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003817 unsigned int total_pkt_count, max_pkt;
3818 unsigned int burst_count, last_burst_pkt_count;
3819 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003820
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003821 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003822 running_total = 0;
3823 addr = start_addr + urb->iso_frame_desc[i].offset;
3824 td_len = urb->iso_frame_desc[i].length;
3825 td_remain_len = td_len;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003826 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3827 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3828
Sarah Sharp48df4a62011-08-12 10:23:01 -07003829 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003830 if (total_pkt_count == 0)
3831 total_pkt_count++;
3832 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3833 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3834 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003835
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003836 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003837
3838 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003839 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003840 if (ret < 0) {
3841 if (i == 0)
3842 return ret;
3843 goto cleanup;
3844 }
Andiry Xu04e51902010-07-22 15:23:39 -07003845 td = urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003846
3847 /* use SIA as default, if frame id is used overwrite it */
3848 sia_frame_id = TRB_SIA;
3849 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3850 HCC_CFC(xhci->hcc_params)) {
3851 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3852 if (frame_id >= 0)
3853 sia_frame_id = TRB_FRAME_ID(frame_id);
3854 }
3855 /*
3856 * Set isoc specific data for the first TRB in a TD.
3857 * Prevent HW from getting the TRBs by keeping the cycle state
3858 * inverted in the first TDs isoc TRB.
3859 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003860 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003861 TRB_TLBPC(last_burst_pkt_count) |
3862 sia_frame_id |
3863 (i ? ep_ring->cycle_state : !start_cycle);
3864
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003865 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3866 if (!xep->use_extended_tbc)
3867 field |= TRB_TBC(burst_count);
3868
Mathias Nyman09c352e2016-02-12 16:40:17 +02003869 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003870 for (j = 0; j < trbs_per_td; j++) {
3871 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003872
Mathias Nyman09c352e2016-02-12 16:40:17 +02003873 /* only first TRB is isoc, overwrite otherwise */
3874 if (!first_trb)
3875 field = TRB_TYPE(TRB_NORMAL) |
3876 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003877
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003878 /* Only set interrupt on short packet for IN EPs */
3879 if (usb_urb_dir_in(urb))
3880 field |= TRB_ISP;
3881
Mathias Nyman09c352e2016-02-12 16:40:17 +02003882 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003883 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003884 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003885 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003886 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003887 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003888 td->last_trb = ep_ring->enqueue;
3889 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003890 /* set BEI, except for the last TD */
3891 if (xhci->hci_version >= 0x100 &&
3892 !(xhci->quirks & XHCI_AVOID_BEI) &&
3893 i < num_tds - 1)
3894 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003895 }
Andiry Xu04e51902010-07-22 15:23:39 -07003896 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003897 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003898 if (trb_buff_len > td_remain_len)
3899 trb_buff_len = td_remain_len;
3900
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003901 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003902 remainder = xhci_td_remainder(xhci, running_total,
3903 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003904 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003905
Andiry Xu04e51902010-07-22 15:23:39 -07003906 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003907 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003908
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003909 /* xhci 1.1 with ETE uses TD Size field for TBC */
3910 if (first_trb && xep->use_extended_tbc)
3911 length_field |= TRB_TD_SIZE_TBC(burst_count);
3912 else
3913 length_field |= TRB_TD_SIZE(remainder);
3914 first_trb = false;
3915
Andiry Xu3b72fca2012-03-05 17:49:32 +08003916 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003917 lower_32_bits(addr),
3918 upper_32_bits(addr),
3919 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003920 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003921 running_total += trb_buff_len;
3922
3923 addr += trb_buff_len;
3924 td_remain_len -= trb_buff_len;
3925 }
3926
3927 /* Check TD length */
3928 if (running_total != td_len) {
3929 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003930 ret = -EINVAL;
3931 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003932 }
3933 }
3934
Lu Baolu79b80942015-08-06 19:24:00 +03003935 /* store the next frame id */
3936 if (HCC_CFC(xhci->hcc_params))
3937 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3938
Andiry Xuc41136b2011-03-22 17:08:14 +08003939 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3940 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3941 usb_amd_quirk_pll_disable();
3942 }
3943 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3944
Andiry Xue1eab2e2011-01-04 16:30:39 -08003945 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3946 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003947 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003948cleanup:
3949 /* Clean up a partially enqueued isoc transfer. */
3950
3951 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003952 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003953
3954 /* Use the first TD as a temporary variable to turn the TDs we've queued
3955 * into No-ops with a software-owned cycle bit. That way the hardware
3956 * won't accidentally start executing bogus TDs when we partially
3957 * overwrite them. td->first_trb and td->start_seg are already set.
3958 */
3959 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3960 /* Every TRB except the first & last will have its cycle bit flipped. */
3961 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3962
3963 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3964 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3965 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3966 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003967 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003968 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3969 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003970}
3971
3972/*
3973 * Check transfer ring to guarantee there is enough room for the urb.
3974 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003975 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3976 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3977 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003978 */
3979int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3980 struct urb *urb, int slot_id, unsigned int ep_index)
3981{
3982 struct xhci_virt_device *xdev;
3983 struct xhci_ring *ep_ring;
3984 struct xhci_ep_ctx *ep_ctx;
3985 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003986 int num_tds, num_trbs, i;
3987 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003988 struct xhci_virt_ep *xep;
3989 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003990
3991 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003992 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003993 ep_ring = xdev->eps[ep_index].ring;
3994 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3995
3996 num_trbs = 0;
3997 num_tds = urb->number_of_packets;
3998 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003999 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07004000
4001 /* Check the ring to guarantee there is enough room for the whole urb.
4002 * Do not insert any td of the urb to the ring if the check failed.
4003 */
Matt Evans28ccd292011-03-29 13:40:46 +11004004 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08004005 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07004006 if (ret)
4007 return ret;
4008
Lu Baolu79b80942015-08-06 19:24:00 +03004009 /*
4010 * Check interval value. This should be done before we start to
4011 * calculate the start frame value.
4012 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03004013 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03004014
4015 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02004016 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4017 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
4018 EP_STATE_RUNNING) {
4019 urb->start_frame = xep->next_frame_id;
4020 goto skip_start_over;
4021 }
Lu Baolu79b80942015-08-06 19:24:00 +03004022 }
4023
4024 start_frame = readl(&xhci->run_regs->microframe_index);
4025 start_frame &= 0x3fff;
4026 /*
4027 * Round up to the next frame and consider the time before trb really
4028 * gets scheduled by hardare.
4029 */
4030 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4031 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4032 ist <<= 3;
4033 start_frame += ist + XHCI_CFC_DELAY;
4034 start_frame = roundup(start_frame, 8);
4035
4036 /*
4037 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4038 * is greate than 8 microframes.
4039 */
4040 if (urb->dev->speed == USB_SPEED_LOW ||
4041 urb->dev->speed == USB_SPEED_FULL) {
4042 start_frame = roundup(start_frame, urb->interval << 3);
4043 urb->start_frame = start_frame >> 3;
4044 } else {
4045 start_frame = roundup(start_frame, urb->interval);
4046 urb->start_frame = start_frame;
4047 }
4048
4049skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08004050 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4051
Dan Carpenter3fc82062012-03-28 10:30:26 +03004052 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07004053}
4054
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07004055/**** Command Ring Operations ****/
4056
Sarah Sharp913a8a32009-09-04 10:53:13 -07004057/* Generic function for queueing a command TRB on the command ring.
4058 * Check to make sure there's room on the command ring for one command TRB.
4059 * Also check that there's room reserved for commands that must not fail.
4060 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4061 * then only check for the number of reserved spots.
4062 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4063 * because the command event handler may want to resubmit a failed command.
4064 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004065static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4066 u32 field1, u32 field2,
4067 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004068{
Sarah Sharp913a8a32009-09-04 10:53:13 -07004069 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004070 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004071
Mathias Nyman98d74f92016-04-08 16:25:10 +03004072 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4073 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004074 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03004075 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004076 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004077
Sarah Sharp913a8a32009-09-04 10:53:13 -07004078 if (!command_must_succeed)
4079 reserved_trbs++;
4080
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004081 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08004082 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004083 if (ret < 0) {
4084 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07004085 if (command_must_succeed)
4086 xhci_err(xhci, "ERR: Reserved TRB counting for "
4087 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004088 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004089 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03004090
4091 cmd->command_trb = xhci->cmd_ring->enqueue;
4092 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004093
Mathias Nymanc311e392014-05-08 19:26:03 +03004094 /* if there are no other commands queued we start the timeout timer */
4095 if (xhci->cmd_list.next == &cmd->cmd_list &&
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02004096 !delayed_work_pending(&xhci->cmd_timer)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03004097 xhci->current_cmd = cmd;
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02004098 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Mathias Nymanc311e392014-05-08 19:26:03 +03004099 }
4100
Andiry Xu3b72fca2012-03-05 17:49:32 +08004101 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4102 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004103 return 0;
4104}
4105
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004106/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004107int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4108 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004109{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004110 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004111 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004112}
4113
4114/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004115int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4116 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004117{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004118 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07004119 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004120 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4121 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004122}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004123
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004124int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07004125 u32 field1, u32 field2, u32 field3, u32 field4)
4126{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004127 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07004128}
4129
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004130/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004131int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4132 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004133{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004134 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004135 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4136 false);
4137}
4138
Sarah Sharpf94e01862009-04-27 19:58:38 -07004139/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004140int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4141 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004142 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004143{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004144 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07004145 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004146 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4147 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004148}
Sarah Sharpae636742009-04-29 19:02:31 -07004149
Sarah Sharpf2217e82009-08-07 14:04:43 -07004150/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004151int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4152 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004153{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004154 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07004155 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004156 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004157 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004158}
4159
Andiry Xube88fe42010-10-14 07:22:57 -07004160/*
4161 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4162 * activity on an endpoint that is about to be suspended.
4163 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004164int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4165 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004166{
4167 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4168 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4169 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004170 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004171
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004172 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004173 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004174}
4175
Hans de Goeded3a43e62014-08-20 16:41:53 +03004176/* Set Transfer Ring Dequeue Pointer command */
4177void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4178 unsigned int slot_id, unsigned int ep_index,
4179 unsigned int stream_id,
4180 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07004181{
4182 dma_addr_t addr;
4183 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4184 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004185 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02004186 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07004187 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004188 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004189 struct xhci_command *cmd;
4190 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07004191
Hans de Goeded3a43e62014-08-20 16:41:53 +03004192 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -07004193 "Set TR Deq Ptr cmd, new deq seg = %pK (0x%llx dma), new deq ptr = %pK (0x%llx dma), new cycle = %u",
Hans de Goeded3a43e62014-08-20 16:41:53 +03004194 deq_state->new_deq_seg,
4195 (unsigned long long)deq_state->new_deq_seg->dma,
4196 deq_state->new_deq_ptr,
4197 (unsigned long long)xhci_trb_virt_to_dma(
4198 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4199 deq_state->new_cycle_state);
4200
4201 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4202 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004203 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004204 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Vamsi Krishna Samavedamf826f832016-11-03 17:06:34 -07004205 xhci_warn(xhci, "WARN deq seg = %pK, deq pt = %pK\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03004206 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4207 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004208 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004209 ep = &xhci->devs[slot_id]->eps[ep_index];
4210 if ((ep->ep_state & SET_DEQ_PENDING)) {
4211 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4212 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004213 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08004214 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03004215
4216 /* This function gets called from contexts where it cannot sleep */
4217 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4218 if (!cmd) {
4219 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004220 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004221 }
4222
Hans de Goeded3a43e62014-08-20 16:41:53 +03004223 ep->queued_deq_seg = deq_state->new_deq_seg;
4224 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02004225 if (stream_id)
4226 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004227 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03004228 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4229 upper_32_bits(addr), trb_stream_id,
4230 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004231 if (ret < 0) {
4232 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03004233 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004234 }
4235
Hans de Goeded3a43e62014-08-20 16:41:53 +03004236 /* Stop the TD queueing code from ringing the doorbell until
4237 * this command completes. The HC won't set the dequeue pointer
4238 * if the ring is running, and ringing the doorbell starts the
4239 * ring running.
4240 */
4241 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07004242}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004243
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004244int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4245 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07004246{
4247 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4248 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4249 u32 type = TRB_TYPE(TRB_RESET_EP);
4250
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004251 return queue_command(xhci, cmd, 0, 0, 0,
4252 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004253}