blob: d26cd9474aa604494448265d71d28f66da1e0ad9 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700159 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700160
161 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800162
Sarah Sharp50d02062012-07-26 12:03:59 -0700163 /*
164 * If this is not event ring, and the dequeue pointer
165 * is not on a link TRB, there is one more usable TRB
166 */
Andiry Xub008df62012-03-05 17:49:34 +0800167 if (ring->type != TYPE_EVENT &&
168 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800170
Sarah Sharp50d02062012-07-26 12:03:59 -0700171 do {
172 /*
173 * Update the dequeue pointer further if that was a link TRB or
174 * we're at the end of an event ring segment (which doesn't have
175 * link TRBS)
176 */
177 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178 if (ring->type == TYPE_EVENT &&
179 last_trb_on_last_seg(xhci, ring,
180 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700181 ring->cycle_state ^= 1;
Sarah Sharp50d02062012-07-26 12:03:59 -0700182 }
183 ring->deq_seg = ring->deq_seg->next;
184 ring->dequeue = ring->deq_seg->trbs;
185 } else {
186 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700188 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
Sarah Sharp66e49d82009-07-27 12:03:46 -0700190 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191}
192
193/*
194 * See Cycle bit rules. SW is the consumer for the event ring only.
195 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
196 *
197 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198 * chain bit is set), then set the chain bit in all the following link TRBs.
199 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200 * have their chain bit cleared (so that each Link TRB is a separate TD).
201 *
202 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700203 * set, but other sections talk about dealing with the chain bit set. This was
204 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206 *
207 * @more_trbs_coming: Will you enqueue more TRBs before calling
208 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700209 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700210static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800211 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700212{
213 u32 chain;
214 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700215 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700216
Matt Evans28ccd292011-03-29 13:40:46 +1100217 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800218 /* If this is not event ring, there is one less usable TRB */
219 if (ring->type != TYPE_EVENT &&
220 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700222 next = ++(ring->enqueue);
223
224 ring->enq_updates++;
225 /* Update the dequeue pointer further if that was a link TRB or we're at
226 * the end of an event ring segment (which doesn't have link TRBS)
227 */
228 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800229 if (ring->type != TYPE_EVENT) {
230 /*
231 * If the caller doesn't plan on enqueueing more
232 * TDs before ringing the doorbell, then we
233 * don't want to give the link TRB to the
234 * hardware just yet. We'll give the link TRB
235 * back in prepare_ring() just before we enqueue
236 * the TD at the top of the ring.
237 */
238 if (!chain && !more_trbs_coming)
239 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700240
Andiry Xu3b72fca2012-03-05 17:49:32 +0800241 /* If we're not dealing with 0.95 hardware or
242 * isoc rings on AMD 0.96 host,
243 * carry over the chain bit of the previous TRB
244 * (which may mean the chain bit is cleared).
245 */
246 if (!(ring->type == TYPE_ISOC &&
247 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700248 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 next->link.control &=
250 cpu_to_le32(~TRB_CHAIN);
251 next->link.control |=
252 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800254 /* Give this link TRB to the hardware */
255 wmb();
256 next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258 /* Toggle the cycle bit after the last ring segment. */
259 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261 }
262 }
263 ring->enq_seg = ring->enq_seg->next;
264 ring->enqueue = ring->enq_seg->trbs;
265 next = ring->enqueue;
266 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700267 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700268}
269
270/*
Andiry Xu085deb12012-03-05 17:49:40 +0800271 * Check to see if there's room to enqueue num_trbs on the ring and make sure
272 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700273 */
Andiry Xub008df62012-03-05 17:49:34 +0800274static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700275 unsigned int num_trbs)
276{
Andiry Xu085deb12012-03-05 17:49:40 +0800277 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800278
Andiry Xu085deb12012-03-05 17:49:40 +0800279 if (ring->num_trbs_free < num_trbs)
280 return 0;
281
282 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285 return 0;
286 }
287
288 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289}
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700292void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293{
Elric Fuc181bc52012-06-27 16:30:57 +0800294 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295 return;
296
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700297 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200298 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700299 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200300 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700301}
302
Elric Fub92cc662012-06-27 16:31:12 +0800303static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304{
305 u64 temp_64;
306 int ret;
307
308 xhci_dbg(xhci, "Abort command ring\n");
309
310 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311 xhci_dbg(xhci, "The command ring isn't running, "
312 "Have the command ring been stopped?\n");
313 return 0;
314 }
315
Xenia Ragiadakoue8b37332013-11-15 05:34:08 +0200316 temp_64 = readq(&xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800317 if (!(temp_64 & CMD_RING_RUNNING)) {
318 xhci_dbg(xhci, "Command ring had been stopped\n");
319 return 0;
320 }
321 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Xenia Ragiadakou7dd09a12013-11-15 05:34:09 +0200322 writeq(temp_64 | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800323
324 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
325 * time the completion od all xHCI commands, including
326 * the Command Abort operation. If software doesn't see
327 * CRR negated in a timely manner (e.g. longer than 5
328 * seconds), then it should assume that the there are
329 * larger problems with the xHC and assert HCRST.
330 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700331 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800332 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
333 if (ret < 0) {
334 xhci_err(xhci, "Stopped the command ring failed, "
335 "maybe the host is dead\n");
336 xhci->xhc_state |= XHCI_STATE_DYING;
337 xhci_quiesce(xhci);
338 xhci_halt(xhci);
339 return -ESHUTDOWN;
340 }
341
342 return 0;
343}
344
345static int xhci_queue_cd(struct xhci_hcd *xhci,
346 struct xhci_command *command,
347 union xhci_trb *cmd_trb)
348{
349 struct xhci_cd *cd;
350 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
351 if (!cd)
352 return -ENOMEM;
353 INIT_LIST_HEAD(&cd->cancel_cmd_list);
354
355 cd->command = command;
356 cd->cmd_trb = cmd_trb;
357 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
358
359 return 0;
360}
361
362/*
363 * Cancel the command which has issue.
364 *
365 * Some commands may hang due to waiting for acknowledgement from
366 * usb device. It is outside of the xHC's ability to control and
367 * will cause the command ring is blocked. When it occurs software
368 * should intervene to recover the command ring.
369 * See Section 4.6.1.1 and 4.6.1.2
370 */
371int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
372 union xhci_trb *cmd_trb)
373{
374 int retval = 0;
375 unsigned long flags;
376
377 spin_lock_irqsave(&xhci->lock, flags);
378
379 if (xhci->xhc_state & XHCI_STATE_DYING) {
380 xhci_warn(xhci, "Abort the command ring,"
381 " but the xHCI is dead.\n");
382 retval = -ESHUTDOWN;
383 goto fail;
384 }
385
386 /* queue the cmd desriptor to cancel_cmd_list */
387 retval = xhci_queue_cd(xhci, command, cmd_trb);
388 if (retval) {
389 xhci_warn(xhci, "Queuing command descriptor failed.\n");
390 goto fail;
391 }
392
393 /* abort command ring */
394 retval = xhci_abort_cmd_ring(xhci);
395 if (retval) {
396 xhci_err(xhci, "Abort command ring failed\n");
397 if (unlikely(retval == -ESHUTDOWN)) {
398 spin_unlock_irqrestore(&xhci->lock, flags);
399 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
400 xhci_dbg(xhci, "xHCI host controller is dead.\n");
401 return retval;
402 }
403 }
404
405fail:
406 spin_unlock_irqrestore(&xhci->lock, flags);
407 return retval;
408}
409
Andiry Xube88fe42010-10-14 07:22:57 -0700410void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700411 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700412 unsigned int ep_index,
413 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700414{
Matt Evans28ccd292011-03-29 13:40:46 +1100415 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500416 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
417 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700418
Sarah Sharpae636742009-04-29 19:02:31 -0700419 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500420 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700421 * We don't want to restart any stream rings if there's a set dequeue
422 * pointer command pending because the device can choose to start any
423 * stream once the endpoint is on the HW schedule.
424 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700425 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500426 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
427 (ep_state & EP_HALTED))
428 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200429 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500430 /* The CPU has better things to do at this point than wait for a
431 * write-posting flush. It'll get there soon enough.
432 */
Sarah Sharpae636742009-04-29 19:02:31 -0700433}
434
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700435/* Ring the doorbell for any rings with pending URBs */
436static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
437 unsigned int slot_id,
438 unsigned int ep_index)
439{
440 unsigned int stream_id;
441 struct xhci_virt_ep *ep;
442
443 ep = &xhci->devs[slot_id]->eps[ep_index];
444
445 /* A ring has pending URBs if its TD list is not empty */
446 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200447 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700448 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 return;
450 }
451
452 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
453 stream_id++) {
454 struct xhci_stream_info *stream_info = ep->stream_info;
455 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700456 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
457 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700458 }
459}
460
Sarah Sharpae636742009-04-29 19:02:31 -0700461/*
462 * Find the segment that trb is in. Start searching in start_seg.
463 * If we must move past a segment that has a link TRB with a toggle cycle state
464 * bit set, then we will toggle the value pointed at by cycle_state.
465 */
466static struct xhci_segment *find_trb_seg(
467 struct xhci_segment *start_seg,
468 union xhci_trb *trb, int *cycle_state)
469{
470 struct xhci_segment *cur_seg = start_seg;
471 struct xhci_generic_trb *generic_trb;
472
473 while (cur_seg->trbs > trb ||
474 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
475 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000476 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800477 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700478 cur_seg = cur_seg->next;
479 if (cur_seg == start_seg)
480 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700481 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700482 }
483 return cur_seg;
484}
485
Sarah Sharp021bff92010-07-29 22:12:20 -0700486
487static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
488 unsigned int slot_id, unsigned int ep_index,
489 unsigned int stream_id)
490{
491 struct xhci_virt_ep *ep;
492
493 ep = &xhci->devs[slot_id]->eps[ep_index];
494 /* Common case: no streams */
495 if (!(ep->ep_state & EP_HAS_STREAMS))
496 return ep->ring;
497
498 if (stream_id == 0) {
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has streams, "
501 "but URB has no stream ID.\n",
502 slot_id, ep_index);
503 return NULL;
504 }
505
506 if (stream_id < ep->stream_info->num_streams)
507 return ep->stream_info->stream_rings[stream_id];
508
509 xhci_warn(xhci,
510 "WARN: Slot ID %u, ep index %u has "
511 "stream IDs 1 to %u allocated, "
512 "but stream ID %u is requested.\n",
513 slot_id, ep_index,
514 ep->stream_info->num_streams - 1,
515 stream_id);
516 return NULL;
517}
518
519/* Get the right ring for the given URB.
520 * If the endpoint supports streams, boundary check the URB's stream ID.
521 * If the endpoint doesn't support streams, return the singular endpoint ring.
522 */
523static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
524 struct urb *urb)
525{
526 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
527 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
528}
529
Sarah Sharpae636742009-04-29 19:02:31 -0700530/*
531 * Move the xHC's endpoint ring dequeue pointer past cur_td.
532 * Record the new state of the xHC's endpoint ring dequeue segment,
533 * dequeue pointer, and new consumer cycle state in state.
534 * Update our internal representation of the ring's dequeue pointer.
535 *
536 * We do this in three jumps:
537 * - First we update our new ring state to be the same as when the xHC stopped.
538 * - Then we traverse the ring to find the segment that contains
539 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
540 * any link TRBs with the toggle cycle bit set.
541 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
542 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100543 *
544 * Some of the uses of xhci_generic_trb are grotty, but if they're done
545 * with correct __le32 accesses they should work fine. Only users of this are
546 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700547 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700549 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 unsigned int stream_id, struct xhci_td *cur_td,
551 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700552{
553 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700555 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700556 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700557 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700558
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700559 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
560 ep_index, stream_id);
561 if (!ep_ring) {
562 xhci_warn(xhci, "WARN can't find new dequeue state "
563 "for invalid stream ID %u.\n",
564 stream_id);
565 return;
566 }
Sarah Sharpae636742009-04-29 19:02:31 -0700567 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300568 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
569 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700570 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700571 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700572 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800573 if (!state->new_deq_seg) {
574 WARN_ON(1);
575 return;
576 }
577
Sarah Sharpae636742009-04-29 19:02:31 -0700578 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300579 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
580 "Finding endpoint context");
John Yound115b042009-07-27 12:05:15 -0700581 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100582 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700583
584 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300585 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
586 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700587 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
588 state->new_deq_ptr,
589 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800590 if (!state->new_deq_seg) {
591 WARN_ON(1);
592 return;
593 }
Sarah Sharpae636742009-04-29 19:02:31 -0700594
595 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000596 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
597 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800598 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700599 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
600
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800601 /*
602 * If there is only one segment in a ring, find_trb_seg()'s while loop
603 * will not run, and it will return before it has a chance to see if it
604 * needs to toggle the cycle bit. It can't tell if the stalled transfer
605 * ended just before the link TRB on a one-segment ring, or if the TD
606 * wrapped around the top of the ring, because it doesn't have the TD in
607 * question. Look for the one-segment case where stalled TRB's address
608 * is greater than the new dequeue pointer address.
609 */
610 if (ep_ring->first_seg == ep_ring->first_seg->next &&
611 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
612 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300613 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
614 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800615
Sarah Sharpae636742009-04-29 19:02:31 -0700616 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300617 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
618 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700619 state->new_deq_seg);
620 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300621 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
622 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700623 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700624}
625
Sarah Sharp522989a2011-07-29 12:44:32 -0700626/* flip_cycle means flip the cycle bit of all but the first and last TRB.
627 * (The last TRB actually points to the ring enqueue pointer, which is not part
628 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
629 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700630static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700631 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700632{
633 struct xhci_segment *cur_seg;
634 union xhci_trb *cur_trb;
635
636 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
637 true;
638 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000639 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700640 /* Unchain any chained Link TRBs, but
641 * leave the pointers intact.
642 */
Matt Evans28ccd292011-03-29 13:40:46 +1100643 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700644 /* Flip the cycle bit (link TRBs can't be the first
645 * or last TRB).
646 */
647 if (flip_cycle)
648 cur_trb->generic.field[3] ^=
649 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300650 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
651 "Cancel (unchain) link TRB");
652 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
653 "Address = %p (0x%llx dma); "
654 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700655 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700656 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700657 cur_seg,
658 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700659 } else {
660 cur_trb->generic.field[0] = 0;
661 cur_trb->generic.field[1] = 0;
662 cur_trb->generic.field[2] = 0;
663 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100664 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700665 /* Flip the cycle bit except on the first or last TRB */
666 if (flip_cycle && cur_trb != cur_td->first_trb &&
667 cur_trb != cur_td->last_trb)
668 cur_trb->generic.field[3] ^=
669 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100670 cur_trb->generic.field[3] |= cpu_to_le32(
671 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300672 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
673 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800674 (unsigned long long)
675 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700676 }
677 if (cur_trb == cur_td->last_trb)
678 break;
679 }
680}
681
682static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700683 unsigned int ep_index, unsigned int stream_id,
684 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700685 union xhci_trb *deq_ptr, u32 cycle_state);
686
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700687void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700688 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700689 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700690 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700691{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
693
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300694 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
695 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
696 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700697 deq_state->new_deq_seg,
698 (unsigned long long)deq_state->new_deq_seg->dma,
699 deq_state->new_deq_ptr,
700 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
701 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700702 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700703 deq_state->new_deq_seg,
704 deq_state->new_deq_ptr,
705 (u32) deq_state->new_cycle_state);
706 /* Stop the TD queueing code from ringing the doorbell until
707 * this command completes. The HC won't set the dequeue pointer
708 * if the ring is running, and ringing the doorbell starts the
709 * ring running.
710 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700711 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700712}
713
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700714static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700715 struct xhci_virt_ep *ep)
716{
717 ep->ep_state &= ~EP_HALT_PENDING;
718 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
719 * timer is running on another CPU, we don't decrement stop_cmds_pending
720 * (since we didn't successfully stop the watchdog timer).
721 */
722 if (del_timer(&ep->stop_cmd_timer))
723 ep->stop_cmds_pending--;
724}
725
726/* Must be called with xhci->lock held in interrupt context */
727static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300728 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700729{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700730 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700731 struct urb *urb;
732 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700733
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 urb = cur_td->urb;
735 urb_priv = urb->hcpriv;
736 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700737 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700738
Andiry Xu8e51adc2010-07-22 15:23:31 -0700739 /* Only giveback urb when this is the last td in urb */
740 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800741 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
742 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
743 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
744 if (xhci->quirks & XHCI_AMD_PLL_FIX)
745 usb_amd_quirk_pll_enable();
746 }
747 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700748 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700749
750 spin_unlock(&xhci->lock);
751 usb_hcd_giveback_urb(hcd, urb, status);
752 xhci_urb_free_priv(xhci, urb_priv);
753 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700754 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700755}
756
Sarah Sharpae636742009-04-29 19:02:31 -0700757/*
758 * When we get a command completion for a Stop Endpoint Command, we need to
759 * unlink any cancelled TDs from the ring. There are two ways to do that:
760 *
761 * 1. If the HW was in the middle of processing the TD that needs to be
762 * cancelled, then we must move the ring's dequeue pointer past the last TRB
763 * in the TD with a Set Dequeue Pointer Command.
764 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
765 * bit cleared) so that the HW will skip over them.
766 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300767static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700768 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700769{
Sarah Sharpae636742009-04-29 19:02:31 -0700770 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700771 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700772 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700773 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700774 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700775 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700776 struct xhci_td *last_unlinked_td;
777
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700778 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700779
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300780 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700781 virt_dev = xhci->devs[slot_id];
782 if (virt_dev)
783 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
784 event);
785 else
786 xhci_warn(xhci, "Stop endpoint command "
787 "completion for disabled slot %u\n",
788 slot_id);
789 return;
790 }
791
Sarah Sharpae636742009-04-29 19:02:31 -0700792 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100793 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700794 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700795
Sarah Sharp678539c2009-10-27 10:55:52 -0700796 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700797 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700798 ep->stopped_td = NULL;
799 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700800 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700801 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700802 }
Sarah Sharpae636742009-04-29 19:02:31 -0700803
804 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
805 * We have the xHCI lock, so nothing can modify this list until we drop
806 * it. We're also in the event handler, so we can't get re-interrupted
807 * if another Stop Endpoint command completes
808 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700809 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700810 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300811 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
812 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800813 (unsigned long long)xhci_trb_virt_to_dma(
814 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700815 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
816 if (!ep_ring) {
817 /* This shouldn't happen unless a driver is mucking
818 * with the stream ID after submission. This will
819 * leave the TD on the hardware ring, and the hardware
820 * will try to execute it, and may access a buffer
821 * that has already been freed. In the best case, the
822 * hardware will execute it, and the event handler will
823 * ignore the completion event for that TD, since it was
824 * removed from the td_list for that endpoint. In
825 * short, don't muck with the stream ID after
826 * submission.
827 */
828 xhci_warn(xhci, "WARN Cancelled URB %p "
829 "has invalid stream ID %u.\n",
830 cur_td->urb,
831 cur_td->urb->stream_id);
832 goto remove_finished_td;
833 }
Sarah Sharpae636742009-04-29 19:02:31 -0700834 /*
835 * If we stopped on the TD we need to cancel, then we have to
836 * move the xHC endpoint ring dequeue pointer past this TD.
837 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700838 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700839 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
840 cur_td->urb->stream_id,
841 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700842 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700843 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700844remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700845 /*
846 * The event handler won't see a completion for this TD anymore,
847 * so remove it from the endpoint ring's TD list. Keep it in
848 * the cancelled TD list for URB completion later.
849 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700850 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700851 }
852 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700853 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700854
855 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
856 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700857 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700858 slot_id, ep_index,
859 ep->stopped_td->urb->stream_id,
860 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700861 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700862 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700863 /* Otherwise ring the doorbell(s) to restart queued transfers */
864 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700865 }
Florian Wolter526867c2013-08-14 10:33:16 +0200866
867 /* Clear stopped_td and stopped_trb if endpoint is not halted */
868 if (!(ep->ep_state & EP_HALTED)) {
869 ep->stopped_td = NULL;
870 ep->stopped_trb = NULL;
871 }
Sarah Sharpae636742009-04-29 19:02:31 -0700872
873 /*
874 * Drop the lock and complete the URBs in the cancelled TD list.
875 * New TDs to be cancelled might be added to the end of the list before
876 * we can complete all the URBs for the TDs we already unlinked.
877 * So stop when we've completed the URB for the last TD we unlinked.
878 */
879 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700880 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700881 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700882 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700883
884 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700885 /* Doesn't matter what we pass for status, since the core will
886 * just overwrite it (because the URB has been unlinked).
887 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300888 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700889
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700890 /* Stop processing the cancelled list if the watchdog timer is
891 * running.
892 */
893 if (xhci->xhc_state & XHCI_STATE_DYING)
894 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700895 } while (cur_td != last_unlinked_td);
896
897 /* Return to the event handler with xhci->lock re-acquired */
898}
899
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700900/* Watchdog timer function for when a stop endpoint command fails to complete.
901 * In this case, we assume the host controller is broken or dying or dead. The
902 * host may still be completing some other events, so we have to be careful to
903 * let the event ring handler and the URB dequeueing/enqueueing functions know
904 * through xhci->state.
905 *
906 * The timer may also fire if the host takes a very long time to respond to the
907 * command, and the stop endpoint command completion handler cannot delete the
908 * timer before the timer function is called. Another endpoint cancellation may
909 * sneak in before the timer function can grab the lock, and that may queue
910 * another stop endpoint command and add the timer back. So we cannot use a
911 * simple flag to say whether there is a pending stop endpoint command for a
912 * particular endpoint.
913 *
914 * Instead we use a combination of that flag and a counter for the number of
915 * pending stop endpoint commands. If the timer is the tail end of the last
916 * stop endpoint command, and the endpoint's command is still pending, we assume
917 * the host is dying.
918 */
919void xhci_stop_endpoint_command_watchdog(unsigned long arg)
920{
921 struct xhci_hcd *xhci;
922 struct xhci_virt_ep *ep;
923 struct xhci_virt_ep *temp_ep;
924 struct xhci_ring *ring;
925 struct xhci_td *cur_td;
926 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400927 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700928
929 ep = (struct xhci_virt_ep *) arg;
930 xhci = ep->xhci;
931
Don Zickusf43d6232011-10-20 23:52:14 -0400932 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700933
934 ep->stop_cmds_pending--;
935 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300936 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
937 "Stop EP timer ran, but another timer marked "
938 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400939 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700940 return;
941 }
942 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300943 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
944 "Stop EP timer ran, but no command pending, "
945 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400946 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700947 return;
948 }
949
950 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
951 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
952 /* Oops, HC is dead or dying or at least not responding to the stop
953 * endpoint command.
954 */
955 xhci->xhc_state |= XHCI_STATE_DYING;
956 /* Disable interrupts from the host controller and start halting it */
957 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400958 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700959
960 ret = xhci_halt(xhci);
961
Don Zickusf43d6232011-10-20 23:52:14 -0400962 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700963 if (ret < 0) {
964 /* This is bad; the host is not responding to commands and it's
965 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800966 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700967 * disconnect all device drivers under this host. Those
968 * disconnect() methods will wait for all URBs to be unlinked,
969 * so we must complete them.
970 */
971 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
972 xhci_warn(xhci, "Completing active URBs anyway.\n");
973 /* We could turn all TDs on the rings to no-ops. This won't
974 * help if the host has cached part of the ring, and is slow if
975 * we want to preserve the cycle bit. Skip it and hope the host
976 * doesn't touch the memory.
977 */
978 }
979 for (i = 0; i < MAX_HC_SLOTS; i++) {
980 if (!xhci->devs[i])
981 continue;
982 for (j = 0; j < 31; j++) {
983 temp_ep = &xhci->devs[i]->eps[j];
984 ring = temp_ep->ring;
985 if (!ring)
986 continue;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300987 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
988 "Killing URBs for slot ID %u, "
989 "ep index %u", i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 while (!list_empty(&ring->td_list)) {
991 cur_td = list_first_entry(&ring->td_list,
992 struct xhci_td,
993 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700994 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700995 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700996 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700997 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300998 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700999 }
1000 while (!list_empty(&temp_ep->cancelled_td_list)) {
1001 cur_td = list_first_entry(
1002 &temp_ep->cancelled_td_list,
1003 struct xhci_td,
1004 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001005 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001006 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001007 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001008 }
1009 }
1010 }
Don Zickusf43d6232011-10-20 23:52:14 -04001011 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001012 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1013 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001014 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001015 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1016 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001017}
1018
Andiry Xub008df62012-03-05 17:49:34 +08001019
1020static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1021 struct xhci_virt_device *dev,
1022 struct xhci_ring *ep_ring,
1023 unsigned int ep_index)
1024{
1025 union xhci_trb *dequeue_temp;
1026 int num_trbs_free_temp;
1027 bool revert = false;
1028
1029 num_trbs_free_temp = ep_ring->num_trbs_free;
1030 dequeue_temp = ep_ring->dequeue;
1031
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001032 /* If we get two back-to-back stalls, and the first stalled transfer
1033 * ends just before a link TRB, the dequeue pointer will be left on
1034 * the link TRB by the code in the while loop. So we have to update
1035 * the dequeue pointer one segment further, or we'll jump off
1036 * the segment into la-la-land.
1037 */
1038 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1039 ep_ring->deq_seg = ep_ring->deq_seg->next;
1040 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1041 }
1042
Andiry Xub008df62012-03-05 17:49:34 +08001043 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1044 /* We have more usable TRBs */
1045 ep_ring->num_trbs_free++;
1046 ep_ring->dequeue++;
1047 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1048 ep_ring->dequeue)) {
1049 if (ep_ring->dequeue ==
1050 dev->eps[ep_index].queued_deq_ptr)
1051 break;
1052 ep_ring->deq_seg = ep_ring->deq_seg->next;
1053 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1054 }
1055 if (ep_ring->dequeue == dequeue_temp) {
1056 revert = true;
1057 break;
1058 }
1059 }
1060
1061 if (revert) {
1062 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1063 ep_ring->num_trbs_free = num_trbs_free_temp;
1064 }
1065}
1066
Sarah Sharpae636742009-04-29 19:02:31 -07001067/*
1068 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1069 * we need to clear the set deq pending flag in the endpoint ring state, so that
1070 * the TD queueing code can ring the doorbell again. We also need to ring the
1071 * endpoint doorbell to restart the ring, but only if there aren't more
1072 * cancellations pending.
1073 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001074static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001075 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001076{
Sarah Sharpae636742009-04-29 19:02:31 -07001077 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001078 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001079 struct xhci_ring *ep_ring;
1080 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001081 struct xhci_ep_ctx *ep_ctx;
1082 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001083
Matt Evans28ccd292011-03-29 13:40:46 +11001084 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1085 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001086 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001087
1088 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1089 if (!ep_ring) {
1090 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1091 "freed stream ID %u\n",
1092 stream_id);
1093 /* XXX: Harmless??? */
1094 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1095 return;
1096 }
1097
John Yound115b042009-07-27 12:05:15 -07001098 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1099 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001100
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001101 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001102 unsigned int ep_state;
1103 unsigned int slot_state;
1104
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001105 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001106 case COMP_TRB_ERR:
1107 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1108 "of stream ID configuration\n");
1109 break;
1110 case COMP_CTX_STATE:
1111 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1112 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001113 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001114 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001115 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001116 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001117 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1118 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001119 slot_state, ep_state);
1120 break;
1121 case COMP_EBADSLT:
1122 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1123 "slot %u was not enabled.\n", slot_id);
1124 break;
1125 default:
1126 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1127 "completion code of %u.\n",
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001128 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001129 break;
1130 }
1131 /* OK what do we do now? The endpoint state is hosed, and we
1132 * should never get to this point if the synchronization between
1133 * queueing, and endpoint state are correct. This might happen
1134 * if the device gets disconnected after we've finished
1135 * cancelling URBs, which might not be an error...
1136 */
1137 } else {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001138 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1139 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
Matt Evans28ccd292011-03-29 13:40:46 +11001140 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001141 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001142 dev->eps[ep_index].queued_deq_ptr) ==
1143 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001144 /* Update the ring's dequeue segment and dequeue pointer
1145 * to reflect the new position.
1146 */
Andiry Xub008df62012-03-05 17:49:34 +08001147 update_ring_for_set_deq_completion(xhci, dev,
1148 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001149 } else {
1150 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1151 "Ptr command & xHCI internal state.\n");
1152 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1153 dev->eps[ep_index].queued_deq_seg,
1154 dev->eps[ep_index].queued_deq_ptr);
1155 }
Sarah Sharpae636742009-04-29 19:02:31 -07001156 }
1157
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001158 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001159 dev->eps[ep_index].queued_deq_seg = NULL;
1160 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001161 /* Restart any rings with pending URBs */
1162 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001163}
1164
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001165static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001166 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001167{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001168 unsigned int ep_index;
1169
Matt Evans28ccd292011-03-29 13:40:46 +11001170 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171 /* This command will only fail if the endpoint wasn't halted,
1172 * but we don't care.
1173 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001174 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001175 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001176
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001177 /* HW with the reset endpoint quirk needs to have a configure endpoint
1178 * command complete before the endpoint can be used. Queue that here
1179 * because the HW can't handle two commands being queued in a row.
1180 */
1181 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001182 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1183 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001184 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001185 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1186 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001187 xhci_ring_cmd_db(xhci);
1188 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001189 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001190 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001191 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001192 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001193}
Sarah Sharpae636742009-04-29 19:02:31 -07001194
Elric Fub63f4052012-06-27 16:55:43 +08001195/* Complete the command and detele it from the devcie's command queue.
1196 */
1197static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1198 struct xhci_command *command, u32 status)
1199{
1200 command->status = status;
1201 list_del(&command->cmd_list);
1202 if (command->completion)
1203 complete(command->completion);
1204 else
1205 xhci_free_command(xhci, command);
1206}
1207
1208
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001209/* Check to see if a command in the device's command queue matches this one.
1210 * Signal the completion or free the command, and return 1. Return 0 if the
1211 * completed command isn't at the head of the command list.
1212 */
1213static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1214 struct xhci_virt_device *virt_dev,
1215 struct xhci_event_cmd *event)
1216{
1217 struct xhci_command *command;
1218
1219 if (list_empty(&virt_dev->cmd_list))
1220 return 0;
1221
1222 command = list_entry(virt_dev->cmd_list.next,
1223 struct xhci_command, cmd_list);
1224 if (xhci->cmd_ring->dequeue != command->command_trb)
1225 return 0;
1226
Elric Fub63f4052012-06-27 16:55:43 +08001227 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1228 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001229 return 1;
1230}
1231
Elric Fub63f4052012-06-27 16:55:43 +08001232/*
1233 * Finding the command trb need to be cancelled and modifying it to
1234 * NO OP command. And if the command is in device's command wait
1235 * list, finishing and freeing it.
1236 *
1237 * If we can't find the command trb, we think it had already been
1238 * executed.
1239 */
1240static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1241{
1242 struct xhci_segment *cur_seg;
1243 union xhci_trb *cmd_trb;
1244 u32 cycle_state;
1245
1246 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1247 return;
1248
1249 /* find the current segment of command ring */
1250 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1251 xhci->cmd_ring->dequeue, &cycle_state);
1252
Sarah Sharp43a09f72012-10-16 13:17:43 -07001253 if (!cur_seg) {
1254 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1255 xhci->cmd_ring->dequeue,
1256 (unsigned long long)
1257 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1258 xhci->cmd_ring->dequeue));
1259 xhci_debug_ring(xhci, xhci->cmd_ring);
1260 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1261 return;
1262 }
1263
Elric Fub63f4052012-06-27 16:55:43 +08001264 /* find the command trb matched by cd from command ring */
1265 for (cmd_trb = xhci->cmd_ring->dequeue;
1266 cmd_trb != xhci->cmd_ring->enqueue;
1267 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1268 /* If the trb is link trb, continue */
1269 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1270 continue;
1271
1272 if (cur_cd->cmd_trb == cmd_trb) {
1273
1274 /* If the command in device's command list, we should
1275 * finish it and free the command structure.
1276 */
1277 if (cur_cd->command)
1278 xhci_complete_cmd_in_cmd_wait_list(xhci,
1279 cur_cd->command, COMP_CMD_STOP);
1280
1281 /* get cycle state from the origin command trb */
1282 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1283 & TRB_CYCLE;
1284
1285 /* modify the command trb to NO OP command */
1286 cmd_trb->generic.field[0] = 0;
1287 cmd_trb->generic.field[1] = 0;
1288 cmd_trb->generic.field[2] = 0;
1289 cmd_trb->generic.field[3] = cpu_to_le32(
1290 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1291 break;
1292 }
1293 }
1294}
1295
1296static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1297{
1298 struct xhci_cd *cur_cd, *next_cd;
1299
1300 if (list_empty(&xhci->cancel_cmd_list))
1301 return;
1302
1303 list_for_each_entry_safe(cur_cd, next_cd,
1304 &xhci->cancel_cmd_list, cancel_cmd_list) {
1305 xhci_cmd_to_noop(xhci, cur_cd);
1306 list_del(&cur_cd->cancel_cmd_list);
1307 kfree(cur_cd);
1308 }
1309}
1310
1311/*
1312 * traversing the cancel_cmd_list. If the command descriptor according
1313 * to cmd_trb is found, the function free it and return 1, otherwise
1314 * return 0.
1315 */
1316static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1317 union xhci_trb *cmd_trb)
1318{
1319 struct xhci_cd *cur_cd, *next_cd;
1320
1321 if (list_empty(&xhci->cancel_cmd_list))
1322 return 0;
1323
1324 list_for_each_entry_safe(cur_cd, next_cd,
1325 &xhci->cancel_cmd_list, cancel_cmd_list) {
1326 if (cur_cd->cmd_trb == cmd_trb) {
1327 if (cur_cd->command)
1328 xhci_complete_cmd_in_cmd_wait_list(xhci,
1329 cur_cd->command, COMP_CMD_STOP);
1330 list_del(&cur_cd->cancel_cmd_list);
1331 kfree(cur_cd);
1332 return 1;
1333 }
1334 }
1335
1336 return 0;
1337}
1338
1339/*
1340 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1341 * trb pointed by the command ring dequeue pointer is the trb we want to
1342 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1343 * traverse the cancel_cmd_list to trun the all of the commands according
1344 * to command descriptor to NO-OP trb.
1345 */
1346static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1347 int cmd_trb_comp_code)
1348{
1349 int cur_trb_is_good = 0;
1350
1351 /* Searching the cmd trb pointed by the command ring dequeue
1352 * pointer in command descriptor list. If it is found, free it.
1353 */
1354 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1355 xhci->cmd_ring->dequeue);
1356
1357 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1358 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1359 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1360 /* traversing the cancel_cmd_list and canceling
1361 * the command according to command descriptor
1362 */
1363 xhci_cancel_cmd_in_cd_list(xhci);
1364
1365 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1366 /*
1367 * ring command ring doorbell again to restart the
1368 * command ring
1369 */
1370 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1371 xhci_ring_cmd_db(xhci);
1372 }
1373 return cur_trb_is_good;
1374}
1375
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001376static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1377 u32 cmd_comp_code)
1378{
1379 if (cmd_comp_code == COMP_SUCCESS)
1380 xhci->slot_id = slot_id;
1381 else
1382 xhci->slot_id = 0;
1383 complete(&xhci->addr_dev);
1384}
1385
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001386static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1387{
1388 struct xhci_virt_device *virt_dev;
1389
1390 virt_dev = xhci->devs[slot_id];
1391 if (!virt_dev)
1392 return;
1393 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1394 /* Delete default control endpoint resources */
1395 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1396 xhci_free_virt_device(xhci, slot_id);
1397}
1398
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001399static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1400 struct xhci_event_cmd *event, u32 cmd_comp_code)
1401{
1402 struct xhci_virt_device *virt_dev;
1403 struct xhci_input_control_ctx *ctrl_ctx;
1404 unsigned int ep_index;
1405 unsigned int ep_state;
1406 u32 add_flags, drop_flags;
1407
1408 virt_dev = xhci->devs[slot_id];
1409 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1410 return;
1411 /*
1412 * Configure endpoint commands can come from the USB core
1413 * configuration or alt setting changes, or because the HW
1414 * needed an extra configure endpoint command after a reset
1415 * endpoint command or streams were being configured.
1416 * If the command was for a halted endpoint, the xHCI driver
1417 * is not waiting on the configure endpoint command.
1418 */
1419 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1420 if (!ctrl_ctx) {
1421 xhci_warn(xhci, "Could not get input context, bad type.\n");
1422 return;
1423 }
1424
1425 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1426 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1427 /* Input ctx add_flags are the endpoint index plus one */
1428 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1429
1430 /* A usb_set_interface() call directly after clearing a halted
1431 * condition may race on this quirky hardware. Not worth
1432 * worrying about, since this is prototype hardware. Not sure
1433 * if this will work for streams, but streams support was
1434 * untested on this prototype.
1435 */
1436 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1437 ep_index != (unsigned int) -1 &&
1438 add_flags - SLOT_FLAG == drop_flags) {
1439 ep_state = virt_dev->eps[ep_index].ep_state;
1440 if (!(ep_state & EP_HALTED))
1441 goto bandwidth_change;
1442 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1443 "Completed config ep cmd - "
1444 "last ep index = %d, state = %d",
1445 ep_index, ep_state);
1446 /* Clear internal halted state and restart ring(s) */
1447 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1448 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1449 return;
1450 }
1451bandwidth_change:
1452 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1453 "Completed config ep cmd");
1454 virt_dev->cmd_status = cmd_comp_code;
1455 complete(&virt_dev->cmd_completion);
1456 return;
1457}
1458
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001459static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1460 struct xhci_event_cmd *event, u32 cmd_comp_code)
1461{
1462 struct xhci_virt_device *virt_dev;
1463
1464 virt_dev = xhci->devs[slot_id];
1465 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1466 return;
1467 virt_dev->cmd_status = cmd_comp_code;
1468 complete(&virt_dev->cmd_completion);
1469}
1470
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001471static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1472 u32 cmd_comp_code)
1473{
1474 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1475 complete(&xhci->addr_dev);
1476}
1477
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001478static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1479 struct xhci_event_cmd *event)
1480{
1481 struct xhci_virt_device *virt_dev;
1482
1483 xhci_dbg(xhci, "Completed reset device command.\n");
1484 virt_dev = xhci->devs[slot_id];
1485 if (virt_dev)
1486 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1487 else
1488 xhci_warn(xhci, "Reset device command completion "
1489 "for disabled slot %u\n", slot_id);
1490}
1491
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001492static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1493 struct xhci_event_cmd *event)
1494{
1495 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1496 xhci->error_bitmask |= 1 << 6;
1497 return;
1498 }
1499 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1500 "NEC firmware version %2x.%02x",
1501 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1502 NEC_FW_MINOR(le32_to_cpu(event->status)));
1503}
1504
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001505static void handle_cmd_completion(struct xhci_hcd *xhci,
1506 struct xhci_event_cmd *event)
1507{
Matt Evans28ccd292011-03-29 13:40:46 +11001508 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001509 u64 cmd_dma;
1510 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001511 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001512 union xhci_trb *cmd_trb;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001513 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001514
Matt Evans28ccd292011-03-29 13:40:46 +11001515 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001516 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001517 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001518 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001519 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1520 if (cmd_dequeue_dma == 0) {
1521 xhci->error_bitmask |= 1 << 4;
1522 return;
1523 }
1524 /* Does the DMA address match our internal dequeue pointer address? */
1525 if (cmd_dma != (u64) cmd_dequeue_dma) {
1526 xhci->error_bitmask |= 1 << 5;
1527 return;
1528 }
Elric Fub63f4052012-06-27 16:55:43 +08001529
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001530 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001531
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001532 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1533 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001534 /* If the return value is 0, we think the trb pointed by
1535 * command ring dequeue pointer is a good trb. The good
1536 * trb means we don't want to cancel the trb, but it have
1537 * been stopped by host. So we should handle it normally.
1538 * Otherwise, driver should invoke inc_deq() and return.
1539 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001540 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001541 inc_deq(xhci, xhci->cmd_ring);
1542 return;
1543 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001544 /* There is no command to handle if we get a stop event when the
1545 * command ring is empty, event->cmd_trb points to the next
1546 * unset command
1547 */
1548 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1549 return;
Elric Fub63f4052012-06-27 16:55:43 +08001550 }
1551
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001552 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1553 switch (cmd_type) {
1554 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001555 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001556 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001557 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001558 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001559 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001560 case TRB_CONFIG_EP:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001561 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001562 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001563 case TRB_EVAL_CONTEXT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001564 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001565 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001566 case TRB_ADDR_DEV:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001567 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001568 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001569 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001570 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1571 le32_to_cpu(cmd_trb->generic.field[3])));
1572 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001573 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001574 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001575 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1576 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001577 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001578 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001579 case TRB_CMD_NOOP:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001580 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001581 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001582 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1583 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001584 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001585 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001586 case TRB_RESET_DEV:
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001587 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001588 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001589 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001590 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001591 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001592 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001593 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001594 default:
1595 /* Skip over unknown commands on the event ring */
1596 xhci->error_bitmask |= 1 << 6;
1597 break;
1598 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001599 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001600}
1601
Sarah Sharp02386342010-05-24 13:25:28 -07001602static void handle_vendor_event(struct xhci_hcd *xhci,
1603 union xhci_trb *event)
1604{
1605 u32 trb_type;
1606
Matt Evans28ccd292011-03-29 13:40:46 +11001607 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001608 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1609 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1610 handle_cmd_completion(xhci, &event->event_cmd);
1611}
1612
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001613/* @port_id: the one-based port ID from the hardware (indexed from array of all
1614 * port registers -- USB 3.0 and USB 2.0).
1615 *
1616 * Returns a zero-based port number, which is suitable for indexing into each of
1617 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001618 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001619 */
1620static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1621 struct xhci_hcd *xhci, u32 port_id)
1622{
1623 unsigned int i;
1624 unsigned int num_similar_speed_ports = 0;
1625
1626 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1627 * and usb2_ports are 0-based indexes. Count the number of similar
1628 * speed ports, up to 1 port before this port.
1629 */
1630 for (i = 0; i < (port_id - 1); i++) {
1631 u8 port_speed = xhci->port_array[i];
1632
1633 /*
1634 * Skip ports that don't have known speeds, or have duplicate
1635 * Extended Capabilities port speed entries.
1636 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001637 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001638 continue;
1639
1640 /*
1641 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1642 * 1.1 ports are under the USB 2.0 hub. If the port speed
1643 * matches the device speed, it's a similar speed port.
1644 */
1645 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1646 num_similar_speed_ports++;
1647 }
1648 return num_similar_speed_ports;
1649}
1650
Sarah Sharp623bef92011-11-11 14:57:33 -08001651static void handle_device_notification(struct xhci_hcd *xhci,
1652 union xhci_trb *event)
1653{
1654 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001655 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001656
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001657 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001658 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001659 xhci_warn(xhci, "Device Notification event for "
1660 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001661 return;
1662 }
1663
1664 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1665 slot_id);
1666 udev = xhci->devs[slot_id]->udev;
1667 if (udev && udev->parent)
1668 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001669}
1670
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001671static void handle_port_status(struct xhci_hcd *xhci,
1672 union xhci_trb *event)
1673{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001674 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001675 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001676 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001677 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001678 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001679 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001680 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001681 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001682 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001683 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001684
1685 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001686 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001687 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1688 xhci->error_bitmask |= 1 << 8;
1689 }
Matt Evans28ccd292011-03-29 13:40:46 +11001690 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001691 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1692
Sarah Sharp518e8482010-12-15 11:56:29 -08001693 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1694 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001695 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001696 inc_deq(xhci, xhci->event_ring);
1697 return;
Andiry Xu56192532010-10-14 07:23:00 -07001698 }
1699
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001700 /* Figure out which usb_hcd this port is attached to:
1701 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1702 */
1703 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001704
1705 /* Find the right roothub. */
1706 hcd = xhci_to_hcd(xhci);
1707 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1708 hcd = xhci->shared_hcd;
1709
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001710 if (major_revision == 0) {
1711 xhci_warn(xhci, "Event for port %u not in "
1712 "Extended Capabilities, ignoring.\n",
1713 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001714 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001715 goto cleanup;
1716 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001717 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001718 xhci_warn(xhci, "Event for port %u duplicated in"
1719 "Extended Capabilities, ignoring.\n",
1720 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001721 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001722 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001723 }
1724
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001725 /*
1726 * Hardware port IDs reported by a Port Status Change Event include USB
1727 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1728 * resume event, but we first need to translate the hardware port ID
1729 * into the index into the ports on the correct split roothub, and the
1730 * correct bus_state structure.
1731 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001732 bus_state = &xhci->bus_state[hcd_index(hcd)];
1733 if (hcd->speed == HCD_USB3)
1734 port_array = xhci->usb3_ports;
1735 else
1736 port_array = xhci->usb2_ports;
1737 /* Find the faked port hub number */
1738 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1739 port_id);
1740
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001741 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001742 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001743 xhci_dbg(xhci, "resume root hub\n");
1744 usb_hcd_resume_root_hub(hcd);
1745 }
1746
1747 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1748 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1749
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001750 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001751 if (!(temp1 & CMD_RUN)) {
1752 xhci_warn(xhci, "xHC is not running.\n");
1753 goto cleanup;
1754 }
1755
1756 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001757 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001758 /* Set a flag to say the port signaled remote wakeup,
1759 * so we can tell the difference between the end of
1760 * device and host initiated resume.
1761 */
1762 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001763 xhci_test_and_clear_bit(xhci, port_array,
1764 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001765 xhci_set_link_state(xhci, port_array, faked_port_index,
1766 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001767 /* Need to wait until the next link state change
1768 * indicates the device is actually in U0.
1769 */
1770 bogus_port_status = true;
1771 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001772 } else {
1773 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001774 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001775 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001776 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001777 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001778 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001779 /* Do the rest in GetPortStatus */
1780 }
1781 }
1782
Sarah Sharpd93814c2012-01-24 16:39:02 -08001783 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1784 DEV_SUPERSPEED(temp)) {
1785 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001786 /* We've just brought the device into U0 through either the
1787 * Resume state after a device remote wakeup, or through the
1788 * U3Exit state after a host-initiated resume. If it's a device
1789 * initiated remote wake, don't pass up the link state change,
1790 * so the roothub behavior is consistent with external
1791 * USB 3.0 hub behavior.
1792 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001793 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1794 faked_port_index + 1);
1795 if (slot_id && xhci->devs[slot_id])
1796 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001797 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001798 bus_state->port_remote_wakeup &=
1799 ~(1 << faked_port_index);
1800 xhci_test_and_clear_bit(xhci, port_array,
1801 faked_port_index, PORT_PLC);
1802 usb_wakeup_notification(hcd->self.root_hub,
1803 faked_port_index + 1);
1804 bogus_port_status = true;
1805 goto cleanup;
1806 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001807 }
1808
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001809 /*
1810 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1811 * RExit to a disconnect state). If so, let the the driver know it's
1812 * out of the RExit state.
1813 */
1814 if (!DEV_SUPERSPEED(temp) &&
1815 test_and_clear_bit(faked_port_index,
1816 &bus_state->rexit_ports)) {
1817 complete(&bus_state->rexit_done[faked_port_index]);
1818 bogus_port_status = true;
1819 goto cleanup;
1820 }
1821
Andiry Xu6fd45622011-09-23 14:19:50 -07001822 if (hcd->speed != HCD_USB3)
1823 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1824 PORT_PLC);
1825
Andiry Xu56192532010-10-14 07:23:00 -07001826cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001827 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001828 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001829
Sarah Sharp386139d2011-03-24 08:02:58 -07001830 /* Don't make the USB core poll the roothub if we got a bad port status
1831 * change event. Besides, at that point we can't tell which roothub
1832 * (USB 2.0 or USB 3.0) to kick.
1833 */
1834 if (bogus_port_status)
1835 return;
1836
Sarah Sharpc52804a2012-11-27 12:30:23 -08001837 /*
1838 * xHCI port-status-change events occur when the "or" of all the
1839 * status-change bits in the portsc register changes from 0 to 1.
1840 * New status changes won't cause an event if any other change
1841 * bits are still set. When an event occurs, switch over to
1842 * polling to avoid losing status changes.
1843 */
1844 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1845 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001846 spin_unlock(&xhci->lock);
1847 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001848 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001849 spin_lock(&xhci->lock);
1850}
1851
1852/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001853 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1854 * at end_trb, which may be in another segment. If the suspect DMA address is a
1855 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1856 * returns 0.
1857 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001858struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001859 union xhci_trb *start_trb,
1860 union xhci_trb *end_trb,
1861 dma_addr_t suspect_dma)
1862{
1863 dma_addr_t start_dma;
1864 dma_addr_t end_seg_dma;
1865 dma_addr_t end_trb_dma;
1866 struct xhci_segment *cur_seg;
1867
Sarah Sharp23e3be12009-04-29 19:05:20 -07001868 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001869 cur_seg = start_seg;
1870
1871 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001872 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001873 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001874 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001875 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001876 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001877 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001878 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001879
1880 if (end_trb_dma > 0) {
1881 /* The end TRB is in this segment, so suspect should be here */
1882 if (start_dma <= end_trb_dma) {
1883 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1884 return cur_seg;
1885 } else {
1886 /* Case for one segment with
1887 * a TD wrapped around to the top
1888 */
1889 if ((suspect_dma >= start_dma &&
1890 suspect_dma <= end_seg_dma) ||
1891 (suspect_dma >= cur_seg->dma &&
1892 suspect_dma <= end_trb_dma))
1893 return cur_seg;
1894 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001895 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001896 } else {
1897 /* Might still be somewhere in this segment */
1898 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1899 return cur_seg;
1900 }
1901 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001902 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001903 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001904
Randy Dunlap326b4812010-04-19 08:53:50 -07001905 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001906}
1907
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001908static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1909 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001910 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001911 struct xhci_td *td, union xhci_trb *event_trb)
1912{
1913 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1914 ep->ep_state |= EP_HALTED;
1915 ep->stopped_td = td;
1916 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001917 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001918
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001919 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1920 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001921
1922 ep->stopped_td = NULL;
1923 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001924 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001925
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001926 xhci_ring_cmd_db(xhci);
1927}
1928
1929/* Check if an error has halted the endpoint ring. The class driver will
1930 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1931 * However, a babble and other errors also halt the endpoint ring, and the class
1932 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1933 * Ring Dequeue Pointer command manually.
1934 */
1935static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1936 struct xhci_ep_ctx *ep_ctx,
1937 unsigned int trb_comp_code)
1938{
1939 /* TRB completion codes that may require a manual halt cleanup */
1940 if (trb_comp_code == COMP_TX_ERR ||
1941 trb_comp_code == COMP_BABBLE ||
1942 trb_comp_code == COMP_SPLIT_ERR)
1943 /* The 0.96 spec says a babbling control endpoint
1944 * is not halted. The 0.96 spec says it is. Some HW
1945 * claims to be 0.95 compliant, but it halts the control
1946 * endpoint anyway. Check if a babble halted the
1947 * endpoint.
1948 */
Matt Evansf5960b62011-06-01 10:22:55 +10001949 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1950 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001951 return 1;
1952
1953 return 0;
1954}
1955
Sarah Sharpb45b5062009-12-09 15:59:06 -08001956int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1957{
1958 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1959 /* Vendor defined "informational" completion code,
1960 * treat as not-an-error.
1961 */
1962 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1963 trb_comp_code);
1964 xhci_dbg(xhci, "Treating code as success.\n");
1965 return 1;
1966 }
1967 return 0;
1968}
1969
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001970/*
Andiry Xu4422da62010-07-22 15:22:55 -07001971 * Finish the td processing, remove the td from td list;
1972 * Return 1 if the urb can be given back.
1973 */
1974static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1975 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1976 struct xhci_virt_ep *ep, int *status, bool skip)
1977{
1978 struct xhci_virt_device *xdev;
1979 struct xhci_ring *ep_ring;
1980 unsigned int slot_id;
1981 int ep_index;
1982 struct urb *urb = NULL;
1983 struct xhci_ep_ctx *ep_ctx;
1984 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001985 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001986 u32 trb_comp_code;
1987
Matt Evans28ccd292011-03-29 13:40:46 +11001988 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001989 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001990 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1991 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001992 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001993 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001994
1995 if (skip)
1996 goto td_cleanup;
1997
1998 if (trb_comp_code == COMP_STOP_INVAL ||
1999 trb_comp_code == COMP_STOP) {
2000 /* The Endpoint Stop Command completion will take care of any
2001 * stopped TDs. A stopped TD may be restarted, so don't update
2002 * the ring dequeue pointer or take this TD off any lists yet.
2003 */
2004 ep->stopped_td = td;
2005 ep->stopped_trb = event_trb;
2006 return 0;
2007 } else {
2008 if (trb_comp_code == COMP_STALL) {
2009 /* The transfer is completed from the driver's
2010 * perspective, but we need to issue a set dequeue
2011 * command for this stalled endpoint to move the dequeue
2012 * pointer past the TD. We can't do that here because
2013 * the halt condition must be cleared first. Let the
2014 * USB class driver clear the stall later.
2015 */
2016 ep->stopped_td = td;
2017 ep->stopped_trb = event_trb;
2018 ep->stopped_stream = ep_ring->stream_id;
2019 } else if (xhci_requires_manual_halt_cleanup(xhci,
2020 ep_ctx, trb_comp_code)) {
2021 /* Other types of errors halt the endpoint, but the
2022 * class driver doesn't call usb_reset_endpoint() unless
2023 * the error is -EPIPE. Clear the halted status in the
2024 * xHCI hardware manually.
2025 */
2026 xhci_cleanup_halted_endpoint(xhci,
2027 slot_id, ep_index, ep_ring->stream_id,
2028 td, event_trb);
2029 } else {
2030 /* Update ring dequeue pointer */
2031 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002032 inc_deq(xhci, ep_ring);
2033 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002034 }
2035
2036td_cleanup:
2037 /* Clean up the endpoint's TD list */
2038 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002039 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002040
2041 /* Do one last check of the actual transfer length.
2042 * If the host controller said we transferred more data than
2043 * the buffer length, urb->actual_length will be a very big
2044 * number (since it's unsigned). Play it safe and say we didn't
2045 * transfer anything.
2046 */
2047 if (urb->actual_length > urb->transfer_buffer_length) {
2048 xhci_warn(xhci, "URB transfer length is wrong, "
2049 "xHC issue? req. len = %u, "
2050 "act. len = %u\n",
2051 urb->transfer_buffer_length,
2052 urb->actual_length);
2053 urb->actual_length = 0;
2054 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2055 *status = -EREMOTEIO;
2056 else
2057 *status = 0;
2058 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002059 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002060 /* Was this TD slated to be cancelled but completed anyway? */
2061 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002062 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002063
Andiry Xu8e51adc2010-07-22 15:23:31 -07002064 urb_priv->td_cnt++;
2065 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002066 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002067 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002068 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2069 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2070 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2071 == 0) {
2072 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2073 usb_amd_quirk_pll_enable();
2074 }
2075 }
2076 }
Andiry Xu4422da62010-07-22 15:22:55 -07002077 }
2078
2079 return ret;
2080}
2081
2082/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002083 * Process control tds, update urb status and actual_length.
2084 */
2085static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2086 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2087 struct xhci_virt_ep *ep, int *status)
2088{
2089 struct xhci_virt_device *xdev;
2090 struct xhci_ring *ep_ring;
2091 unsigned int slot_id;
2092 int ep_index;
2093 struct xhci_ep_ctx *ep_ctx;
2094 u32 trb_comp_code;
2095
Matt Evans28ccd292011-03-29 13:40:46 +11002096 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002097 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002098 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2099 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002100 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002101 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002102
Andiry Xu8af56be2010-07-22 15:23:03 -07002103 switch (trb_comp_code) {
2104 case COMP_SUCCESS:
2105 if (event_trb == ep_ring->dequeue) {
2106 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2107 "without IOC set??\n");
2108 *status = -ESHUTDOWN;
2109 } else if (event_trb != td->last_trb) {
2110 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2111 "without IOC set??\n");
2112 *status = -ESHUTDOWN;
2113 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002114 *status = 0;
2115 }
2116 break;
2117 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002118 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2119 *status = -EREMOTEIO;
2120 else
2121 *status = 0;
2122 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002123 case COMP_STOP_INVAL:
2124 case COMP_STOP:
2125 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002126 default:
2127 if (!xhci_requires_manual_halt_cleanup(xhci,
2128 ep_ctx, trb_comp_code))
2129 break;
2130 xhci_dbg(xhci, "TRB error code %u, "
2131 "halted endpoint index = %u\n",
2132 trb_comp_code, ep_index);
2133 /* else fall through */
2134 case COMP_STALL:
2135 /* Did we transfer part of the data (middle) phase? */
2136 if (event_trb != ep_ring->dequeue &&
2137 event_trb != td->last_trb)
2138 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302139 td->urb->transfer_buffer_length -
2140 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002141 else
2142 td->urb->actual_length = 0;
2143
2144 xhci_cleanup_halted_endpoint(xhci,
2145 slot_id, ep_index, 0, td, event_trb);
2146 return finish_td(xhci, td, event_trb, event, ep, status, true);
2147 }
2148 /*
2149 * Did we transfer any data, despite the errors that might have
2150 * happened? I.e. did we get past the setup stage?
2151 */
2152 if (event_trb != ep_ring->dequeue) {
2153 /* The event was for the status stage */
2154 if (event_trb == td->last_trb) {
2155 if (td->urb->actual_length != 0) {
2156 /* Don't overwrite a previously set error code
2157 */
2158 if ((*status == -EINPROGRESS || *status == 0) &&
2159 (td->urb->transfer_flags
2160 & URB_SHORT_NOT_OK))
2161 /* Did we already see a short data
2162 * stage? */
2163 *status = -EREMOTEIO;
2164 } else {
2165 td->urb->actual_length =
2166 td->urb->transfer_buffer_length;
2167 }
2168 } else {
2169 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002170 td->urb->actual_length =
2171 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302172 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002173 xhci_dbg(xhci, "Waiting for status "
2174 "stage event\n");
2175 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002176 }
2177 }
2178
2179 return finish_td(xhci, td, event_trb, event, ep, status, false);
2180}
2181
2182/*
Andiry Xu04e51902010-07-22 15:23:39 -07002183 * Process isochronous tds, update urb packet status and actual_length.
2184 */
2185static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2186 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2187 struct xhci_virt_ep *ep, int *status)
2188{
2189 struct xhci_ring *ep_ring;
2190 struct urb_priv *urb_priv;
2191 int idx;
2192 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002193 union xhci_trb *cur_trb;
2194 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002195 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002196 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002197 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002198
Matt Evans28ccd292011-03-29 13:40:46 +11002199 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2200 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002201 urb_priv = td->urb->hcpriv;
2202 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002203 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002204
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002205 /* handle completion code */
2206 switch (trb_comp_code) {
2207 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302208 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002209 frame->status = 0;
2210 break;
2211 }
2212 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2213 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002214 case COMP_SHORT_TX:
2215 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2216 -EREMOTEIO : 0;
2217 break;
2218 case COMP_BW_OVER:
2219 frame->status = -ECOMM;
2220 skip_td = true;
2221 break;
2222 case COMP_BUFF_OVER:
2223 case COMP_BABBLE:
2224 frame->status = -EOVERFLOW;
2225 skip_td = true;
2226 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002227 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002228 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002229 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002230 frame->status = -EPROTO;
2231 skip_td = true;
2232 break;
2233 case COMP_STOP:
2234 case COMP_STOP_INVAL:
2235 break;
2236 default:
2237 frame->status = -1;
2238 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002239 }
2240
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002241 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2242 frame->actual_length = frame->length;
2243 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002244 } else {
2245 for (cur_trb = ep_ring->dequeue,
2246 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2247 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002248 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2249 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002250 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002251 }
Matt Evans28ccd292011-03-29 13:40:46 +11002252 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302253 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002254
2255 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002256 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002257 td->urb->actual_length += len;
2258 }
2259 }
2260
Andiry Xu04e51902010-07-22 15:23:39 -07002261 return finish_td(xhci, td, event_trb, event, ep, status, false);
2262}
2263
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002264static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2265 struct xhci_transfer_event *event,
2266 struct xhci_virt_ep *ep, int *status)
2267{
2268 struct xhci_ring *ep_ring;
2269 struct urb_priv *urb_priv;
2270 struct usb_iso_packet_descriptor *frame;
2271 int idx;
2272
Matt Evansf6975312011-06-01 13:01:01 +10002273 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002274 urb_priv = td->urb->hcpriv;
2275 idx = urb_priv->td_cnt;
2276 frame = &td->urb->iso_frame_desc[idx];
2277
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002278 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002279 frame->status = -EXDEV;
2280
2281 /* calc actual length */
2282 frame->actual_length = 0;
2283
2284 /* Update ring dequeue pointer */
2285 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002286 inc_deq(xhci, ep_ring);
2287 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002288
2289 return finish_td(xhci, td, NULL, event, ep, status, true);
2290}
2291
Andiry Xu04e51902010-07-22 15:23:39 -07002292/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002293 * Process bulk and interrupt tds, update urb status and actual_length.
2294 */
2295static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2296 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2297 struct xhci_virt_ep *ep, int *status)
2298{
2299 struct xhci_ring *ep_ring;
2300 union xhci_trb *cur_trb;
2301 struct xhci_segment *cur_seg;
2302 u32 trb_comp_code;
2303
Matt Evans28ccd292011-03-29 13:40:46 +11002304 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2305 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002306
2307 switch (trb_comp_code) {
2308 case COMP_SUCCESS:
2309 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002310 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302311 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002312 xhci_warn(xhci, "WARN Successful completion "
2313 "on short TX\n");
2314 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2315 *status = -EREMOTEIO;
2316 else
2317 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002318 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2319 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002320 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002321 *status = 0;
2322 }
2323 break;
2324 case COMP_SHORT_TX:
2325 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2326 *status = -EREMOTEIO;
2327 else
2328 *status = 0;
2329 break;
2330 default:
2331 /* Others already handled above */
2332 break;
2333 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002334 if (trb_comp_code == COMP_SHORT_TX)
2335 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2336 "%d bytes untransferred\n",
2337 td->urb->ep->desc.bEndpointAddress,
2338 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302339 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002340 /* Fast path - was this the last TRB in the TD for this URB? */
2341 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302342 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002343 td->urb->actual_length =
2344 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302345 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002346 if (td->urb->transfer_buffer_length <
2347 td->urb->actual_length) {
2348 xhci_warn(xhci, "HC gave bad length "
2349 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302350 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002351 td->urb->actual_length = 0;
2352 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2353 *status = -EREMOTEIO;
2354 else
2355 *status = 0;
2356 }
2357 /* Don't overwrite a previously set error code */
2358 if (*status == -EINPROGRESS) {
2359 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2360 *status = -EREMOTEIO;
2361 else
2362 *status = 0;
2363 }
2364 } else {
2365 td->urb->actual_length =
2366 td->urb->transfer_buffer_length;
2367 /* Ignore a short packet completion if the
2368 * untransferred length was zero.
2369 */
2370 if (*status == -EREMOTEIO)
2371 *status = 0;
2372 }
2373 } else {
2374 /* Slow path - walk the list, starting from the dequeue
2375 * pointer, to get the actual length transferred.
2376 */
2377 td->urb->actual_length = 0;
2378 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2379 cur_trb != event_trb;
2380 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002381 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2382 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002383 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002384 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002385 }
2386 /* If the ring didn't stop on a Link or No-op TRB, add
2387 * in the actual bytes transferred from the Normal TRB
2388 */
2389 if (trb_comp_code != COMP_STOP_INVAL)
2390 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002391 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302392 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002393 }
2394
2395 return finish_td(xhci, td, event_trb, event, ep, status, false);
2396}
2397
2398/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002399 * If this function returns an error condition, it means it got a Transfer
2400 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2401 * At this point, the host controller is probably hosed and should be reset.
2402 */
2403static int handle_tx_event(struct xhci_hcd *xhci,
2404 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002405 __releases(&xhci->lock)
2406 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002407{
2408 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002409 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002410 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002411 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002412 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002413 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002414 dma_addr_t event_dma;
2415 struct xhci_segment *event_seg;
2416 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002417 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002418 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002419 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002420 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002421 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002422 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002423 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002424 int td_num = 0;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002425
Matt Evans28ccd292011-03-29 13:40:46 +11002426 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002427 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002428 if (!xdev) {
2429 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002430 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002431 (unsigned long long) xhci_trb_virt_to_dma(
2432 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002433 xhci->event_ring->dequeue),
2434 lower_32_bits(le64_to_cpu(event->buffer)),
2435 upper_32_bits(le64_to_cpu(event->buffer)),
2436 le32_to_cpu(event->transfer_len),
2437 le32_to_cpu(event->flags));
2438 xhci_dbg(xhci, "Event ring:\n");
2439 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002440 return -ENODEV;
2441 }
2442
2443 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002444 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002445 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002446 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002447 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002448 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002449 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2450 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002451 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2452 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002453 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002454 (unsigned long long) xhci_trb_virt_to_dma(
2455 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002456 xhci->event_ring->dequeue),
2457 lower_32_bits(le64_to_cpu(event->buffer)),
2458 upper_32_bits(le64_to_cpu(event->buffer)),
2459 le32_to_cpu(event->transfer_len),
2460 le32_to_cpu(event->flags));
2461 xhci_dbg(xhci, "Event ring:\n");
2462 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002463 return -ENODEV;
2464 }
2465
Andiry Xuc2d7b492011-09-19 16:05:12 -07002466 /* Count current td numbers if ep->skip is set */
2467 if (ep->skip) {
2468 list_for_each(tmp, &ep_ring->td_list)
2469 td_num++;
2470 }
2471
Matt Evans28ccd292011-03-29 13:40:46 +11002472 event_dma = le64_to_cpu(event->buffer);
2473 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002474 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002475 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002476 /* Skip codes that require special handling depending on
2477 * transfer type
2478 */
2479 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302480 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002481 break;
2482 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2483 trb_comp_code = COMP_SHORT_TX;
2484 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002485 xhci_warn_ratelimited(xhci,
2486 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002487 case COMP_SHORT_TX:
2488 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002489 case COMP_STOP:
2490 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2491 break;
2492 case COMP_STOP_INVAL:
2493 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2494 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002495 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002496 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002497 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002498 status = -EPIPE;
2499 break;
2500 case COMP_TRB_ERR:
2501 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2502 status = -EILSEQ;
2503 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002504 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002505 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002506 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002507 status = -EPROTO;
2508 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002509 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002510 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002511 status = -EOVERFLOW;
2512 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002513 case COMP_DB_ERR:
2514 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2515 status = -ENOSR;
2516 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002517 case COMP_BW_OVER:
2518 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2519 break;
2520 case COMP_BUFF_OVER:
2521 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2522 break;
2523 case COMP_UNDERRUN:
2524 /*
2525 * When the Isoch ring is empty, the xHC will generate
2526 * a Ring Overrun Event for IN Isoch endpoint or Ring
2527 * Underrun Event for OUT Isoch endpoint.
2528 */
2529 xhci_dbg(xhci, "underrun event on endpoint\n");
2530 if (!list_empty(&ep_ring->td_list))
2531 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2532 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002533 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2534 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002535 goto cleanup;
2536 case COMP_OVERRUN:
2537 xhci_dbg(xhci, "overrun event on endpoint\n");
2538 if (!list_empty(&ep_ring->td_list))
2539 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2540 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002541 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2542 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002543 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002544 case COMP_DEV_ERR:
2545 xhci_warn(xhci, "WARN: detect an incompatible device");
2546 status = -EPROTO;
2547 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002548 case COMP_MISSED_INT:
2549 /*
2550 * When encounter missed service error, one or more isoc tds
2551 * may be missed by xHC.
2552 * Set skip flag of the ep_ring; Complete the missed tds as
2553 * short transfer when process the ep_ring next time.
2554 */
2555 ep->skip = true;
2556 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2557 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002558 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002559 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002560 status = 0;
2561 break;
2562 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002563 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2564 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002565 goto cleanup;
2566 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002567
Andiry Xud18240d2010-07-22 15:23:25 -07002568 do {
2569 /* This TRB should be in the TD at the head of this ring's
2570 * TD list.
2571 */
2572 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002573 /*
2574 * A stopped endpoint may generate an extra completion
2575 * event if the device was suspended. Don't print
2576 * warnings.
2577 */
2578 if (!(trb_comp_code == COMP_STOP ||
2579 trb_comp_code == COMP_STOP_INVAL)) {
2580 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2581 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2582 ep_index);
2583 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2584 (le32_to_cpu(event->flags) &
2585 TRB_TYPE_BITMASK)>>10);
2586 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2587 }
Andiry Xud18240d2010-07-22 15:23:25 -07002588 if (ep->skip) {
2589 ep->skip = false;
2590 xhci_dbg(xhci, "td_list is empty while skip "
2591 "flag set. Clear skip flag.\n");
2592 }
2593 ret = 0;
2594 goto cleanup;
2595 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002596
Andiry Xuc2d7b492011-09-19 16:05:12 -07002597 /* We've skipped all the TDs on the ep ring when ep->skip set */
2598 if (ep->skip && td_num == 0) {
2599 ep->skip = false;
2600 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2601 "Clear skip flag.\n");
2602 ret = 0;
2603 goto cleanup;
2604 }
2605
Andiry Xud18240d2010-07-22 15:23:25 -07002606 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002607 if (ep->skip)
2608 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002609
Andiry Xud18240d2010-07-22 15:23:25 -07002610 /* Is this a TRB in the currently executing TD? */
2611 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2612 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002613
2614 /*
2615 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2616 * is not in the current TD pointed by ep_ring->dequeue because
2617 * that the hardware dequeue pointer still at the previous TRB
2618 * of the current TD. The previous TRB maybe a Link TD or the
2619 * last TRB of the previous TD. The command completion handle
2620 * will take care the rest.
2621 */
2622 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2623 ret = 0;
2624 goto cleanup;
2625 }
2626
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002627 if (!event_seg) {
2628 if (!ep->skip ||
2629 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002630 /* Some host controllers give a spurious
2631 * successful event after a short transfer.
2632 * Ignore it.
2633 */
2634 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2635 ep_ring->last_td_was_short) {
2636 ep_ring->last_td_was_short = false;
2637 ret = 0;
2638 goto cleanup;
2639 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002640 /* HC is busted, give up! */
2641 xhci_err(xhci,
2642 "ERROR Transfer event TRB DMA ptr not "
2643 "part of current TD\n");
2644 return -ESHUTDOWN;
2645 }
2646
2647 ret = skip_isoc_td(xhci, td, event, ep, &status);
2648 goto cleanup;
2649 }
Sarah Sharpad808332011-05-25 10:43:56 -07002650 if (trb_comp_code == COMP_SHORT_TX)
2651 ep_ring->last_td_was_short = true;
2652 else
2653 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002654
2655 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002656 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2657 ep->skip = false;
2658 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002659
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002660 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2661 sizeof(*event_trb)];
2662 /*
2663 * No-op TRB should not trigger interrupts.
2664 * If event_trb is a no-op TRB, it means the
2665 * corresponding TD has been cancelled. Just ignore
2666 * the TD.
2667 */
Matt Evansf5960b62011-06-01 10:22:55 +10002668 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002669 xhci_dbg(xhci,
2670 "event_trb is a no-op TRB. Skip it\n");
2671 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002672 }
2673
2674 /* Now update the urb's actual_length and give back to
2675 * the core
2676 */
2677 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2678 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2679 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002680 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2681 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2682 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002683 else
2684 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2685 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002686
2687cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002688 /*
2689 * Do not update event ring dequeue pointer if ep->skip is set.
2690 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002691 */
Andiry Xud18240d2010-07-22 15:23:25 -07002692 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002693 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002694 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002695
Andiry Xud18240d2010-07-22 15:23:25 -07002696 if (ret) {
2697 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002698 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002699 /* Leave the TD around for the reset endpoint function
2700 * to use(but only if it's not a control endpoint,
2701 * since we already queued the Set TR dequeue pointer
2702 * command for stalled control endpoints).
2703 */
2704 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2705 (trb_comp_code != COMP_STALL &&
2706 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002707 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002708 else
2709 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002710
Sarah Sharp214f76f2010-10-26 11:22:02 -07002711 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002712 if ((urb->actual_length != urb->transfer_buffer_length &&
2713 (urb->transfer_flags &
2714 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002715 (status != 0 &&
2716 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002717 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002718 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002719 urb, urb->actual_length,
2720 urb->transfer_buffer_length,
2721 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002722 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002723 /* EHCI, UHCI, and OHCI always unconditionally set the
2724 * urb->status of an isochronous endpoint to 0.
2725 */
2726 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2727 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002728 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002729 spin_lock(&xhci->lock);
2730 }
2731
2732 /*
2733 * If ep->skip is set, it means there are missed tds on the
2734 * endpoint ring need to take care of.
2735 * Process them as short transfer until reach the td pointed by
2736 * the event.
2737 */
2738 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2739
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002740 return 0;
2741}
2742
2743/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002744 * This function handles all OS-owned events on the event ring. It may drop
2745 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002746 * Returns >0 for "possibly more events to process" (caller should call again),
2747 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002748 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002749static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002750{
2751 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002752 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002753 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002754
2755 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2756 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002757 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002758 }
2759
2760 event = xhci->event_ring->dequeue;
2761 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002762 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2763 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002764 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002765 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002766 }
2767
Matt Evans92a3da42011-03-29 13:40:51 +11002768 /*
2769 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2770 * speculative reads of the event's flags/data below.
2771 */
2772 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002773 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002774 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002775 case TRB_TYPE(TRB_COMPLETION):
2776 handle_cmd_completion(xhci, &event->event_cmd);
2777 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002778 case TRB_TYPE(TRB_PORT_STATUS):
2779 handle_port_status(xhci, event);
2780 update_ptrs = 0;
2781 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002782 case TRB_TYPE(TRB_TRANSFER):
2783 ret = handle_tx_event(xhci, &event->trans_event);
2784 if (ret < 0)
2785 xhci->error_bitmask |= 1 << 9;
2786 else
2787 update_ptrs = 0;
2788 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002789 case TRB_TYPE(TRB_DEV_NOTE):
2790 handle_device_notification(xhci, event);
2791 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002792 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002793 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2794 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002795 handle_vendor_event(xhci, event);
2796 else
2797 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002798 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002799 /* Any of the above functions may drop and re-acquire the lock, so check
2800 * to make sure a watchdog timer didn't mark the host as non-responsive.
2801 */
2802 if (xhci->xhc_state & XHCI_STATE_DYING) {
2803 xhci_dbg(xhci, "xHCI host dying, returning from "
2804 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002805 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002806 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002807
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002808 if (update_ptrs)
2809 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002810 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002811
Matt Evans9dee9a22011-03-29 13:41:02 +11002812 /* Are there more items on the event ring? Caller will call us again to
2813 * check.
2814 */
2815 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002816}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002817
2818/*
2819 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2820 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2821 * indicators of an event TRB error, but we check the status *first* to be safe.
2822 */
2823irqreturn_t xhci_irq(struct usb_hcd *hcd)
2824{
2825 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002826 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002827 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002828 union xhci_trb *event_ring_deq;
2829 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002830
2831 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002832 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002833 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002834 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002835 goto hw_died;
2836
Sarah Sharpc21599a2010-07-29 22:13:00 -07002837 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002838 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002839 return IRQ_NONE;
2840 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002841 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002842 xhci_warn(xhci, "WARNING: Host System Error\n");
2843 xhci_halt(xhci);
2844hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002845 spin_unlock(&xhci->lock);
2846 return -ESHUTDOWN;
2847 }
2848
Sarah Sharpbda53142010-07-29 22:12:38 -07002849 /*
2850 * Clear the op reg interrupt status first,
2851 * so we can receive interrupts from other MSI-X interrupters.
2852 * Write 1 to clear the interrupt status.
2853 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002854 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002855 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002856 /* FIXME when MSI-X is supported and there are multiple vectors */
2857 /* Clear the MSI-X event interrupt status */
2858
Felipe Balbicd704692012-02-29 16:46:23 +02002859 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002860 u32 irq_pending;
2861 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002862 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002863 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002864 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002865 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002866
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002867 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002868 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2869 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002870 /* Clear the event handler busy flag (RW1C);
2871 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002872 */
Xenia Ragiadakoue8b37332013-11-15 05:34:08 +02002873 temp_64 = readq(&xhci->ir_set->erst_dequeue);
Xenia Ragiadakou7dd09a12013-11-15 05:34:09 +02002874 writeq(temp_64 | ERST_EHB, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002875 spin_unlock(&xhci->lock);
2876
2877 return IRQ_HANDLED;
2878 }
2879
2880 event_ring_deq = xhci->event_ring->dequeue;
2881 /* FIXME this should be a delayed service routine
2882 * that clears the EHB.
2883 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002884 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002885
Xenia Ragiadakoue8b37332013-11-15 05:34:08 +02002886 temp_64 = readq(&xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002887 /* If necessary, update the HW's version of the event ring deq ptr. */
2888 if (event_ring_deq != xhci->event_ring->dequeue) {
2889 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2890 xhci->event_ring->dequeue);
2891 if (deq == 0)
2892 xhci_warn(xhci, "WARN something wrong with SW event "
2893 "ring dequeue ptr.\n");
2894 /* Update HC event ring dequeue pointer */
2895 temp_64 &= ERST_PTR_MASK;
2896 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2897 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002898
2899 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002900 temp_64 |= ERST_EHB;
Xenia Ragiadakou7dd09a12013-11-15 05:34:09 +02002901 writeq(temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002902
Sarah Sharp9032cd52010-07-29 22:12:29 -07002903 spin_unlock(&xhci->lock);
2904
2905 return IRQ_HANDLED;
2906}
2907
Alex Shi851ec162013-05-24 10:54:19 +08002908irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002909{
Alan Stern968b8222011-11-03 12:03:38 -04002910 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002911}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002912
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002913/**** Endpoint Ring Operations ****/
2914
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002915/*
2916 * Generic function for queueing a TRB on a ring.
2917 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002918 *
2919 * @more_trbs_coming: Will you enqueue more TRBs before calling
2920 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002921 */
2922static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002923 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002924 u32 field1, u32 field2, u32 field3, u32 field4)
2925{
2926 struct xhci_generic_trb *trb;
2927
2928 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002929 trb->field[0] = cpu_to_le32(field1);
2930 trb->field[1] = cpu_to_le32(field2);
2931 trb->field[2] = cpu_to_le32(field3);
2932 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002933 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002934}
2935
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002936/*
2937 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2938 * FIXME allocate segments if the ring is full.
2939 */
2940static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002941 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002942{
Andiry Xu8dfec612012-03-05 17:49:37 +08002943 unsigned int num_trbs_needed;
2944
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002945 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002946 switch (ep_state) {
2947 case EP_STATE_DISABLED:
2948 /*
2949 * USB core changed config/interfaces without notifying us,
2950 * or hardware is reporting the wrong state.
2951 */
2952 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2953 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002954 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002955 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002956 /* FIXME event handling code for error needs to clear it */
2957 /* XXX not sure if this should be -ENOENT or not */
2958 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002959 case EP_STATE_HALTED:
2960 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002961 case EP_STATE_STOPPED:
2962 case EP_STATE_RUNNING:
2963 break;
2964 default:
2965 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2966 /*
2967 * FIXME issue Configure Endpoint command to try to get the HC
2968 * back into a known state.
2969 */
2970 return -EINVAL;
2971 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002972
2973 while (1) {
2974 if (room_on_ring(xhci, ep_ring, num_trbs))
2975 break;
2976
2977 if (ep_ring == xhci->cmd_ring) {
2978 xhci_err(xhci, "Do not support expand command ring\n");
2979 return -ENOMEM;
2980 }
2981
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002982 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2983 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002984 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2985 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2986 mem_flags)) {
2987 xhci_err(xhci, "Ring expansion failed\n");
2988 return -ENOMEM;
2989 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002990 }
John Youn6c12db92010-05-10 15:33:00 -07002991
2992 if (enqueue_is_link_trb(ep_ring)) {
2993 struct xhci_ring *ring = ep_ring;
2994 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002995
John Youn6c12db92010-05-10 15:33:00 -07002996 next = ring->enqueue;
2997
2998 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002999 /* If we're not dealing with 0.95 hardware or isoc rings
3000 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07003001 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08003002 if (!xhci_link_trb_quirk(xhci) &&
3003 !(ring->type == TYPE_ISOC &&
3004 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11003005 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003006 else
Matt Evans28ccd292011-03-29 13:40:46 +11003007 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003008
3009 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003010 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003011
3012 /* Toggle the cycle bit after the last ring segment. */
3013 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3014 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003015 }
3016 ring->enq_seg = ring->enq_seg->next;
3017 ring->enqueue = ring->enq_seg->trbs;
3018 next = ring->enqueue;
3019 }
3020 }
3021
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003022 return 0;
3023}
3024
Sarah Sharp23e3be12009-04-29 19:05:20 -07003025static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003026 struct xhci_virt_device *xdev,
3027 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003028 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003029 unsigned int num_trbs,
3030 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003031 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003032 gfp_t mem_flags)
3033{
3034 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003035 struct urb_priv *urb_priv;
3036 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003037 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003038 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003039
3040 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3041 if (!ep_ring) {
3042 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3043 stream_id);
3044 return -EINVAL;
3045 }
3046
3047 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003048 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003049 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003050 if (ret)
3051 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003052
Andiry Xu8e51adc2010-07-22 15:23:31 -07003053 urb_priv = urb->hcpriv;
3054 td = urb_priv->td[td_index];
3055
3056 INIT_LIST_HEAD(&td->td_list);
3057 INIT_LIST_HEAD(&td->cancelled_td_list);
3058
3059 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003060 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003061 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003062 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003063 }
3064
Andiry Xu8e51adc2010-07-22 15:23:31 -07003065 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003066 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003067 list_add_tail(&td->td_list, &ep_ring->td_list);
3068 td->start_seg = ep_ring->enq_seg;
3069 td->first_trb = ep_ring->enqueue;
3070
3071 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003072
3073 return 0;
3074}
3075
Sarah Sharp23e3be12009-04-29 19:05:20 -07003076static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003077{
3078 int num_sgs, num_trbs, running_total, temp, i;
3079 struct scatterlist *sg;
3080
3081 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01003082 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003083 temp = urb->transfer_buffer_length;
3084
Sarah Sharp8a96c052009-04-27 19:59:19 -07003085 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003086 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003087 unsigned int len = sg_dma_len(sg);
3088
3089 /* Scatter gather list entries may cross 64KB boundaries */
3090 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003091 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003092 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003093 if (running_total != 0)
3094 num_trbs++;
3095
3096 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003097 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003098 num_trbs++;
3099 running_total += TRB_MAX_BUFF_SIZE;
3100 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003101 len = min_t(int, len, temp);
3102 temp -= len;
3103 if (temp == 0)
3104 break;
3105 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003106 return num_trbs;
3107}
3108
Sarah Sharp23e3be12009-04-29 19:05:20 -07003109static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003110{
3111 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003112 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003113 "TRBs, %d left\n", __func__,
3114 urb->ep->desc.bEndpointAddress, num_trbs);
3115 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003116 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003117 "queued %#x (%d), asked for %#x (%d)\n",
3118 __func__,
3119 urb->ep->desc.bEndpointAddress,
3120 running_total, running_total,
3121 urb->transfer_buffer_length,
3122 urb->transfer_buffer_length);
3123}
3124
Sarah Sharp23e3be12009-04-29 19:05:20 -07003125static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003126 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003127 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003128{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003129 /*
3130 * Pass all the TRBs to the hardware at once and make sure this write
3131 * isn't reordered.
3132 */
3133 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003134 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003135 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003136 else
Matt Evans28ccd292011-03-29 13:40:46 +11003137 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003138 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003139}
3140
Sarah Sharp624defa2009-09-02 12:14:28 -07003141/*
3142 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3143 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3144 * (comprised of sg list entries) can take several service intervals to
3145 * transmit.
3146 */
3147int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3148 struct urb *urb, int slot_id, unsigned int ep_index)
3149{
3150 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3151 xhci->devs[slot_id]->out_ctx, ep_index);
3152 int xhci_interval;
3153 int ep_interval;
3154
Matt Evans28ccd292011-03-29 13:40:46 +11003155 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003156 ep_interval = urb->interval;
3157 /* Convert to microframes */
3158 if (urb->dev->speed == USB_SPEED_LOW ||
3159 urb->dev->speed == USB_SPEED_FULL)
3160 ep_interval *= 8;
3161 /* FIXME change this to a warning and a suggestion to use the new API
3162 * to set the polling interval (once the API is added).
3163 */
3164 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003165 dev_dbg_ratelimited(&urb->dev->dev,
3166 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3167 ep_interval, ep_interval == 1 ? "" : "s",
3168 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003169 urb->interval = xhci_interval;
3170 /* Convert back to frames for LS/FS devices */
3171 if (urb->dev->speed == USB_SPEED_LOW ||
3172 urb->dev->speed == USB_SPEED_FULL)
3173 urb->interval /= 8;
3174 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003175 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003176}
3177
Sarah Sharp04dd9502009-11-11 10:28:30 -08003178/*
3179 * The TD size is the number of bytes remaining in the TD (including this TRB),
3180 * right shifted by 10.
3181 * It must fit in bits 21:17, so it can't be bigger than 31.
3182 */
3183static u32 xhci_td_remainder(unsigned int remainder)
3184{
3185 u32 max = (1 << (21 - 17 + 1)) - 1;
3186
3187 if ((remainder >> 10) >= max)
3188 return max << 17;
3189 else
3190 return (remainder >> 10) << 17;
3191}
3192
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003193/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003194 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3195 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003196 *
3197 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003198 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003199 *
3200 * Packets transferred up to and including this TRB = packets_transferred =
3201 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3202 *
3203 * TD size = total_packet_count - packets_transferred
3204 *
3205 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003206 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003207 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003208static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003209 unsigned int total_packet_count, struct urb *urb,
3210 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003211{
3212 int packets_transferred;
3213
Sarah Sharp48df4a62011-08-12 10:23:01 -07003214 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003215 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003216 return 0;
3217
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003218 /* All the TRB queueing functions don't count the current TRB in
3219 * running_total.
3220 */
3221 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003222 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003223
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003224 if ((total_packet_count - packets_transferred) > 31)
3225 return 31 << 17;
3226 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003227}
3228
Sarah Sharp23e3be12009-04-29 19:05:20 -07003229static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003230 struct urb *urb, int slot_id, unsigned int ep_index)
3231{
3232 struct xhci_ring *ep_ring;
3233 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003234 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003235 struct xhci_td *td;
3236 struct scatterlist *sg;
3237 int num_sgs;
3238 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003239 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003240 bool first_trb;
3241 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003242 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003243
3244 struct xhci_generic_trb *start_trb;
3245 int start_cycle;
3246
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003247 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3248 if (!ep_ring)
3249 return -EINVAL;
3250
Sarah Sharp8a96c052009-04-27 19:59:19 -07003251 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003252 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003253 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003254 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003255
Sarah Sharp23e3be12009-04-29 19:05:20 -07003256 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003257 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003258 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003259 if (trb_buff_len < 0)
3260 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003261
3262 urb_priv = urb->hcpriv;
3263 td = urb_priv->td[0];
3264
Sarah Sharp8a96c052009-04-27 19:59:19 -07003265 /*
3266 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3267 * until we've finished creating all the other TRBs. The ring's cycle
3268 * state may change as we enqueue the other TRBs, so save it too.
3269 */
3270 start_trb = &ep_ring->enqueue->generic;
3271 start_cycle = ep_ring->cycle_state;
3272
3273 running_total = 0;
3274 /*
3275 * How much data is in the first TRB?
3276 *
3277 * There are three forces at work for TRB buffer pointers and lengths:
3278 * 1. We don't want to walk off the end of this sg-list entry buffer.
3279 * 2. The transfer length that the driver requested may be smaller than
3280 * the amount of memory allocated for this scatter-gather list.
3281 * 3. TRBs buffers can't cross 64KB boundaries.
3282 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003283 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003284 addr = (u64) sg_dma_address(sg);
3285 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003286 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003287 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3288 if (trb_buff_len > urb->transfer_buffer_length)
3289 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003290
3291 first_trb = true;
3292 /* Queue the first TRB, even if it's zero-length */
3293 do {
3294 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003295 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003296 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003297
3298 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003299 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003300 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003301 if (start_cycle == 0)
3302 field |= 0x1;
3303 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003304 field |= ep_ring->cycle_state;
3305
3306 /* Chain all the TRBs together; clear the chain bit in the last
3307 * TRB to indicate it's the last TRB in the chain.
3308 */
3309 if (num_trbs > 1) {
3310 field |= TRB_CHAIN;
3311 } else {
3312 /* FIXME - add check for ZERO_PACKET flag before this */
3313 td->last_trb = ep_ring->enqueue;
3314 field |= TRB_IOC;
3315 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003316
3317 /* Only set interrupt on short packet for IN endpoints */
3318 if (usb_urb_dir_in(urb))
3319 field |= TRB_ISP;
3320
Sarah Sharp8a96c052009-04-27 19:59:19 -07003321 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003322 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003323 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3324 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3325 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3326 (unsigned int) addr + trb_buff_len);
3327 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003328
3329 /* Set the TRB length, TD size, and interrupter fields. */
3330 if (xhci->hci_version < 0x100) {
3331 remainder = xhci_td_remainder(
3332 urb->transfer_buffer_length -
3333 running_total);
3334 } else {
3335 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003336 trb_buff_len, total_packet_count, urb,
3337 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003338 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003339 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003340 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003341 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003342
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003343 if (num_trbs > 1)
3344 more_trbs_coming = true;
3345 else
3346 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003347 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003348 lower_32_bits(addr),
3349 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003350 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003351 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003352 --num_trbs;
3353 running_total += trb_buff_len;
3354
3355 /* Calculate length for next transfer --
3356 * Are we done queueing all the TRBs for this sg entry?
3357 */
3358 this_sg_len -= trb_buff_len;
3359 if (this_sg_len == 0) {
3360 --num_sgs;
3361 if (num_sgs == 0)
3362 break;
3363 sg = sg_next(sg);
3364 addr = (u64) sg_dma_address(sg);
3365 this_sg_len = sg_dma_len(sg);
3366 } else {
3367 addr += trb_buff_len;
3368 }
3369
3370 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003371 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003372 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3373 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3374 trb_buff_len =
3375 urb->transfer_buffer_length - running_total;
3376 } while (running_total < urb->transfer_buffer_length);
3377
3378 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003379 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003380 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003381 return 0;
3382}
3383
Sarah Sharpb10de142009-04-27 19:58:50 -07003384/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003385int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003386 struct urb *urb, int slot_id, unsigned int ep_index)
3387{
3388 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003389 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003390 struct xhci_td *td;
3391 int num_trbs;
3392 struct xhci_generic_trb *start_trb;
3393 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003394 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003395 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003396 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003397
3398 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003399 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003400 u64 addr;
3401
Alan Sternff9c8952010-04-02 13:27:28 -04003402 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003403 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3404
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003405 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3406 if (!ep_ring)
3407 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003408
3409 num_trbs = 0;
3410 /* How much data is (potentially) left before the 64KB boundary? */
3411 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003412 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003413 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003414
3415 /* If there's some data on this 64KB chunk, or we have to send a
3416 * zero-length transfer, we need at least one TRB
3417 */
3418 if (running_total != 0 || urb->transfer_buffer_length == 0)
3419 num_trbs++;
3420 /* How many more 64KB chunks to transfer, how many more TRBs? */
3421 while (running_total < urb->transfer_buffer_length) {
3422 num_trbs++;
3423 running_total += TRB_MAX_BUFF_SIZE;
3424 }
3425 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3426
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003427 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3428 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003429 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003430 if (ret < 0)
3431 return ret;
3432
Andiry Xu8e51adc2010-07-22 15:23:31 -07003433 urb_priv = urb->hcpriv;
3434 td = urb_priv->td[0];
3435
Sarah Sharpb10de142009-04-27 19:58:50 -07003436 /*
3437 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3438 * until we've finished creating all the other TRBs. The ring's cycle
3439 * state may change as we enqueue the other TRBs, so save it too.
3440 */
3441 start_trb = &ep_ring->enqueue->generic;
3442 start_cycle = ep_ring->cycle_state;
3443
3444 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003445 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003446 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003447 /* How much data is in the first TRB? */
3448 addr = (u64) urb->transfer_dma;
3449 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003450 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3451 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003452 trb_buff_len = urb->transfer_buffer_length;
3453
3454 first_trb = true;
3455
3456 /* Queue the first TRB, even if it's zero-length */
3457 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003458 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003459 field = 0;
3460
3461 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003462 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003463 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003464 if (start_cycle == 0)
3465 field |= 0x1;
3466 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003467 field |= ep_ring->cycle_state;
3468
3469 /* Chain all the TRBs together; clear the chain bit in the last
3470 * TRB to indicate it's the last TRB in the chain.
3471 */
3472 if (num_trbs > 1) {
3473 field |= TRB_CHAIN;
3474 } else {
3475 /* FIXME - add check for ZERO_PACKET flag before this */
3476 td->last_trb = ep_ring->enqueue;
3477 field |= TRB_IOC;
3478 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003479
3480 /* Only set interrupt on short packet for IN endpoints */
3481 if (usb_urb_dir_in(urb))
3482 field |= TRB_ISP;
3483
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003484 /* Set the TRB length, TD size, and interrupter fields. */
3485 if (xhci->hci_version < 0x100) {
3486 remainder = xhci_td_remainder(
3487 urb->transfer_buffer_length -
3488 running_total);
3489 } else {
3490 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003491 trb_buff_len, total_packet_count, urb,
3492 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003493 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003494 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003495 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003496 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003497
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003498 if (num_trbs > 1)
3499 more_trbs_coming = true;
3500 else
3501 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003502 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003503 lower_32_bits(addr),
3504 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003505 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003506 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003507 --num_trbs;
3508 running_total += trb_buff_len;
3509
3510 /* Calculate length for next transfer */
3511 addr += trb_buff_len;
3512 trb_buff_len = urb->transfer_buffer_length - running_total;
3513 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3514 trb_buff_len = TRB_MAX_BUFF_SIZE;
3515 } while (running_total < urb->transfer_buffer_length);
3516
Sarah Sharp8a96c052009-04-27 19:59:19 -07003517 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003518 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003519 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003520 return 0;
3521}
3522
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003523/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003524int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003525 struct urb *urb, int slot_id, unsigned int ep_index)
3526{
3527 struct xhci_ring *ep_ring;
3528 int num_trbs;
3529 int ret;
3530 struct usb_ctrlrequest *setup;
3531 struct xhci_generic_trb *start_trb;
3532 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003533 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003534 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003535 struct xhci_td *td;
3536
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003537 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3538 if (!ep_ring)
3539 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003540
3541 /*
3542 * Need to copy setup packet into setup TRB, so we can't use the setup
3543 * DMA address.
3544 */
3545 if (!urb->setup_packet)
3546 return -EINVAL;
3547
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003548 /* 1 TRB for setup, 1 for status */
3549 num_trbs = 2;
3550 /*
3551 * Don't need to check if we need additional event data and normal TRBs,
3552 * since data in control transfers will never get bigger than 16MB
3553 * XXX: can we get a buffer that crosses 64KB boundaries?
3554 */
3555 if (urb->transfer_buffer_length > 0)
3556 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003557 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3558 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003559 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003560 if (ret < 0)
3561 return ret;
3562
Andiry Xu8e51adc2010-07-22 15:23:31 -07003563 urb_priv = urb->hcpriv;
3564 td = urb_priv->td[0];
3565
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003566 /*
3567 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3568 * until we've finished creating all the other TRBs. The ring's cycle
3569 * state may change as we enqueue the other TRBs, so save it too.
3570 */
3571 start_trb = &ep_ring->enqueue->generic;
3572 start_cycle = ep_ring->cycle_state;
3573
3574 /* Queue setup TRB - see section 6.4.1.2.1 */
3575 /* FIXME better way to translate setup_packet into two u32 fields? */
3576 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003577 field = 0;
3578 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3579 if (start_cycle == 0)
3580 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003581
3582 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3583 if (xhci->hci_version == 0x100) {
3584 if (urb->transfer_buffer_length > 0) {
3585 if (setup->bRequestType & USB_DIR_IN)
3586 field |= TRB_TX_TYPE(TRB_DATA_IN);
3587 else
3588 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3589 }
3590 }
3591
Andiry Xu3b72fca2012-03-05 17:49:32 +08003592 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003593 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3594 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3595 TRB_LEN(8) | TRB_INTR_TARGET(0),
3596 /* Immediate data in pointer */
3597 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003598
3599 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003600 /* Only set interrupt on short packet for IN endpoints */
3601 if (usb_urb_dir_in(urb))
3602 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3603 else
3604 field = TRB_TYPE(TRB_DATA);
3605
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003606 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003607 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003608 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003609 if (urb->transfer_buffer_length > 0) {
3610 if (setup->bRequestType & USB_DIR_IN)
3611 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003612 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003613 lower_32_bits(urb->transfer_dma),
3614 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003615 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003616 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003617 }
3618
3619 /* Save the DMA address of the last TRB in the TD */
3620 td->last_trb = ep_ring->enqueue;
3621
3622 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3623 /* If the device sent data, the status stage is an OUT transfer */
3624 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3625 field = 0;
3626 else
3627 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003628 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003629 0,
3630 0,
3631 TRB_INTR_TARGET(0),
3632 /* Event on completion */
3633 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3634
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003635 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003636 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003637 return 0;
3638}
3639
Andiry Xu04e51902010-07-22 15:23:39 -07003640static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3641 struct urb *urb, int i)
3642{
3643 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003644 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003645
3646 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3647 td_len = urb->iso_frame_desc[i].length;
3648
Sarah Sharp48df4a62011-08-12 10:23:01 -07003649 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3650 TRB_MAX_BUFF_SIZE);
3651 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003652 num_trbs++;
3653
Andiry Xu04e51902010-07-22 15:23:39 -07003654 return num_trbs;
3655}
3656
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003657/*
3658 * The transfer burst count field of the isochronous TRB defines the number of
3659 * bursts that are required to move all packets in this TD. Only SuperSpeed
3660 * devices can burst up to bMaxBurst number of packets per service interval.
3661 * This field is zero based, meaning a value of zero in the field means one
3662 * burst. Basically, for everything but SuperSpeed devices, this field will be
3663 * zero. Only xHCI 1.0 host controllers support this field.
3664 */
3665static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3666 struct usb_device *udev,
3667 struct urb *urb, unsigned int total_packet_count)
3668{
3669 unsigned int max_burst;
3670
3671 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3672 return 0;
3673
3674 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3675 return roundup(total_packet_count, max_burst + 1) - 1;
3676}
3677
Sarah Sharpb61d3782011-04-19 17:43:33 -07003678/*
3679 * Returns the number of packets in the last "burst" of packets. This field is
3680 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3681 * the last burst packet count is equal to the total number of packets in the
3682 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3683 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3684 * contain 1 to (bMaxBurst + 1) packets.
3685 */
3686static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3687 struct usb_device *udev,
3688 struct urb *urb, unsigned int total_packet_count)
3689{
3690 unsigned int max_burst;
3691 unsigned int residue;
3692
3693 if (xhci->hci_version < 0x100)
3694 return 0;
3695
3696 switch (udev->speed) {
3697 case USB_SPEED_SUPER:
3698 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3699 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3700 residue = total_packet_count % (max_burst + 1);
3701 /* If residue is zero, the last burst contains (max_burst + 1)
3702 * number of packets, but the TLBPC field is zero-based.
3703 */
3704 if (residue == 0)
3705 return max_burst;
3706 return residue - 1;
3707 default:
3708 if (total_packet_count == 0)
3709 return 0;
3710 return total_packet_count - 1;
3711 }
3712}
3713
Andiry Xu04e51902010-07-22 15:23:39 -07003714/* This is for isoc transfer */
3715static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3716 struct urb *urb, int slot_id, unsigned int ep_index)
3717{
3718 struct xhci_ring *ep_ring;
3719 struct urb_priv *urb_priv;
3720 struct xhci_td *td;
3721 int num_tds, trbs_per_td;
3722 struct xhci_generic_trb *start_trb;
3723 bool first_trb;
3724 int start_cycle;
3725 u32 field, length_field;
3726 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3727 u64 start_addr, addr;
3728 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003729 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003730
3731 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3732
3733 num_tds = urb->number_of_packets;
3734 if (num_tds < 1) {
3735 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3736 return -EINVAL;
3737 }
3738
Andiry Xu04e51902010-07-22 15:23:39 -07003739 start_addr = (u64) urb->transfer_dma;
3740 start_trb = &ep_ring->enqueue->generic;
3741 start_cycle = ep_ring->cycle_state;
3742
Sarah Sharp522989a2011-07-29 12:44:32 -07003743 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003744 /* Queue the first TRB, even if it's zero-length */
3745 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003746 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003747 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003748 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003749
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003750 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003751 running_total = 0;
3752 addr = start_addr + urb->iso_frame_desc[i].offset;
3753 td_len = urb->iso_frame_desc[i].length;
3754 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003755 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003756 GET_MAX_PACKET(
3757 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003758 /* A zero-length transfer still involves at least one packet. */
3759 if (total_packet_count == 0)
3760 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003761 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3762 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003763 residue = xhci_get_last_burst_packet_count(xhci,
3764 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003765
3766 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3767
3768 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003769 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003770 if (ret < 0) {
3771 if (i == 0)
3772 return ret;
3773 goto cleanup;
3774 }
Andiry Xu04e51902010-07-22 15:23:39 -07003775
Andiry Xu04e51902010-07-22 15:23:39 -07003776 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003777 for (j = 0; j < trbs_per_td; j++) {
3778 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003779 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003780
3781 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003782 field = TRB_TBC(burst_count) |
3783 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003784 /* Queue the isoc TRB */
3785 field |= TRB_TYPE(TRB_ISOC);
3786 /* Assume URB_ISO_ASAP is set */
3787 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003788 if (i == 0) {
3789 if (start_cycle == 0)
3790 field |= 0x1;
3791 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003792 field |= ep_ring->cycle_state;
3793 first_trb = false;
3794 } else {
3795 /* Queue other normal TRBs */
3796 field |= TRB_TYPE(TRB_NORMAL);
3797 field |= ep_ring->cycle_state;
3798 }
3799
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003800 /* Only set interrupt on short packet for IN EPs */
3801 if (usb_urb_dir_in(urb))
3802 field |= TRB_ISP;
3803
Andiry Xu04e51902010-07-22 15:23:39 -07003804 /* Chain all the TRBs together; clear the chain bit in
3805 * the last TRB to indicate it's the last TRB in the
3806 * chain.
3807 */
3808 if (j < trbs_per_td - 1) {
3809 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003810 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003811 } else {
3812 td->last_trb = ep_ring->enqueue;
3813 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003814 if (xhci->hci_version == 0x100 &&
3815 !(xhci->quirks &
3816 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003817 /* Set BEI bit except for the last td */
3818 if (i < num_tds - 1)
3819 field |= TRB_BEI;
3820 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003821 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003822 }
3823
3824 /* Calculate TRB length */
3825 trb_buff_len = TRB_MAX_BUFF_SIZE -
3826 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3827 if (trb_buff_len > td_remain_len)
3828 trb_buff_len = td_remain_len;
3829
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003830 /* Set the TRB length, TD size, & interrupter fields. */
3831 if (xhci->hci_version < 0x100) {
3832 remainder = xhci_td_remainder(
3833 td_len - running_total);
3834 } else {
3835 remainder = xhci_v1_0_td_remainder(
3836 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003837 total_packet_count, urb,
3838 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003839 }
Andiry Xu04e51902010-07-22 15:23:39 -07003840 length_field = TRB_LEN(trb_buff_len) |
3841 remainder |
3842 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003843
Andiry Xu3b72fca2012-03-05 17:49:32 +08003844 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003845 lower_32_bits(addr),
3846 upper_32_bits(addr),
3847 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003848 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003849 running_total += trb_buff_len;
3850
3851 addr += trb_buff_len;
3852 td_remain_len -= trb_buff_len;
3853 }
3854
3855 /* Check TD length */
3856 if (running_total != td_len) {
3857 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003858 ret = -EINVAL;
3859 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003860 }
3861 }
3862
Andiry Xuc41136b2011-03-22 17:08:14 +08003863 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3864 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3865 usb_amd_quirk_pll_disable();
3866 }
3867 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3868
Andiry Xue1eab2e2011-01-04 16:30:39 -08003869 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3870 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003871 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003872cleanup:
3873 /* Clean up a partially enqueued isoc transfer. */
3874
3875 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003876 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003877
3878 /* Use the first TD as a temporary variable to turn the TDs we've queued
3879 * into No-ops with a software-owned cycle bit. That way the hardware
3880 * won't accidentally start executing bogus TDs when we partially
3881 * overwrite them. td->first_trb and td->start_seg are already set.
3882 */
3883 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3884 /* Every TRB except the first & last will have its cycle bit flipped. */
3885 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3886
3887 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3888 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3889 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3890 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003891 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003892 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3893 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003894}
3895
3896/*
3897 * Check transfer ring to guarantee there is enough room for the urb.
3898 * Update ISO URB start_frame and interval.
3899 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3900 * update the urb->start_frame by now.
3901 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3902 */
3903int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3904 struct urb *urb, int slot_id, unsigned int ep_index)
3905{
3906 struct xhci_virt_device *xdev;
3907 struct xhci_ring *ep_ring;
3908 struct xhci_ep_ctx *ep_ctx;
3909 int start_frame;
3910 int xhci_interval;
3911 int ep_interval;
3912 int num_tds, num_trbs, i;
3913 int ret;
3914
3915 xdev = xhci->devs[slot_id];
3916 ep_ring = xdev->eps[ep_index].ring;
3917 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3918
3919 num_trbs = 0;
3920 num_tds = urb->number_of_packets;
3921 for (i = 0; i < num_tds; i++)
3922 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3923
3924 /* Check the ring to guarantee there is enough room for the whole urb.
3925 * Do not insert any td of the urb to the ring if the check failed.
3926 */
Matt Evans28ccd292011-03-29 13:40:46 +11003927 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003928 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003929 if (ret)
3930 return ret;
3931
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003932 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003933 start_frame &= 0x3fff;
3934
3935 urb->start_frame = start_frame;
3936 if (urb->dev->speed == USB_SPEED_LOW ||
3937 urb->dev->speed == USB_SPEED_FULL)
3938 urb->start_frame >>= 3;
3939
Matt Evans28ccd292011-03-29 13:40:46 +11003940 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003941 ep_interval = urb->interval;
3942 /* Convert to microframes */
3943 if (urb->dev->speed == USB_SPEED_LOW ||
3944 urb->dev->speed == USB_SPEED_FULL)
3945 ep_interval *= 8;
3946 /* FIXME change this to a warning and a suggestion to use the new API
3947 * to set the polling interval (once the API is added).
3948 */
3949 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003950 dev_dbg_ratelimited(&urb->dev->dev,
3951 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3952 ep_interval, ep_interval == 1 ? "" : "s",
3953 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003954 urb->interval = xhci_interval;
3955 /* Convert back to frames for LS/FS devices */
3956 if (urb->dev->speed == USB_SPEED_LOW ||
3957 urb->dev->speed == USB_SPEED_FULL)
3958 urb->interval /= 8;
3959 }
Andiry Xub008df62012-03-05 17:49:34 +08003960 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3961
Dan Carpenter3fc82062012-03-28 10:30:26 +03003962 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003963}
3964
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003965/**** Command Ring Operations ****/
3966
Sarah Sharp913a8a32009-09-04 10:53:13 -07003967/* Generic function for queueing a command TRB on the command ring.
3968 * Check to make sure there's room on the command ring for one command TRB.
3969 * Also check that there's room reserved for commands that must not fail.
3970 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3971 * then only check for the number of reserved spots.
3972 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3973 * because the command event handler may want to resubmit a failed command.
3974 */
3975static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3976 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003977{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003978 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003979 int ret;
3980
Sarah Sharp913a8a32009-09-04 10:53:13 -07003981 if (!command_must_succeed)
3982 reserved_trbs++;
3983
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003984 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003985 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003986 if (ret < 0) {
3987 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003988 if (command_must_succeed)
3989 xhci_err(xhci, "ERR: Reserved TRB counting for "
3990 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003991 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003992 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003993 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3994 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003995 return 0;
3996}
3997
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003998/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003999int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004000{
4001 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004002 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004003}
4004
4005/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004006int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Dan Williams48fc7db2013-12-05 17:07:27 -08004007 u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004008{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004009 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4010 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004011 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4012 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004013}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004014
Sarah Sharp02386342010-05-24 13:25:28 -07004015int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4016 u32 field1, u32 field2, u32 field3, u32 field4)
4017{
4018 return queue_command(xhci, field1, field2, field3, field4, false);
4019}
4020
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004021/* Queue a reset device command TRB */
4022int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4023{
4024 return queue_command(xhci, 0, 0, 0,
4025 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4026 false);
4027}
4028
Sarah Sharpf94e01862009-04-27 19:58:38 -07004029/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004030int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004031 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004032{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004033 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4034 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004035 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4036 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004037}
Sarah Sharpae636742009-04-29 19:02:31 -07004038
Sarah Sharpf2217e82009-08-07 14:04:43 -07004039/* Queue an evaluate context command TRB */
4040int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004041 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004042{
4043 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4044 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004045 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004046 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004047}
4048
Andiry Xube88fe42010-10-14 07:22:57 -07004049/*
4050 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4051 * activity on an endpoint that is about to be suspended.
4052 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004053int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004054 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004055{
4056 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4057 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4058 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004059 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004060
4061 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004062 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004063}
4064
4065/* Set Transfer Ring Dequeue Pointer command.
4066 * This should not be used for endpoints that have streams enabled.
4067 */
4068static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004069 unsigned int ep_index, unsigned int stream_id,
4070 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004071 union xhci_trb *deq_ptr, u32 cycle_state)
4072{
4073 dma_addr_t addr;
4074 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4075 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004076 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07004077 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004078 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004079
Sarah Sharp23e3be12009-04-29 19:05:20 -07004080 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004081 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004082 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004083 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4084 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004085 return 0;
4086 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004087 ep = &xhci->devs[slot_id]->eps[ep_index];
4088 if ((ep->ep_state & SET_DEQ_PENDING)) {
4089 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4090 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4091 return 0;
4092 }
4093 ep->queued_deq_seg = deq_seg;
4094 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004095 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004096 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004097 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004098}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004099
4100int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4101 unsigned int ep_index)
4102{
4103 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4104 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4105 u32 type = TRB_TYPE(TRB_RESET_EP);
4106
Sarah Sharp913a8a32009-09-04 10:53:13 -07004107 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4108 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004109}