blob: 77a64bf18029960507b9280ced93ffaa594595fd [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
Andy Leisersonbe8dcab2013-04-24 09:10:32 -070071#define DESCRIPTOR_CMD (0xf << 12)
72
Kristian Høgsberged568912006-12-19 19:58:35 -050073struct descriptor {
74 __le16 req_count;
75 __le16 control;
76 __le32 data_address;
77 __le32 branch_address;
78 __le16 res_count;
79 __le16 transfer_status;
80} __attribute__((aligned(16)));
81
Kristian Høgsberga77754a2007-05-07 20:33:35 -040082#define CONTROL_SET(regs) (regs)
83#define CONTROL_CLEAR(regs) ((regs) + 4)
84#define COMMAND_PTR(regs) ((regs) + 12)
85#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050086
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010087#define AR_BUFFER_SIZE (32*1024)
88#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
89/* we need at least two pages for proper list management */
90#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
91
92#define MAX_ASYNC_PAYLOAD 4096
93#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
94#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050095
Kristian Høgsberged568912006-12-19 19:58:35 -050096struct ar_context {
97 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010098 struct page *pages[AR_BUFFERS];
99 void *buffer;
100 struct descriptor *descriptors;
101 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500102 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100103 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500104 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500105 struct tasklet_struct tasklet;
106};
107
Kristian Høgsberg30200732007-02-16 17:34:39 -0500108struct context;
109
110typedef int (*descriptor_callback_t)(struct context *ctx,
111 struct descriptor *d,
112 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500113
114/*
115 * A buffer that contains a block of DMA-able coherent memory used for
116 * storing a portion of a DMA descriptor program.
117 */
118struct descriptor_buffer {
119 struct list_head list;
120 dma_addr_t buffer_bus;
121 size_t buffer_size;
122 size_t used;
123 struct descriptor buffer[0];
124};
125
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100127 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500128 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500129 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200130 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100131 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100132 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100133
David Moorefe5ca632008-01-06 17:21:41 -0500134 /*
135 * List of page-sized buffers for storing DMA descriptors.
136 * Head of list contains buffers in use and tail of list contains
137 * free buffers.
138 */
139 struct list_head buffer_list;
140
141 /*
142 * Pointer to a buffer inside buffer_list that contains the tail
143 * end of the current DMA program.
144 */
145 struct descriptor_buffer *buffer_tail;
146
147 /*
148 * The descriptor containing the branch address of the first
149 * descriptor that has not yet been filled by the device.
150 */
151 struct descriptor *last;
152
153 /*
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700154 * The last descriptor block in the DMA program. It contains the branch
David Moorefe5ca632008-01-06 17:21:41 -0500155 * address that must be updated upon appending a new descriptor.
156 */
157 struct descriptor *prev;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700158 int prev_z;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159
160 descriptor_callback_t callback;
161
Stefan Richter373b2ed2007-03-04 14:45:18 +0100162 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500164
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400165#define IT_HEADER_SY(v) ((v) << 0)
166#define IT_HEADER_TCODE(v) ((v) << 4)
167#define IT_HEADER_CHANNEL(v) ((v) << 8)
168#define IT_HEADER_TAG(v) ((v) << 14)
169#define IT_HEADER_SPEED(v) ((v) << 16)
170#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500171
172struct iso_context {
173 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500174 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500175 void *header;
176 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100177 unsigned long flushing_completions;
178 u32 mc_buffer_bus;
179 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100180 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200181 u8 sync;
182 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500183};
184
185#define CONFIG_ROM_SIZE 1024
186
187struct fw_ohci {
188 struct fw_card card;
189
190 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500191 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500192 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100193 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100194 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200195 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200196 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200197 bool bus_time_running;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +0200198 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200199 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200200 int n_ir;
201 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400202 /*
203 * Spinlock for accessing fw_ohci data. Never call out of
204 * this driver with this lock held.
205 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500207
Stefan Richter02d37be2010-07-08 16:09:06 +0200208 struct mutex phy_reg_mutex;
209
Clemens Ladischec766a72010-11-30 08:25:17 +0100210 void *misc_buffer;
211 dma_addr_t misc_buffer_bus;
212
Kristian Høgsberged568912006-12-19 19:58:35 -0500213 struct ar_context ar_request_ctx;
214 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500215 struct context at_request_ctx;
216 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500217
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100218 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200219 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500220 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200221 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100222 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200223 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500224 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200225 u64 mc_channels; /* channels in use by the multichannel IR context */
226 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100227
228 __be32 *config_rom;
229 dma_addr_t config_rom_bus;
230 __be32 *next_config_rom;
231 dma_addr_t next_config_rom_bus;
232 __be32 next_header;
233
234 __le32 *self_id_cpu;
235 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200236 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100237
238 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500239};
240
Adrian Bunk95688e92007-01-22 19:17:37 +0100241static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500242{
243 return container_of(card, struct fw_ohci, card);
244}
245
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500246#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
247#define IR_CONTEXT_BUFFER_FILL 0x80000000
248#define IR_CONTEXT_ISOCH_HEADER 0x40000000
249#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
250#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
251#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500252
253#define CONTEXT_RUN 0x8000
254#define CONTEXT_WAKE 0x1000
255#define CONTEXT_DEAD 0x0800
256#define CONTEXT_ACTIVE 0x0400
257
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100258#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500259#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
260#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500263#define OHCI1394_PCI_HCI_Control 0x40
264#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500265#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500266#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500267
Kristian Høgsberged568912006-12-19 19:58:35 -0500268static char ohci_driver_name[] = KBUILD_MODNAME;
269
Stefan Richter9993e0f2010-12-07 20:32:40 +0100270#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100271#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200272#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100273#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200274#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
275#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700276#define PCI_DEVICE_ID_VIA_VT630X 0x3044
Stefan Richter7f7e37112011-07-10 00:23:03 +0200277#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700278#define PCI_REV_ID_VIA_VT6306 0x46
Clemens Ladisch8301b912010-03-17 11:07:55 +0100279
Stefan Richter4a635592010-02-21 17:58:01 +0100280#define QUIRK_CYCLE_TIMER 1
281#define QUIRK_RESET_PACKET 2
282#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200283#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200284#define QUIRK_NO_MSI 16
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200285#define QUIRK_TI_SLLZ059 32
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700286#define QUIRK_IR_WAKE 64
Peter Hurleybd972682013-04-28 23:24:08 +0200287#define QUIRK_PHY_LCTRL_TIMEOUT 128
Stefan Richter4a635592010-02-21 17:58:01 +0100288
289/* In case of multiple matches in ohci_quirks[], only the first one is used. */
290static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100291 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100292} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100293 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
294 QUIRK_CYCLE_TIMER},
295
296 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
297 QUIRK_BE_HEADERS},
298
299 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
Peter Hurleybd972682013-04-28 23:24:08 +0200300 QUIRK_PHY_LCTRL_TIMEOUT | QUIRK_NO_MSI},
301
302 {PCI_VENDOR_ID_ATT, PCI_ANY_ID, PCI_ANY_ID,
303 QUIRK_PHY_LCTRL_TIMEOUT},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100304
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100305 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
306 QUIRK_RESET_PACKET},
307
Stefan Richter9993e0f2010-12-07 20:32:40 +0100308 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
309 QUIRK_NO_MSI},
310
311 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
312 QUIRK_CYCLE_TIMER},
313
Ming Leif39aa302011-08-31 10:45:46 +0800314 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
315 QUIRK_NO_MSI},
316
Stefan Richter9993e0f2010-12-07 20:32:40 +0100317 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa62012-01-29 12:41:15 +0100318 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100319
320 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
321 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
322
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200323 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
324 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
325
326 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
327 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
328
Stefan Richter9993e0f2010-12-07 20:32:40 +0100329 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
330 QUIRK_RESET_PACKET},
331
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700332 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
333 QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
334
Stefan Richter9993e0f2010-12-07 20:32:40 +0100335 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
336 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100337};
338
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100339/* This overrides anything that was found in ohci_quirks[]. */
340static int param_quirks;
341module_param_named(quirks, param_quirks, int, 0644);
342MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
343 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
344 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
Masanari Iida8a168ca2012-12-29 02:00:09 +0900345 ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200346 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200347 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200348 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700349 ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
Peter Hurleybd972682013-04-28 23:24:08 +0200350 ", phy LCtrl timeout = " __stringify(QUIRK_PHY_LCTRL_TIMEOUT)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100351 ")");
352
Stefan Richtera007bb82008-04-07 22:33:35 +0200353#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100354#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200355#define OHCI_PARAM_DEBUG_IRQS 4
356#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100357
358static int param_debug;
359module_param_named(debug, param_debug, int, 0644);
360MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100361 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200362 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
363 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
364 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100365 ", or a combination, or all = -1)");
366
Stefan Richter64d21722011-12-20 21:32:46 +0100367static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100368{
Stefan Richtera007bb82008-04-07 22:33:35 +0200369 if (likely(!(param_debug &
370 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100371 return;
372
Stefan Richtera007bb82008-04-07 22:33:35 +0200373 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
374 !(evt & OHCI1394_busReset))
375 return;
376
Stefan Richter64d21722011-12-20 21:32:46 +0100377 dev_notice(ohci->card.device,
378 "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200379 evt & OHCI1394_selfIDComplete ? " selfID" : "",
380 evt & OHCI1394_RQPkt ? " AR_req" : "",
381 evt & OHCI1394_RSPkt ? " AR_resp" : "",
382 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
383 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
384 evt & OHCI1394_isochRx ? " IR" : "",
385 evt & OHCI1394_isochTx ? " IT" : "",
386 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
387 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200388 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500389 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200390 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100391 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200392 evt & OHCI1394_busReset ? " busReset" : "",
393 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
394 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
395 OHCI1394_respTxComplete | OHCI1394_isochRx |
396 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200397 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
398 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200399 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100400 ? " ?" : "");
401}
402
403static const char *speed[] = {
404 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
405};
406static const char *power[] = {
407 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
408 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
409};
410static const char port[] = { '.', '-', 'p', 'c', };
411
412static char _p(u32 *s, int shift)
413{
414 return port[*s >> shift & 3];
415}
416
Stefan Richter64d21722011-12-20 21:32:46 +0100417static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100418{
Stefan Richter64d21722011-12-20 21:32:46 +0100419 u32 *s;
420
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100421 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
422 return;
423
Stefan Richter64d21722011-12-20 21:32:46 +0100424 dev_notice(ohci->card.device,
425 "%d selfIDs, generation %d, local node ID %04x\n",
426 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100427
Stefan Richter64d21722011-12-20 21:32:46 +0100428 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100429 if ((*s & 1 << 23) == 0)
Stefan Richter64d21722011-12-20 21:32:46 +0100430 dev_notice(ohci->card.device,
431 "selfID 0: %08x, phy %d [%c%c%c] "
Stefan Richter161b96e2008-06-14 14:23:43 +0200432 "%s gc=%d %s %s%s%s\n",
433 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
434 speed[*s >> 14 & 3], *s >> 16 & 63,
435 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
436 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100437 else
Stefan Richter64d21722011-12-20 21:32:46 +0100438 dev_notice(ohci->card.device,
439 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200440 *s, *s >> 24 & 63,
441 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
442 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100443}
444
445static const char *evts[] = {
446 [0x00] = "evt_no_status", [0x01] = "-reserved-",
447 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
448 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
449 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
450 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
451 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
452 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
453 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
454 [0x10] = "-reserved-", [0x11] = "ack_complete",
455 [0x12] = "ack_pending ", [0x13] = "-reserved-",
456 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
457 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
458 [0x18] = "-reserved-", [0x19] = "-reserved-",
459 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
460 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
461 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
462 [0x20] = "pending/cancelled",
463};
464static const char *tcodes[] = {
465 [0x0] = "QW req", [0x1] = "BW req",
466 [0x2] = "W resp", [0x3] = "-reserved-",
467 [0x4] = "QR req", [0x5] = "BR req",
468 [0x6] = "QR resp", [0x7] = "BR resp",
469 [0x8] = "cycle start", [0x9] = "Lk req",
470 [0xa] = "async stream packet", [0xb] = "Lk resp",
471 [0xc] = "-reserved-", [0xd] = "-reserved-",
472 [0xe] = "link internal", [0xf] = "-reserved-",
473};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100474
Stefan Richter64d21722011-12-20 21:32:46 +0100475static void log_ar_at_event(struct fw_ohci *ohci,
476 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100477{
478 int tcode = header[0] >> 4 & 0xf;
479 char specific[12];
480
481 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
482 return;
483
484 if (unlikely(evt >= ARRAY_SIZE(evts)))
485 evt = 0x1f;
486
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200487 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter64d21722011-12-20 21:32:46 +0100488 dev_notice(ohci->card.device,
489 "A%c evt_bus_reset, generation %d\n",
490 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200491 return;
492 }
493
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100494 switch (tcode) {
495 case 0x0: case 0x6: case 0x8:
496 snprintf(specific, sizeof(specific), " = %08x",
497 be32_to_cpu((__force __be32)header[3]));
498 break;
499 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
500 snprintf(specific, sizeof(specific), " %x,%x",
501 header[3] >> 16, header[3] & 0xffff);
502 break;
503 default:
504 specific[0] = '\0';
505 }
506
507 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100508 case 0xa:
Stefan Richter64d21722011-12-20 21:32:46 +0100509 dev_notice(ohci->card.device,
510 "A%c %s, %s\n",
511 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100512 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100513 case 0xe:
Stefan Richter64d21722011-12-20 21:32:46 +0100514 dev_notice(ohci->card.device,
515 "A%c %s, PHY %08x %08x\n",
516 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100517 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100518 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter64d21722011-12-20 21:32:46 +0100519 dev_notice(ohci->card.device,
520 "A%c spd %x tl %02x, "
521 "%04x -> %04x, %s, "
522 "%s, %04x%08x%s\n",
523 dir, speed, header[0] >> 10 & 0x3f,
524 header[1] >> 16, header[0] >> 16, evts[evt],
525 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100526 break;
527 default:
Stefan Richter64d21722011-12-20 21:32:46 +0100528 dev_notice(ohci->card.device,
529 "A%c spd %x tl %02x, "
530 "%04x -> %04x, %s, "
531 "%s%s\n",
532 dir, speed, header[0] >> 10 & 0x3f,
533 header[1] >> 16, header[0] >> 16, evts[evt],
534 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100535 }
536}
537
Adrian Bunk95688e92007-01-22 19:17:37 +0100538static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500539{
540 writel(data, ohci->registers + offset);
541}
542
Adrian Bunk95688e92007-01-22 19:17:37 +0100543static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500544{
545 return readl(ohci->registers + offset);
546}
547
Adrian Bunk95688e92007-01-22 19:17:37 +0100548static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500549{
550 /* Do a dummy read to flush writes. */
551 reg_read(ohci, OHCI1394_Version);
552}
553
Stefan Richterb14c3692011-06-21 15:24:26 +0200554/*
555 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
556 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
557 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
558 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
559 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200560static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500561{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200562 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200563 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500564
565 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200566 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200567 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200568 if (!~val)
569 return -ENODEV; /* Card was ejected. */
570
Stefan Richter35d999b2010-04-10 16:04:56 +0200571 if (val & OHCI1394_PhyControl_ReadDone)
572 return OHCI1394_PhyControl_ReadData(val);
573
Clemens Ladisch153e3972010-06-10 08:22:07 +0200574 /*
575 * Try a few times without waiting. Sleeping is necessary
576 * only when the link/PHY interface is busy.
577 */
578 if (i >= 3)
579 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500580 }
Stefan Richter64d21722011-12-20 21:32:46 +0100581 dev_err(ohci->card.device, "failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500582
Stefan Richter35d999b2010-04-10 16:04:56 +0200583 return -EBUSY;
584}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200585
Stefan Richter35d999b2010-04-10 16:04:56 +0200586static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
587{
588 int i;
589
590 reg_write(ohci, OHCI1394_PhyControl,
591 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200592 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200593 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200594 if (!~val)
595 return -ENODEV; /* Card was ejected. */
596
Stefan Richter35d999b2010-04-10 16:04:56 +0200597 if (!(val & OHCI1394_PhyControl_WritePending))
598 return 0;
599
Clemens Ladisch153e3972010-06-10 08:22:07 +0200600 if (i >= 3)
601 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200602 }
Stefan Richter64d21722011-12-20 21:32:46 +0100603 dev_err(ohci->card.device, "failed to write phy reg\n");
Stefan Richter35d999b2010-04-10 16:04:56 +0200604
605 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200606}
607
Stefan Richter02d37be2010-07-08 16:09:06 +0200608static int update_phy_reg(struct fw_ohci *ohci, int addr,
609 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500610{
Stefan Richter02d37be2010-07-08 16:09:06 +0200611 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200612 if (ret < 0)
613 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500614
Clemens Ladische7014da2010-04-01 16:40:18 +0200615 /*
616 * The interrupt status bits are cleared by writing a one bit.
617 * Avoid clearing them unless explicitly requested in set_bits.
618 */
619 if (addr == 5)
620 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500621
Stefan Richter35d999b2010-04-10 16:04:56 +0200622 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500623}
624
Stefan Richter35d999b2010-04-10 16:04:56 +0200625static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200626{
Stefan Richter35d999b2010-04-10 16:04:56 +0200627 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200628
Stefan Richter02d37be2010-07-08 16:09:06 +0200629 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200630 if (ret < 0)
631 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200632
Stefan Richter35d999b2010-04-10 16:04:56 +0200633 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500634}
635
Stefan Richter02d37be2010-07-08 16:09:06 +0200636static int ohci_read_phy_reg(struct fw_card *card, int addr)
637{
638 struct fw_ohci *ohci = fw_ohci(card);
639 int ret;
640
641 mutex_lock(&ohci->phy_reg_mutex);
642 ret = read_phy_reg(ohci, addr);
643 mutex_unlock(&ohci->phy_reg_mutex);
644
645 return ret;
646}
647
Kristian Høgsberged568912006-12-19 19:58:35 -0500648static int ohci_update_phy_reg(struct fw_card *card, int addr,
649 int clear_bits, int set_bits)
650{
651 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200652 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500653
Stefan Richter02d37be2010-07-08 16:09:06 +0200654 mutex_lock(&ohci->phy_reg_mutex);
655 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
656 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500657
Stefan Richter02d37be2010-07-08 16:09:06 +0200658 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500659}
660
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100661static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500662{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100663 return page_private(ctx->pages[i]);
664}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500665
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100666static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
667{
668 struct descriptor *d;
669
670 d = &ctx->descriptors[index];
671 d->branch_address &= cpu_to_le32(~0xf);
672 d->res_count = cpu_to_le16(PAGE_SIZE);
673 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500674
Stefan Richter071595e2010-07-27 13:20:33 +0200675 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100676 d = &ctx->descriptors[ctx->last_buffer_index];
677 d->branch_address |= cpu_to_le32(1);
678
679 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500680
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400681 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200682}
683
Jay Fenlasona55709b2008-10-22 15:59:42 -0400684static void ar_context_release(struct ar_context *ctx)
685{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100686 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400687
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100688 if (ctx->buffer)
689 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
690
691 for (i = 0; i < AR_BUFFERS; i++)
692 if (ctx->pages[i]) {
693 dma_unmap_page(ctx->ohci->card.device,
694 ar_buffer_bus(ctx, i),
695 PAGE_SIZE, DMA_FROM_DEVICE);
696 __free_page(ctx->pages[i]);
697 }
698}
699
700static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
701{
Stefan Richter64d21722011-12-20 21:32:46 +0100702 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100703
Stefan Richter64d21722011-12-20 21:32:46 +0100704 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
705 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
706 flush_writes(ohci);
707
708 dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
709 error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400710 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100711 /* FIXME: restart? */
712}
713
714static inline unsigned int ar_next_buffer_index(unsigned int index)
715{
716 return (index + 1) % AR_BUFFERS;
717}
718
719static inline unsigned int ar_prev_buffer_index(unsigned int index)
720{
721 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
722}
723
724static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
725{
726 return ar_next_buffer_index(ctx->last_buffer_index);
727}
728
729/*
730 * We search for the buffer that contains the last AR packet DMA data written
731 * by the controller.
732 */
733static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
734 unsigned int *buffer_offset)
735{
736 unsigned int i, next_i, last = ctx->last_buffer_index;
737 __le16 res_count, next_res_count;
738
739 i = ar_first_buffer_index(ctx);
740 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
741
742 /* A buffer that is not yet completely filled must be the last one. */
743 while (i != last && res_count == 0) {
744
745 /* Peek at the next descriptor. */
746 next_i = ar_next_buffer_index(i);
747 rmb(); /* read descriptors in order */
748 next_res_count = ACCESS_ONCE(
749 ctx->descriptors[next_i].res_count);
750 /*
751 * If the next descriptor is still empty, we must stop at this
752 * descriptor.
753 */
754 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
755 /*
756 * The exception is when the DMA data for one packet is
757 * split over three buffers; in this case, the middle
758 * buffer's descriptor might be never updated by the
759 * controller and look still empty, and we have to peek
760 * at the third one.
761 */
762 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
763 next_i = ar_next_buffer_index(next_i);
764 rmb();
765 next_res_count = ACCESS_ONCE(
766 ctx->descriptors[next_i].res_count);
767 if (next_res_count != cpu_to_le16(PAGE_SIZE))
768 goto next_buffer_is_active;
769 }
770
771 break;
772 }
773
774next_buffer_is_active:
775 i = next_i;
776 res_count = next_res_count;
777 }
778
779 rmb(); /* read res_count before the DMA data */
780
781 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
782 if (*buffer_offset > PAGE_SIZE) {
783 *buffer_offset = 0;
784 ar_context_abort(ctx, "corrupted descriptor");
785 }
786
787 return i;
788}
789
790static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
791 unsigned int end_buffer_index,
792 unsigned int end_buffer_offset)
793{
794 unsigned int i;
795
796 i = ar_first_buffer_index(ctx);
797 while (i != end_buffer_index) {
798 dma_sync_single_for_cpu(ctx->ohci->card.device,
799 ar_buffer_bus(ctx, i),
800 PAGE_SIZE, DMA_FROM_DEVICE);
801 i = ar_next_buffer_index(i);
802 }
803 if (end_buffer_offset > 0)
804 dma_sync_single_for_cpu(ctx->ohci->card.device,
805 ar_buffer_bus(ctx, i),
806 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400807}
808
Stefan Richter11bf20a2008-03-01 02:47:15 +0100809#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
810#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100811 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100812#else
813#define cond_le32_to_cpu(v) le32_to_cpu(v)
814#endif
815
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500816static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500817{
Kristian Høgsberged568912006-12-19 19:58:35 -0500818 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500819 struct fw_packet p;
820 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100821 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500822
Stefan Richter11bf20a2008-03-01 02:47:15 +0100823 p.header[0] = cond_le32_to_cpu(buffer[0]);
824 p.header[1] = cond_le32_to_cpu(buffer[1]);
825 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500826
827 tcode = (p.header[0] >> 4) & 0x0f;
828 switch (tcode) {
829 case TCODE_WRITE_QUADLET_REQUEST:
830 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500831 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500832 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500833 p.payload_length = 0;
834 break;
835
836 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100837 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500838 p.header_length = 16;
839 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500840 break;
841
842 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500843 case TCODE_READ_BLOCK_RESPONSE:
844 case TCODE_LOCK_REQUEST:
845 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100846 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500847 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500848 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100849 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
850 ar_context_abort(ctx, "invalid packet length");
851 return NULL;
852 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 break;
854
855 case TCODE_WRITE_RESPONSE:
856 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500857 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500858 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500859 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500860 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200861
862 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100863 ar_context_abort(ctx, "invalid tcode");
864 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500865 }
866
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500867 p.payload = (void *) buffer + p.header_length;
868
869 /* FIXME: What to do about evt_* errors? */
870 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100871 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100872 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500873
Stefan Richter43286562008-03-11 21:22:26 +0100874 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500875 p.speed = (status >> 21) & 0x7;
876 p.timestamp = status & 0xffff;
877 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500878
Stefan Richter64d21722011-12-20 21:32:46 +0100879 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100880
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400881 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200882 * Several controllers, notably from NEC and VIA, forget to
883 * write ack_complete status at PHY packet reception.
884 */
885 if (evt == OHCI1394_evt_no_status &&
886 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
887 p.ack = ACK_COMPLETE;
888
889 /*
890 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500891 * the new generation number when a bus reset happens (see
892 * section 8.4.2.3). This helps us determine when a request
893 * was received and make sure we send the response in the same
894 * generation. We only need this for requests; for responses
895 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400896 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200897 *
898 * Alas some chips sometimes emit bus reset packets with a
899 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200900 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400901 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200902 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100903 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200904 ohci->request_generation = (p.header[2] >> 16) & 0xff;
905 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500906 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200907 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500908 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200909 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500910
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500911 return buffer + length + 1;
912}
Kristian Høgsberged568912006-12-19 19:58:35 -0500913
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100914static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
915{
916 void *next;
917
918 while (p < end) {
919 next = handle_ar_packet(ctx, p);
920 if (!next)
921 return p;
922 p = next;
923 }
924
925 return p;
926}
927
928static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
929{
930 unsigned int i;
931
932 i = ar_first_buffer_index(ctx);
933 while (i != end_buffer) {
934 dma_sync_single_for_device(ctx->ohci->card.device,
935 ar_buffer_bus(ctx, i),
936 PAGE_SIZE, DMA_FROM_DEVICE);
937 ar_context_link_page(ctx, i);
938 i = ar_next_buffer_index(i);
939 }
940}
941
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500942static void ar_context_tasklet(unsigned long data)
943{
944 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100945 unsigned int end_buffer_index, end_buffer_offset;
946 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500947
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100948 p = ctx->pointer;
949 if (!p)
950 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500951
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100952 end_buffer_index = ar_search_last_active_buffer(ctx,
953 &end_buffer_offset);
954 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
955 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500956
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100957 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400958 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100959 * The filled part of the overall buffer wraps around; handle
960 * all packets up to the buffer end here. If the last packet
961 * wraps around, its tail will be visible after the buffer end
962 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400963 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100964 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
965 p = handle_ar_packets(ctx, p, buffer_end);
966 if (p < buffer_end)
967 goto error;
968 /* adjust p to point back into the actual buffer */
969 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500970 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100971
972 p = handle_ar_packets(ctx, p, end);
973 if (p != end) {
974 if (p > end)
975 ar_context_abort(ctx, "inconsistent descriptor");
976 goto error;
977 }
978
979 ctx->pointer = p;
980 ar_recycle_buffers(ctx, end_buffer_index);
981
982 return;
983
984error:
985 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500986}
987
Clemens Ladischec766a72010-11-30 08:25:17 +0100988static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
989 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500990{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100991 unsigned int i;
992 dma_addr_t dma_addr;
993 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
994 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500995
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500996 ctx->regs = regs;
997 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500998 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
999
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001000 for (i = 0; i < AR_BUFFERS; i++) {
1001 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
1002 if (!ctx->pages[i])
1003 goto out_of_memory;
1004 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
1005 0, PAGE_SIZE, DMA_FROM_DEVICE);
1006 if (dma_mapping_error(ohci->card.device, dma_addr)) {
1007 __free_page(ctx->pages[i]);
1008 ctx->pages[i] = NULL;
1009 goto out_of_memory;
1010 }
1011 set_page_private(ctx->pages[i], dma_addr);
1012 }
1013
1014 for (i = 0; i < AR_BUFFERS; i++)
1015 pages[i] = ctx->pages[i];
1016 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1017 pages[AR_BUFFERS + i] = ctx->pages[i];
1018 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +01001019 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001020 if (!ctx->buffer)
1021 goto out_of_memory;
1022
Clemens Ladischec766a72010-11-30 08:25:17 +01001023 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1024 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001025
1026 for (i = 0; i < AR_BUFFERS; i++) {
1027 d = &ctx->descriptors[i];
1028 d->req_count = cpu_to_le16(PAGE_SIZE);
1029 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1030 DESCRIPTOR_STATUS |
1031 DESCRIPTOR_BRANCH_ALWAYS);
1032 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1033 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1034 ar_next_buffer_index(i) * sizeof(struct descriptor));
1035 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001036
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001037 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001038
1039out_of_memory:
1040 ar_context_release(ctx);
1041
1042 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001043}
1044
1045static void ar_context_run(struct ar_context *ctx)
1046{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001047 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001048
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001049 for (i = 0; i < AR_BUFFERS; i++)
1050 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001051
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001052 ctx->pointer = ctx->buffer;
1053
1054 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001055 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001056}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001057
Stefan Richter53dca512008-12-14 21:47:04 +01001058static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001059{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001060 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001061
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001062 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001063
1064 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001065 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001066 return d;
1067 else
1068 return d + z - 1;
1069}
1070
Kristian Høgsberg30200732007-02-16 17:34:39 -05001071static void context_tasklet(unsigned long data)
1072{
1073 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001074 struct descriptor *d, *last;
1075 u32 address;
1076 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001077 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001078
David Moorefe5ca632008-01-06 17:21:41 -05001079 desc = list_entry(ctx->buffer_list.next,
1080 struct descriptor_buffer, list);
1081 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001082 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001083 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001084 address = le32_to_cpu(last->branch_address);
1085 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001086 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001087 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001088
1089 /* If the branch address points to a buffer outside of the
1090 * current buffer, advance to the next buffer. */
1091 if (address < desc->buffer_bus ||
1092 address >= desc->buffer_bus + desc->used)
1093 desc = list_entry(desc->list.next,
1094 struct descriptor_buffer, list);
1095 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001096 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001097
1098 if (!ctx->callback(ctx, d, last))
1099 break;
1100
David Moorefe5ca632008-01-06 17:21:41 -05001101 if (old_desc != desc) {
1102 /* If we've advanced to the next buffer, move the
1103 * previous buffer to the free list. */
1104 unsigned long flags;
1105 old_desc->used = 0;
1106 spin_lock_irqsave(&ctx->ohci->lock, flags);
1107 list_move_tail(&old_desc->list, &ctx->buffer_list);
1108 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1109 }
1110 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001111 }
1112}
1113
David Moorefe5ca632008-01-06 17:21:41 -05001114/*
1115 * Allocate a new buffer and add it to the list of free buffers for this
1116 * context. Must be called with ohci->lock held.
1117 */
Stefan Richter53dca512008-12-14 21:47:04 +01001118static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001119{
1120 struct descriptor_buffer *desc;
Stefan Richterf5101d52008-03-14 00:27:49 +01001121 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001122 int offset;
1123
1124 /*
1125 * 16MB of descriptors should be far more than enough for any DMA
1126 * program. This will catch run-away userspace or DoS attacks.
1127 */
1128 if (ctx->total_allocation >= 16*1024*1024)
1129 return -ENOMEM;
1130
1131 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1132 &bus_addr, GFP_ATOMIC);
1133 if (!desc)
1134 return -ENOMEM;
1135
1136 offset = (void *)&desc->buffer - (void *)desc;
1137 desc->buffer_size = PAGE_SIZE - offset;
1138 desc->buffer_bus = bus_addr + offset;
1139 desc->used = 0;
1140
1141 list_add_tail(&desc->list, &ctx->buffer_list);
1142 ctx->total_allocation += PAGE_SIZE;
1143
1144 return 0;
1145}
1146
Stefan Richter53dca512008-12-14 21:47:04 +01001147static int context_init(struct context *ctx, struct fw_ohci *ohci,
1148 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001149{
1150 ctx->ohci = ohci;
1151 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001152 ctx->total_allocation = 0;
1153
1154 INIT_LIST_HEAD(&ctx->buffer_list);
1155 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001156 return -ENOMEM;
1157
David Moorefe5ca632008-01-06 17:21:41 -05001158 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1159 struct descriptor_buffer, list);
1160
Kristian Høgsberg30200732007-02-16 17:34:39 -05001161 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1162 ctx->callback = callback;
1163
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001164 /*
1165 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001166 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001167 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001168 */
David Moorefe5ca632008-01-06 17:21:41 -05001169 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1170 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1171 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1172 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1173 ctx->last = ctx->buffer_tail->buffer;
1174 ctx->prev = ctx->buffer_tail->buffer;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001175 ctx->prev_z = 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001176
1177 return 0;
1178}
1179
Stefan Richter53dca512008-12-14 21:47:04 +01001180static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001181{
1182 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001183 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001184
David Moorefe5ca632008-01-06 17:21:41 -05001185 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1186 dma_free_coherent(card->device, PAGE_SIZE, desc,
1187 desc->buffer_bus -
1188 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001189}
1190
David Moorefe5ca632008-01-06 17:21:41 -05001191/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001192static struct descriptor *context_get_descriptors(struct context *ctx,
1193 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001194{
David Moorefe5ca632008-01-06 17:21:41 -05001195 struct descriptor *d = NULL;
1196 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001197
David Moorefe5ca632008-01-06 17:21:41 -05001198 if (z * sizeof(*d) > desc->buffer_size)
1199 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001200
David Moorefe5ca632008-01-06 17:21:41 -05001201 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1202 /* No room for the descriptor in this buffer, so advance to the
1203 * next one. */
1204
1205 if (desc->list.next == &ctx->buffer_list) {
1206 /* If there is no free buffer next in the list,
1207 * allocate one. */
1208 if (context_add_buffer(ctx) < 0)
1209 return NULL;
1210 }
1211 desc = list_entry(desc->list.next,
1212 struct descriptor_buffer, list);
1213 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001214 }
1215
David Moorefe5ca632008-01-06 17:21:41 -05001216 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001217 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001218 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001219
1220 return d;
1221}
1222
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001223static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001224{
1225 struct fw_ohci *ohci = ctx->ohci;
1226
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001227 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001228 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001229 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1230 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001231 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001232 flush_writes(ohci);
1233}
1234
1235static void context_append(struct context *ctx,
1236 struct descriptor *d, int z, int extra)
1237{
1238 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001239 struct descriptor_buffer *desc = ctx->buffer_tail;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001240 struct descriptor *d_branch;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001241
David Moorefe5ca632008-01-06 17:21:41 -05001242 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001243
David Moorefe5ca632008-01-06 17:21:41 -05001244 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001245
1246 wmb(); /* finish init of new descriptors before branch_address update */
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001247
1248 d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
1249 d_branch->branch_address = cpu_to_le32(d_bus | z);
1250
1251 /*
1252 * VT6306 incorrectly checks only the single descriptor at the
1253 * CommandPtr when the wake bit is written, so if it's a
1254 * multi-descriptor block starting with an INPUT_MORE, put a copy of
1255 * the branch address in the first descriptor.
1256 *
1257 * Not doing this for transmit contexts since not sure how it interacts
1258 * with skip addresses.
1259 */
1260 if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
1261 d_branch != ctx->prev &&
1262 (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
1263 cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
1264 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1265 }
1266
1267 ctx->prev = d;
1268 ctx->prev_z = z;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001269}
1270
1271static void context_stop(struct context *ctx)
1272{
Stefan Richter64d21722011-12-20 21:32:46 +01001273 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001274 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001275 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001276
Stefan Richter64d21722011-12-20 21:32:46 +01001277 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001278 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001279
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001280 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001281 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001282 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001283 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001284
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001285 if (i)
1286 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001287 }
Stefan Richter64d21722011-12-20 21:32:46 +01001288 dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001289}
Kristian Høgsberged568912006-12-19 19:58:35 -05001290
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001291struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001292 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001293 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001294};
1295
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001296/*
1297 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001298 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001299 * generation handling and locking around packet queue manipulation.
1300 */
Stefan Richter53dca512008-12-14 21:47:04 +01001301static int at_context_queue_packet(struct context *ctx,
1302 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001303{
Kristian Høgsberged568912006-12-19 19:58:35 -05001304 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001305 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001306 struct driver_data *driver_data;
1307 struct descriptor *d, *last;
1308 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001309 int z, tcode;
1310
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001311 d = context_get_descriptors(ctx, 4, &d_bus);
1312 if (d == NULL) {
1313 packet->ack = RCODE_SEND_ERROR;
1314 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001315 }
1316
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001317 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001318 d[0].res_count = cpu_to_le16(packet->timestamp);
1319
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001320 /*
Adam Buchbinderb3834be2012-09-19 21:48:02 -04001321 * The DMA format for asynchronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001322 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001323 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001324 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001325
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001326 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001327 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001328 switch (tcode) {
1329 case TCODE_WRITE_QUADLET_REQUEST:
1330 case TCODE_WRITE_BLOCK_REQUEST:
1331 case TCODE_WRITE_RESPONSE:
1332 case TCODE_READ_QUADLET_REQUEST:
1333 case TCODE_READ_BLOCK_REQUEST:
1334 case TCODE_READ_QUADLET_RESPONSE:
1335 case TCODE_READ_BLOCK_RESPONSE:
1336 case TCODE_LOCK_REQUEST:
1337 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001338 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1339 (packet->speed << 16));
1340 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1341 (packet->header[0] & 0xffff0000));
1342 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001343
Kristian Høgsberged568912006-12-19 19:58:35 -05001344 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001345 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001346 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001347 header[3] = (__force __le32) packet->header[3];
1348
1349 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001350 break;
1351
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001352 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001353 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1354 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001355 header[1] = cpu_to_le32(packet->header[1]);
1356 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001357 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001358
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001359 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001360 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001361 break;
1362
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001363 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001364 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1365 (packet->speed << 16));
1366 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1367 d[0].req_count = cpu_to_le16(8);
1368 break;
1369
1370 default:
1371 /* BUG(); */
1372 packet->ack = RCODE_SEND_ERROR;
1373 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001374 }
1375
Clemens Ladischda289472011-04-11 09:57:54 +02001376 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001377 driver_data = (struct driver_data *) &d[3];
1378 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001379 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001380
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001381 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001382 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1383 payload_bus = dma_map_single(ohci->card.device,
1384 packet->payload,
1385 packet->payload_length,
1386 DMA_TO_DEVICE);
1387 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1388 packet->ack = RCODE_SEND_ERROR;
1389 return -1;
1390 }
1391 packet->payload_bus = payload_bus;
1392 packet->payload_mapped = true;
1393 } else {
1394 memcpy(driver_data->inline_data, packet->payload,
1395 packet->payload_length);
1396 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001397 }
1398
1399 d[2].req_count = cpu_to_le16(packet->payload_length);
1400 d[2].data_address = cpu_to_le32(payload_bus);
1401 last = &d[2];
1402 z = 3;
1403 } else {
1404 last = &d[0];
1405 z = 2;
1406 }
1407
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001408 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1409 DESCRIPTOR_IRQ_ALWAYS |
1410 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001411
Stefan Richterb6258fc2011-02-26 15:08:35 +01001412 /* FIXME: Document how the locking works. */
1413 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001414 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001415 dma_unmap_single(ohci->card.device, payload_bus,
1416 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001417 packet->ack = RCODE_GENERATION;
1418 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001419 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001420
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001421 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001422
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001423 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001424 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001425 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001426 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001427
1428 return 0;
1429}
1430
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001431static void at_context_flush(struct context *ctx)
1432{
1433 tasklet_disable(&ctx->tasklet);
1434
1435 ctx->flushing = true;
1436 context_tasklet((unsigned long)ctx);
1437 ctx->flushing = false;
1438
1439 tasklet_enable(&ctx->tasklet);
1440}
1441
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001442static int handle_at_packet(struct context *context,
1443 struct descriptor *d,
1444 struct descriptor *last)
1445{
1446 struct driver_data *driver_data;
1447 struct fw_packet *packet;
1448 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001449 int evt;
1450
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001451 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001452 /* This descriptor isn't done yet, stop iteration. */
1453 return 0;
1454
1455 driver_data = (struct driver_data *) &d[3];
1456 packet = driver_data->packet;
1457 if (packet == NULL)
1458 /* This packet was cancelled, just continue. */
1459 return 1;
1460
Stefan Richter19593ff2009-10-14 20:40:10 +02001461 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001462 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001463 packet->payload_length, DMA_TO_DEVICE);
1464
1465 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1466 packet->timestamp = le16_to_cpu(last->res_count);
1467
Stefan Richter64d21722011-12-20 21:32:46 +01001468 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001469
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001470 switch (evt) {
1471 case OHCI1394_evt_timeout:
1472 /* Async response transmit timed out. */
1473 packet->ack = RCODE_CANCELLED;
1474 break;
1475
1476 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001477 /*
1478 * The packet was flushed should give same error as
1479 * when we try to use a stale generation count.
1480 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001481 packet->ack = RCODE_GENERATION;
1482 break;
1483
1484 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001485 if (context->flushing)
1486 packet->ack = RCODE_GENERATION;
1487 else {
1488 /*
1489 * Using a valid (current) generation count, but the
1490 * node is not on the bus or not sending acks.
1491 */
1492 packet->ack = RCODE_NO_ACK;
1493 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001494 break;
1495
1496 case ACK_COMPLETE + 0x10:
1497 case ACK_PENDING + 0x10:
1498 case ACK_BUSY_X + 0x10:
1499 case ACK_BUSY_A + 0x10:
1500 case ACK_BUSY_B + 0x10:
1501 case ACK_DATA_ERROR + 0x10:
1502 case ACK_TYPE_ERROR + 0x10:
1503 packet->ack = evt - 0x10;
1504 break;
1505
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001506 case OHCI1394_evt_no_status:
1507 if (context->flushing) {
1508 packet->ack = RCODE_GENERATION;
1509 break;
1510 }
1511 /* fall through */
1512
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001513 default:
1514 packet->ack = RCODE_SEND_ERROR;
1515 break;
1516 }
1517
1518 packet->callback(packet, &ohci->card, packet->ack);
1519
1520 return 1;
1521}
1522
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001523#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1524#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1525#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1526#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1527#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001528
Stefan Richter53dca512008-12-14 21:47:04 +01001529static void handle_local_rom(struct fw_ohci *ohci,
1530 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531{
1532 struct fw_packet response;
1533 int tcode, length, i;
1534
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001535 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001536 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001537 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001538 else
1539 length = 4;
1540
1541 i = csr - CSR_CONFIG_ROM;
1542 if (i + length > CONFIG_ROM_SIZE) {
1543 fw_fill_response(&response, packet->header,
1544 RCODE_ADDRESS_ERROR, NULL, 0);
1545 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1546 fw_fill_response(&response, packet->header,
1547 RCODE_TYPE_ERROR, NULL, 0);
1548 } else {
1549 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1550 (void *) ohci->config_rom + i, length);
1551 }
1552
1553 fw_core_handle_response(&ohci->card, &response);
1554}
1555
Stefan Richter53dca512008-12-14 21:47:04 +01001556static void handle_local_lock(struct fw_ohci *ohci,
1557 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001558{
1559 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001560 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001561 __be32 *payload, lock_old;
1562 u32 lock_arg, lock_data;
1563
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001564 tcode = HEADER_GET_TCODE(packet->header[0]);
1565 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001566 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001567 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001568
1569 if (tcode == TCODE_LOCK_REQUEST &&
1570 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1571 lock_arg = be32_to_cpu(payload[0]);
1572 lock_data = be32_to_cpu(payload[1]);
1573 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1574 lock_arg = 0;
1575 lock_data = 0;
1576 } else {
1577 fw_fill_response(&response, packet->header,
1578 RCODE_TYPE_ERROR, NULL, 0);
1579 goto out;
1580 }
1581
1582 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1583 reg_write(ohci, OHCI1394_CSRData, lock_data);
1584 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1585 reg_write(ohci, OHCI1394_CSRControl, sel);
1586
Clemens Ladische1393662010-04-12 10:35:44 +02001587 for (try = 0; try < 20; try++)
1588 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1589 lock_old = cpu_to_be32(reg_read(ohci,
1590 OHCI1394_CSRData));
1591 fw_fill_response(&response, packet->header,
1592 RCODE_COMPLETE,
1593 &lock_old, sizeof(lock_old));
1594 goto out;
1595 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001596
Stefan Richter64d21722011-12-20 21:32:46 +01001597 dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001598 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1599
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001600 out:
1601 fw_core_handle_response(&ohci->card, &response);
1602}
1603
Stefan Richter53dca512008-12-14 21:47:04 +01001604static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001605{
Clemens Ladisch26082032010-04-12 10:35:30 +02001606 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001607
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001608 if (ctx == &ctx->ohci->at_request_ctx) {
1609 packet->ack = ACK_PENDING;
1610 packet->callback(packet, &ctx->ohci->card, packet->ack);
1611 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001612
1613 offset =
1614 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001615 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001616 packet->header[2];
1617 csr = offset - CSR_REGISTER_BASE;
1618
1619 /* Handle config rom reads. */
1620 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1621 handle_local_rom(ctx->ohci, packet, csr);
1622 else switch (csr) {
1623 case CSR_BUS_MANAGER_ID:
1624 case CSR_BANDWIDTH_AVAILABLE:
1625 case CSR_CHANNELS_AVAILABLE_HI:
1626 case CSR_CHANNELS_AVAILABLE_LO:
1627 handle_local_lock(ctx->ohci, packet, csr);
1628 break;
1629 default:
1630 if (ctx == &ctx->ohci->at_request_ctx)
1631 fw_core_handle_request(&ctx->ohci->card, packet);
1632 else
1633 fw_core_handle_response(&ctx->ohci->card, packet);
1634 break;
1635 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001636
1637 if (ctx == &ctx->ohci->at_response_ctx) {
1638 packet->ack = ACK_COMPLETE;
1639 packet->callback(packet, &ctx->ohci->card, packet->ack);
1640 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001641}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001642
Stefan Richter53dca512008-12-14 21:47:04 +01001643static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001644{
Kristian Høgsberged568912006-12-19 19:58:35 -05001645 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001646 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001647
1648 spin_lock_irqsave(&ctx->ohci->lock, flags);
1649
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001650 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001651 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001652 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1653 handle_local_request(ctx, packet);
1654 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001655 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001656
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001657 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001658 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1659
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001660 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001661 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001662
Kristian Høgsberged568912006-12-19 19:58:35 -05001663}
1664
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001665static void detect_dead_context(struct fw_ohci *ohci,
1666 const char *name, unsigned int regs)
1667{
1668 u32 ctl;
1669
1670 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001671 if (ctl & CONTEXT_DEAD)
Stefan Richter64d21722011-12-20 21:32:46 +01001672 dev_err(ohci->card.device,
1673 "DMA context %s has stopped, error code: %s\n",
1674 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001675}
1676
1677static void handle_dead_contexts(struct fw_ohci *ohci)
1678{
1679 unsigned int i;
1680 char name[8];
1681
1682 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1683 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1684 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1685 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1686 for (i = 0; i < 32; ++i) {
1687 if (!(ohci->it_context_support & (1 << i)))
1688 continue;
1689 sprintf(name, "IT%u", i);
1690 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1691 }
1692 for (i = 0; i < 32; ++i) {
1693 if (!(ohci->ir_context_support & (1 << i)))
1694 continue;
1695 sprintf(name, "IR%u", i);
1696 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1697 }
1698 /* TODO: maybe try to flush and restart the dead contexts */
1699}
1700
Clemens Ladischa48777e2010-06-10 08:33:07 +02001701static u32 cycle_timer_ticks(u32 cycle_timer)
1702{
1703 u32 ticks;
1704
1705 ticks = cycle_timer & 0xfff;
1706 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1707 ticks += (3072 * 8000) * (cycle_timer >> 25);
1708
1709 return ticks;
1710}
1711
1712/*
1713 * Some controllers exhibit one or more of the following bugs when updating the
1714 * iso cycle timer register:
1715 * - When the lowest six bits are wrapping around to zero, a read that happens
1716 * at the same time will return garbage in the lowest ten bits.
1717 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1718 * not incremented for about 60 ns.
1719 * - Occasionally, the entire register reads zero.
1720 *
1721 * To catch these, we read the register three times and ensure that the
1722 * difference between each two consecutive reads is approximately the same, i.e.
1723 * less than twice the other. Furthermore, any negative difference indicates an
1724 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1725 * execute, so we have enough precision to compute the ratio of the differences.)
1726 */
1727static u32 get_cycle_time(struct fw_ohci *ohci)
1728{
1729 u32 c0, c1, c2;
1730 u32 t0, t1, t2;
1731 s32 diff01, diff12;
1732 int i;
1733
1734 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1735
1736 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1737 i = 0;
1738 c1 = c2;
1739 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1740 do {
1741 c0 = c1;
1742 c1 = c2;
1743 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1744 t0 = cycle_timer_ticks(c0);
1745 t1 = cycle_timer_ticks(c1);
1746 t2 = cycle_timer_ticks(c2);
1747 diff01 = t1 - t0;
1748 diff12 = t2 - t1;
1749 } while ((diff01 <= 0 || diff12 <= 0 ||
1750 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1751 && i++ < 20);
1752 }
1753
1754 return c2;
1755}
1756
1757/*
1758 * This function has to be called at least every 64 seconds. The bus_time
1759 * field stores not only the upper 25 bits of the BUS_TIME register but also
1760 * the most significant bit of the cycle timer in bit 6 so that we can detect
1761 * changes in this bit.
1762 */
1763static u32 update_bus_time(struct fw_ohci *ohci)
1764{
1765 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1766
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001767 if (unlikely(!ohci->bus_time_running)) {
1768 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1769 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1770 (cycle_time_seconds & 0x40);
1771 ohci->bus_time_running = true;
1772 }
1773
Clemens Ladischa48777e2010-06-10 08:33:07 +02001774 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1775 ohci->bus_time += 0x40;
1776
1777 return ohci->bus_time | cycle_time_seconds;
1778}
1779
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001780static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1781{
1782 int reg;
1783
1784 mutex_lock(&ohci->phy_reg_mutex);
1785 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001786 if (reg >= 0)
1787 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001788 mutex_unlock(&ohci->phy_reg_mutex);
1789 if (reg < 0)
1790 return reg;
1791
1792 switch (reg & 0x0f) {
1793 case 0x06:
1794 return 2; /* is child node (connected to parent node) */
1795 case 0x0e:
1796 return 3; /* is parent node (connected to child node) */
1797 }
1798 return 1; /* not connected */
1799}
1800
1801static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1802 int self_id_count)
1803{
1804 int i;
1805 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001806
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001807 for (i = 0; i < self_id_count; i++) {
1808 entry = ohci->self_id_buffer[i];
1809 if ((self_id & 0xff000000) == (entry & 0xff000000))
1810 return -1;
1811 if ((self_id & 0xff000000) < (entry & 0xff000000))
1812 return i;
1813 }
1814 return i;
1815}
1816
Stephan Gatzka52439d62012-09-03 21:17:50 +02001817static int initiated_reset(struct fw_ohci *ohci)
1818{
1819 int reg;
1820 int ret = 0;
1821
1822 mutex_lock(&ohci->phy_reg_mutex);
1823 reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
1824 if (reg >= 0) {
1825 reg = read_phy_reg(ohci, 8);
1826 reg |= 0x40;
1827 reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
1828 if (reg >= 0) {
1829 reg = read_phy_reg(ohci, 12); /* read register 12 */
1830 if (reg >= 0) {
1831 if ((reg & 0x08) == 0x08) {
1832 /* bit 3 indicates "initiated reset" */
1833 ret = 0x2;
1834 }
1835 }
1836 }
1837 }
1838 mutex_unlock(&ohci->phy_reg_mutex);
1839 return ret;
1840}
1841
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001842/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001843 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1844 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1845 * Construct the selfID from phy register contents.
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001846 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001847static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1848{
Stefan Richter28897fb2011-09-19 00:17:37 +02001849 int reg, i, pos, status;
1850 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1851 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001852
1853 reg = reg_read(ohci, OHCI1394_NodeID);
1854 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001855 dev_notice(ohci->card.device,
1856 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001857 return -EBUSY;
1858 }
1859 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1860
Stefan Richter28897fb2011-09-19 00:17:37 +02001861 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001862 if (reg < 0)
1863 return reg;
1864 self_id |= ((reg & 0x07) << 8); /* power class */
1865
Stefan Richter28897fb2011-09-19 00:17:37 +02001866 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001867 if (reg < 0)
1868 return reg;
1869 self_id |= ((reg & 0x3f) << 16); /* gap count */
1870
1871 for (i = 0; i < 3; i++) {
1872 status = get_status_for_port(ohci, i);
1873 if (status < 0)
1874 return status;
1875 self_id |= ((status & 0x3) << (6 - (i * 2)));
1876 }
1877
Stephan Gatzka52439d62012-09-03 21:17:50 +02001878 self_id |= initiated_reset(ohci);
1879
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001880 pos = get_self_id_pos(ohci, self_id, self_id_count);
1881 if (pos >= 0) {
1882 memmove(&(ohci->self_id_buffer[pos+1]),
1883 &(ohci->self_id_buffer[pos]),
1884 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1885 ohci->self_id_buffer[pos] = self_id;
1886 self_id_count++;
1887 }
1888 return self_id_count;
1889}
1890
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001891static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001892{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001893 struct fw_ohci *ohci =
1894 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001895 int self_id_count, generation, new_generation, i, j;
1896 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001897 void *free_rom = NULL;
1898 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02001899 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001900
1901 reg = reg_read(ohci, OHCI1394_NodeID);
1902 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001903 dev_notice(ohci->card.device,
1904 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001905 return;
1906 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001907 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Stefan Richter64d21722011-12-20 21:32:46 +01001908 dev_notice(ohci->card.device, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001909 return;
1910 }
1911 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1912 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001913
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02001914 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1915 if (!(ohci->is_root && is_new_root))
1916 reg_write(ohci, OHCI1394_LinkControlSet,
1917 OHCI1394_LinkControl_cycleMaster);
1918 ohci->is_root = is_new_root;
1919
Stefan Richterc8a9a492008-03-19 21:40:32 +01001920 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1921 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Stefan Richter64d21722011-12-20 21:32:46 +01001922 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001923 return;
1924 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001925 /*
1926 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001927 * bytes in the self ID receive buffer. Since we also receive
1928 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001929 * bit extra to get the actual number of self IDs.
1930 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001931 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001932
1933 if (self_id_count > 252) {
Stefan Richter64d21722011-12-20 21:32:46 +01001934 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richter016bf3d2008-03-19 22:05:02 +01001935 return;
1936 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001937
Stefan Richter11bf20a2008-03-01 02:47:15 +01001938 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001939 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001940
1941 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001942 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001943 /*
1944 * If the invalid data looks like a cycle start packet,
1945 * it's likely to be the result of the cycle master
1946 * having a wrong gap count. In this case, the self IDs
1947 * so far are valid and should be processed so that the
1948 * bus manager can then correct the gap count.
1949 */
1950 if (cond_le32_to_cpu(ohci->self_id_cpu[i])
1951 == 0xffff008f) {
Stefan Richter64d21722011-12-20 21:32:46 +01001952 dev_notice(ohci->card.device,
1953 "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001954 self_id_count = j;
1955 break;
1956 } else {
Stefan Richter64d21722011-12-20 21:32:46 +01001957 dev_notice(ohci->card.device,
1958 "inconsistent self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001959 return;
1960 }
Stefan Richterc8a9a492008-03-19 21:40:32 +01001961 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001962 ohci->self_id_buffer[j] =
1963 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001964 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001965
1966 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1967 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1968 if (self_id_count < 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001969 dev_notice(ohci->card.device,
1970 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001971 return;
1972 }
1973 }
1974
1975 if (self_id_count == 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001976 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001977 return;
1978 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001979 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001980
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001981 /*
1982 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001983 * problem we face is that a new bus reset can start while we
1984 * read out the self IDs from the DMA buffer. If this happens,
1985 * the DMA buffer will be overwritten with new self IDs and we
1986 * will read out inconsistent data. The OHCI specification
1987 * (section 11.2) recommends a technique similar to
1988 * linux/seqlock.h, where we remember the generation of the
1989 * self IDs in the buffer before reading them out and compare
1990 * it to the current generation after reading them out. If
1991 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001992 * of self IDs.
1993 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001994
1995 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1996 if (new_generation != generation) {
Stefan Richter64d21722011-12-20 21:32:46 +01001997 dev_notice(ohci->card.device,
1998 "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001999 return;
2000 }
2001
2002 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02002003 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002004
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002005 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002006 context_stop(&ohci->at_request_ctx);
2007 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002008
Stefan Richter8a8c4732012-04-09 21:40:33 +02002009 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002010
Stefan Richter78dec562011-01-01 15:15:40 +01002011 /*
2012 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
2013 * packets in the AT queues and software needs to drain them.
2014 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
2015 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002016 at_context_flush(&ohci->at_request_ctx);
2017 at_context_flush(&ohci->at_response_ctx);
2018
Stefan Richter8a8c4732012-04-09 21:40:33 +02002019 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002020
2021 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05002022 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
2023
Stefan Richter4a635592010-02-21 17:58:01 +01002024 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02002025 ohci->request_generation = generation;
2026
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002027 /*
2028 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05002029 * have to do it under the spinlock also. If a new config rom
2030 * was set up before this reset, the old one is now no longer
2031 * in use and we can free it. Update the config rom pointers
2032 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01002033 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002034 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002035
2036 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002037 if (ohci->next_config_rom != ohci->config_rom) {
2038 free_rom = ohci->config_rom;
2039 free_rom_bus = ohci->config_rom_bus;
2040 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002041 ohci->config_rom = ohci->next_config_rom;
2042 ohci->config_rom_bus = ohci->next_config_rom_bus;
2043 ohci->next_config_rom = NULL;
2044
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002045 /*
2046 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05002047 * config_rom registers. Writing the header quadlet
2048 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002049 * do that last.
2050 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002051 reg_write(ohci, OHCI1394_BusOptions,
2052 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02002053 ohci->config_rom[0] = ohci->next_header;
2054 reg_write(ohci, OHCI1394_ConfigROMhdr,
2055 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05002056 }
2057
Stefan Richter080de8c2008-02-28 20:54:43 +01002058#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2059 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
2060 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
2061#endif
2062
Stefan Richter8a8c4732012-04-09 21:40:33 +02002063 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002064
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002065 if (free_rom)
2066 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2067 free_rom, free_rom_bus);
2068
Stefan Richter64d21722011-12-20 21:32:46 +01002069 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002070
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002071 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002072 self_id_count, ohci->self_id_buffer,
2073 ohci->csr_state_setclear_abdicate);
2074 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002075}
2076
2077static irqreturn_t irq_handler(int irq, void *data)
2078{
2079 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002080 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002081 int i;
2082
2083 event = reg_read(ohci, OHCI1394_IntEventClear);
2084
Stefan Richtera5159582007-06-09 19:31:14 +02002085 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002086 return IRQ_NONE;
2087
Clemens Ladisch8327b372010-11-30 08:24:32 +01002088 /*
2089 * busReset and postedWriteErr must not be cleared yet
2090 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2091 */
2092 reg_write(ohci, OHCI1394_IntEventClear,
2093 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002094 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002095
2096 if (event & OHCI1394_selfIDComplete)
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002097 queue_work(fw_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002098
2099 if (event & OHCI1394_RQPkt)
2100 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2101
2102 if (event & OHCI1394_RSPkt)
2103 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2104
2105 if (event & OHCI1394_reqTxComplete)
2106 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2107
2108 if (event & OHCI1394_respTxComplete)
2109 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2110
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002111 if (event & OHCI1394_isochRx) {
2112 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2113 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002114
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002115 while (iso_event) {
2116 i = ffs(iso_event) - 1;
2117 tasklet_schedule(
2118 &ohci->ir_context_list[i].context.tasklet);
2119 iso_event &= ~(1 << i);
2120 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002121 }
2122
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002123 if (event & OHCI1394_isochTx) {
2124 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2125 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002126
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002127 while (iso_event) {
2128 i = ffs(iso_event) - 1;
2129 tasklet_schedule(
2130 &ohci->it_context_list[i].context.tasklet);
2131 iso_event &= ~(1 << i);
2132 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002133 }
2134
Jarod Wilson75f78322008-04-03 17:18:23 -04002135 if (unlikely(event & OHCI1394_regAccessFail))
Stefan Richter98466cc2012-03-04 14:24:31 +01002136 dev_err(ohci->card.device, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002137
Clemens Ladisch8327b372010-11-30 08:24:32 +01002138 if (unlikely(event & OHCI1394_postedWriteErr)) {
2139 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2140 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2141 reg_write(ohci, OHCI1394_IntEventClear,
2142 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002143 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002144 dev_err(ohci->card.device, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002145 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002146
Stefan Richterbb9f2202007-12-22 22:14:52 +01002147 if (unlikely(event & OHCI1394_cycleTooLong)) {
2148 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002149 dev_notice(ohci->card.device,
2150 "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002151 reg_write(ohci, OHCI1394_LinkControlSet,
2152 OHCI1394_LinkControl_cycleMaster);
2153 }
2154
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002155 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2156 /*
2157 * We need to clear this event bit in order to make
2158 * cycleMatch isochronous I/O work. In theory we should
2159 * stop active cycleMatch iso contexts now and restart
2160 * them at least two cycles later. (FIXME?)
2161 */
2162 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002163 dev_notice(ohci->card.device,
2164 "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002165 }
2166
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002167 if (unlikely(event & OHCI1394_unrecoverableError))
2168 handle_dead_contexts(ohci);
2169
Clemens Ladischa48777e2010-06-10 08:33:07 +02002170 if (event & OHCI1394_cycle64Seconds) {
2171 spin_lock(&ohci->lock);
2172 update_bus_time(ohci);
2173 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002174 } else
2175 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002176
Kristian Høgsberged568912006-12-19 19:58:35 -05002177 return IRQ_HANDLED;
2178}
2179
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002180static int software_reset(struct fw_ohci *ohci)
2181{
Stefan Richter9f426172011-07-03 17:39:26 +02002182 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002183 int i;
2184
2185 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002186 for (i = 0; i < 500; i++) {
2187 val = reg_read(ohci, OHCI1394_HCControlSet);
2188 if (!~val)
2189 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002190
Stefan Richter9f426172011-07-03 17:39:26 +02002191 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002192 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002193
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002194 msleep(1);
2195 }
2196
2197 return -EBUSY;
2198}
2199
Stefan Richter8e859732009-10-08 00:41:59 +02002200static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2201{
2202 size_t size = length * 4;
2203
2204 memcpy(dest, src, size);
2205 if (size < CONFIG_ROM_SIZE)
2206 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2207}
2208
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002209static int configure_1394a_enhancements(struct fw_ohci *ohci)
2210{
2211 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002212 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002213
2214 /* Check if the driver should configure link and PHY. */
2215 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2216 OHCI1394_HCControl_programPhyEnable))
2217 return 0;
2218
2219 /* Paranoia: check whether the PHY supports 1394a, too. */
2220 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002221 ret = read_phy_reg(ohci, 2);
2222 if (ret < 0)
2223 return ret;
2224 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2225 ret = read_paged_phy_reg(ohci, 1, 8);
2226 if (ret < 0)
2227 return ret;
2228 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002229 enable_1394a = true;
2230 }
2231
2232 if (ohci->quirks & QUIRK_NO_1394A)
2233 enable_1394a = false;
2234
2235 /* Configure PHY and link consistently. */
2236 if (enable_1394a) {
2237 clear = 0;
2238 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2239 } else {
2240 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2241 set = 0;
2242 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002243 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002244 if (ret < 0)
2245 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002246
2247 if (enable_1394a)
2248 offset = OHCI1394_HCControlSet;
2249 else
2250 offset = OHCI1394_HCControlClear;
2251 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2252
2253 /* Clean up: configuration has been taken care of. */
2254 reg_write(ohci, OHCI1394_HCControlClear,
2255 OHCI1394_HCControl_programPhyEnable);
2256
2257 return 0;
2258}
2259
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002260static int probe_tsb41ba3d(struct fw_ohci *ohci)
2261{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002262 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2263 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2264 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002265
2266 reg = read_phy_reg(ohci, 2);
2267 if (reg < 0)
2268 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002269 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2270 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002271
Stefan Richterb810e4a2011-09-19 09:29:30 +02002272 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2273 reg = read_paged_phy_reg(ohci, 1, i + 10);
2274 if (reg < 0)
2275 return reg;
2276 if (reg != id[i])
2277 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002278 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002279 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002280}
2281
Stefan Richter8e859732009-10-08 00:41:59 +02002282static int ohci_enable(struct fw_card *card,
2283 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002284{
2285 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002286 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002287 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002288
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002289 if (software_reset(ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002290 dev_err(card->device, "failed to reset ohci card\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002291 return -EBUSY;
2292 }
2293
2294 /*
2295 * Now enable LPS, which we need in order to start accessing
2296 * most of the registers. In fact, on some cards (ALI M5251),
2297 * accessing registers in the SClk domain without LPS enabled
2298 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002299 * full link enabled. However, with some cards (well, at least
2300 * a JMicron PCIe card), we have to try again sometimes.
Peter Hurleybd972682013-04-28 23:24:08 +02002301 *
2302 * TI TSB82AA2 + TSB81BA3(A) cards signal LPS enabled early but
2303 * cannot actually use the phy at that time. These need tens of
2304 * millisecods pause between LPS write and first phy access too.
2305 *
2306 * But do not wait for 50msec on Agere/LSI cards. Their phy
2307 * arbitration state machine may time out during such a long wait.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002308 */
Peter Hurleybd972682013-04-28 23:24:08 +02002309
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002310 reg_write(ohci, OHCI1394_HCControlSet,
2311 OHCI1394_HCControl_LPS |
2312 OHCI1394_HCControl_postedWriteEnable);
2313 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002314
Peter Hurleybd972682013-04-28 23:24:08 +02002315 if (!(ohci->quirks & QUIRK_PHY_LCTRL_TIMEOUT))
Jarod Wilson02214722008-03-28 10:02:50 -04002316 msleep(50);
Peter Hurleybd972682013-04-28 23:24:08 +02002317
2318 for (lps = 0, i = 0; !lps && i < 150; i++) {
2319 msleep(1);
Jarod Wilson02214722008-03-28 10:02:50 -04002320 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2321 OHCI1394_HCControl_LPS;
2322 }
2323
2324 if (!lps) {
Stefan Richter64d21722011-12-20 21:32:46 +01002325 dev_err(card->device, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002326 return -EIO;
2327 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002328
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002329 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002330 ret = probe_tsb41ba3d(ohci);
2331 if (ret < 0)
2332 return ret;
2333 if (ret)
Stefan Richter64d21722011-12-20 21:32:46 +01002334 dev_notice(card->device, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002335 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002336 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002337 }
2338
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002339 reg_write(ohci, OHCI1394_HCControlClear,
2340 OHCI1394_HCControl_noByteSwapData);
2341
Stefan Richteraffc9c22008-06-05 20:50:53 +02002342 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002343 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002344 OHCI1394_LinkControl_cycleTimerEnable |
2345 OHCI1394_LinkControl_cycleMaster);
2346
2347 reg_write(ohci, OHCI1394_ATRetries,
2348 OHCI1394_MAX_AT_REQ_RETRIES |
2349 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002350 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2351 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002352
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002353 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002354
Clemens Ladische18907c2012-06-13 22:29:20 +02002355 for (i = 0; i < 32; i++)
2356 if (ohci->ir_context_support & (1 << i))
2357 reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
2358 IR_CONTEXT_MULTI_CHANNEL_MODE);
2359
Clemens Ladische91b2782010-06-10 08:40:49 +02002360 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2361 if (version >= OHCI_VERSION_1_1) {
2362 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2363 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002364 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002365 }
2366
Clemens Ladischa1a11322010-06-10 08:35:06 +02002367 /* Get implemented bits of the priority arbitration request counter. */
2368 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2369 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2370 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002371 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002372
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002373 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2374 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2375 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002376
Stefan Richter35d999b2010-04-10 16:04:56 +02002377 ret = configure_1394a_enhancements(ohci);
2378 if (ret < 0)
2379 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002380
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002381 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002382 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2383 if (ret < 0)
2384 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002385
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002386 /*
2387 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002388 * update mechanism described below in ohci_set_config_rom()
2389 * is not active. We have to update ConfigRomHeader and
2390 * BusOptions manually, and the write to ConfigROMmap takes
2391 * effect immediately. We tie this to the enabling of the
2392 * link, so we have a valid config rom before enabling - the
2393 * OHCI requires that ConfigROMhdr and BusOptions have valid
2394 * values before enabling.
2395 *
2396 * However, when the ConfigROMmap is written, some controllers
2397 * always read back quadlets 0 and 2 from the config rom to
2398 * the ConfigRomHeader and BusOptions registers on bus reset.
2399 * They shouldn't do that in this initial case where the link
2400 * isn't enabled. This means we have to use the same
2401 * workaround here, setting the bus header to 0 and then write
2402 * the right values in the bus reset tasklet.
2403 */
2404
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002405 if (config_rom) {
2406 ohci->next_config_rom =
2407 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2408 &ohci->next_config_rom_bus,
2409 GFP_KERNEL);
2410 if (ohci->next_config_rom == NULL)
2411 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002412
Stefan Richter8e859732009-10-08 00:41:59 +02002413 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002414 } else {
2415 /*
2416 * In the suspend case, config_rom is NULL, which
2417 * means that we just reuse the old config rom.
2418 */
2419 ohci->next_config_rom = ohci->config_rom;
2420 ohci->next_config_rom_bus = ohci->config_rom_bus;
2421 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002422
Stefan Richter8e859732009-10-08 00:41:59 +02002423 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002424 ohci->next_config_rom[0] = 0;
2425 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002426 reg_write(ohci, OHCI1394_BusOptions,
2427 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002428 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2429
2430 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2431
Stefan Richter148c7862010-06-05 11:46:49 +02002432 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2433 OHCI1394_RQPkt | OHCI1394_RSPkt |
2434 OHCI1394_isochTx | OHCI1394_isochRx |
2435 OHCI1394_postedWriteErr |
2436 OHCI1394_selfIDComplete |
2437 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002438 OHCI1394_cycleInconsistent |
2439 OHCI1394_unrecoverableError |
2440 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002441 OHCI1394_masterIntEnable;
2442 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2443 irqs |= OHCI1394_busReset;
2444 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2445
Kristian Høgsberged568912006-12-19 19:58:35 -05002446 reg_write(ohci, OHCI1394_HCControlSet,
2447 OHCI1394_HCControl_linkEnable |
2448 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002449
2450 reg_write(ohci, OHCI1394_LinkControlSet,
2451 OHCI1394_LinkControl_rcvSelfID |
2452 OHCI1394_LinkControl_rcvPhyPkt);
2453
2454 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002455 ar_context_run(&ohci->ar_response_ctx);
2456
2457 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002458
Stefan Richter02d37be2010-07-08 16:09:06 +02002459 /* We are ready to go, reset bus to finish initialization. */
2460 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002461
2462 return 0;
2463}
2464
Stefan Richter53dca512008-12-14 21:47:04 +01002465static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002466 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002467{
2468 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002469 __be32 *next_config_rom;
Stefan Richterf5101d52008-03-14 00:27:49 +01002470 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002471
2472 ohci = fw_ohci(card);
2473
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002474 /*
2475 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002476 * mechanism is a bit tricky, but easy enough to use. See
2477 * section 5.5.6 in the OHCI specification.
2478 *
2479 * The OHCI controller caches the new config rom address in a
2480 * shadow register (ConfigROMmapNext) and needs a bus reset
2481 * for the changes to take place. When the bus reset is
2482 * detected, the controller loads the new values for the
2483 * ConfigRomHeader and BusOptions registers from the specified
2484 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2485 * shadow register. All automatically and atomically.
2486 *
2487 * Now, there's a twist to this story. The automatic load of
2488 * ConfigRomHeader and BusOptions doesn't honor the
2489 * noByteSwapData bit, so with a be32 config rom, the
2490 * controller will load be32 values in to these registers
2491 * during the atomic update, even on litte endian
2492 * architectures. The workaround we use is to put a 0 in the
2493 * header quadlet; 0 is endian agnostic and means that the
2494 * config rom isn't ready yet. In the bus reset tasklet we
2495 * then set up the real values for the two registers.
2496 *
2497 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002498 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002499 */
2500
2501 next_config_rom =
2502 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2503 &next_config_rom_bus, GFP_KERNEL);
2504 if (next_config_rom == NULL)
2505 return -ENOMEM;
2506
Stefan Richter8a8c4732012-04-09 21:40:33 +02002507 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002508
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002509 /*
2510 * If there is not an already pending config_rom update,
2511 * push our new allocation into the ohci->next_config_rom
2512 * and then mark the local variable as null so that we
2513 * won't deallocate the new buffer.
2514 *
2515 * OTOH, if there is a pending config_rom update, just
2516 * use that buffer with the new config_rom data, and
2517 * let this routine free the unused DMA allocation.
2518 */
2519
Kristian Høgsberged568912006-12-19 19:58:35 -05002520 if (ohci->next_config_rom == NULL) {
2521 ohci->next_config_rom = next_config_rom;
2522 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002523 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002524 }
2525
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002526 copy_config_rom(ohci->next_config_rom, config_rom, length);
2527
2528 ohci->next_header = config_rom[0];
2529 ohci->next_config_rom[0] = 0;
2530
2531 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2532
Stefan Richter8a8c4732012-04-09 21:40:33 +02002533 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002534
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002535 /* If we didn't use the DMA allocation, delete it. */
2536 if (next_config_rom != NULL)
2537 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2538 next_config_rom, next_config_rom_bus);
2539
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002540 /*
2541 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002542 * effect. We clean up the old config rom memory and DMA
2543 * mappings in the bus reset tasklet, since the OHCI
2544 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002545 * takes effect.
2546 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002547
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002548 fw_schedule_bus_reset(&ohci->card, true, true);
2549
2550 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002551}
2552
2553static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2554{
2555 struct fw_ohci *ohci = fw_ohci(card);
2556
2557 at_context_transmit(&ohci->at_request_ctx, packet);
2558}
2559
2560static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2561{
2562 struct fw_ohci *ohci = fw_ohci(card);
2563
2564 at_context_transmit(&ohci->at_response_ctx, packet);
2565}
2566
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002567static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2568{
2569 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002570 struct context *ctx = &ohci->at_request_ctx;
2571 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002572 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002573
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002574 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002575
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002576 if (packet->ack != 0)
2577 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002578
Stefan Richter19593ff2009-10-14 20:40:10 +02002579 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002580 dma_unmap_single(ohci->card.device, packet->payload_bus,
2581 packet->payload_length, DMA_TO_DEVICE);
2582
Stefan Richter64d21722011-12-20 21:32:46 +01002583 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002584 driver_data->packet = NULL;
2585 packet->ack = RCODE_CANCELLED;
2586 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002587 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002588 out:
2589 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002590
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002591 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002592}
2593
Stefan Richter53dca512008-12-14 21:47:04 +01002594static int ohci_enable_phys_dma(struct fw_card *card,
2595 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002596{
Stefan Richter080de8c2008-02-28 20:54:43 +01002597#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2598 return 0;
2599#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002600 struct fw_ohci *ohci = fw_ohci(card);
2601 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002602 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002603
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002604 /*
2605 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2606 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2607 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002608
2609 spin_lock_irqsave(&ohci->lock, flags);
2610
2611 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002612 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002613 goto out;
2614 }
2615
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002616 /*
2617 * Note, if the node ID contains a non-local bus ID, physical DMA is
2618 * enabled for _all_ nodes on remote buses.
2619 */
Stefan Richter907293d2007-01-23 21:11:43 +01002620
2621 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2622 if (n < 32)
2623 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2624 else
2625 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2626
Kristian Høgsberged568912006-12-19 19:58:35 -05002627 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002628 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002629 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002630
2631 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002632#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002633}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002634
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002635static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002636{
2637 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002638 unsigned long flags;
2639 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002640
Clemens Ladisch60d32972010-06-10 08:24:35 +02002641 switch (csr_offset) {
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002642 case CSR_STATE_CLEAR:
2643 case CSR_STATE_SET:
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002644 if (ohci->is_root &&
2645 (reg_read(ohci, OHCI1394_LinkControlSet) &
2646 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002647 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002648 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002649 value = 0;
2650 if (ohci->csr_state_setclear_abdicate)
2651 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002652
Stefan Richterc8a94de2010-06-12 20:34:50 +02002653 return value;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002654
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002655 case CSR_NODE_IDS:
2656 return reg_read(ohci, OHCI1394_NodeID) << 16;
2657
Clemens Ladisch60d32972010-06-10 08:24:35 +02002658 case CSR_CYCLE_TIME:
2659 return get_cycle_time(ohci);
2660
Clemens Ladischa48777e2010-06-10 08:33:07 +02002661 case CSR_BUS_TIME:
2662 /*
2663 * We might be called just after the cycle timer has wrapped
2664 * around but just before the cycle64Seconds handler, so we
2665 * better check here, too, if the bus time needs to be updated.
2666 */
2667 spin_lock_irqsave(&ohci->lock, flags);
2668 value = update_bus_time(ohci);
2669 spin_unlock_irqrestore(&ohci->lock, flags);
2670 return value;
2671
Clemens Ladisch27a23292010-06-10 08:34:13 +02002672 case CSR_BUSY_TIMEOUT:
2673 value = reg_read(ohci, OHCI1394_ATRetries);
2674 return (value >> 4) & 0x0ffff00f;
2675
Clemens Ladischa1a11322010-06-10 08:35:06 +02002676 case CSR_PRIORITY_BUDGET:
2677 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2678 (ohci->pri_req_max << 8);
2679
Clemens Ladisch60d32972010-06-10 08:24:35 +02002680 default:
2681 WARN_ON(1);
2682 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002683 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002684}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002685
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002686static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002687{
2688 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002689 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002690
2691 switch (csr_offset) {
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002692 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002693 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2694 reg_write(ohci, OHCI1394_LinkControlClear,
2695 OHCI1394_LinkControl_cycleMaster);
2696 flush_writes(ohci);
2697 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002698 if (value & CSR_STATE_BIT_ABDICATE)
2699 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002700 break;
2701
2702 case CSR_STATE_SET:
2703 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2704 reg_write(ohci, OHCI1394_LinkControlSet,
2705 OHCI1394_LinkControl_cycleMaster);
2706 flush_writes(ohci);
2707 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002708 if (value & CSR_STATE_BIT_ABDICATE)
2709 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a6a2010-06-10 08:36:37 +02002710 break;
2711
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002712 case CSR_NODE_IDS:
2713 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2714 flush_writes(ohci);
2715 break;
2716
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002717 case CSR_CYCLE_TIME:
2718 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2719 reg_write(ohci, OHCI1394_IntEventSet,
2720 OHCI1394_cycleInconsistent);
2721 flush_writes(ohci);
2722 break;
2723
Clemens Ladischa48777e2010-06-10 08:33:07 +02002724 case CSR_BUS_TIME:
2725 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002726 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2727 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002728 spin_unlock_irqrestore(&ohci->lock, flags);
2729 break;
2730
Clemens Ladisch27a23292010-06-10 08:34:13 +02002731 case CSR_BUSY_TIMEOUT:
2732 value = (value & 0xf) | ((value & 0xf) << 4) |
2733 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2734 reg_write(ohci, OHCI1394_ATRetries, value);
2735 flush_writes(ohci);
2736 break;
2737
Clemens Ladischa1a11322010-06-10 08:35:06 +02002738 case CSR_PRIORITY_BUDGET:
2739 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2740 flush_writes(ohci);
2741 break;
2742
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002743 default:
2744 WARN_ON(1);
2745 break;
2746 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002747}
2748
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002749static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002750{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002751 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2752 ctx->header_length, ctx->header,
2753 ctx->base.callback_data);
2754 ctx->header_length = 0;
2755}
David Moore1aa292b2008-07-22 23:23:40 -07002756
Clemens Ladisch73864012012-03-18 19:04:05 +01002757static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002758{
Clemens Ladisch73864012012-03-18 19:04:05 +01002759 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002760
Clemens Ladisch73864012012-03-18 19:04:05 +01002761 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
Clemens Ladisch18d62712012-03-18 19:05:29 +01002762 flush_iso_completions(ctx);
David Moore1aa292b2008-07-22 23:23:40 -07002763
Clemens Ladisch73864012012-03-18 19:04:05 +01002764 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002765 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002766
2767 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002768 * The two iso header quadlets are byteswapped to little
2769 * endian by the controller, but we want to present them
2770 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002771 */
2772 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002773 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002774 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002775 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002776 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002777 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002778 ctx->header_length += ctx->base.header_size;
2779}
2780
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002781static int handle_ir_packet_per_buffer(struct context *context,
2782 struct descriptor *d,
2783 struct descriptor *last)
2784{
2785 struct iso_context *ctx =
2786 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002787 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002788 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002789
Stefan Richter872e3302010-07-29 18:19:22 +02002790 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002791 if (pd->transfer_status)
2792 break;
David Moorebcee8932007-12-19 15:26:38 -05002793 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002794 /* Descriptor(s) not done yet, stop iteration */
2795 return 0;
2796
Clemens Ladischa572e682011-10-15 23:12:23 +02002797 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2798 d++;
2799 buffer_dma = le32_to_cpu(d->data_address);
2800 dma_sync_single_range_for_cpu(context->ohci->card.device,
2801 buffer_dma & PAGE_MASK,
2802 buffer_dma & ~PAGE_MASK,
2803 le16_to_cpu(d->req_count),
2804 DMA_FROM_DEVICE);
2805 }
2806
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002807 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002808
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002809 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2810 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002811
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002812 return 1;
2813}
2814
Stefan Richter872e3302010-07-29 18:19:22 +02002815/* d == last because each descriptor block is only a single descriptor. */
2816static int handle_ir_buffer_fill(struct context *context,
2817 struct descriptor *d,
2818 struct descriptor *last)
2819{
2820 struct iso_context *ctx =
2821 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002822 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002823 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002824
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002825 req_count = le16_to_cpu(last->req_count);
2826 res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
2827 completed = req_count - res_count;
2828 buffer_dma = le32_to_cpu(last->data_address);
2829
2830 if (completed > 0) {
2831 ctx->mc_buffer_bus = buffer_dma;
2832 ctx->mc_completed = completed;
2833 }
2834
2835 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002836 /* Descriptor(s) not done yet, stop iteration */
2837 return 0;
2838
Clemens Ladischa572e682011-10-15 23:12:23 +02002839 dma_sync_single_range_for_cpu(context->ohci->card.device,
2840 buffer_dma & PAGE_MASK,
2841 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002842 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002843
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002844 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002845 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002846 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002847 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002848 ctx->mc_completed = 0;
2849 }
Stefan Richter872e3302010-07-29 18:19:22 +02002850
2851 return 1;
2852}
2853
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002854static void flush_ir_buffer_fill(struct iso_context *ctx)
2855{
2856 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2857 ctx->mc_buffer_bus & PAGE_MASK,
2858 ctx->mc_buffer_bus & ~PAGE_MASK,
2859 ctx->mc_completed, DMA_FROM_DEVICE);
2860
2861 ctx->base.callback.mc(&ctx->base,
2862 ctx->mc_buffer_bus + ctx->mc_completed,
2863 ctx->base.callback_data);
2864 ctx->mc_completed = 0;
2865}
2866
Clemens Ladischa572e682011-10-15 23:12:23 +02002867static inline void sync_it_packet_for_cpu(struct context *context,
2868 struct descriptor *pd)
2869{
2870 __le16 control;
2871 u32 buffer_dma;
2872
2873 /* only packets beginning with OUTPUT_MORE* have data buffers */
2874 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2875 return;
2876
2877 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2878 pd += 2;
2879
2880 /*
2881 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2882 * data buffer is in the context program's coherent page and must not
2883 * be synced.
2884 */
2885 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2886 (context->current_bus & PAGE_MASK)) {
2887 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2888 return;
2889 pd++;
2890 }
2891
2892 do {
2893 buffer_dma = le32_to_cpu(pd->data_address);
2894 dma_sync_single_range_for_cpu(context->ohci->card.device,
2895 buffer_dma & PAGE_MASK,
2896 buffer_dma & ~PAGE_MASK,
2897 le16_to_cpu(pd->req_count),
2898 DMA_TO_DEVICE);
2899 control = pd->control;
2900 pd++;
2901 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2902}
2903
Kristian Høgsberg30200732007-02-16 17:34:39 -05002904static int handle_it_packet(struct context *context,
2905 struct descriptor *d,
2906 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002907{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002908 struct iso_context *ctx =
2909 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002910 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002911 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002912
Jay Fenlason31769ce2009-11-21 00:05:56 +01002913 for (pd = d; pd <= last; pd++)
2914 if (pd->transfer_status)
2915 break;
2916 if (pd > last)
2917 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002918 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002919
Clemens Ladischa572e682011-10-15 23:12:23 +02002920 sync_it_packet_for_cpu(context, d);
2921
Clemens Ladisch18d62712012-03-18 19:05:29 +01002922 if (ctx->header_length + 4 > PAGE_SIZE)
2923 flush_iso_completions(ctx);
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002924
Clemens Ladisch18d62712012-03-18 19:05:29 +01002925 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002926 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002927 /* Present this value as big-endian to match the receive code */
2928 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2929 le16_to_cpu(pd->res_count));
2930 ctx->header_length += 4;
2931
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002932 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2933 flush_iso_completions(ctx);
2934
Kristian Høgsberg30200732007-02-16 17:34:39 -05002935 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002936}
2937
Stefan Richter872e3302010-07-29 18:19:22 +02002938static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2939{
2940 u32 hi = channels >> 32, lo = channels;
2941
2942 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2943 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2944 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2945 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2946 mmiowb();
2947 ohci->mc_channels = channels;
2948}
2949
Stefan Richter53dca512008-12-14 21:47:04 +01002950static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002951 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002952{
2953 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002954 struct iso_context *uninitialized_var(ctx);
2955 descriptor_callback_t uninitialized_var(callback);
2956 u64 *uninitialized_var(channels);
2957 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002958 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002959
Stefan Richter8a8c4732012-04-09 21:40:33 +02002960 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002961
2962 switch (type) {
2963 case FW_ISO_CONTEXT_TRANSMIT:
2964 mask = &ohci->it_context_mask;
2965 callback = handle_it_packet;
2966 index = ffs(*mask) - 1;
2967 if (index >= 0) {
2968 *mask &= ~(1 << index);
2969 regs = OHCI1394_IsoXmitContextBase(index);
2970 ctx = &ohci->it_context_list[index];
2971 }
2972 break;
2973
2974 case FW_ISO_CONTEXT_RECEIVE:
2975 channels = &ohci->ir_context_channels;
2976 mask = &ohci->ir_context_mask;
2977 callback = handle_ir_packet_per_buffer;
2978 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2979 if (index >= 0) {
2980 *channels &= ~(1ULL << channel);
2981 *mask &= ~(1 << index);
2982 regs = OHCI1394_IsoRcvContextBase(index);
2983 ctx = &ohci->ir_context_list[index];
2984 }
2985 break;
2986
2987 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2988 mask = &ohci->ir_context_mask;
2989 callback = handle_ir_buffer_fill;
2990 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2991 if (index >= 0) {
2992 ohci->mc_allocated = true;
2993 *mask &= ~(1 << index);
2994 regs = OHCI1394_IsoRcvContextBase(index);
2995 ctx = &ohci->ir_context_list[index];
2996 }
2997 break;
2998
2999 default:
3000 index = -1;
3001 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01003002 }
Stefan Richter872e3302010-07-29 18:19:22 +02003003
Stefan Richter8a8c4732012-04-09 21:40:33 +02003004 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05003005
3006 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02003007 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003008
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003009 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003010 ctx->header_length = 0;
3011 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02003012 if (ctx->header == NULL) {
3013 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003014 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02003015 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003016 ret = context_init(&ctx->context, ohci, regs, callback);
3017 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003018 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05003019
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003020 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02003021 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003022 ctx->mc_completed = 0;
3023 }
Stefan Richter872e3302010-07-29 18:19:22 +02003024
Kristian Høgsberged568912006-12-19 19:58:35 -05003025 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003026
3027 out_with_header:
3028 free_page((unsigned long)ctx->header);
3029 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02003030 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02003031
3032 switch (type) {
3033 case FW_ISO_CONTEXT_RECEIVE:
3034 *channels |= 1ULL << channel;
3035 break;
3036
3037 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3038 ohci->mc_allocated = false;
3039 break;
3040 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003041 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003042
Stefan Richter8a8c4732012-04-09 21:40:33 +02003043 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003044
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003045 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003046}
3047
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04003048static int ohci_start_iso(struct fw_iso_context *base,
3049 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05003050{
Stefan Richter373b2ed2007-03-04 14:45:18 +01003051 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05003052 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02003053 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05003054 int index;
3055
Clemens Ladisch44b74d92011-02-23 09:27:40 +01003056 /* the controller cannot start without any queued packets */
3057 if (ctx->context.last->branch_address == 0)
3058 return -ENODATA;
3059
Stefan Richter872e3302010-07-29 18:19:22 +02003060 switch (ctx->base.type) {
3061 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003062 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003063 match = 0;
3064 if (cycle >= 0)
3065 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003066 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003067
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003068 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3069 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003070 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003071 break;
3072
3073 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3074 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3075 /* fall through */
3076 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003077 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003078 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3079 if (cycle >= 0) {
3080 match |= (cycle & 0x07fff) << 12;
3081 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3082 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003083
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003084 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3085 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003086 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003087 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003088
3089 ctx->sync = sync;
3090 ctx->tags = tags;
3091
Stefan Richter872e3302010-07-29 18:19:22 +02003092 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003093 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003094
3095 return 0;
3096}
3097
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003098static int ohci_stop_iso(struct fw_iso_context *base)
3099{
3100 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003101 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003102 int index;
3103
Stefan Richter872e3302010-07-29 18:19:22 +02003104 switch (ctx->base.type) {
3105 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003106 index = ctx - ohci->it_context_list;
3107 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003108 break;
3109
3110 case FW_ISO_CONTEXT_RECEIVE:
3111 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003112 index = ctx - ohci->ir_context_list;
3113 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003114 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003115 }
3116 flush_writes(ohci);
3117 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003118 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003119
3120 return 0;
3121}
3122
Kristian Høgsberged568912006-12-19 19:58:35 -05003123static void ohci_free_iso_context(struct fw_iso_context *base)
3124{
3125 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003126 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003127 unsigned long flags;
3128 int index;
3129
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003130 ohci_stop_iso(base);
3131 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003132 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003133
Kristian Høgsberged568912006-12-19 19:58:35 -05003134 spin_lock_irqsave(&ohci->lock, flags);
3135
Stefan Richter872e3302010-07-29 18:19:22 +02003136 switch (base->type) {
3137 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003138 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003139 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003140 break;
3141
3142 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003143 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003144 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003145 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003146 break;
3147
3148 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3149 index = ctx - ohci->ir_context_list;
3150 ohci->ir_context_mask |= 1 << index;
3151 ohci->ir_context_channels |= ohci->mc_channels;
3152 ohci->mc_channels = 0;
3153 ohci->mc_allocated = false;
3154 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003155 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003156
3157 spin_unlock_irqrestore(&ohci->lock, flags);
3158}
3159
Stefan Richter872e3302010-07-29 18:19:22 +02003160static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003161{
Stefan Richter872e3302010-07-29 18:19:22 +02003162 struct fw_ohci *ohci = fw_ohci(base->card);
3163 unsigned long flags;
3164 int ret;
3165
3166 switch (base->type) {
3167 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3168
3169 spin_lock_irqsave(&ohci->lock, flags);
3170
3171 /* Don't allow multichannel to grab other contexts' channels. */
3172 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3173 *channels = ohci->ir_context_channels;
3174 ret = -EBUSY;
3175 } else {
3176 set_multichannel_mask(ohci, *channels);
3177 ret = 0;
3178 }
3179
3180 spin_unlock_irqrestore(&ohci->lock, flags);
3181
3182 break;
3183 default:
3184 ret = -EINVAL;
3185 }
3186
3187 return ret;
3188}
3189
Maxim Levitskydd237362010-11-29 04:09:50 +02003190#ifdef CONFIG_PM
3191static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3192{
3193 int i;
3194 struct iso_context *ctx;
3195
3196 for (i = 0 ; i < ohci->n_ir ; i++) {
3197 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003198 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003199 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3200 }
3201
3202 for (i = 0 ; i < ohci->n_it ; i++) {
3203 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003204 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003205 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3206 }
3207}
3208#endif
3209
Stefan Richter872e3302010-07-29 18:19:22 +02003210static int queue_iso_transmit(struct iso_context *ctx,
3211 struct fw_iso_packet *packet,
3212 struct fw_iso_buffer *buffer,
3213 unsigned long payload)
3214{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003215 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003216 struct fw_iso_packet *p;
3217 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003218 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003219 u32 z, header_z, payload_z, irq;
3220 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003221 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003222
Kristian Høgsberged568912006-12-19 19:58:35 -05003223 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003224 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003225
3226 if (p->skip)
3227 z = 1;
3228 else
3229 z = 2;
3230 if (p->header_length > 0)
3231 z++;
3232
3233 /* Determine the first page the payload isn't contained in. */
3234 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3235 if (p->payload_length > 0)
3236 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3237 else
3238 payload_z = 0;
3239
3240 z += payload_z;
3241
3242 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003243 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003244
Kristian Høgsberg30200732007-02-16 17:34:39 -05003245 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3246 if (d == NULL)
3247 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003248
3249 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003250 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003251 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003252 /*
3253 * Link the skip address to this descriptor itself. This causes
3254 * a context to skip a cycle whenever lost cycles or FIFO
3255 * overruns occur, without dropping the data. The application
3256 * should then decide whether this is an error condition or not.
3257 * FIXME: Make the context's cycle-lost behaviour configurable?
3258 */
3259 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003260
3261 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003262 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3263 IT_HEADER_TAG(p->tag) |
3264 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3265 IT_HEADER_CHANNEL(ctx->base.channel) |
3266 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003267 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003268 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003269 p->payload_length));
3270 }
3271
3272 if (p->header_length > 0) {
3273 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003274 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003275 memcpy(&d[z], p->header, p->header_length);
3276 }
3277
3278 pd = d + z - payload_z;
3279 payload_end_index = payload_index + p->payload_length;
3280 for (i = 0; i < payload_z; i++) {
3281 page = payload_index >> PAGE_SHIFT;
3282 offset = payload_index & ~PAGE_MASK;
3283 next_page_index = (page + 1) << PAGE_SHIFT;
3284 length =
3285 min(next_page_index, payload_end_index) - payload_index;
3286 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003287
3288 page_bus = page_private(buffer->pages[page]);
3289 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003290
Clemens Ladischa572e682011-10-15 23:12:23 +02003291 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3292 page_bus, offset, length,
3293 DMA_TO_DEVICE);
3294
Kristian Høgsberged568912006-12-19 19:58:35 -05003295 payload_index += length;
3296 }
3297
Kristian Høgsberged568912006-12-19 19:58:35 -05003298 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003299 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003300 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003301 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003302
Kristian Høgsberg30200732007-02-16 17:34:39 -05003303 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003304 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3305 DESCRIPTOR_STATUS |
3306 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003307 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003308
Kristian Høgsberg30200732007-02-16 17:34:39 -05003309 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003310
3311 return 0;
3312}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003313
Stefan Richter872e3302010-07-29 18:19:22 +02003314static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3315 struct fw_iso_packet *packet,
3316 struct fw_iso_buffer *buffer,
3317 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003318{
Clemens Ladischa572e682011-10-15 23:12:23 +02003319 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003320 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003321 dma_addr_t d_bus, page_bus;
3322 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003323 int i, j, length;
3324 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003325
3326 /*
David Moore1aa292b2008-07-22 23:23:40 -07003327 * The OHCI controller puts the isochronous header and trailer in the
3328 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003329 */
Stefan Richter872e3302010-07-29 18:19:22 +02003330 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003331 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003332
3333 /* Get header size in number of descriptors. */
3334 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3335 page = payload >> PAGE_SHIFT;
3336 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003337 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003338
3339 for (i = 0; i < packet_count; i++) {
3340 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003341 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003342 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003343 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003344 if (d == NULL)
3345 return -ENOMEM;
3346
David Moorebcee8932007-12-19 15:26:38 -05003347 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3348 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003349 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003350 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003351 d->req_count = cpu_to_le16(header_size);
3352 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003353 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003354 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3355
David Moorebcee8932007-12-19 15:26:38 -05003356 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003357 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003358 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003359 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003360 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3361 DESCRIPTOR_INPUT_MORE);
3362
3363 if (offset + rest < PAGE_SIZE)
3364 length = rest;
3365 else
3366 length = PAGE_SIZE - offset;
3367 pd->req_count = cpu_to_le16(length);
3368 pd->res_count = pd->req_count;
3369 pd->transfer_status = 0;
3370
3371 page_bus = page_private(buffer->pages[page]);
3372 pd->data_address = cpu_to_le32(page_bus + offset);
3373
Clemens Ladischa572e682011-10-15 23:12:23 +02003374 dma_sync_single_range_for_device(device, page_bus,
3375 offset, length,
3376 DMA_FROM_DEVICE);
3377
David Moorebcee8932007-12-19 15:26:38 -05003378 offset = (offset + length) & ~PAGE_MASK;
3379 rest -= length;
3380 if (offset == 0)
3381 page++;
3382 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003383 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3384 DESCRIPTOR_INPUT_LAST |
3385 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003386 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003387 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3388
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003389 context_append(&ctx->context, d, z, header_z);
3390 }
3391
3392 return 0;
3393}
3394
Stefan Richter872e3302010-07-29 18:19:22 +02003395static int queue_iso_buffer_fill(struct iso_context *ctx,
3396 struct fw_iso_packet *packet,
3397 struct fw_iso_buffer *buffer,
3398 unsigned long payload)
3399{
3400 struct descriptor *d;
3401 dma_addr_t d_bus, page_bus;
3402 int page, offset, rest, z, i, length;
3403
3404 page = payload >> PAGE_SHIFT;
3405 offset = payload & ~PAGE_MASK;
3406 rest = packet->payload_length;
3407
3408 /* We need one descriptor for each page in the buffer. */
3409 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3410
3411 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3412 return -EFAULT;
3413
3414 for (i = 0; i < z; i++) {
3415 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3416 if (d == NULL)
3417 return -ENOMEM;
3418
3419 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3420 DESCRIPTOR_BRANCH_ALWAYS);
3421 if (packet->skip && i == 0)
3422 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3423 if (packet->interrupt && i == z - 1)
3424 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3425
3426 if (offset + rest < PAGE_SIZE)
3427 length = rest;
3428 else
3429 length = PAGE_SIZE - offset;
3430 d->req_count = cpu_to_le16(length);
3431 d->res_count = d->req_count;
3432 d->transfer_status = 0;
3433
3434 page_bus = page_private(buffer->pages[page]);
3435 d->data_address = cpu_to_le32(page_bus + offset);
3436
Clemens Ladischa572e682011-10-15 23:12:23 +02003437 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3438 page_bus, offset, length,
3439 DMA_FROM_DEVICE);
3440
Stefan Richter872e3302010-07-29 18:19:22 +02003441 rest -= length;
3442 offset = 0;
3443 page++;
3444
3445 context_append(&ctx->context, d, 1, 0);
3446 }
3447
3448 return 0;
3449}
3450
Stefan Richter53dca512008-12-14 21:47:04 +01003451static int ohci_queue_iso(struct fw_iso_context *base,
3452 struct fw_iso_packet *packet,
3453 struct fw_iso_buffer *buffer,
3454 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003455{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003456 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003457 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003458 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003459
David Moorefe5ca632008-01-06 17:21:41 -05003460 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003461 switch (base->type) {
3462 case FW_ISO_CONTEXT_TRANSMIT:
3463 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3464 break;
3465 case FW_ISO_CONTEXT_RECEIVE:
3466 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3467 break;
3468 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3469 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3470 break;
3471 }
David Moorefe5ca632008-01-06 17:21:41 -05003472 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3473
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003474 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003475}
3476
Clemens Ladisch13882a82011-05-02 09:33:56 +02003477static void ohci_flush_queue_iso(struct fw_iso_context *base)
3478{
3479 struct context *ctx =
3480 &container_of(base, struct iso_context, base)->context;
3481
3482 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003483}
3484
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003485static int ohci_flush_iso_completions(struct fw_iso_context *base)
3486{
3487 struct iso_context *ctx = container_of(base, struct iso_context, base);
3488 int ret = 0;
3489
3490 tasklet_disable(&ctx->context.tasklet);
3491
3492 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3493 context_tasklet((unsigned long)&ctx->context);
3494
3495 switch (base->type) {
3496 case FW_ISO_CONTEXT_TRANSMIT:
3497 case FW_ISO_CONTEXT_RECEIVE:
3498 if (ctx->header_length != 0)
3499 flush_iso_completions(ctx);
3500 break;
3501 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3502 if (ctx->mc_completed != 0)
3503 flush_ir_buffer_fill(ctx);
3504 break;
3505 default:
3506 ret = -ENOSYS;
3507 }
3508
3509 clear_bit_unlock(0, &ctx->flushing_completions);
3510 smp_mb__after_clear_bit();
3511 }
3512
3513 tasklet_enable(&ctx->context.tasklet);
3514
3515 return ret;
3516}
3517
Stefan Richter21ebcd12007-01-14 15:29:07 +01003518static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003519 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003520 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003521 .update_phy_reg = ohci_update_phy_reg,
3522 .set_config_rom = ohci_set_config_rom,
3523 .send_request = ohci_send_request,
3524 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003525 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003526 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003527 .read_csr = ohci_read_csr,
3528 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003529
3530 .allocate_iso_context = ohci_allocate_iso_context,
3531 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003532 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003533 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003534 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003535 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003536 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003537 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003538};
3539
Stefan Richter2ed0f182008-03-01 12:35:29 +01003540#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003541static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003542{
3543 if (machine_is(powermac)) {
3544 struct device_node *ofn = pci_device_to_OF_node(dev);
3545
3546 if (ofn) {
3547 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3548 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3549 }
3550 }
3551}
3552
Stefan Richter5da3dac2010-04-02 14:05:02 +02003553static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003554{
3555 if (machine_is(powermac)) {
3556 struct device_node *ofn = pci_device_to_OF_node(dev);
3557
3558 if (ofn) {
3559 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3560 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3561 }
3562 }
3563}
3564#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003565static inline void pmac_ohci_on(struct pci_dev *dev) {}
3566static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003567#endif /* CONFIG_PPC_PMAC */
3568
Bill Pemberton03f94c02012-11-19 13:22:57 -05003569static int pci_probe(struct pci_dev *dev,
Stefan Richter53dca512008-12-14 21:47:04 +01003570 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003571{
3572 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003573 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003574 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003575 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003576 size_t size;
3577
Stefan Richter7f7e37112011-07-10 00:23:03 +02003578 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3579 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3580 return -ENOSYS;
3581 }
3582
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003583 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003584 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003585 err = -ENOMEM;
3586 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003587 }
3588
3589 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3590
Stefan Richter5da3dac2010-04-02 14:05:02 +02003591 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003592
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003593 err = pci_enable_device(dev);
3594 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003595 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003596 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003597 }
3598
3599 pci_set_master(dev);
3600 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3601 pci_set_drvdata(dev, ohci);
3602
3603 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003604 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003605
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003606 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003607
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003608 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3609 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
3610 dev_err(&dev->dev, "invalid MMIO resource\n");
3611 err = -ENXIO;
3612 goto fail_disable;
3613 }
3614
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003615 err = pci_request_region(dev, 0, ohci_driver_name);
3616 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003617 dev_err(&dev->dev, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003618 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003619 }
3620
3621 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3622 if (ohci->registers == NULL) {
Stefan Richter64d21722011-12-20 21:32:46 +01003623 dev_err(&dev->dev, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003624 err = -ENXIO;
3625 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003626 }
3627
Stefan Richter4a635592010-02-21 17:58:01 +01003628 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003629 if ((ohci_quirks[i].vendor == dev->vendor) &&
3630 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3631 ohci_quirks[i].device == dev->device) &&
3632 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3633 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003634 ohci->quirks = ohci_quirks[i].flags;
3635 break;
3636 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003637 if (param_quirks)
3638 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003639
Clemens Ladischec766a72010-11-30 08:25:17 +01003640 /*
3641 * Because dma_alloc_coherent() allocates at least one page,
3642 * we save space by using a common buffer for the AR request/
3643 * response descriptors and the self IDs buffer.
3644 */
3645 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3646 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3647 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3648 PAGE_SIZE,
3649 &ohci->misc_buffer_bus,
3650 GFP_KERNEL);
3651 if (!ohci->misc_buffer) {
3652 err = -ENOMEM;
3653 goto fail_iounmap;
3654 }
3655
3656 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003657 OHCI1394_AsReqRcvContextControlSet);
3658 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003659 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003660
Clemens Ladischec766a72010-11-30 08:25:17 +01003661 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003662 OHCI1394_AsRspRcvContextControlSet);
3663 if (err < 0)
3664 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003665
Clemens Ladischc088ab302010-11-30 08:24:01 +01003666 err = context_init(&ohci->at_request_ctx, ohci,
3667 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3668 if (err < 0)
3669 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003670
Clemens Ladischc088ab302010-11-30 08:24:01 +01003671 err = context_init(&ohci->at_response_ctx, ohci,
3672 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3673 if (err < 0)
3674 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003675
Kristian Høgsberged568912006-12-19 19:58:35 -05003676 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003677 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003678 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003679 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003680 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003681 ohci->n_ir = hweight32(ohci->ir_context_mask);
3682 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003683 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3684
Stefan Richter4802f162010-02-21 17:58:52 +01003685 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003686 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003687 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003688 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003689 ohci->n_it = hweight32(ohci->it_context_mask);
3690 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003691 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3692
Kristian Høgsberged568912006-12-19 19:58:35 -05003693 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003694 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003695 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003696 }
3697
Clemens Ladischec766a72010-11-30 08:25:17 +01003698 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3699 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003700
Kristian Høgsberged568912006-12-19 19:58:35 -05003701 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3702 max_receive = (bus_options >> 12) & 0xf;
3703 link_speed = bus_options & 0x7;
3704 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3705 reg_read(ohci, OHCI1394_GUIDLo);
3706
Peter Hurley247fd502013-03-27 06:59:58 -04003707 if (!(ohci->quirks & QUIRK_NO_MSI))
3708 pci_enable_msi(dev);
3709 if (request_irq(dev->irq, irq_handler,
3710 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
3711 ohci_driver_name, ohci)) {
3712 dev_err(&dev->dev, "failed to allocate interrupt %d\n",
3713 dev->irq);
3714 err = -EIO;
3715 goto fail_msi;
3716 }
3717
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003718 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003719 if (err)
Peter Hurley247fd502013-03-27 06:59:58 -04003720 goto fail_irq;
Kristian Høgsberged568912006-12-19 19:58:35 -05003721
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003722 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter64d21722011-12-20 21:32:46 +01003723 dev_notice(&dev->dev,
3724 "added OHCI v%x.%x device as card %d, "
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003725 "%d IR + %d IT contexts, quirks 0x%x\n",
Stefan Richter64d21722011-12-20 21:32:46 +01003726 version >> 16, version & 0xff, ohci->card.index,
Maxim Levitskydd237362010-11-29 04:09:50 +02003727 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003728
Kristian Høgsberged568912006-12-19 19:58:35 -05003729 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003730
Peter Hurley247fd502013-03-27 06:59:58 -04003731 fail_irq:
3732 free_irq(dev->irq, ohci);
3733 fail_msi:
3734 pci_disable_msi(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003735 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003736 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003737 kfree(ohci->it_context_list);
3738 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003739 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003740 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003741 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003742 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003743 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003744 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003745 fail_misc_buf:
3746 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3747 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003748 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003749 pci_iounmap(dev, ohci->registers);
3750 fail_iomem:
3751 pci_release_region(dev, 0);
3752 fail_disable:
3753 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003754 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003755 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003756 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003757 fail:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003758 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003759}
3760
3761static void pci_remove(struct pci_dev *dev)
3762{
Peter Hurley8db49142013-03-27 06:59:59 -04003763 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05003764
Peter Hurley8db49142013-03-27 06:59:59 -04003765 /*
3766 * If the removal is happening from the suspend state, LPS won't be
3767 * enabled and host registers (eg., IntMaskClear) won't be accessible.
3768 */
3769 if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
3770 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3771 flush_writes(ohci);
3772 }
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003773 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003774 fw_core_remove_card(&ohci->card);
3775
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003776 /*
3777 * FIXME: Fail all pending packets here, now that the upper
3778 * layers can't queue any more.
3779 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003780
3781 software_reset(ohci);
3782 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003783
3784 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3785 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3786 ohci->next_config_rom, ohci->next_config_rom_bus);
3787 if (ohci->config_rom)
3788 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3789 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003790 ar_context_release(&ohci->ar_request_ctx);
3791 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003792 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3793 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003794 context_release(&ohci->at_request_ctx);
3795 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003796 kfree(ohci->it_context_list);
3797 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003798 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003799 pci_iounmap(dev, ohci->registers);
3800 pci_release_region(dev, 0);
3801 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003802 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003803 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003804
Stefan Richter64d21722011-12-20 21:32:46 +01003805 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003806}
3807
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003808#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003809static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003810{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003811 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003812 int err;
3813
3814 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003815 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003816 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003817 dev_err(&dev->dev, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003818 return err;
3819 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003820 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003821 if (err)
Stefan Richter64d21722011-12-20 21:32:46 +01003822 dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003823 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003824
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003825 return 0;
3826}
3827
Stefan Richter2ed0f182008-03-01 12:35:29 +01003828static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003829{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003830 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003831 int err;
3832
Stefan Richter5da3dac2010-04-02 14:05:02 +02003833 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003834 pci_set_power_state(dev, PCI_D0);
3835 pci_restore_state(dev);
3836 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003837 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003838 dev_err(&dev->dev, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003839 return err;
3840 }
3841
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003842 /* Some systems don't setup GUID register on resume from ram */
3843 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3844 !reg_read(ohci, OHCI1394_GUIDHi)) {
3845 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3846 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3847 }
3848
Maxim Levitskydd237362010-11-29 04:09:50 +02003849 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003850 if (err)
3851 return err;
3852
3853 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003854
Maxim Levitskydd237362010-11-29 04:09:50 +02003855 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003856}
3857#endif
3858
Németh Mártona67483d2010-01-10 13:14:26 +01003859static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003860 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3861 { }
3862};
3863
3864MODULE_DEVICE_TABLE(pci, pci_table);
3865
3866static struct pci_driver fw_ohci_pci_driver = {
3867 .name = ohci_driver_name,
3868 .id_table = pci_table,
3869 .probe = pci_probe,
3870 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003871#ifdef CONFIG_PM
3872 .resume = pci_resume,
3873 .suspend = pci_suspend,
3874#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003875};
3876
Axel Linfe2af112012-04-03 10:07:01 +08003877module_pci_driver(fw_ohci_pci_driver);
3878
Kristian Høgsberged568912006-12-19 19:58:35 -05003879MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3880MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3881MODULE_LICENSE("GPL");
3882
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003883/* Provide a module alias so root-on-sbp2 initrds don't break. */
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003884MODULE_ALIAS("ohci1394");