Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 1 | #include "amd64_edac.h" |
Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 2 | #include <asm/amd_nb.h> |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 3 | |
| 4 | static struct edac_pci_ctl_info *amd64_ctl_pci; |
| 5 | |
| 6 | static int report_gart_errors; |
| 7 | module_param(report_gart_errors, int, 0644); |
| 8 | |
| 9 | /* |
| 10 | * Set by command line parameter. If BIOS has enabled the ECC, this override is |
| 11 | * cleared to prevent re-enabling the hardware by this driver. |
| 12 | */ |
| 13 | static int ecc_enable_override; |
| 14 | module_param(ecc_enable_override, int, 0644); |
| 15 | |
Tejun Heo | a29d8b8 | 2010-02-02 14:39:15 +0900 | [diff] [blame] | 16 | static struct msr __percpu *msrs; |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 17 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 18 | /* |
| 19 | * count successfully initialized driver instances for setup_pci_device() |
| 20 | */ |
| 21 | static atomic_t drv_instances = ATOMIC_INIT(0); |
| 22 | |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 23 | /* Per-node driver instances */ |
| 24 | static struct mem_ctl_info **mcis; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 25 | static struct ecc_settings **ecc_stngs; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 26 | |
| 27 | /* |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 28 | * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and |
| 29 | * later. |
Borislav Petkov | b70ef01 | 2009-06-25 19:32:38 +0200 | [diff] [blame] | 30 | */ |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 31 | static int ddr2_dbam_revCG[] = { |
| 32 | [0] = 32, |
| 33 | [1] = 64, |
| 34 | [2] = 128, |
| 35 | [3] = 256, |
| 36 | [4] = 512, |
| 37 | [5] = 1024, |
| 38 | [6] = 2048, |
| 39 | }; |
| 40 | |
| 41 | static int ddr2_dbam_revD[] = { |
| 42 | [0] = 32, |
| 43 | [1] = 64, |
| 44 | [2 ... 3] = 128, |
| 45 | [4] = 256, |
| 46 | [5] = 512, |
| 47 | [6] = 256, |
| 48 | [7] = 512, |
| 49 | [8 ... 9] = 1024, |
| 50 | [10] = 2048, |
| 51 | }; |
| 52 | |
| 53 | static int ddr2_dbam[] = { [0] = 128, |
| 54 | [1] = 256, |
| 55 | [2 ... 4] = 512, |
| 56 | [5 ... 6] = 1024, |
| 57 | [7 ... 8] = 2048, |
| 58 | [9 ... 10] = 4096, |
| 59 | [11] = 8192, |
| 60 | }; |
| 61 | |
| 62 | static int ddr3_dbam[] = { [0] = -1, |
| 63 | [1] = 256, |
| 64 | [2] = 512, |
| 65 | [3 ... 4] = -1, |
| 66 | [5 ... 6] = 1024, |
| 67 | [7 ... 8] = 2048, |
| 68 | [9 ... 10] = 4096, |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 69 | [11] = 8192, |
Borislav Petkov | b70ef01 | 2009-06-25 19:32:38 +0200 | [diff] [blame] | 70 | }; |
| 71 | |
| 72 | /* |
| 73 | * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing |
| 74 | * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching- |
| 75 | * or higher value'. |
| 76 | * |
| 77 | *FIXME: Produce a better mapping/linearisation. |
| 78 | */ |
| 79 | |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 80 | |
| 81 | struct scrubrate { |
| 82 | u32 scrubval; /* bit pattern for scrub rate */ |
| 83 | u32 bandwidth; /* bandwidth consumed (bytes/sec) */ |
| 84 | } scrubrates[] = { |
Borislav Petkov | b70ef01 | 2009-06-25 19:32:38 +0200 | [diff] [blame] | 85 | { 0x01, 1600000000UL}, |
| 86 | { 0x02, 800000000UL}, |
| 87 | { 0x03, 400000000UL}, |
| 88 | { 0x04, 200000000UL}, |
| 89 | { 0x05, 100000000UL}, |
| 90 | { 0x06, 50000000UL}, |
| 91 | { 0x07, 25000000UL}, |
| 92 | { 0x08, 12284069UL}, |
| 93 | { 0x09, 6274509UL}, |
| 94 | { 0x0A, 3121951UL}, |
| 95 | { 0x0B, 1560975UL}, |
| 96 | { 0x0C, 781440UL}, |
| 97 | { 0x0D, 390720UL}, |
| 98 | { 0x0E, 195300UL}, |
| 99 | { 0x0F, 97650UL}, |
| 100 | { 0x10, 48854UL}, |
| 101 | { 0x11, 24427UL}, |
| 102 | { 0x12, 12213UL}, |
| 103 | { 0x13, 6101UL}, |
| 104 | { 0x14, 3051UL}, |
| 105 | { 0x15, 1523UL}, |
| 106 | { 0x16, 761UL}, |
| 107 | { 0x00, 0UL}, /* scrubbing off */ |
| 108 | }; |
| 109 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 110 | static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset, |
| 111 | u32 *val, const char *func) |
| 112 | { |
| 113 | int err = 0; |
| 114 | |
| 115 | err = pci_read_config_dword(pdev, offset, val); |
| 116 | if (err) |
| 117 | amd64_warn("%s: error reading F%dx%03x.\n", |
| 118 | func, PCI_FUNC(pdev->devfn), offset); |
| 119 | |
| 120 | return err; |
| 121 | } |
| 122 | |
| 123 | int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset, |
| 124 | u32 val, const char *func) |
| 125 | { |
| 126 | int err = 0; |
| 127 | |
| 128 | err = pci_write_config_dword(pdev, offset, val); |
| 129 | if (err) |
| 130 | amd64_warn("%s: error writing to F%dx%03x.\n", |
| 131 | func, PCI_FUNC(pdev->devfn), offset); |
| 132 | |
| 133 | return err; |
| 134 | } |
| 135 | |
| 136 | /* |
| 137 | * |
| 138 | * Depending on the family, F2 DCT reads need special handling: |
| 139 | * |
| 140 | * K8: has a single DCT only |
| 141 | * |
| 142 | * F10h: each DCT has its own set of regs |
| 143 | * DCT0 -> F2x040.. |
| 144 | * DCT1 -> F2x140.. |
| 145 | * |
| 146 | * F15h: we select which DCT we access using F1x10C[DctCfgSel] |
| 147 | * |
| 148 | */ |
| 149 | static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val, |
| 150 | const char *func) |
| 151 | { |
| 152 | if (addr >= 0x100) |
| 153 | return -EINVAL; |
| 154 | |
| 155 | return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func); |
| 156 | } |
| 157 | |
| 158 | static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val, |
| 159 | const char *func) |
| 160 | { |
| 161 | return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func); |
| 162 | } |
| 163 | |
| 164 | static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val, |
| 165 | const char *func) |
| 166 | { |
| 167 | u32 reg = 0; |
| 168 | u8 dct = 0; |
| 169 | |
| 170 | if (addr >= 0x140 && addr <= 0x1a0) { |
| 171 | dct = 1; |
| 172 | addr -= 0x100; |
| 173 | } |
| 174 | |
| 175 | amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, ®); |
| 176 | reg &= 0xfffffffe; |
| 177 | reg |= dct; |
| 178 | amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg); |
| 179 | |
| 180 | return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func); |
| 181 | } |
| 182 | |
Borislav Petkov | b70ef01 | 2009-06-25 19:32:38 +0200 | [diff] [blame] | 183 | /* |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 184 | * Memory scrubber control interface. For K8, memory scrubbing is handled by |
| 185 | * hardware and can involve L2 cache, dcache as well as the main memory. With |
| 186 | * F10, this is extended to L3 cache scrubbing on CPU models sporting that |
| 187 | * functionality. |
| 188 | * |
| 189 | * This causes the "units" for the scrubbing speed to vary from 64 byte blocks |
| 190 | * (dram) over to cache lines. This is nasty, so we will use bandwidth in |
| 191 | * bytes/sec for the setting. |
| 192 | * |
| 193 | * Currently, we only do dram scrubbing. If the scrubbing is done in software on |
| 194 | * other archs, we might not have access to the caches directly. |
| 195 | */ |
| 196 | |
| 197 | /* |
| 198 | * scan the scrub rate mapping table for a close or matching bandwidth value to |
| 199 | * issue. If requested is too big, then use last maximum value found. |
| 200 | */ |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 201 | static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate) |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 202 | { |
| 203 | u32 scrubval; |
| 204 | int i; |
| 205 | |
| 206 | /* |
| 207 | * map the configured rate (new_bw) to a value specific to the AMD64 |
| 208 | * memory controller and apply to register. Search for the first |
| 209 | * bandwidth entry that is greater or equal than the setting requested |
| 210 | * and program that. If at last entry, turn off DRAM scrubbing. |
| 211 | */ |
| 212 | for (i = 0; i < ARRAY_SIZE(scrubrates); i++) { |
| 213 | /* |
| 214 | * skip scrub rates which aren't recommended |
| 215 | * (see F10 BKDG, F3x58) |
| 216 | */ |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 217 | if (scrubrates[i].scrubval < min_rate) |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 218 | continue; |
| 219 | |
| 220 | if (scrubrates[i].bandwidth <= new_bw) |
| 221 | break; |
| 222 | |
| 223 | /* |
| 224 | * if no suitable bandwidth found, turn off DRAM scrubbing |
| 225 | * entirely by falling back to the last element in the |
| 226 | * scrubrates array. |
| 227 | */ |
| 228 | } |
| 229 | |
| 230 | scrubval = scrubrates[i].scrubval; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 231 | |
| 232 | pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F); |
| 233 | |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 234 | if (scrubval) |
| 235 | return scrubrates[i].bandwidth; |
| 236 | |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 237 | return 0; |
| 238 | } |
| 239 | |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 240 | static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw) |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 241 | { |
| 242 | struct amd64_pvt *pvt = mci->pvt_info; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 243 | |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 244 | return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate); |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 245 | } |
| 246 | |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 247 | static int amd64_get_scrub_rate(struct mem_ctl_info *mci) |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 248 | { |
| 249 | struct amd64_pvt *pvt = mci->pvt_info; |
| 250 | u32 scrubval = 0; |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 251 | int i, retval = -EINVAL; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 252 | |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 253 | amd64_read_pci_cfg(pvt->F3, K8_SCRCTRL, &scrubval); |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 254 | |
| 255 | scrubval = scrubval & 0x001F; |
| 256 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 257 | amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval); |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 258 | |
Roel Kluin | 926311f | 2010-01-11 20:58:21 +0100 | [diff] [blame] | 259 | for (i = 0; i < ARRAY_SIZE(scrubrates); i++) { |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 260 | if (scrubrates[i].scrubval == scrubval) { |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 261 | retval = scrubrates[i].bandwidth; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 262 | break; |
| 263 | } |
| 264 | } |
Borislav Petkov | 3909444 | 2010-11-24 19:52:09 +0100 | [diff] [blame] | 265 | return retval; |
Doug Thompson | 2bc6541 | 2009-05-04 20:11:14 +0200 | [diff] [blame] | 266 | } |
| 267 | |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 268 | /* Map from a CSROW entry to the mask entry that operates on it */ |
| 269 | static inline u32 amd64_map_to_dcs_mask(struct amd64_pvt *pvt, int csrow) |
| 270 | { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 271 | if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 272 | return csrow; |
| 273 | else |
| 274 | return csrow >> 1; |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | /* return the 'base' address the i'th CS entry of the 'dct' DRAM controller */ |
| 278 | static u32 amd64_get_dct_base(struct amd64_pvt *pvt, int dct, int csrow) |
| 279 | { |
| 280 | if (dct == 0) |
| 281 | return pvt->dcsb0[csrow]; |
| 282 | else |
| 283 | return pvt->dcsb1[csrow]; |
| 284 | } |
| 285 | |
| 286 | /* |
| 287 | * Return the 'mask' address the i'th CS entry. This function is needed because |
| 288 | * there number of DCSM registers on Rev E and prior vs Rev F and later is |
| 289 | * different. |
| 290 | */ |
| 291 | static u32 amd64_get_dct_mask(struct amd64_pvt *pvt, int dct, int csrow) |
| 292 | { |
| 293 | if (dct == 0) |
| 294 | return pvt->dcsm0[amd64_map_to_dcs_mask(pvt, csrow)]; |
| 295 | else |
| 296 | return pvt->dcsm1[amd64_map_to_dcs_mask(pvt, csrow)]; |
| 297 | } |
| 298 | |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 299 | /* |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 300 | * returns true if the SysAddr given by sys_addr matches the |
| 301 | * DRAM base/limit associated with node_id |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 302 | */ |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 303 | static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid) |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 304 | { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 305 | u64 addr; |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 306 | |
| 307 | /* The K8 treats this as a 40-bit value. However, bits 63-40 will be |
| 308 | * all ones if the most significant implemented address bit is 1. |
| 309 | * Here we discard bits 63-40. See section 3.4.2 of AMD publication |
| 310 | * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1 |
| 311 | * Application Programming. |
| 312 | */ |
| 313 | addr = sys_addr & 0x000000ffffffffffull; |
| 314 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 315 | return ((addr >= get_dram_base(pvt, nid)) && |
| 316 | (addr <= get_dram_limit(pvt, nid))); |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | /* |
| 320 | * Attempt to map a SysAddr to a node. On success, return a pointer to the |
| 321 | * mem_ctl_info structure for the node that the SysAddr maps to. |
| 322 | * |
| 323 | * On failure, return NULL. |
| 324 | */ |
| 325 | static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci, |
| 326 | u64 sys_addr) |
| 327 | { |
| 328 | struct amd64_pvt *pvt; |
| 329 | int node_id; |
| 330 | u32 intlv_en, bits; |
| 331 | |
| 332 | /* |
| 333 | * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section |
| 334 | * 3.4.4.2) registers to map the SysAddr to a node ID. |
| 335 | */ |
| 336 | pvt = mci->pvt_info; |
| 337 | |
| 338 | /* |
| 339 | * The value of this field should be the same for all DRAM Base |
| 340 | * registers. Therefore we arbitrarily choose to read it from the |
| 341 | * register for node 0. |
| 342 | */ |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 343 | intlv_en = dram_intlv_en(pvt, 0); |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 344 | |
| 345 | if (intlv_en == 0) { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 346 | for (node_id = 0; node_id < DRAM_RANGES; node_id++) { |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 347 | if (amd64_base_limit_match(pvt, sys_addr, node_id)) |
Borislav Petkov | 8edc544 | 2009-09-18 12:39:19 +0200 | [diff] [blame] | 348 | goto found; |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 349 | } |
Borislav Petkov | 8edc544 | 2009-09-18 12:39:19 +0200 | [diff] [blame] | 350 | goto err_no_match; |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 351 | } |
| 352 | |
Borislav Petkov | 72f158f | 2009-09-18 12:27:27 +0200 | [diff] [blame] | 353 | if (unlikely((intlv_en != 0x01) && |
| 354 | (intlv_en != 0x03) && |
| 355 | (intlv_en != 0x07))) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 356 | amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en); |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 357 | return NULL; |
| 358 | } |
| 359 | |
| 360 | bits = (((u32) sys_addr) >> 12) & intlv_en; |
| 361 | |
| 362 | for (node_id = 0; ; ) { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 363 | if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits) |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 364 | break; /* intlv_sel field matches */ |
| 365 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 366 | if (++node_id >= DRAM_RANGES) |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 367 | goto err_no_match; |
| 368 | } |
| 369 | |
| 370 | /* sanity test for sys_addr */ |
| 371 | if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 372 | amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address" |
| 373 | "range for node %d with node interleaving enabled.\n", |
| 374 | __func__, sys_addr, node_id); |
Doug Thompson | 6775763 | 2009-04-27 15:53:22 +0200 | [diff] [blame] | 375 | return NULL; |
| 376 | } |
| 377 | |
| 378 | found: |
| 379 | return edac_mc_find(node_id); |
| 380 | |
| 381 | err_no_match: |
| 382 | debugf2("sys_addr 0x%lx doesn't match any node\n", |
| 383 | (unsigned long)sys_addr); |
| 384 | |
| 385 | return NULL; |
| 386 | } |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 387 | |
| 388 | /* |
| 389 | * Extract the DRAM CS base address from selected csrow register. |
| 390 | */ |
| 391 | static u64 base_from_dct_base(struct amd64_pvt *pvt, int csrow) |
| 392 | { |
| 393 | return ((u64) (amd64_get_dct_base(pvt, 0, csrow) & pvt->dcsb_base)) << |
| 394 | pvt->dcs_shift; |
| 395 | } |
| 396 | |
| 397 | /* |
| 398 | * Extract the mask from the dcsb0[csrow] entry in a CPU revision-specific way. |
| 399 | */ |
| 400 | static u64 mask_from_dct_mask(struct amd64_pvt *pvt, int csrow) |
| 401 | { |
| 402 | u64 dcsm_bits, other_bits; |
| 403 | u64 mask; |
| 404 | |
| 405 | /* Extract bits from DRAM CS Mask. */ |
| 406 | dcsm_bits = amd64_get_dct_mask(pvt, 0, csrow) & pvt->dcsm_mask; |
| 407 | |
| 408 | other_bits = pvt->dcsm_mask; |
| 409 | other_bits = ~(other_bits << pvt->dcs_shift); |
| 410 | |
| 411 | /* |
| 412 | * The extracted bits from DCSM belong in the spaces represented by |
| 413 | * the cleared bits in other_bits. |
| 414 | */ |
| 415 | mask = (dcsm_bits << pvt->dcs_shift) | other_bits; |
| 416 | |
| 417 | return mask; |
| 418 | } |
| 419 | |
| 420 | /* |
| 421 | * @input_addr is an InputAddr associated with the node given by mci. Return the |
| 422 | * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr). |
| 423 | */ |
| 424 | static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr) |
| 425 | { |
| 426 | struct amd64_pvt *pvt; |
| 427 | int csrow; |
| 428 | u64 base, mask; |
| 429 | |
| 430 | pvt = mci->pvt_info; |
| 431 | |
| 432 | /* |
| 433 | * Here we use the DRAM CS Base and DRAM CS Mask registers. For each CS |
| 434 | * base/mask register pair, test the condition shown near the start of |
| 435 | * section 3.5.4 (p. 84, BKDG #26094, K8, revA-E). |
| 436 | */ |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 437 | for (csrow = 0; csrow < pvt->cs_count; csrow++) { |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 438 | |
| 439 | /* This DRAM chip select is disabled on this node */ |
| 440 | if ((pvt->dcsb0[csrow] & K8_DCSB_CS_ENABLE) == 0) |
| 441 | continue; |
| 442 | |
| 443 | base = base_from_dct_base(pvt, csrow); |
| 444 | mask = ~mask_from_dct_mask(pvt, csrow); |
| 445 | |
| 446 | if ((input_addr & mask) == (base & mask)) { |
| 447 | debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n", |
| 448 | (unsigned long)input_addr, csrow, |
| 449 | pvt->mc_node_id); |
| 450 | |
| 451 | return csrow; |
| 452 | } |
| 453 | } |
| 454 | |
| 455 | debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n", |
| 456 | (unsigned long)input_addr, pvt->mc_node_id); |
| 457 | |
| 458 | return -1; |
| 459 | } |
| 460 | |
| 461 | /* |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 462 | * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094) |
| 463 | * for the node represented by mci. Info is passed back in *hole_base, |
| 464 | * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if |
| 465 | * info is invalid. Info may be invalid for either of the following reasons: |
| 466 | * |
| 467 | * - The revision of the node is not E or greater. In this case, the DRAM Hole |
| 468 | * Address Register does not exist. |
| 469 | * |
| 470 | * - The DramHoleValid bit is cleared in the DRAM Hole Address Register, |
| 471 | * indicating that its contents are not valid. |
| 472 | * |
| 473 | * The values passed back in *hole_base, *hole_offset, and *hole_size are |
| 474 | * complete 32-bit values despite the fact that the bitfields in the DHAR |
| 475 | * only represent bits 31-24 of the base and offset values. |
| 476 | */ |
| 477 | int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base, |
| 478 | u64 *hole_offset, u64 *hole_size) |
| 479 | { |
| 480 | struct amd64_pvt *pvt = mci->pvt_info; |
| 481 | u64 base; |
| 482 | |
| 483 | /* only revE and later have the DRAM Hole Address Register */ |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 484 | if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) { |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 485 | debugf1(" revision %d for node %d does not support DHAR\n", |
| 486 | pvt->ext_model, pvt->mc_node_id); |
| 487 | return 1; |
| 488 | } |
| 489 | |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 490 | /* valid for Fam10h and above */ |
| 491 | if (boot_cpu_data.x86 >= 0x10 && |
| 492 | (pvt->dhar & DRAM_MEM_HOIST_VALID) == 0) { |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 493 | debugf1(" Dram Memory Hoisting is DISABLED on this system\n"); |
| 494 | return 1; |
| 495 | } |
| 496 | |
| 497 | if ((pvt->dhar & DHAR_VALID) == 0) { |
| 498 | debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n", |
| 499 | pvt->mc_node_id); |
| 500 | return 1; |
| 501 | } |
| 502 | |
| 503 | /* This node has Memory Hoisting */ |
| 504 | |
| 505 | /* +------------------+--------------------+--------------------+----- |
| 506 | * | memory | DRAM hole | relocated | |
| 507 | * | [0, (x - 1)] | [x, 0xffffffff] | addresses from | |
| 508 | * | | | DRAM hole | |
| 509 | * | | | [0x100000000, | |
| 510 | * | | | (0x100000000+ | |
| 511 | * | | | (0xffffffff-x))] | |
| 512 | * +------------------+--------------------+--------------------+----- |
| 513 | * |
| 514 | * Above is a diagram of physical memory showing the DRAM hole and the |
| 515 | * relocated addresses from the DRAM hole. As shown, the DRAM hole |
| 516 | * starts at address x (the base address) and extends through address |
| 517 | * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the |
| 518 | * addresses in the hole so that they start at 0x100000000. |
| 519 | */ |
| 520 | |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 521 | base = dhar_base(pvt); |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 522 | |
| 523 | *hole_base = base; |
| 524 | *hole_size = (0x1ull << 32) - base; |
| 525 | |
| 526 | if (boot_cpu_data.x86 > 0xf) |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 527 | *hole_offset = f10_dhar_offset(pvt); |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 528 | else |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 529 | *hole_offset = k8_dhar_offset(pvt); |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 530 | |
| 531 | debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n", |
| 532 | pvt->mc_node_id, (unsigned long)*hole_base, |
| 533 | (unsigned long)*hole_offset, (unsigned long)*hole_size); |
| 534 | |
| 535 | return 0; |
| 536 | } |
| 537 | EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info); |
| 538 | |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 539 | /* |
| 540 | * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is |
| 541 | * assumed that sys_addr maps to the node given by mci. |
| 542 | * |
| 543 | * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section |
| 544 | * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a |
| 545 | * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled, |
| 546 | * then it is also involved in translating a SysAddr to a DramAddr. Sections |
| 547 | * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting. |
| 548 | * These parts of the documentation are unclear. I interpret them as follows: |
| 549 | * |
| 550 | * When node n receives a SysAddr, it processes the SysAddr as follows: |
| 551 | * |
| 552 | * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM |
| 553 | * Limit registers for node n. If the SysAddr is not within the range |
| 554 | * specified by the base and limit values, then node n ignores the Sysaddr |
| 555 | * (since it does not map to node n). Otherwise continue to step 2 below. |
| 556 | * |
| 557 | * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is |
| 558 | * disabled so skip to step 3 below. Otherwise see if the SysAddr is within |
| 559 | * the range of relocated addresses (starting at 0x100000000) from the DRAM |
| 560 | * hole. If not, skip to step 3 below. Else get the value of the |
| 561 | * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the |
| 562 | * offset defined by this value from the SysAddr. |
| 563 | * |
| 564 | * 3. Obtain the base address for node n from the DRAMBase field of the DRAM |
| 565 | * Base register for node n. To obtain the DramAddr, subtract the base |
| 566 | * address from the SysAddr, as shown near the start of section 3.4.4 (p.70). |
| 567 | */ |
| 568 | static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr) |
| 569 | { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 570 | struct amd64_pvt *pvt = mci->pvt_info; |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 571 | u64 dram_base, hole_base, hole_offset, hole_size, dram_addr; |
| 572 | int ret = 0; |
| 573 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 574 | dram_base = get_dram_base(pvt, pvt->mc_node_id); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 575 | |
| 576 | ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset, |
| 577 | &hole_size); |
| 578 | if (!ret) { |
| 579 | if ((sys_addr >= (1ull << 32)) && |
| 580 | (sys_addr < ((1ull << 32) + hole_size))) { |
| 581 | /* use DHAR to translate SysAddr to DramAddr */ |
| 582 | dram_addr = sys_addr - hole_offset; |
| 583 | |
| 584 | debugf2("using DHAR to translate SysAddr 0x%lx to " |
| 585 | "DramAddr 0x%lx\n", |
| 586 | (unsigned long)sys_addr, |
| 587 | (unsigned long)dram_addr); |
| 588 | |
| 589 | return dram_addr; |
| 590 | } |
| 591 | } |
| 592 | |
| 593 | /* |
| 594 | * Translate the SysAddr to a DramAddr as shown near the start of |
| 595 | * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8 |
| 596 | * only deals with 40-bit values. Therefore we discard bits 63-40 of |
| 597 | * sys_addr below. If bit 39 of sys_addr is 1 then the bits we |
| 598 | * discard are all 1s. Otherwise the bits we discard are all 0s. See |
| 599 | * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture |
| 600 | * Programmer's Manual Volume 1 Application Programming. |
| 601 | */ |
| 602 | dram_addr = (sys_addr & 0xffffffffffull) - dram_base; |
| 603 | |
| 604 | debugf2("using DRAM Base register to translate SysAddr 0x%lx to " |
| 605 | "DramAddr 0x%lx\n", (unsigned long)sys_addr, |
| 606 | (unsigned long)dram_addr); |
| 607 | return dram_addr; |
| 608 | } |
| 609 | |
| 610 | /* |
| 611 | * @intlv_en is the value of the IntlvEn field from a DRAM Base register |
| 612 | * (section 3.4.4.1). Return the number of bits from a SysAddr that are used |
| 613 | * for node interleaving. |
| 614 | */ |
| 615 | static int num_node_interleave_bits(unsigned intlv_en) |
| 616 | { |
| 617 | static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 }; |
| 618 | int n; |
| 619 | |
| 620 | BUG_ON(intlv_en > 7); |
| 621 | n = intlv_shift_table[intlv_en]; |
| 622 | return n; |
| 623 | } |
| 624 | |
| 625 | /* Translate the DramAddr given by @dram_addr to an InputAddr. */ |
| 626 | static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr) |
| 627 | { |
| 628 | struct amd64_pvt *pvt; |
| 629 | int intlv_shift; |
| 630 | u64 input_addr; |
| 631 | |
| 632 | pvt = mci->pvt_info; |
| 633 | |
| 634 | /* |
| 635 | * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E) |
| 636 | * concerning translating a DramAddr to an InputAddr. |
| 637 | */ |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 638 | intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0)); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 639 | input_addr = ((dram_addr >> intlv_shift) & 0xffffff000ull) + |
| 640 | (dram_addr & 0xfff); |
| 641 | |
| 642 | debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n", |
| 643 | intlv_shift, (unsigned long)dram_addr, |
| 644 | (unsigned long)input_addr); |
| 645 | |
| 646 | return input_addr; |
| 647 | } |
| 648 | |
| 649 | /* |
| 650 | * Translate the SysAddr represented by @sys_addr to an InputAddr. It is |
| 651 | * assumed that @sys_addr maps to the node given by mci. |
| 652 | */ |
| 653 | static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr) |
| 654 | { |
| 655 | u64 input_addr; |
| 656 | |
| 657 | input_addr = |
| 658 | dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr)); |
| 659 | |
| 660 | debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n", |
| 661 | (unsigned long)sys_addr, (unsigned long)input_addr); |
| 662 | |
| 663 | return input_addr; |
| 664 | } |
| 665 | |
| 666 | |
| 667 | /* |
| 668 | * @input_addr is an InputAddr associated with the node represented by mci. |
| 669 | * Translate @input_addr to a DramAddr and return the result. |
| 670 | */ |
| 671 | static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr) |
| 672 | { |
| 673 | struct amd64_pvt *pvt; |
| 674 | int node_id, intlv_shift; |
| 675 | u64 bits, dram_addr; |
| 676 | u32 intlv_sel; |
| 677 | |
| 678 | /* |
| 679 | * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E) |
| 680 | * shows how to translate a DramAddr to an InputAddr. Here we reverse |
| 681 | * this procedure. When translating from a DramAddr to an InputAddr, the |
| 682 | * bits used for node interleaving are discarded. Here we recover these |
| 683 | * bits from the IntlvSel field of the DRAM Limit register (section |
| 684 | * 3.4.4.2) for the node that input_addr is associated with. |
| 685 | */ |
| 686 | pvt = mci->pvt_info; |
| 687 | node_id = pvt->mc_node_id; |
| 688 | BUG_ON((node_id < 0) || (node_id > 7)); |
| 689 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 690 | intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0)); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 691 | |
| 692 | if (intlv_shift == 0) { |
| 693 | debugf1(" InputAddr 0x%lx translates to DramAddr of " |
| 694 | "same value\n", (unsigned long)input_addr); |
| 695 | |
| 696 | return input_addr; |
| 697 | } |
| 698 | |
| 699 | bits = ((input_addr & 0xffffff000ull) << intlv_shift) + |
| 700 | (input_addr & 0xfff); |
| 701 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 702 | intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 703 | dram_addr = bits + (intlv_sel << 12); |
| 704 | |
| 705 | debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx " |
| 706 | "(%d node interleave bits)\n", (unsigned long)input_addr, |
| 707 | (unsigned long)dram_addr, intlv_shift); |
| 708 | |
| 709 | return dram_addr; |
| 710 | } |
| 711 | |
| 712 | /* |
| 713 | * @dram_addr is a DramAddr that maps to the node represented by mci. Convert |
| 714 | * @dram_addr to a SysAddr. |
| 715 | */ |
| 716 | static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr) |
| 717 | { |
| 718 | struct amd64_pvt *pvt = mci->pvt_info; |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 719 | u64 hole_base, hole_offset, hole_size, base, sys_addr; |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 720 | int ret = 0; |
| 721 | |
| 722 | ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset, |
| 723 | &hole_size); |
| 724 | if (!ret) { |
| 725 | if ((dram_addr >= hole_base) && |
| 726 | (dram_addr < (hole_base + hole_size))) { |
| 727 | sys_addr = dram_addr + hole_offset; |
| 728 | |
| 729 | debugf1("using DHAR to translate DramAddr 0x%lx to " |
| 730 | "SysAddr 0x%lx\n", (unsigned long)dram_addr, |
| 731 | (unsigned long)sys_addr); |
| 732 | |
| 733 | return sys_addr; |
| 734 | } |
| 735 | } |
| 736 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 737 | base = get_dram_base(pvt, pvt->mc_node_id); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 738 | sys_addr = dram_addr + base; |
| 739 | |
| 740 | /* |
| 741 | * The sys_addr we have computed up to this point is a 40-bit value |
| 742 | * because the k8 deals with 40-bit values. However, the value we are |
| 743 | * supposed to return is a full 64-bit physical address. The AMD |
| 744 | * x86-64 architecture specifies that the most significant implemented |
| 745 | * address bit through bit 63 of a physical address must be either all |
| 746 | * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a |
| 747 | * 64-bit value below. See section 3.4.2 of AMD publication 24592: |
| 748 | * AMD x86-64 Architecture Programmer's Manual Volume 1 Application |
| 749 | * Programming. |
| 750 | */ |
| 751 | sys_addr |= ~((sys_addr & (1ull << 39)) - 1); |
| 752 | |
| 753 | debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n", |
| 754 | pvt->mc_node_id, (unsigned long)dram_addr, |
| 755 | (unsigned long)sys_addr); |
| 756 | |
| 757 | return sys_addr; |
| 758 | } |
| 759 | |
| 760 | /* |
| 761 | * @input_addr is an InputAddr associated with the node given by mci. Translate |
| 762 | * @input_addr to a SysAddr. |
| 763 | */ |
| 764 | static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci, |
| 765 | u64 input_addr) |
| 766 | { |
| 767 | return dram_addr_to_sys_addr(mci, |
| 768 | input_addr_to_dram_addr(mci, input_addr)); |
| 769 | } |
| 770 | |
| 771 | /* |
| 772 | * Find the minimum and maximum InputAddr values that map to the given @csrow. |
| 773 | * Pass back these values in *input_addr_min and *input_addr_max. |
| 774 | */ |
| 775 | static void find_csrow_limits(struct mem_ctl_info *mci, int csrow, |
| 776 | u64 *input_addr_min, u64 *input_addr_max) |
| 777 | { |
| 778 | struct amd64_pvt *pvt; |
| 779 | u64 base, mask; |
| 780 | |
| 781 | pvt = mci->pvt_info; |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 782 | BUG_ON((csrow < 0) || (csrow >= pvt->cs_count)); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 783 | |
| 784 | base = base_from_dct_base(pvt, csrow); |
| 785 | mask = mask_from_dct_mask(pvt, csrow); |
| 786 | |
| 787 | *input_addr_min = base & ~mask; |
| 788 | *input_addr_max = base | mask | pvt->dcs_mask_notused; |
| 789 | } |
| 790 | |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 791 | /* Map the Error address to a PAGE and PAGE OFFSET. */ |
| 792 | static inline void error_address_to_page_and_offset(u64 error_address, |
| 793 | u32 *page, u32 *offset) |
| 794 | { |
| 795 | *page = (u32) (error_address >> PAGE_SHIFT); |
| 796 | *offset = ((u32) error_address) & ~PAGE_MASK; |
| 797 | } |
| 798 | |
| 799 | /* |
| 800 | * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address |
| 801 | * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers |
| 802 | * of a node that detected an ECC memory error. mci represents the node that |
| 803 | * the error address maps to (possibly different from the node that detected |
| 804 | * the error). Return the number of the csrow that sys_addr maps to, or -1 on |
| 805 | * error. |
| 806 | */ |
| 807 | static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr) |
| 808 | { |
| 809 | int csrow; |
| 810 | |
| 811 | csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr)); |
| 812 | |
| 813 | if (csrow == -1) |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 814 | amd64_mc_err(mci, "Failed to translate InputAddr to csrow for " |
| 815 | "address 0x%lx\n", (unsigned long)sys_addr); |
Doug Thompson | 93c2df5 | 2009-05-04 20:46:50 +0200 | [diff] [blame] | 816 | return csrow; |
| 817 | } |
Doug Thompson | e2ce725 | 2009-04-27 15:57:12 +0200 | [diff] [blame] | 818 | |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 819 | static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 820 | |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 821 | static u16 extract_syndrome(struct err_regs *err) |
| 822 | { |
| 823 | return ((err->nbsh >> 15) & 0xff) | ((err->nbsl >> 16) & 0xff00); |
| 824 | } |
| 825 | |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 826 | /* |
| 827 | * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs |
| 828 | * are ECC capable. |
| 829 | */ |
| 830 | static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt) |
| 831 | { |
| 832 | int bit; |
Borislav Petkov | 584fcff | 2009-06-10 18:29:54 +0200 | [diff] [blame] | 833 | enum dev_type edac_cap = EDAC_FLAG_NONE; |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 834 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 835 | bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F) |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 836 | ? 19 |
| 837 | : 17; |
| 838 | |
Borislav Petkov | 584fcff | 2009-06-10 18:29:54 +0200 | [diff] [blame] | 839 | if (pvt->dclr0 & BIT(bit)) |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 840 | edac_cap = EDAC_FLAG_SECDED; |
| 841 | |
| 842 | return edac_cap; |
| 843 | } |
| 844 | |
| 845 | |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 846 | static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 847 | |
Borislav Petkov | 68798e1 | 2009-11-03 16:18:33 +0100 | [diff] [blame] | 848 | static void amd64_dump_dramcfg_low(u32 dclr, int chan) |
| 849 | { |
| 850 | debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr); |
| 851 | |
| 852 | debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n", |
| 853 | (dclr & BIT(16)) ? "un" : "", |
| 854 | (dclr & BIT(19)) ? "yes" : "no"); |
| 855 | |
| 856 | debugf1(" PAR/ERR parity: %s\n", |
| 857 | (dclr & BIT(8)) ? "enabled" : "disabled"); |
| 858 | |
| 859 | debugf1(" DCT 128bit mode width: %s\n", |
| 860 | (dclr & BIT(11)) ? "128b" : "64b"); |
| 861 | |
| 862 | debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n", |
| 863 | (dclr & BIT(12)) ? "yes" : "no", |
| 864 | (dclr & BIT(13)) ? "yes" : "no", |
| 865 | (dclr & BIT(14)) ? "yes" : "no", |
| 866 | (dclr & BIT(15)) ? "yes" : "no"); |
| 867 | } |
| 868 | |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 869 | /* Display and decode various NB registers for debug purposes. */ |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 870 | static void dump_misc_regs(struct amd64_pvt *pvt) |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 871 | { |
Borislav Petkov | 68798e1 | 2009-11-03 16:18:33 +0100 | [diff] [blame] | 872 | debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 873 | |
Borislav Petkov | 68798e1 | 2009-11-03 16:18:33 +0100 | [diff] [blame] | 874 | debugf1(" NB two channel DRAM capable: %s\n", |
| 875 | (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no"); |
| 876 | |
| 877 | debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n", |
| 878 | (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no", |
| 879 | (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no"); |
| 880 | |
| 881 | amd64_dump_dramcfg_low(pvt->dclr0, 0); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 882 | |
Borislav Petkov | 8de1d91 | 2009-10-16 13:39:30 +0200 | [diff] [blame] | 883 | debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 884 | |
Borislav Petkov | 8de1d91 | 2009-10-16 13:39:30 +0200 | [diff] [blame] | 885 | debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, " |
| 886 | "offset: 0x%08x\n", |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 887 | pvt->dhar, dhar_base(pvt), |
| 888 | (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt) |
| 889 | : f10_dhar_offset(pvt)); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 890 | |
Borislav Petkov | 8de1d91 | 2009-10-16 13:39:30 +0200 | [diff] [blame] | 891 | debugf1(" DramHoleValid: %s\n", |
| 892 | (pvt->dhar & DHAR_VALID) ? "yes" : "no"); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 893 | |
Borislav Petkov | 4d79636 | 2011-02-03 15:59:57 +0100 | [diff] [blame] | 894 | amd64_debug_display_dimm_sizes(0, pvt); |
| 895 | |
Borislav Petkov | 8de1d91 | 2009-10-16 13:39:30 +0200 | [diff] [blame] | 896 | /* everything below this point is Fam10h and above */ |
Borislav Petkov | 4d79636 | 2011-02-03 15:59:57 +0100 | [diff] [blame] | 897 | if (boot_cpu_data.x86 == 0xf) |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 898 | return; |
Borislav Petkov | 4d79636 | 2011-02-03 15:59:57 +0100 | [diff] [blame] | 899 | |
| 900 | amd64_debug_display_dimm_sizes(1, pvt); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 901 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 902 | amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4")); |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 903 | |
Borislav Petkov | 8de1d91 | 2009-10-16 13:39:30 +0200 | [diff] [blame] | 904 | /* Only if NOT ganged does dclr1 have valid info */ |
Borislav Petkov | 68798e1 | 2009-11-03 16:18:33 +0100 | [diff] [blame] | 905 | if (!dct_ganging_enabled(pvt)) |
| 906 | amd64_dump_dramcfg_low(pvt->dclr1, 1); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 907 | } |
| 908 | |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 909 | static void amd64_read_dbam_reg(struct amd64_pvt *pvt) |
| 910 | { |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 911 | amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0); |
| 912 | amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1); |
Doug Thompson | 2da1165 | 2009-04-27 16:09:09 +0200 | [diff] [blame] | 913 | } |
| 914 | |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 915 | /* |
| 916 | * NOTE: CPU Revision Dependent code: Rev E and Rev F |
| 917 | * |
| 918 | * Set the DCSB and DCSM mask values depending on the CPU revision value. Also |
| 919 | * set the shift factor for the DCSB and DCSM values. |
| 920 | * |
| 921 | * ->dcs_mask_notused, RevE: |
| 922 | * |
| 923 | * To find the max InputAddr for the csrow, start with the base address and set |
| 924 | * all bits that are "don't care" bits in the test at the start of section |
| 925 | * 3.5.4 (p. 84). |
| 926 | * |
| 927 | * The "don't care" bits are all set bits in the mask and all bits in the gaps |
| 928 | * between bit ranges [35:25] and [19:13]. The value REV_E_DCS_NOTUSED_BITS |
| 929 | * represents bits [24:20] and [12:0], which are all bits in the above-mentioned |
| 930 | * gaps. |
| 931 | * |
| 932 | * ->dcs_mask_notused, RevF and later: |
| 933 | * |
| 934 | * To find the max InputAddr for the csrow, start with the base address and set |
| 935 | * all bits that are "don't care" bits in the test at the start of NPT section |
| 936 | * 4.5.4 (p. 87). |
| 937 | * |
| 938 | * The "don't care" bits are all set bits in the mask and all bits in the gaps |
| 939 | * between bit ranges [36:27] and [21:13]. |
| 940 | * |
| 941 | * The value REV_F_F1Xh_DCS_NOTUSED_BITS represents bits [26:22] and [12:0], |
| 942 | * which are all bits in the above-mentioned gaps. |
| 943 | */ |
| 944 | static void amd64_set_dct_base_and_mask(struct amd64_pvt *pvt) |
| 945 | { |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 946 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 947 | if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) { |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 948 | pvt->dcsb_base = REV_E_DCSB_BASE_BITS; |
| 949 | pvt->dcsm_mask = REV_E_DCSM_MASK_BITS; |
| 950 | pvt->dcs_mask_notused = REV_E_DCS_NOTUSED_BITS; |
| 951 | pvt->dcs_shift = REV_E_DCS_SHIFT; |
| 952 | pvt->cs_count = 8; |
| 953 | pvt->num_dcsm = 8; |
| 954 | } else { |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 955 | pvt->dcsb_base = REV_F_F1Xh_DCSB_BASE_BITS; |
| 956 | pvt->dcsm_mask = REV_F_F1Xh_DCSM_MASK_BITS; |
| 957 | pvt->dcs_mask_notused = REV_F_F1Xh_DCS_NOTUSED_BITS; |
| 958 | pvt->dcs_shift = REV_F_F1Xh_DCS_SHIFT; |
Borislav Petkov | 3ab0e7d | 2010-10-01 18:19:06 +0200 | [diff] [blame] | 959 | pvt->cs_count = 8; |
| 960 | pvt->num_dcsm = 4; |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 961 | } |
| 962 | } |
| 963 | |
| 964 | /* |
| 965 | * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask hw registers |
| 966 | */ |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 967 | static void read_dct_base_mask(struct amd64_pvt *pvt) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 968 | { |
Borislav Petkov | 6ba5dcd | 2009-10-13 19:26:55 +0200 | [diff] [blame] | 969 | int cs, reg; |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 970 | |
| 971 | amd64_set_dct_base_and_mask(pvt); |
| 972 | |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 973 | for (cs = 0; cs < pvt->cs_count; cs++) { |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 974 | reg = K8_DCSB0 + (cs * 4); |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 975 | |
| 976 | if (!amd64_read_dct_pci_cfg(pvt, reg, &pvt->dcsb0[cs])) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 977 | debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n", |
| 978 | cs, pvt->dcsb0[cs], reg); |
| 979 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 980 | if (!dct_ganging_enabled(pvt)) { |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 981 | reg = F10_DCSB1 + (cs * 4); |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 982 | |
| 983 | if (!amd64_read_dct_pci_cfg(pvt, reg, &pvt->dcsb1[cs])) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 984 | debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n", |
| 985 | cs, pvt->dcsb1[cs], reg); |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 986 | } |
| 987 | } |
| 988 | |
| 989 | for (cs = 0; cs < pvt->num_dcsm; cs++) { |
Wan Wei | 4afcd2d | 2009-07-27 14:34:15 +0200 | [diff] [blame] | 990 | reg = K8_DCSM0 + (cs * 4); |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 991 | |
| 992 | if (!amd64_read_dct_pci_cfg(pvt, reg, &pvt->dcsm0[cs])) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 993 | debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n", |
| 994 | cs, pvt->dcsm0[cs], reg); |
| 995 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 996 | if (!dct_ganging_enabled(pvt)) { |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 997 | reg = F10_DCSM1 + (cs * 4); |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 998 | |
| 999 | if (!amd64_read_dct_pci_cfg(pvt, reg, &pvt->dcsm1[cs])) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1000 | debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n", |
| 1001 | cs, pvt->dcsm1[cs], reg); |
Borislav Petkov | 6ba5dcd | 2009-10-13 19:26:55 +0200 | [diff] [blame] | 1002 | } |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1003 | } |
| 1004 | } |
| 1005 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1006 | static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs) |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1007 | { |
| 1008 | enum mem_type type; |
| 1009 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1010 | if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= K8_REV_F) { |
Borislav Petkov | 6b4c0bd | 2009-11-12 15:37:57 +0100 | [diff] [blame] | 1011 | if (pvt->dchr0 & DDR3_MODE) |
| 1012 | type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3; |
| 1013 | else |
| 1014 | type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2; |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1015 | } else { |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1016 | type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR; |
| 1017 | } |
| 1018 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1019 | amd64_info("CS%d: %s\n", cs, edac_mem_types[type]); |
Doug Thompson | 94be4bf | 2009-04-27 16:12:00 +0200 | [diff] [blame] | 1020 | |
| 1021 | return type; |
| 1022 | } |
| 1023 | |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1024 | /* |
| 1025 | * Read the DRAM Configuration Low register. It differs between CG, D & E revs |
| 1026 | * and the later RevF memory controllers (DDR vs DDR2) |
| 1027 | * |
| 1028 | * Return: |
| 1029 | * number of memory channels in operation |
| 1030 | * Pass back: |
| 1031 | * contents of the DCL0_LOW register |
| 1032 | */ |
| 1033 | static int k8_early_channel_count(struct amd64_pvt *pvt) |
| 1034 | { |
| 1035 | int flag, err = 0; |
| 1036 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1037 | err = amd64_read_dct_pci_cfg(pvt, F10_DCLR_0, &pvt->dclr0); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1038 | if (err) |
| 1039 | return err; |
| 1040 | |
Borislav Petkov | 9f56da0 | 2010-10-01 19:44:53 +0200 | [diff] [blame] | 1041 | if (pvt->ext_model >= K8_REV_F) |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1042 | /* RevF (NPT) and later */ |
| 1043 | flag = pvt->dclr0 & F10_WIDTH_128; |
Borislav Petkov | 9f56da0 | 2010-10-01 19:44:53 +0200 | [diff] [blame] | 1044 | else |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1045 | /* RevE and earlier */ |
| 1046 | flag = pvt->dclr0 & REVE_WIDTH_128; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1047 | |
| 1048 | /* not used */ |
| 1049 | pvt->dclr1 = 0; |
| 1050 | |
| 1051 | return (flag) ? 2 : 1; |
| 1052 | } |
| 1053 | |
| 1054 | /* extract the ERROR ADDRESS for the K8 CPUs */ |
| 1055 | static u64 k8_get_error_address(struct mem_ctl_info *mci, |
Borislav Petkov | ef44cc4 | 2009-07-23 14:45:48 +0200 | [diff] [blame] | 1056 | struct err_regs *info) |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1057 | { |
| 1058 | return (((u64) (info->nbeah & 0xff)) << 32) + |
| 1059 | (info->nbeal & ~0x03); |
| 1060 | } |
| 1061 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1062 | static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range) |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1063 | { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1064 | u32 off = range << 3; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1065 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1066 | amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo); |
| 1067 | amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1068 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1069 | if (boot_cpu_data.x86 == 0xf) |
| 1070 | return; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1071 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1072 | if (!dram_rw(pvt, range)) |
| 1073 | return; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1074 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1075 | amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi); |
| 1076 | amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1077 | } |
| 1078 | |
| 1079 | static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1080 | struct err_regs *err_info, u64 sys_addr) |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1081 | { |
| 1082 | struct mem_ctl_info *src_mci; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1083 | int channel, csrow; |
| 1084 | u32 page, offset; |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1085 | u16 syndrome; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1086 | |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1087 | syndrome = extract_syndrome(err_info); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1088 | |
| 1089 | /* CHIPKILL enabled */ |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1090 | if (err_info->nbcfg & K8_NBCFG_CHIPKILL) { |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1091 | channel = get_channel_from_ecc_syndrome(mci, syndrome); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1092 | if (channel < 0) { |
| 1093 | /* |
| 1094 | * Syndrome didn't map, so we don't know which of the |
| 1095 | * 2 DIMMs is in error. So we need to ID 'both' of them |
| 1096 | * as suspect. |
| 1097 | */ |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1098 | amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible " |
| 1099 | "error reporting race\n", syndrome); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1100 | edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR); |
| 1101 | return; |
| 1102 | } |
| 1103 | } else { |
| 1104 | /* |
| 1105 | * non-chipkill ecc mode |
| 1106 | * |
| 1107 | * The k8 documentation is unclear about how to determine the |
| 1108 | * channel number when using non-chipkill memory. This method |
| 1109 | * was obtained from email communication with someone at AMD. |
| 1110 | * (Wish the email was placed in this comment - norsk) |
| 1111 | */ |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1112 | channel = ((sys_addr & BIT(3)) != 0); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1113 | } |
| 1114 | |
| 1115 | /* |
| 1116 | * Find out which node the error address belongs to. This may be |
| 1117 | * different from the node that detected the error. |
| 1118 | */ |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1119 | src_mci = find_mc_by_sys_addr(mci, sys_addr); |
Keith Mannthey | 2cff18c | 2009-09-18 14:35:23 +0200 | [diff] [blame] | 1120 | if (!src_mci) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1121 | amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n", |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1122 | (unsigned long)sys_addr); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1123 | edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR); |
| 1124 | return; |
| 1125 | } |
| 1126 | |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1127 | /* Now map the sys_addr to a CSROW */ |
| 1128 | csrow = sys_addr_to_csrow(src_mci, sys_addr); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1129 | if (csrow < 0) { |
| 1130 | edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR); |
| 1131 | } else { |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1132 | error_address_to_page_and_offset(sys_addr, &page, &offset); |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1133 | |
| 1134 | edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow, |
| 1135 | channel, EDAC_MOD_STR); |
| 1136 | } |
| 1137 | } |
| 1138 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1139 | static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode) |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1140 | { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1141 | int *dbam_map; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1142 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1143 | if (pvt->ext_model >= K8_REV_F) |
| 1144 | dbam_map = ddr2_dbam; |
| 1145 | else if (pvt->ext_model >= K8_REV_D) |
| 1146 | dbam_map = ddr2_dbam_revD; |
| 1147 | else |
| 1148 | dbam_map = ddr2_dbam_revCG; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1149 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1150 | return dbam_map[cs_mode]; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1151 | } |
| 1152 | |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1153 | /* |
| 1154 | * Get the number of DCT channels in use. |
| 1155 | * |
| 1156 | * Return: |
| 1157 | * number of Memory Channels in operation |
| 1158 | * Pass back: |
| 1159 | * contents of the DCL0_LOW register |
| 1160 | */ |
| 1161 | static int f10_early_channel_count(struct amd64_pvt *pvt) |
| 1162 | { |
Wan Wei | 57a3085 | 2009-08-07 17:04:49 +0200 | [diff] [blame] | 1163 | int dbams[] = { DBAM0, DBAM1 }; |
Borislav Petkov | 6ba5dcd | 2009-10-13 19:26:55 +0200 | [diff] [blame] | 1164 | int i, j, channels = 0; |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1165 | u32 dbam; |
Doug Thompson | ddff876 | 2009-04-27 16:14:52 +0200 | [diff] [blame] | 1166 | |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1167 | /* If we are in 128 bit mode, then we are using 2 channels */ |
| 1168 | if (pvt->dclr0 & F10_WIDTH_128) { |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1169 | channels = 2; |
| 1170 | return channels; |
| 1171 | } |
| 1172 | |
| 1173 | /* |
Borislav Petkov | d16149e | 2009-10-16 19:55:49 +0200 | [diff] [blame] | 1174 | * Need to check if in unganged mode: In such, there are 2 channels, |
| 1175 | * but they are not in 128 bit mode and thus the above 'dclr0' status |
| 1176 | * bit will be OFF. |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1177 | * |
| 1178 | * Need to check DCT0[0] and DCT1[0] to see if only one of them has |
| 1179 | * their CSEnable bit on. If so, then SINGLE DIMM case. |
| 1180 | */ |
Borislav Petkov | d16149e | 2009-10-16 19:55:49 +0200 | [diff] [blame] | 1181 | debugf0("Data width is not 128 bits - need more decoding\n"); |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1182 | |
| 1183 | /* |
| 1184 | * Check DRAM Bank Address Mapping values for each DIMM to see if there |
| 1185 | * is more than just one DIMM present in unganged mode. Need to check |
| 1186 | * both controllers since DIMMs can be placed in either one. |
| 1187 | */ |
Wan Wei | 57a3085 | 2009-08-07 17:04:49 +0200 | [diff] [blame] | 1188 | for (i = 0; i < ARRAY_SIZE(dbams); i++) { |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1189 | if (amd64_read_dct_pci_cfg(pvt, dbams[i], &dbam)) |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1190 | goto err_reg; |
| 1191 | |
Wan Wei | 57a3085 | 2009-08-07 17:04:49 +0200 | [diff] [blame] | 1192 | for (j = 0; j < 4; j++) { |
| 1193 | if (DBAM_DIMM(j, dbam) > 0) { |
| 1194 | channels++; |
| 1195 | break; |
| 1196 | } |
| 1197 | } |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1198 | } |
| 1199 | |
Borislav Petkov | d16149e | 2009-10-16 19:55:49 +0200 | [diff] [blame] | 1200 | if (channels > 2) |
| 1201 | channels = 2; |
| 1202 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1203 | amd64_info("MCT channel count: %d\n", channels); |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1204 | |
| 1205 | return channels; |
| 1206 | |
| 1207 | err_reg: |
| 1208 | return -1; |
| 1209 | |
| 1210 | } |
| 1211 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1212 | static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode) |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1213 | { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1214 | int *dbam_map; |
| 1215 | |
| 1216 | if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE) |
| 1217 | dbam_map = ddr3_dbam; |
| 1218 | else |
| 1219 | dbam_map = ddr2_dbam; |
| 1220 | |
| 1221 | return dbam_map[cs_mode]; |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1222 | } |
| 1223 | |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1224 | static u64 f10_get_error_address(struct mem_ctl_info *mci, |
Borislav Petkov | ef44cc4 | 2009-07-23 14:45:48 +0200 | [diff] [blame] | 1225 | struct err_regs *info) |
Doug Thompson | 1afd3c9 | 2009-04-27 16:16:50 +0200 | [diff] [blame] | 1226 | { |
| 1227 | return (((u64) (info->nbeah & 0xffff)) << 32) + |
| 1228 | (info->nbeal & ~0x01); |
| 1229 | } |
| 1230 | |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1231 | static void f10_read_dram_ctl_register(struct amd64_pvt *pvt) |
| 1232 | { |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1233 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1234 | if (!amd64_read_dct_pci_cfg(pvt, F10_DCTL_SEL_LOW, &pvt->dct_sel_low)) { |
| 1235 | debugf0("F2x110 (DCTL Sel. Low): 0x%08x, High range addrs at: 0x%x\n", |
| 1236 | pvt->dct_sel_low, dct_sel_baseaddr(pvt)); |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1237 | |
Borislav Petkov | 72381bd | 2009-10-09 19:14:43 +0200 | [diff] [blame] | 1238 | debugf0(" DCT mode: %s, All DCTs on: %s\n", |
| 1239 | (dct_ganging_enabled(pvt) ? "ganged" : "unganged"), |
| 1240 | (dct_dram_enabled(pvt) ? "yes" : "no")); |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1241 | |
Borislav Petkov | 72381bd | 2009-10-09 19:14:43 +0200 | [diff] [blame] | 1242 | if (!dct_ganging_enabled(pvt)) |
| 1243 | debugf0(" Address range split per DCT: %s\n", |
| 1244 | (dct_high_range_enabled(pvt) ? "yes" : "no")); |
| 1245 | |
| 1246 | debugf0(" DCT data interleave for ECC: %s, " |
| 1247 | "DRAM cleared since last warm reset: %s\n", |
| 1248 | (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"), |
| 1249 | (dct_memory_cleared(pvt) ? "yes" : "no")); |
| 1250 | |
| 1251 | debugf0(" DCT channel interleave: %s, " |
| 1252 | "DCT interleave bits selector: 0x%x\n", |
| 1253 | (dct_interleave_enabled(pvt) ? "enabled" : "disabled"), |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1254 | dct_sel_interleave_addr(pvt)); |
| 1255 | } |
| 1256 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1257 | amd64_read_dct_pci_cfg(pvt, F10_DCTL_SEL_HIGH, &pvt->dct_sel_hi); |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1258 | } |
| 1259 | |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1260 | /* |
| 1261 | * determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory |
| 1262 | * Interleaving Modes. |
| 1263 | */ |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1264 | static u32 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, |
| 1265 | int hi_range_sel, u32 intlv_en) |
| 1266 | { |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1267 | u32 cs, temp, dct_sel_high = (pvt->dct_sel_low >> 1) & 1; |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1268 | |
| 1269 | if (dct_ganging_enabled(pvt)) |
| 1270 | cs = 0; |
| 1271 | else if (hi_range_sel) |
| 1272 | cs = dct_sel_high; |
| 1273 | else if (dct_interleave_enabled(pvt)) { |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1274 | /* |
| 1275 | * see F2x110[DctSelIntLvAddr] - channel interleave mode |
| 1276 | */ |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1277 | if (dct_sel_interleave_addr(pvt) == 0) |
| 1278 | cs = sys_addr >> 6 & 1; |
| 1279 | else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) { |
| 1280 | temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2; |
| 1281 | |
| 1282 | if (dct_sel_interleave_addr(pvt) & 1) |
| 1283 | cs = (sys_addr >> 9 & 1) ^ temp; |
| 1284 | else |
| 1285 | cs = (sys_addr >> 6 & 1) ^ temp; |
| 1286 | } else if (intlv_en & 4) |
| 1287 | cs = sys_addr >> 15 & 1; |
| 1288 | else if (intlv_en & 2) |
| 1289 | cs = sys_addr >> 14 & 1; |
| 1290 | else if (intlv_en & 1) |
| 1291 | cs = sys_addr >> 13 & 1; |
| 1292 | else |
| 1293 | cs = sys_addr >> 12 & 1; |
| 1294 | } else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt)) |
| 1295 | cs = ~dct_sel_high & 1; |
| 1296 | else |
| 1297 | cs = 0; |
| 1298 | |
| 1299 | return cs; |
| 1300 | } |
| 1301 | |
| 1302 | static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en) |
| 1303 | { |
| 1304 | if (intlv_en == 1) |
| 1305 | return 1; |
| 1306 | else if (intlv_en == 3) |
| 1307 | return 2; |
| 1308 | else if (intlv_en == 7) |
| 1309 | return 3; |
| 1310 | |
| 1311 | return 0; |
| 1312 | } |
| 1313 | |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1314 | /* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */ |
| 1315 | static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel, |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1316 | u32 dct_sel_base_addr, |
| 1317 | u64 dct_sel_base_off, |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1318 | u32 hole_valid, u64 hole_off, |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1319 | u64 dram_base) |
| 1320 | { |
| 1321 | u64 chan_off; |
| 1322 | |
| 1323 | if (hi_range_sel) { |
Borislav Petkov | 9975a5f | 2010-03-08 18:29:35 +0100 | [diff] [blame] | 1324 | if (!(dct_sel_base_addr & 0xFFFF0000) && |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1325 | hole_valid && (sys_addr >= 0x100000000ULL)) |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1326 | chan_off = hole_off; |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1327 | else |
| 1328 | chan_off = dct_sel_base_off; |
| 1329 | } else { |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1330 | if (hole_valid && (sys_addr >= 0x100000000ULL)) |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1331 | chan_off = hole_off; |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1332 | else |
| 1333 | chan_off = dram_base & 0xFFFFF8000000ULL; |
| 1334 | } |
| 1335 | |
| 1336 | return (sys_addr & 0x0000FFFFFFFFFFC0ULL) - |
| 1337 | (chan_off & 0x0000FFFFFF800000ULL); |
| 1338 | } |
| 1339 | |
| 1340 | /* Hack for the time being - Can we get this from BIOS?? */ |
| 1341 | #define CH0SPARE_RANK 0 |
| 1342 | #define CH1SPARE_RANK 1 |
| 1343 | |
| 1344 | /* |
| 1345 | * checks if the csrow passed in is marked as SPARED, if so returns the new |
| 1346 | * spare row |
| 1347 | */ |
| 1348 | static inline int f10_process_possible_spare(int csrow, |
| 1349 | u32 cs, struct amd64_pvt *pvt) |
| 1350 | { |
| 1351 | u32 swap_done; |
| 1352 | u32 bad_dram_cs; |
| 1353 | |
| 1354 | /* Depending on channel, isolate respective SPARING info */ |
| 1355 | if (cs) { |
| 1356 | swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare); |
| 1357 | bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare); |
| 1358 | if (swap_done && (csrow == bad_dram_cs)) |
| 1359 | csrow = CH1SPARE_RANK; |
| 1360 | } else { |
| 1361 | swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare); |
| 1362 | bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare); |
| 1363 | if (swap_done && (csrow == bad_dram_cs)) |
| 1364 | csrow = CH0SPARE_RANK; |
| 1365 | } |
| 1366 | return csrow; |
| 1367 | } |
| 1368 | |
| 1369 | /* |
| 1370 | * Iterate over the DRAM DCT "base" and "mask" registers looking for a |
| 1371 | * SystemAddr match on the specified 'ChannelSelect' and 'NodeID' |
| 1372 | * |
| 1373 | * Return: |
| 1374 | * -EINVAL: NOT FOUND |
| 1375 | * 0..csrow = Chip-Select Row |
| 1376 | */ |
| 1377 | static int f10_lookup_addr_in_dct(u32 in_addr, u32 nid, u32 cs) |
| 1378 | { |
| 1379 | struct mem_ctl_info *mci; |
| 1380 | struct amd64_pvt *pvt; |
| 1381 | u32 cs_base, cs_mask; |
| 1382 | int cs_found = -EINVAL; |
| 1383 | int csrow; |
| 1384 | |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 1385 | mci = mcis[nid]; |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1386 | if (!mci) |
| 1387 | return cs_found; |
| 1388 | |
| 1389 | pvt = mci->pvt_info; |
| 1390 | |
| 1391 | debugf1("InputAddr=0x%x channelselect=%d\n", in_addr, cs); |
| 1392 | |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 1393 | for (csrow = 0; csrow < pvt->cs_count; csrow++) { |
Doug Thompson | 6163b5d | 2009-04-27 16:20:17 +0200 | [diff] [blame] | 1394 | |
| 1395 | cs_base = amd64_get_dct_base(pvt, cs, csrow); |
| 1396 | if (!(cs_base & K8_DCSB_CS_ENABLE)) |
| 1397 | continue; |
| 1398 | |
| 1399 | /* |
| 1400 | * We have an ENABLED CSROW, Isolate just the MASK bits of the |
| 1401 | * target: [28:19] and [13:5], which map to [36:27] and [21:13] |
| 1402 | * of the actual address. |
| 1403 | */ |
| 1404 | cs_base &= REV_F_F1Xh_DCSB_BASE_BITS; |
| 1405 | |
| 1406 | /* |
| 1407 | * Get the DCT Mask, and ENABLE the reserved bits: [18:16] and |
| 1408 | * [4:0] to become ON. Then mask off bits [28:0] ([36:8]) |
| 1409 | */ |
| 1410 | cs_mask = amd64_get_dct_mask(pvt, cs, csrow); |
| 1411 | |
| 1412 | debugf1(" CSROW=%d CSBase=0x%x RAW CSMask=0x%x\n", |
| 1413 | csrow, cs_base, cs_mask); |
| 1414 | |
| 1415 | cs_mask = (cs_mask | 0x0007C01F) & 0x1FFFFFFF; |
| 1416 | |
| 1417 | debugf1(" Final CSMask=0x%x\n", cs_mask); |
| 1418 | debugf1(" (InputAddr & ~CSMask)=0x%x " |
| 1419 | "(CSBase & ~CSMask)=0x%x\n", |
| 1420 | (in_addr & ~cs_mask), (cs_base & ~cs_mask)); |
| 1421 | |
| 1422 | if ((in_addr & ~cs_mask) == (cs_base & ~cs_mask)) { |
| 1423 | cs_found = f10_process_possible_spare(csrow, cs, pvt); |
| 1424 | |
| 1425 | debugf1(" MATCH csrow=%d\n", cs_found); |
| 1426 | break; |
| 1427 | } |
| 1428 | } |
| 1429 | return cs_found; |
| 1430 | } |
| 1431 | |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1432 | /* For a given @dram_range, check if @sys_addr falls within it. */ |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1433 | static int f10_match_to_this_node(struct amd64_pvt *pvt, int range, |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1434 | u64 sys_addr, int *nid, int *chan_sel) |
| 1435 | { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1436 | int cs_found = -EINVAL, high_range = 0; |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1437 | u32 intlv_shift; |
| 1438 | u64 hole_off; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1439 | u32 hole_valid, tmp, dct_sel_base, channel; |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1440 | u64 chan_addr, dct_sel_base_off; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1441 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1442 | u8 node_id = dram_dst_node(pvt, range); |
| 1443 | u32 intlv_en = dram_intlv_en(pvt, range); |
| 1444 | u32 intlv_sel = dram_intlv_sel(pvt, range); |
| 1445 | u64 dram_base = get_dram_base(pvt, range); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1446 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1447 | debugf1("(range %d) Base=0x%llx SystemAddr= 0x%llx Limit=0x%llx\n", |
| 1448 | range, dram_base, sys_addr, get_dram_limit(pvt, range)); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1449 | |
| 1450 | /* |
| 1451 | * This assumes that one node's DHAR is the same as all the other |
| 1452 | * nodes' DHAR. |
| 1453 | */ |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1454 | hole_off = f10_dhar_offset(pvt); |
| 1455 | hole_valid = (pvt->dhar & DHAR_VALID); |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1456 | dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1457 | |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 1458 | debugf1(" HoleOffset=0x%016llx HoleValid=%d IntlvSel=0x%x\n", |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1459 | hole_off, hole_valid, intlv_sel); |
| 1460 | |
Borislav Petkov | e726f3c | 2010-12-06 16:20:25 +0100 | [diff] [blame] | 1461 | if (intlv_en && |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1462 | (intlv_sel != ((sys_addr >> 12) & intlv_en))) |
| 1463 | return -EINVAL; |
| 1464 | |
| 1465 | dct_sel_base = dct_sel_baseaddr(pvt); |
| 1466 | |
| 1467 | /* |
| 1468 | * check whether addresses >= DctSelBaseAddr[47:27] are to be used to |
| 1469 | * select between DCT0 and DCT1. |
| 1470 | */ |
| 1471 | if (dct_high_range_enabled(pvt) && |
| 1472 | !dct_ganging_enabled(pvt) && |
| 1473 | ((sys_addr >> 27) >= (dct_sel_base >> 11))) |
| 1474 | high_range = 1; |
| 1475 | |
| 1476 | channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en); |
| 1477 | |
| 1478 | chan_addr = f10_get_base_addr_offset(sys_addr, high_range, dct_sel_base, |
| 1479 | dct_sel_base_off, hole_valid, |
| 1480 | hole_off, dram_base); |
| 1481 | |
| 1482 | intlv_shift = f10_map_intlv_en_to_shift(intlv_en); |
| 1483 | |
| 1484 | /* remove Node ID (in case of memory interleaving) */ |
| 1485 | tmp = chan_addr & 0xFC0; |
| 1486 | |
| 1487 | chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp; |
| 1488 | |
| 1489 | /* remove channel interleave and hash */ |
| 1490 | if (dct_interleave_enabled(pvt) && |
| 1491 | !dct_high_range_enabled(pvt) && |
| 1492 | !dct_ganging_enabled(pvt)) { |
| 1493 | if (dct_sel_interleave_addr(pvt) != 1) |
| 1494 | chan_addr = (chan_addr >> 1) & 0xFFFFFFFFFFFFFFC0ULL; |
| 1495 | else { |
| 1496 | tmp = chan_addr & 0xFC0; |
| 1497 | chan_addr = ((chan_addr & 0xFFFFFFFFFFFFC000ULL) >> 1) |
| 1498 | | tmp; |
| 1499 | } |
| 1500 | } |
| 1501 | |
| 1502 | debugf1(" (ChannelAddrLong=0x%llx) >> 8 becomes InputAddr=0x%x\n", |
| 1503 | chan_addr, (u32)(chan_addr >> 8)); |
| 1504 | |
| 1505 | cs_found = f10_lookup_addr_in_dct(chan_addr >> 8, node_id, channel); |
| 1506 | |
| 1507 | if (cs_found >= 0) { |
| 1508 | *nid = node_id; |
| 1509 | *chan_sel = channel; |
| 1510 | } |
| 1511 | return cs_found; |
| 1512 | } |
| 1513 | |
| 1514 | static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr, |
| 1515 | int *node, int *chan_sel) |
| 1516 | { |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1517 | int range, cs_found = -EINVAL; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1518 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1519 | for (range = 0; range < DRAM_RANGES; range++) { |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1520 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1521 | if (!dram_rw(pvt, range)) |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1522 | continue; |
| 1523 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1524 | if ((get_dram_base(pvt, range) <= sys_addr) && |
| 1525 | (get_dram_limit(pvt, range) >= sys_addr)) { |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1526 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 1527 | cs_found = f10_match_to_this_node(pvt, range, |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1528 | sys_addr, node, |
| 1529 | chan_sel); |
| 1530 | if (cs_found >= 0) |
| 1531 | break; |
| 1532 | } |
| 1533 | } |
| 1534 | return cs_found; |
| 1535 | } |
| 1536 | |
| 1537 | /* |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1538 | * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps |
| 1539 | * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW). |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1540 | * |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1541 | * The @sys_addr is usually an error address received from the hardware |
| 1542 | * (MCX_ADDR). |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1543 | */ |
| 1544 | static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci, |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1545 | struct err_regs *err_info, |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1546 | u64 sys_addr) |
| 1547 | { |
| 1548 | struct amd64_pvt *pvt = mci->pvt_info; |
| 1549 | u32 page, offset; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1550 | int nid, csrow, chan = 0; |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1551 | u16 syndrome; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1552 | |
| 1553 | csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan); |
| 1554 | |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1555 | if (csrow < 0) { |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1556 | edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR); |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1557 | return; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1558 | } |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1559 | |
| 1560 | error_address_to_page_and_offset(sys_addr, &page, &offset); |
| 1561 | |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1562 | syndrome = extract_syndrome(err_info); |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1563 | |
| 1564 | /* |
| 1565 | * We need the syndromes for channel detection only when we're |
| 1566 | * ganged. Otherwise @chan should already contain the channel at |
| 1567 | * this point. |
| 1568 | */ |
Borislav Petkov | 962b70a | 2010-08-03 16:51:28 +0200 | [diff] [blame] | 1569 | if (dct_ganging_enabled(pvt) && (pvt->nbcfg & K8_NBCFG_CHIPKILL)) |
Borislav Petkov | bdc30a0 | 2009-11-13 15:10:43 +0100 | [diff] [blame] | 1570 | chan = get_channel_from_ecc_syndrome(mci, syndrome); |
| 1571 | |
| 1572 | if (chan >= 0) |
| 1573 | edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan, |
| 1574 | EDAC_MOD_STR); |
| 1575 | else |
| 1576 | /* |
| 1577 | * Channel unknown, report all channels on this CSROW as failed. |
| 1578 | */ |
| 1579 | for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++) |
| 1580 | edac_mc_handle_ce(mci, page, offset, syndrome, |
| 1581 | csrow, chan, EDAC_MOD_STR); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1582 | } |
| 1583 | |
| 1584 | /* |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1585 | * debug routine to display the memory sizes of all logical DIMMs and its |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1586 | * CSROWs as well |
| 1587 | */ |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1588 | static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt) |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1589 | { |
Borislav Petkov | 603adaf | 2009-12-21 14:52:53 +0100 | [diff] [blame] | 1590 | int dimm, size0, size1, factor = 0; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1591 | u32 dbam; |
| 1592 | u32 *dcsb; |
| 1593 | |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1594 | if (boot_cpu_data.x86 == 0xf) { |
Borislav Petkov | 603adaf | 2009-12-21 14:52:53 +0100 | [diff] [blame] | 1595 | if (pvt->dclr0 & F10_WIDTH_128) |
| 1596 | factor = 1; |
| 1597 | |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1598 | /* K8 families < revF not supported yet */ |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1599 | if (pvt->ext_model < K8_REV_F) |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1600 | return; |
| 1601 | else |
| 1602 | WARN_ON(ctrl != 0); |
| 1603 | } |
| 1604 | |
Borislav Petkov | 4d79636 | 2011-02-03 15:59:57 +0100 | [diff] [blame] | 1605 | dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0; |
| 1606 | dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dcsb1 : pvt->dcsb0; |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1607 | |
Borislav Petkov | 4d79636 | 2011-02-03 15:59:57 +0100 | [diff] [blame] | 1608 | debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1609 | |
Borislav Petkov | 8566c4d | 2009-10-16 13:48:28 +0200 | [diff] [blame] | 1610 | edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl); |
| 1611 | |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1612 | /* Dump memory sizes for DIMM and its CSROWs */ |
| 1613 | for (dimm = 0; dimm < 4; dimm++) { |
| 1614 | |
| 1615 | size0 = 0; |
| 1616 | if (dcsb[dimm*2] & K8_DCSB_CS_ENABLE) |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1617 | size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam)); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1618 | |
| 1619 | size1 = 0; |
| 1620 | if (dcsb[dimm*2 + 1] & K8_DCSB_CS_ENABLE) |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1621 | size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam)); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1622 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1623 | amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n", |
| 1624 | dimm * 2, size0 << factor, |
| 1625 | dimm * 2 + 1, size1 << factor); |
Doug Thompson | f71d0a0 | 2009-04-27 16:22:43 +0200 | [diff] [blame] | 1626 | } |
| 1627 | } |
| 1628 | |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1629 | static struct amd64_family_type amd64_family_types[] = { |
| 1630 | [K8_CPUS] = { |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 1631 | .ctl_name = "K8", |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1632 | .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP, |
| 1633 | .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC, |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1634 | .ops = { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1635 | .early_channel_count = k8_early_channel_count, |
| 1636 | .get_error_address = k8_get_error_address, |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1637 | .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow, |
| 1638 | .dbam_to_cs = k8_dbam_to_chip_select, |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1639 | .read_dct_pci_cfg = k8_read_dct_pci_cfg, |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1640 | } |
| 1641 | }, |
| 1642 | [F10_CPUS] = { |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 1643 | .ctl_name = "F10h", |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1644 | .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP, |
| 1645 | .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC, |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1646 | .ops = { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1647 | .early_channel_count = f10_early_channel_count, |
| 1648 | .get_error_address = f10_get_error_address, |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 1649 | .read_dram_ctl_register = f10_read_dram_ctl_register, |
| 1650 | .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow, |
| 1651 | .dbam_to_cs = f10_dbam_to_chip_select, |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 1652 | .read_dct_pci_cfg = f10_read_dct_pci_cfg, |
| 1653 | } |
| 1654 | }, |
| 1655 | [F15_CPUS] = { |
| 1656 | .ctl_name = "F15h", |
| 1657 | .ops = { |
| 1658 | .read_dct_pci_cfg = f15_read_dct_pci_cfg, |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1659 | } |
| 1660 | }, |
Doug Thompson | 4d37607 | 2009-04-27 16:25:05 +0200 | [diff] [blame] | 1661 | }; |
| 1662 | |
| 1663 | static struct pci_dev *pci_get_related_function(unsigned int vendor, |
| 1664 | unsigned int device, |
| 1665 | struct pci_dev *related) |
| 1666 | { |
| 1667 | struct pci_dev *dev = NULL; |
| 1668 | |
| 1669 | dev = pci_get_device(vendor, device, dev); |
| 1670 | while (dev) { |
| 1671 | if ((dev->bus->number == related->bus->number) && |
| 1672 | (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn))) |
| 1673 | break; |
| 1674 | dev = pci_get_device(vendor, device, dev); |
| 1675 | } |
| 1676 | |
| 1677 | return dev; |
| 1678 | } |
| 1679 | |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1680 | /* |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1681 | * These are tables of eigenvectors (one per line) which can be used for the |
| 1682 | * construction of the syndrome tables. The modified syndrome search algorithm |
| 1683 | * uses those to find the symbol in error and thus the DIMM. |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1684 | * |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1685 | * Algorithm courtesy of Ross LaFetra from AMD. |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1686 | */ |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1687 | static u16 x4_vectors[] = { |
| 1688 | 0x2f57, 0x1afe, 0x66cc, 0xdd88, |
| 1689 | 0x11eb, 0x3396, 0x7f4c, 0xeac8, |
| 1690 | 0x0001, 0x0002, 0x0004, 0x0008, |
| 1691 | 0x1013, 0x3032, 0x4044, 0x8088, |
| 1692 | 0x106b, 0x30d6, 0x70fc, 0xe0a8, |
| 1693 | 0x4857, 0xc4fe, 0x13cc, 0x3288, |
| 1694 | 0x1ac5, 0x2f4a, 0x5394, 0xa1e8, |
| 1695 | 0x1f39, 0x251e, 0xbd6c, 0x6bd8, |
| 1696 | 0x15c1, 0x2a42, 0x89ac, 0x4758, |
| 1697 | 0x2b03, 0x1602, 0x4f0c, 0xca08, |
| 1698 | 0x1f07, 0x3a0e, 0x6b04, 0xbd08, |
| 1699 | 0x8ba7, 0x465e, 0x244c, 0x1cc8, |
| 1700 | 0x2b87, 0x164e, 0x642c, 0xdc18, |
| 1701 | 0x40b9, 0x80de, 0x1094, 0x20e8, |
| 1702 | 0x27db, 0x1eb6, 0x9dac, 0x7b58, |
| 1703 | 0x11c1, 0x2242, 0x84ac, 0x4c58, |
| 1704 | 0x1be5, 0x2d7a, 0x5e34, 0xa718, |
| 1705 | 0x4b39, 0x8d1e, 0x14b4, 0x28d8, |
| 1706 | 0x4c97, 0xc87e, 0x11fc, 0x33a8, |
| 1707 | 0x8e97, 0x497e, 0x2ffc, 0x1aa8, |
| 1708 | 0x16b3, 0x3d62, 0x4f34, 0x8518, |
| 1709 | 0x1e2f, 0x391a, 0x5cac, 0xf858, |
| 1710 | 0x1d9f, 0x3b7a, 0x572c, 0xfe18, |
| 1711 | 0x15f5, 0x2a5a, 0x5264, 0xa3b8, |
| 1712 | 0x1dbb, 0x3b66, 0x715c, 0xe3f8, |
| 1713 | 0x4397, 0xc27e, 0x17fc, 0x3ea8, |
| 1714 | 0x1617, 0x3d3e, 0x6464, 0xb8b8, |
| 1715 | 0x23ff, 0x12aa, 0xab6c, 0x56d8, |
| 1716 | 0x2dfb, 0x1ba6, 0x913c, 0x7328, |
| 1717 | 0x185d, 0x2ca6, 0x7914, 0x9e28, |
| 1718 | 0x171b, 0x3e36, 0x7d7c, 0xebe8, |
| 1719 | 0x4199, 0x82ee, 0x19f4, 0x2e58, |
| 1720 | 0x4807, 0xc40e, 0x130c, 0x3208, |
| 1721 | 0x1905, 0x2e0a, 0x5804, 0xac08, |
| 1722 | 0x213f, 0x132a, 0xadfc, 0x5ba8, |
| 1723 | 0x19a9, 0x2efe, 0xb5cc, 0x6f88, |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1724 | }; |
| 1725 | |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1726 | static u16 x8_vectors[] = { |
| 1727 | 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480, |
| 1728 | 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80, |
| 1729 | 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80, |
| 1730 | 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80, |
| 1731 | 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780, |
| 1732 | 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080, |
| 1733 | 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080, |
| 1734 | 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080, |
| 1735 | 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80, |
| 1736 | 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580, |
| 1737 | 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880, |
| 1738 | 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280, |
| 1739 | 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180, |
| 1740 | 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580, |
| 1741 | 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280, |
| 1742 | 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180, |
| 1743 | 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080, |
| 1744 | 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080, |
| 1745 | 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000, |
| 1746 | }; |
| 1747 | |
| 1748 | static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs, |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1749 | int v_dim) |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1750 | { |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1751 | unsigned int i, err_sym; |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1752 | |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1753 | for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) { |
| 1754 | u16 s = syndrome; |
| 1755 | int v_idx = err_sym * v_dim; |
| 1756 | int v_end = (err_sym + 1) * v_dim; |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1757 | |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1758 | /* walk over all 16 bits of the syndrome */ |
| 1759 | for (i = 1; i < (1U << 16); i <<= 1) { |
| 1760 | |
| 1761 | /* if bit is set in that eigenvector... */ |
| 1762 | if (v_idx < v_end && vectors[v_idx] & i) { |
| 1763 | u16 ev_comp = vectors[v_idx++]; |
| 1764 | |
| 1765 | /* ... and bit set in the modified syndrome, */ |
| 1766 | if (s & i) { |
| 1767 | /* remove it. */ |
| 1768 | s ^= ev_comp; |
| 1769 | |
| 1770 | if (!s) |
| 1771 | return err_sym; |
| 1772 | } |
| 1773 | |
| 1774 | } else if (s & i) |
| 1775 | /* can't get to zero, move to next symbol */ |
| 1776 | break; |
| 1777 | } |
Doug Thompson | b1289d6 | 2009-04-27 16:37:05 +0200 | [diff] [blame] | 1778 | } |
| 1779 | |
| 1780 | debugf0("syndrome(%x) not found\n", syndrome); |
| 1781 | return -1; |
| 1782 | } |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1783 | |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1784 | static int map_err_sym_to_channel(int err_sym, int sym_size) |
| 1785 | { |
| 1786 | if (sym_size == 4) |
| 1787 | switch (err_sym) { |
| 1788 | case 0x20: |
| 1789 | case 0x21: |
| 1790 | return 0; |
| 1791 | break; |
| 1792 | case 0x22: |
| 1793 | case 0x23: |
| 1794 | return 1; |
| 1795 | break; |
| 1796 | default: |
| 1797 | return err_sym >> 4; |
| 1798 | break; |
| 1799 | } |
| 1800 | /* x8 symbols */ |
| 1801 | else |
| 1802 | switch (err_sym) { |
| 1803 | /* imaginary bits not in a DIMM */ |
| 1804 | case 0x10: |
| 1805 | WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n", |
| 1806 | err_sym); |
| 1807 | return -1; |
| 1808 | break; |
| 1809 | |
| 1810 | case 0x11: |
| 1811 | return 0; |
| 1812 | break; |
| 1813 | case 0x12: |
| 1814 | return 1; |
| 1815 | break; |
| 1816 | default: |
| 1817 | return err_sym >> 3; |
| 1818 | break; |
| 1819 | } |
| 1820 | return -1; |
| 1821 | } |
| 1822 | |
| 1823 | static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome) |
| 1824 | { |
| 1825 | struct amd64_pvt *pvt = mci->pvt_info; |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1826 | int err_sym = -1; |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1827 | |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1828 | if (pvt->syn_type == 8) |
| 1829 | err_sym = decode_syndrome(syndrome, x8_vectors, |
| 1830 | ARRAY_SIZE(x8_vectors), |
| 1831 | pvt->syn_type); |
| 1832 | else if (pvt->syn_type == 4) |
| 1833 | err_sym = decode_syndrome(syndrome, x4_vectors, |
| 1834 | ARRAY_SIZE(x4_vectors), |
| 1835 | pvt->syn_type); |
| 1836 | else { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1837 | amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type); |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1838 | return err_sym; |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1839 | } |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 1840 | |
| 1841 | return map_err_sym_to_channel(err_sym, pvt->syn_type); |
Borislav Petkov | bfc04ae | 2009-11-12 19:05:07 +0100 | [diff] [blame] | 1842 | } |
| 1843 | |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1844 | /* |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1845 | * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR |
| 1846 | * ADDRESS and process. |
| 1847 | */ |
| 1848 | static void amd64_handle_ce(struct mem_ctl_info *mci, |
Borislav Petkov | ef44cc4 | 2009-07-23 14:45:48 +0200 | [diff] [blame] | 1849 | struct err_regs *info) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1850 | { |
| 1851 | struct amd64_pvt *pvt = mci->pvt_info; |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1852 | u64 sys_addr; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1853 | |
| 1854 | /* Ensure that the Error Address is VALID */ |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1855 | if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) { |
| 1856 | amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n"); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1857 | edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR); |
| 1858 | return; |
| 1859 | } |
| 1860 | |
Borislav Petkov | 1f6bcee | 2009-11-13 14:02:57 +0100 | [diff] [blame] | 1861 | sys_addr = pvt->ops->get_error_address(mci, info); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1862 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1863 | amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1864 | |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1865 | pvt->ops->map_sysaddr_to_csrow(mci, info, sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1866 | } |
| 1867 | |
| 1868 | /* Handle any Un-correctable Errors (UEs) */ |
| 1869 | static void amd64_handle_ue(struct mem_ctl_info *mci, |
Borislav Petkov | ef44cc4 | 2009-07-23 14:45:48 +0200 | [diff] [blame] | 1870 | struct err_regs *info) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1871 | { |
Borislav Petkov | 1f6bcee | 2009-11-13 14:02:57 +0100 | [diff] [blame] | 1872 | struct amd64_pvt *pvt = mci->pvt_info; |
| 1873 | struct mem_ctl_info *log_mci, *src_mci = NULL; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1874 | int csrow; |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1875 | u64 sys_addr; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1876 | u32 page, offset; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1877 | |
| 1878 | log_mci = mci; |
| 1879 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1880 | if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) { |
| 1881 | amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n"); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1882 | edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR); |
| 1883 | return; |
| 1884 | } |
| 1885 | |
Borislav Petkov | 1f6bcee | 2009-11-13 14:02:57 +0100 | [diff] [blame] | 1886 | sys_addr = pvt->ops->get_error_address(mci, info); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1887 | |
| 1888 | /* |
| 1889 | * Find out which node the error address belongs to. This may be |
| 1890 | * different from the node that detected the error. |
| 1891 | */ |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1892 | src_mci = find_mc_by_sys_addr(mci, sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1893 | if (!src_mci) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1894 | amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n", |
| 1895 | (unsigned long)sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1896 | edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR); |
| 1897 | return; |
| 1898 | } |
| 1899 | |
| 1900 | log_mci = src_mci; |
| 1901 | |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1902 | csrow = sys_addr_to_csrow(log_mci, sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1903 | if (csrow < 0) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1904 | amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n", |
| 1905 | (unsigned long)sys_addr); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1906 | edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR); |
| 1907 | } else { |
Borislav Petkov | 44e9e2e | 2009-10-26 15:00:19 +0100 | [diff] [blame] | 1908 | error_address_to_page_and_offset(sys_addr, &page, &offset); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1909 | edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR); |
| 1910 | } |
| 1911 | } |
| 1912 | |
Borislav Petkov | 549d042 | 2009-07-24 13:51:42 +0200 | [diff] [blame] | 1913 | static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci, |
Borislav Petkov | b69b29d | 2009-07-27 16:21:14 +0200 | [diff] [blame] | 1914 | struct err_regs *info) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1915 | { |
Borislav Petkov | 6245288 | 2010-09-22 16:08:37 +0200 | [diff] [blame] | 1916 | u16 ec = EC(info->nbsl); |
| 1917 | u8 xec = XEC(info->nbsl, 0x1f); |
Borislav Petkov | 17adea0 | 2009-11-04 14:04:06 +0100 | [diff] [blame] | 1918 | int ecc_type = (info->nbsh >> 13) & 0x3; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1919 | |
Borislav Petkov | b70ef01 | 2009-06-25 19:32:38 +0200 | [diff] [blame] | 1920 | /* Bail early out if this was an 'observed' error */ |
| 1921 | if (PP(ec) == K8_NBSL_PP_OBS) |
| 1922 | return; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1923 | |
Borislav Petkov | ecaf560 | 2009-07-23 16:32:01 +0200 | [diff] [blame] | 1924 | /* Do only ECC errors */ |
| 1925 | if (xec && xec != F10_NBSL_EXT_ERR_ECC) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1926 | return; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1927 | |
Borislav Petkov | ecaf560 | 2009-07-23 16:32:01 +0200 | [diff] [blame] | 1928 | if (ecc_type == 2) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1929 | amd64_handle_ce(mci, info); |
Borislav Petkov | ecaf560 | 2009-07-23 16:32:01 +0200 | [diff] [blame] | 1930 | else if (ecc_type == 1) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1931 | amd64_handle_ue(mci, info); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1932 | } |
| 1933 | |
Borislav Petkov | 7cfd4a8 | 2010-09-01 14:45:20 +0200 | [diff] [blame] | 1934 | void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg) |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1935 | { |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 1936 | struct mem_ctl_info *mci = mcis[node_id]; |
Borislav Petkov | 7cfd4a8 | 2010-09-01 14:45:20 +0200 | [diff] [blame] | 1937 | struct err_regs regs; |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1938 | |
Borislav Petkov | 7cfd4a8 | 2010-09-01 14:45:20 +0200 | [diff] [blame] | 1939 | regs.nbsl = (u32) m->status; |
| 1940 | regs.nbsh = (u32)(m->status >> 32); |
| 1941 | regs.nbeal = (u32) m->addr; |
| 1942 | regs.nbeah = (u32)(m->addr >> 32); |
| 1943 | regs.nbcfg = nbcfg; |
| 1944 | |
| 1945 | __amd64_decode_bus_error(mci, ®s); |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1946 | |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1947 | /* |
| 1948 | * Check the UE bit of the NB status high register, if set generate some |
| 1949 | * logs. If NOT a GART error, then process the event as a NO-INFO event. |
| 1950 | * If it was a GART error, skip that process. |
Borislav Petkov | 549d042 | 2009-07-24 13:51:42 +0200 | [diff] [blame] | 1951 | * |
| 1952 | * FIXME: this should go somewhere else, if at all. |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1953 | */ |
Borislav Petkov | 7cfd4a8 | 2010-09-01 14:45:20 +0200 | [diff] [blame] | 1954 | if (regs.nbsh & K8_NBSH_UC_ERR && !report_gart_errors) |
Borislav Petkov | 5110dbd | 2009-06-25 19:51:04 +0200 | [diff] [blame] | 1955 | edac_mc_handle_ue_no_info(mci, "UE bit is set"); |
Borislav Petkov | 549d042 | 2009-07-24 13:51:42 +0200 | [diff] [blame] | 1956 | |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1957 | } |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 1958 | |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1959 | /* |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1960 | * Use pvt->F2 which contains the F2 CPU PCI device to get the related |
Borislav Petkov | bbd0c1f | 2010-10-01 19:27:58 +0200 | [diff] [blame] | 1961 | * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error. |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1962 | */ |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 1963 | static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id) |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1964 | { |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1965 | /* Reserve the ADDRESS MAP Device */ |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1966 | pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2); |
| 1967 | if (!pvt->F1) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1968 | amd64_err("error address map device not found: " |
| 1969 | "vendor %x device 0x%x (broken BIOS?)\n", |
| 1970 | PCI_VENDOR_ID_AMD, f1_id); |
Borislav Petkov | bbd0c1f | 2010-10-01 19:27:58 +0200 | [diff] [blame] | 1971 | return -ENODEV; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1972 | } |
| 1973 | |
| 1974 | /* Reserve the MISC Device */ |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1975 | pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2); |
| 1976 | if (!pvt->F3) { |
| 1977 | pci_dev_put(pvt->F1); |
| 1978 | pvt->F1 = NULL; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1979 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 1980 | amd64_err("error F3 device not found: " |
| 1981 | "vendor %x device 0x%x (broken BIOS?)\n", |
| 1982 | PCI_VENDOR_ID_AMD, f3_id); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1983 | |
Borislav Petkov | bbd0c1f | 2010-10-01 19:27:58 +0200 | [diff] [blame] | 1984 | return -ENODEV; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1985 | } |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1986 | debugf1("F1: %s\n", pci_name(pvt->F1)); |
| 1987 | debugf1("F2: %s\n", pci_name(pvt->F2)); |
| 1988 | debugf1("F3: %s\n", pci_name(pvt->F3)); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1989 | |
| 1990 | return 0; |
| 1991 | } |
| 1992 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 1993 | static void free_mc_sibling_devs(struct amd64_pvt *pvt) |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1994 | { |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 1995 | pci_dev_put(pvt->F1); |
| 1996 | pci_dev_put(pvt->F3); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 1997 | } |
| 1998 | |
| 1999 | /* |
| 2000 | * Retrieve the hardware registers of the memory controller (this includes the |
| 2001 | * 'Address Map' and 'Misc' device regs) |
| 2002 | */ |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2003 | static void read_mc_regs(struct amd64_pvt *pvt) |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2004 | { |
| 2005 | u64 msr_val; |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 2006 | u32 tmp; |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 2007 | int range; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2008 | |
| 2009 | /* |
| 2010 | * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since |
| 2011 | * those are Read-As-Zero |
| 2012 | */ |
Borislav Petkov | e97f8bb | 2009-10-12 15:27:45 +0200 | [diff] [blame] | 2013 | rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem); |
| 2014 | debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2015 | |
| 2016 | /* check first whether TOP_MEM2 is enabled */ |
| 2017 | rdmsrl(MSR_K8_SYSCFG, msr_val); |
| 2018 | if (msr_val & (1U << 21)) { |
Borislav Petkov | e97f8bb | 2009-10-12 15:27:45 +0200 | [diff] [blame] | 2019 | rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2); |
| 2020 | debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2021 | } else |
| 2022 | debugf0(" TOP_MEM2 disabled.\n"); |
| 2023 | |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2024 | amd64_read_pci_cfg(pvt->F3, K8_NBCAP, &pvt->nbcap); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2025 | |
| 2026 | if (pvt->ops->read_dram_ctl_register) |
| 2027 | pvt->ops->read_dram_ctl_register(pvt); |
| 2028 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 2029 | for (range = 0; range < DRAM_RANGES; range++) { |
| 2030 | u8 rw; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2031 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 2032 | /* read settings for this DRAM range */ |
| 2033 | read_dram_base_limit_regs(pvt, range); |
Borislav Petkov | e97f8bb | 2009-10-12 15:27:45 +0200 | [diff] [blame] | 2034 | |
Borislav Petkov | 7f19bf7 | 2010-10-21 18:52:53 +0200 | [diff] [blame] | 2035 | rw = dram_rw(pvt, range); |
| 2036 | if (!rw) |
| 2037 | continue; |
| 2038 | |
| 2039 | debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n", |
| 2040 | range, |
| 2041 | get_dram_base(pvt, range), |
| 2042 | get_dram_limit(pvt, range)); |
| 2043 | |
| 2044 | debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n", |
| 2045 | dram_intlv_en(pvt, range) ? "Enabled" : "Disabled", |
| 2046 | (rw & 0x1) ? "R" : "-", |
| 2047 | (rw & 0x2) ? "W" : "-", |
| 2048 | dram_intlv_sel(pvt, range), |
| 2049 | dram_dst_node(pvt, range)); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2050 | } |
| 2051 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2052 | read_dct_base_mask(pvt); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2053 | |
Borislav Petkov | bc21fa5 | 2010-11-11 17:29:13 +0100 | [diff] [blame^] | 2054 | amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2055 | amd64_read_dbam_reg(pvt); |
| 2056 | |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2057 | amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2058 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2059 | amd64_read_dct_pci_cfg(pvt, F10_DCLR_0, &pvt->dclr0); |
| 2060 | amd64_read_dct_pci_cfg(pvt, F10_DCHR_0, &pvt->dchr0); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2061 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2062 | if (!dct_ganging_enabled(pvt)) { |
| 2063 | amd64_read_dct_pci_cfg(pvt, F10_DCLR_1, &pvt->dclr1); |
| 2064 | amd64_read_dct_pci_cfg(pvt, F10_DCHR_1, &pvt->dchr1); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2065 | } |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 2066 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2067 | if (boot_cpu_data.x86 >= 0x10) |
| 2068 | amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp); |
| 2069 | |
Borislav Petkov | ad6a32e | 2010-03-09 12:46:00 +0100 | [diff] [blame] | 2070 | if (boot_cpu_data.x86 == 0x10 && |
| 2071 | boot_cpu_data.x86_model > 7 && |
| 2072 | /* F3x180[EccSymbolSize]=1 => x8 symbols */ |
| 2073 | tmp & BIT(25)) |
| 2074 | pvt->syn_type = 8; |
| 2075 | else |
| 2076 | pvt->syn_type = 4; |
| 2077 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2078 | dump_misc_regs(pvt); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2079 | } |
| 2080 | |
| 2081 | /* |
| 2082 | * NOTE: CPU Revision Dependent code |
| 2083 | * |
| 2084 | * Input: |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 2085 | * @csrow_nr ChipSelect Row Number (0..pvt->cs_count-1) |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2086 | * k8 private pointer to --> |
| 2087 | * DRAM Bank Address mapping register |
| 2088 | * node_id |
| 2089 | * DCL register where dual_channel_active is |
| 2090 | * |
| 2091 | * The DBAM register consists of 4 sets of 4 bits each definitions: |
| 2092 | * |
| 2093 | * Bits: CSROWs |
| 2094 | * 0-3 CSROWs 0 and 1 |
| 2095 | * 4-7 CSROWs 2 and 3 |
| 2096 | * 8-11 CSROWs 4 and 5 |
| 2097 | * 12-15 CSROWs 6 and 7 |
| 2098 | * |
| 2099 | * Values range from: 0 to 15 |
| 2100 | * The meaning of the values depends on CPU revision and dual-channel state, |
| 2101 | * see relevant BKDG more info. |
| 2102 | * |
| 2103 | * The memory controller provides for total of only 8 CSROWs in its current |
| 2104 | * architecture. Each "pair" of CSROWs normally represents just one DIMM in |
| 2105 | * single channel or two (2) DIMMs in dual channel mode. |
| 2106 | * |
| 2107 | * The following code logic collapses the various tables for CSROW based on CPU |
| 2108 | * revision. |
| 2109 | * |
| 2110 | * Returns: |
| 2111 | * The number of PAGE_SIZE pages on the specified CSROW number it |
| 2112 | * encompasses |
| 2113 | * |
| 2114 | */ |
| 2115 | static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt) |
| 2116 | { |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 2117 | u32 cs_mode, nr_pages; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2118 | |
| 2119 | /* |
| 2120 | * The math on this doesn't look right on the surface because x/2*4 can |
| 2121 | * be simplified to x*2 but this expression makes use of the fact that |
| 2122 | * it is integral math where 1/2=0. This intermediate value becomes the |
| 2123 | * number of bits to shift the DBAM register to extract the proper CSROW |
| 2124 | * field. |
| 2125 | */ |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 2126 | cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2127 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 2128 | nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2129 | |
| 2130 | /* |
| 2131 | * If dual channel then double the memory size of single channel. |
| 2132 | * Channel count is 1 or 2 |
| 2133 | */ |
| 2134 | nr_pages <<= (pvt->channel_count - 1); |
| 2135 | |
Borislav Petkov | 1433eb9 | 2009-10-21 13:44:36 +0200 | [diff] [blame] | 2136 | debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2137 | debugf0(" nr_pages= %u channel-count = %d\n", |
| 2138 | nr_pages, pvt->channel_count); |
| 2139 | |
| 2140 | return nr_pages; |
| 2141 | } |
| 2142 | |
| 2143 | /* |
| 2144 | * Initialize the array of csrow attribute instances, based on the values |
| 2145 | * from pci config hardware registers. |
| 2146 | */ |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2147 | static int init_csrows(struct mem_ctl_info *mci) |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2148 | { |
| 2149 | struct csrow_info *csrow; |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2150 | struct amd64_pvt *pvt = mci->pvt_info; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2151 | u64 input_addr_min, input_addr_max, sys_addr; |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2152 | u32 val; |
Borislav Petkov | 6ba5dcd | 2009-10-13 19:26:55 +0200 | [diff] [blame] | 2153 | int i, empty = 1; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2154 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2155 | amd64_read_pci_cfg(pvt->F3, K8_NBCFG, &val); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2156 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2157 | pvt->nbcfg = val; |
| 2158 | pvt->ctl_error_info.nbcfg = val; |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2159 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2160 | debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n", |
| 2161 | pvt->mc_node_id, val, |
| 2162 | !!(val & K8_NBCFG_CHIPKILL), !!(val & K8_NBCFG_ECC_ENABLE)); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2163 | |
Borislav Petkov | 9d858bb | 2009-09-21 14:35:51 +0200 | [diff] [blame] | 2164 | for (i = 0; i < pvt->cs_count; i++) { |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2165 | csrow = &mci->csrows[i]; |
| 2166 | |
| 2167 | if ((pvt->dcsb0[i] & K8_DCSB_CS_ENABLE) == 0) { |
| 2168 | debugf1("----CSROW %d EMPTY for node %d\n", i, |
| 2169 | pvt->mc_node_id); |
| 2170 | continue; |
| 2171 | } |
| 2172 | |
| 2173 | debugf1("----CSROW %d VALID for MC node %d\n", |
| 2174 | i, pvt->mc_node_id); |
| 2175 | |
| 2176 | empty = 0; |
| 2177 | csrow->nr_pages = amd64_csrow_nr_pages(i, pvt); |
| 2178 | find_csrow_limits(mci, i, &input_addr_min, &input_addr_max); |
| 2179 | sys_addr = input_addr_to_sys_addr(mci, input_addr_min); |
| 2180 | csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT); |
| 2181 | sys_addr = input_addr_to_sys_addr(mci, input_addr_max); |
| 2182 | csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT); |
| 2183 | csrow->page_mask = ~mask_from_dct_mask(pvt, i); |
| 2184 | /* 8 bytes of resolution */ |
| 2185 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2186 | csrow->mtype = amd64_determine_memory_type(pvt, i); |
Doug Thompson | 0ec449e | 2009-04-27 19:41:25 +0200 | [diff] [blame] | 2187 | |
| 2188 | debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i); |
| 2189 | debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n", |
| 2190 | (unsigned long)input_addr_min, |
| 2191 | (unsigned long)input_addr_max); |
| 2192 | debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n", |
| 2193 | (unsigned long)sys_addr, csrow->page_mask); |
| 2194 | debugf1(" nr_pages: %u first_page: 0x%lx " |
| 2195 | "last_page: 0x%lx\n", |
| 2196 | (unsigned)csrow->nr_pages, |
| 2197 | csrow->first_page, csrow->last_page); |
| 2198 | |
| 2199 | /* |
| 2200 | * determine whether CHIPKILL or JUST ECC or NO ECC is operating |
| 2201 | */ |
| 2202 | if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE) |
| 2203 | csrow->edac_mode = |
| 2204 | (pvt->nbcfg & K8_NBCFG_CHIPKILL) ? |
| 2205 | EDAC_S4ECD4ED : EDAC_SECDED; |
| 2206 | else |
| 2207 | csrow->edac_mode = EDAC_NONE; |
| 2208 | } |
| 2209 | |
| 2210 | return empty; |
| 2211 | } |
Doug Thompson | d27bf6f | 2009-05-06 17:55:27 +0200 | [diff] [blame] | 2212 | |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2213 | /* get all cores on this DCT */ |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2214 | static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid) |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2215 | { |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2216 | int cpu; |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2217 | |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2218 | for_each_online_cpu(cpu) |
| 2219 | if (amd_get_nb_id(cpu) == nid) |
| 2220 | cpumask_set_cpu(cpu, mask); |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2221 | } |
| 2222 | |
| 2223 | /* check MCG_CTL on all the cpus on this node */ |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2224 | static bool amd64_nb_mce_bank_enabled_on_node(int nid) |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2225 | { |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2226 | cpumask_var_t mask; |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2227 | int cpu, nbe; |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2228 | bool ret = false; |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2229 | |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2230 | if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2231 | amd64_warn("%s: Error allocating mask\n", __func__); |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2232 | return false; |
| 2233 | } |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2234 | |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2235 | get_cpus_on_this_dct_cpumask(mask, nid); |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2236 | |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2237 | rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs); |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2238 | |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2239 | for_each_cpu(cpu, mask) { |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2240 | struct msr *reg = per_cpu_ptr(msrs, cpu); |
| 2241 | nbe = reg->l & K8_MSR_MCGCTL_NBE; |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2242 | |
| 2243 | debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n", |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2244 | cpu, reg->q, |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2245 | (nbe ? "enabled" : "disabled")); |
| 2246 | |
| 2247 | if (!nbe) |
| 2248 | goto out; |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2249 | } |
| 2250 | ret = true; |
| 2251 | |
| 2252 | out: |
Rusty Russell | ba578cb | 2009-11-03 14:56:35 +1030 | [diff] [blame] | 2253 | free_cpumask_var(mask); |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2254 | return ret; |
| 2255 | } |
| 2256 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2257 | static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on) |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2258 | { |
| 2259 | cpumask_var_t cmask; |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2260 | int cpu; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2261 | |
| 2262 | if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2263 | amd64_warn("%s: error allocating mask\n", __func__); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2264 | return false; |
| 2265 | } |
| 2266 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2267 | get_cpus_on_this_dct_cpumask(cmask, nid); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2268 | |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2269 | rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs); |
| 2270 | |
| 2271 | for_each_cpu(cpu, cmask) { |
| 2272 | |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2273 | struct msr *reg = per_cpu_ptr(msrs, cpu); |
| 2274 | |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2275 | if (on) { |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2276 | if (reg->l & K8_MSR_MCGCTL_NBE) |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2277 | s->flags.nb_mce_enable = 1; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2278 | |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2279 | reg->l |= K8_MSR_MCGCTL_NBE; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2280 | } else { |
| 2281 | /* |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2282 | * Turn off NB MCE reporting only when it was off before |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2283 | */ |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2284 | if (!s->flags.nb_mce_enable) |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2285 | reg->l &= ~K8_MSR_MCGCTL_NBE; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2286 | } |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2287 | } |
| 2288 | wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs); |
| 2289 | |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2290 | free_cpumask_var(cmask); |
| 2291 | |
| 2292 | return 0; |
| 2293 | } |
| 2294 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2295 | static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid, |
| 2296 | struct pci_dev *F3) |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2297 | { |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2298 | bool ret = true; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2299 | u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn; |
| 2300 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2301 | if (toggle_ecc_err_reporting(s, nid, ON)) { |
| 2302 | amd64_warn("Error enabling ECC reporting over MCGCTL!\n"); |
| 2303 | return false; |
| 2304 | } |
| 2305 | |
| 2306 | amd64_read_pci_cfg(F3, K8_NBCTL, &value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2307 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2308 | /* turn on UECCEn and CECCEn bits */ |
| 2309 | s->old_nbctl = value & mask; |
| 2310 | s->nbctl_valid = true; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2311 | |
| 2312 | value |= mask; |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2313 | amd64_write_pci_cfg(F3, K8_NBCTL, value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2314 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2315 | amd64_read_pci_cfg(F3, K8_NBCFG, &value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2316 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2317 | debugf0("1: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n", |
| 2318 | nid, value, |
| 2319 | !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE)); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2320 | |
| 2321 | if (!(value & K8_NBCFG_ECC_ENABLE)) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2322 | amd64_warn("DRAM ECC disabled on this node, enabling...\n"); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2323 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2324 | s->flags.nb_ecc_prev = 0; |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2325 | |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2326 | /* Attempt to turn on DRAM ECC Enable */ |
| 2327 | value |= K8_NBCFG_ECC_ENABLE; |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2328 | amd64_write_pci_cfg(F3, K8_NBCFG, value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2329 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2330 | amd64_read_pci_cfg(F3, K8_NBCFG, &value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2331 | |
| 2332 | if (!(value & K8_NBCFG_ECC_ENABLE)) { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2333 | amd64_warn("Hardware rejected DRAM ECC enable," |
| 2334 | "check memory DIMM configuration.\n"); |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2335 | ret = false; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2336 | } else { |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2337 | amd64_info("Hardware accepted DRAM ECC Enable\n"); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2338 | } |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2339 | } else { |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2340 | s->flags.nb_ecc_prev = 1; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2341 | } |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2342 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2343 | debugf0("2: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n", |
| 2344 | nid, value, |
| 2345 | !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE)); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2346 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2347 | return ret; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2348 | } |
| 2349 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2350 | static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid, |
| 2351 | struct pci_dev *F3) |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2352 | { |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2353 | u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn; |
| 2354 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2355 | if (!s->nbctl_valid) |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2356 | return; |
| 2357 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2358 | amd64_read_pci_cfg(F3, K8_NBCTL, &value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2359 | value &= ~mask; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2360 | value |= s->old_nbctl; |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2361 | |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2362 | amd64_write_pci_cfg(F3, K8_NBCTL, value); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2363 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2364 | /* restore previous BIOS DRAM ECC "off" setting we force-enabled */ |
| 2365 | if (!s->flags.nb_ecc_prev) { |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2366 | amd64_read_pci_cfg(F3, K8_NBCFG, &value); |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2367 | value &= ~K8_NBCFG_ECC_ENABLE; |
Borislav Petkov | b2b0c60 | 2010-10-08 18:32:29 +0200 | [diff] [blame] | 2368 | amd64_write_pci_cfg(F3, K8_NBCFG, value); |
Borislav Petkov | d95cf4d | 2010-02-24 14:49:47 +0100 | [diff] [blame] | 2369 | } |
| 2370 | |
| 2371 | /* restore the NB Enable MCGCTL bit */ |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2372 | if (toggle_ecc_err_reporting(s, nid, OFF)) |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2373 | amd64_warn("Error restoring NB MCGCTL settings!\n"); |
Borislav Petkov | f6d6ae9 | 2009-11-03 15:29:26 +0100 | [diff] [blame] | 2374 | } |
| 2375 | |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2376 | /* |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2377 | * EDAC requires that the BIOS have ECC enabled before |
| 2378 | * taking over the processing of ECC errors. A command line |
| 2379 | * option allows to force-enable hardware ECC later in |
| 2380 | * enable_ecc_error_reporting(). |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2381 | */ |
Borislav Petkov | cab4d27 | 2010-02-11 17:15:57 +0100 | [diff] [blame] | 2382 | static const char *ecc_msg = |
| 2383 | "ECC disabled in the BIOS or no ECC capability, module will not load.\n" |
| 2384 | " Either enable ECC checking or force module loading by setting " |
| 2385 | "'ecc_enable_override'.\n" |
| 2386 | " (Note that use of the override may cause unknown side effects.)\n"; |
Borislav Petkov | be3468e | 2009-08-05 15:47:22 +0200 | [diff] [blame] | 2387 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2388 | static bool ecc_enabled(struct pci_dev *F3, u8 nid) |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2389 | { |
| 2390 | u32 value; |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2391 | u8 ecc_en = 0; |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2392 | bool nb_mce_en = false; |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2393 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2394 | amd64_read_pci_cfg(F3, K8_NBCFG, &value); |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2395 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2396 | ecc_en = !!(value & K8_NBCFG_ECC_ENABLE); |
| 2397 | amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled")); |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2398 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2399 | nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid); |
Borislav Petkov | 0672453 | 2009-09-16 13:05:46 +0200 | [diff] [blame] | 2400 | if (!nb_mce_en) |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2401 | amd64_notice("NB MCE bank disabled, set MSR " |
| 2402 | "0x%08x[4] on node %d to enable.\n", |
| 2403 | MSR_IA32_MCG_CTL, nid); |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2404 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2405 | if (!ecc_en || !nb_mce_en) { |
| 2406 | amd64_notice("%s", ecc_msg); |
| 2407 | return false; |
Borislav Petkov | 43f5e68 | 2009-12-21 18:55:18 +0100 | [diff] [blame] | 2408 | } |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2409 | return true; |
Doug Thompson | f943199 | 2009-04-27 19:46:08 +0200 | [diff] [blame] | 2410 | } |
| 2411 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2412 | struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) + |
| 2413 | ARRAY_SIZE(amd64_inj_attrs) + |
| 2414 | 1]; |
| 2415 | |
| 2416 | struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } }; |
| 2417 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2418 | static void set_mc_sysfs_attrs(struct mem_ctl_info *mci) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2419 | { |
| 2420 | unsigned int i = 0, j = 0; |
| 2421 | |
| 2422 | for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++) |
| 2423 | sysfs_attrs[i] = amd64_dbg_attrs[i]; |
| 2424 | |
Borislav Petkov | a135cef | 2010-11-26 19:24:44 +0100 | [diff] [blame] | 2425 | if (boot_cpu_data.x86 >= 0x10) |
| 2426 | for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++) |
| 2427 | sysfs_attrs[i] = amd64_inj_attrs[j]; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2428 | |
| 2429 | sysfs_attrs[i] = terminator; |
| 2430 | |
| 2431 | mci->mc_driver_sysfs_attributes = sysfs_attrs; |
| 2432 | } |
| 2433 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2434 | static void setup_mci_misc_attrs(struct mem_ctl_info *mci) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2435 | { |
| 2436 | struct amd64_pvt *pvt = mci->pvt_info; |
| 2437 | |
| 2438 | mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2; |
| 2439 | mci->edac_ctl_cap = EDAC_FLAG_NONE; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2440 | |
| 2441 | if (pvt->nbcap & K8_NBCAP_SECDED) |
| 2442 | mci->edac_ctl_cap |= EDAC_FLAG_SECDED; |
| 2443 | |
| 2444 | if (pvt->nbcap & K8_NBCAP_CHIPKILL) |
| 2445 | mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED; |
| 2446 | |
| 2447 | mci->edac_cap = amd64_determine_edac_cap(pvt); |
| 2448 | mci->mod_name = EDAC_MOD_STR; |
| 2449 | mci->mod_ver = EDAC_AMD64_VERSION; |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2450 | mci->ctl_name = pvt->ctl_name; |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2451 | mci->dev_name = pci_name(pvt->F2); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2452 | mci->ctl_page_to_phys = NULL; |
| 2453 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2454 | /* memory scrubber interface */ |
| 2455 | mci->set_sdram_scrub_rate = amd64_set_scrub_rate; |
| 2456 | mci->get_sdram_scrub_rate = amd64_get_scrub_rate; |
| 2457 | } |
| 2458 | |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2459 | /* |
| 2460 | * returns a pointer to the family descriptor on success, NULL otherwise. |
| 2461 | */ |
| 2462 | static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt) |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2463 | { |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2464 | u8 fam = boot_cpu_data.x86; |
| 2465 | struct amd64_family_type *fam_type = NULL; |
| 2466 | |
| 2467 | switch (fam) { |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2468 | case 0xf: |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2469 | fam_type = &amd64_family_types[K8_CPUS]; |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2470 | pvt->ops = &amd64_family_types[K8_CPUS].ops; |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2471 | pvt->ctl_name = fam_type->ctl_name; |
| 2472 | pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS; |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2473 | break; |
| 2474 | case 0x10: |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2475 | fam_type = &amd64_family_types[F10_CPUS]; |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2476 | pvt->ops = &amd64_family_types[F10_CPUS].ops; |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2477 | pvt->ctl_name = fam_type->ctl_name; |
| 2478 | pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS; |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2479 | break; |
| 2480 | |
| 2481 | default: |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2482 | amd64_err("Unsupported family!\n"); |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2483 | return NULL; |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2484 | } |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2485 | |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2486 | pvt->ext_model = boot_cpu_data.x86_model >> 4; |
| 2487 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2488 | amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name, |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2489 | (fam == 0xf ? |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 2490 | (pvt->ext_model >= K8_REV_F ? "revF or later " |
| 2491 | : "revE or earlier ") |
| 2492 | : ""), pvt->mc_node_id); |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2493 | return fam_type; |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2494 | } |
| 2495 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2496 | static int amd64_init_one_instance(struct pci_dev *F2) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2497 | { |
| 2498 | struct amd64_pvt *pvt = NULL; |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2499 | struct amd64_family_type *fam_type = NULL; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2500 | struct mem_ctl_info *mci = NULL; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2501 | int err = 0, ret; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2502 | u8 nid = get_node_id(F2); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2503 | |
| 2504 | ret = -ENOMEM; |
| 2505 | pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL); |
| 2506 | if (!pvt) |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2507 | goto err_ret; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2508 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2509 | pvt->mc_node_id = nid; |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2510 | pvt->F2 = F2; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2511 | |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2512 | ret = -EINVAL; |
Borislav Petkov | 0092b20 | 2010-10-01 19:20:05 +0200 | [diff] [blame] | 2513 | fam_type = amd64_per_family_init(pvt); |
| 2514 | if (!fam_type) |
Borislav Petkov | 395ae78 | 2010-10-01 18:38:19 +0200 | [diff] [blame] | 2515 | goto err_free; |
| 2516 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2517 | ret = -ENODEV; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2518 | err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2519 | if (err) |
| 2520 | goto err_free; |
| 2521 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2522 | read_mc_regs(pvt); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2523 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2524 | /* |
| 2525 | * We need to determine how many memory channels there are. Then use |
| 2526 | * that information for calculating the size of the dynamic instance |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2527 | * tables in the 'mci' structure. |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2528 | */ |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2529 | ret = -EINVAL; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2530 | pvt->channel_count = pvt->ops->early_channel_count(pvt); |
| 2531 | if (pvt->channel_count < 0) |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2532 | goto err_siblings; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2533 | |
| 2534 | ret = -ENOMEM; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2535 | mci = edac_mc_alloc(0, pvt->cs_count, pvt->channel_count, nid); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2536 | if (!mci) |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2537 | goto err_siblings; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2538 | |
| 2539 | mci->pvt_info = pvt; |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2540 | mci->dev = &pvt->F2->dev; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2541 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2542 | setup_mci_misc_attrs(mci); |
| 2543 | |
| 2544 | if (init_csrows(mci)) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2545 | mci->edac_cap = EDAC_FLAG_NONE; |
| 2546 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2547 | set_mc_sysfs_attrs(mci); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2548 | |
| 2549 | ret = -ENODEV; |
| 2550 | if (edac_mc_add_mc(mci)) { |
| 2551 | debugf1("failed edac_mc_add_mc()\n"); |
| 2552 | goto err_add_mc; |
| 2553 | } |
| 2554 | |
Borislav Petkov | 549d042 | 2009-07-24 13:51:42 +0200 | [diff] [blame] | 2555 | /* register stuff with EDAC MCE */ |
| 2556 | if (report_gart_errors) |
| 2557 | amd_report_gart_errors(true); |
| 2558 | |
| 2559 | amd_register_ecc_decoder(amd64_decode_bus_error); |
| 2560 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2561 | mcis[nid] = mci; |
| 2562 | |
| 2563 | atomic_inc(&drv_instances); |
| 2564 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2565 | return 0; |
| 2566 | |
| 2567 | err_add_mc: |
| 2568 | edac_mc_free(mci); |
| 2569 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2570 | err_siblings: |
| 2571 | free_mc_sibling_devs(pvt); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2572 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2573 | err_free: |
| 2574 | kfree(pvt); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2575 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2576 | err_ret: |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2577 | return ret; |
| 2578 | } |
| 2579 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2580 | static int __devinit amd64_probe_one_instance(struct pci_dev *pdev, |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2581 | const struct pci_device_id *mc_type) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2582 | { |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2583 | u8 nid = get_node_id(pdev); |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2584 | struct pci_dev *F3 = node_to_amd_nb(nid)->misc; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2585 | struct ecc_settings *s; |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2586 | int ret = 0; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2587 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2588 | ret = pci_enable_device(pdev); |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2589 | if (ret < 0) { |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2590 | debugf0("ret=%d\n", ret); |
Borislav Petkov | b8cfa02 | 2010-10-01 19:35:38 +0200 | [diff] [blame] | 2591 | return -EIO; |
| 2592 | } |
| 2593 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2594 | ret = -ENOMEM; |
| 2595 | s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL); |
| 2596 | if (!s) |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2597 | goto err_out; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2598 | |
| 2599 | ecc_stngs[nid] = s; |
| 2600 | |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2601 | if (!ecc_enabled(F3, nid)) { |
| 2602 | ret = -ENODEV; |
| 2603 | |
| 2604 | if (!ecc_enable_override) |
| 2605 | goto err_enable; |
| 2606 | |
| 2607 | amd64_warn("Forcing ECC on!\n"); |
| 2608 | |
| 2609 | if (!enable_ecc_error_reporting(s, nid, F3)) |
| 2610 | goto err_enable; |
| 2611 | } |
| 2612 | |
| 2613 | ret = amd64_init_one_instance(pdev); |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2614 | if (ret < 0) { |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2615 | amd64_err("Error probing instance: %d\n", nid); |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2616 | restore_ecc_error_reporting(s, nid, F3); |
| 2617 | } |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2618 | |
| 2619 | return ret; |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2620 | |
| 2621 | err_enable: |
| 2622 | kfree(s); |
| 2623 | ecc_stngs[nid] = NULL; |
| 2624 | |
| 2625 | err_out: |
| 2626 | return ret; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2627 | } |
| 2628 | |
| 2629 | static void __devexit amd64_remove_one_instance(struct pci_dev *pdev) |
| 2630 | { |
| 2631 | struct mem_ctl_info *mci; |
| 2632 | struct amd64_pvt *pvt; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2633 | u8 nid = get_node_id(pdev); |
| 2634 | struct pci_dev *F3 = node_to_amd_nb(nid)->misc; |
| 2635 | struct ecc_settings *s = ecc_stngs[nid]; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2636 | |
| 2637 | /* Remove from EDAC CORE tracking list */ |
| 2638 | mci = edac_mc_del_mc(&pdev->dev); |
| 2639 | if (!mci) |
| 2640 | return; |
| 2641 | |
| 2642 | pvt = mci->pvt_info; |
| 2643 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2644 | restore_ecc_error_reporting(s, nid, F3); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2645 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2646 | free_mc_sibling_devs(pvt); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2647 | |
Borislav Petkov | 549d042 | 2009-07-24 13:51:42 +0200 | [diff] [blame] | 2648 | /* unregister from EDAC MCE */ |
| 2649 | amd_report_gart_errors(false); |
| 2650 | amd_unregister_ecc_decoder(amd64_decode_bus_error); |
| 2651 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2652 | kfree(ecc_stngs[nid]); |
| 2653 | ecc_stngs[nid] = NULL; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2654 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2655 | /* Free the EDAC CORE resources */ |
Borislav Petkov | 8f68ed9 | 2009-12-21 15:15:59 +0100 | [diff] [blame] | 2656 | mci->pvt_info = NULL; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2657 | mcis[nid] = NULL; |
Borislav Petkov | 8f68ed9 | 2009-12-21 15:15:59 +0100 | [diff] [blame] | 2658 | |
| 2659 | kfree(pvt); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2660 | edac_mc_free(mci); |
| 2661 | } |
| 2662 | |
| 2663 | /* |
| 2664 | * This table is part of the interface for loading drivers for PCI devices. The |
| 2665 | * PCI core identifies what devices are on a system during boot, and then |
| 2666 | * inquiry this table to see if this driver is for a given device found. |
| 2667 | */ |
| 2668 | static const struct pci_device_id amd64_pci_table[] __devinitdata = { |
| 2669 | { |
| 2670 | .vendor = PCI_VENDOR_ID_AMD, |
| 2671 | .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL, |
| 2672 | .subvendor = PCI_ANY_ID, |
| 2673 | .subdevice = PCI_ANY_ID, |
| 2674 | .class = 0, |
| 2675 | .class_mask = 0, |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2676 | }, |
| 2677 | { |
| 2678 | .vendor = PCI_VENDOR_ID_AMD, |
| 2679 | .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM, |
| 2680 | .subvendor = PCI_ANY_ID, |
| 2681 | .subdevice = PCI_ANY_ID, |
| 2682 | .class = 0, |
| 2683 | .class_mask = 0, |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2684 | }, |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2685 | {0, } |
| 2686 | }; |
| 2687 | MODULE_DEVICE_TABLE(pci, amd64_pci_table); |
| 2688 | |
| 2689 | static struct pci_driver amd64_pci_driver = { |
| 2690 | .name = EDAC_MOD_STR, |
Borislav Petkov | 2299ef7 | 2010-10-15 17:44:04 +0200 | [diff] [blame] | 2691 | .probe = amd64_probe_one_instance, |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2692 | .remove = __devexit_p(amd64_remove_one_instance), |
| 2693 | .id_table = amd64_pci_table, |
| 2694 | }; |
| 2695 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2696 | static void setup_pci_device(void) |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2697 | { |
| 2698 | struct mem_ctl_info *mci; |
| 2699 | struct amd64_pvt *pvt; |
| 2700 | |
| 2701 | if (amd64_ctl_pci) |
| 2702 | return; |
| 2703 | |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2704 | mci = mcis[0]; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2705 | if (mci) { |
| 2706 | |
| 2707 | pvt = mci->pvt_info; |
| 2708 | amd64_ctl_pci = |
Borislav Petkov | 8d5b5d9 | 2010-10-01 20:11:07 +0200 | [diff] [blame] | 2709 | edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR); |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2710 | |
| 2711 | if (!amd64_ctl_pci) { |
| 2712 | pr_warning("%s(): Unable to create PCI control\n", |
| 2713 | __func__); |
| 2714 | |
| 2715 | pr_warning("%s(): PCI error report via EDAC not set\n", |
| 2716 | __func__); |
| 2717 | } |
| 2718 | } |
| 2719 | } |
| 2720 | |
| 2721 | static int __init amd64_edac_init(void) |
| 2722 | { |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2723 | int err = -ENODEV; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2724 | |
| 2725 | edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n"); |
| 2726 | |
| 2727 | opstate_init(); |
| 2728 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 2729 | if (amd_cache_northbridges() < 0) |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2730 | goto err_ret; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2731 | |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2732 | err = -ENOMEM; |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2733 | mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL); |
| 2734 | ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL); |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2735 | if (!(mcis && ecc_stngs)) |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2736 | goto err_ret; |
| 2737 | |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2738 | msrs = msrs_alloc(); |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2739 | if (!msrs) |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2740 | goto err_free; |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2741 | |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2742 | err = pci_register_driver(&amd64_pci_driver); |
| 2743 | if (err) |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2744 | goto err_pci; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2745 | |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2746 | err = -ENODEV; |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2747 | if (!atomic_read(&drv_instances)) |
| 2748 | goto err_no_instances; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2749 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2750 | setup_pci_device(); |
| 2751 | return 0; |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2752 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2753 | err_no_instances: |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2754 | pci_unregister_driver(&amd64_pci_driver); |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2755 | |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2756 | err_pci: |
| 2757 | msrs_free(msrs); |
| 2758 | msrs = NULL; |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2759 | |
Borislav Petkov | 360b7f3 | 2010-10-15 19:25:38 +0200 | [diff] [blame] | 2760 | err_free: |
| 2761 | kfree(mcis); |
| 2762 | mcis = NULL; |
| 2763 | |
| 2764 | kfree(ecc_stngs); |
| 2765 | ecc_stngs = NULL; |
| 2766 | |
Borislav Petkov | 56b34b9 | 2009-12-21 18:13:01 +0100 | [diff] [blame] | 2767 | err_ret: |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2768 | return err; |
| 2769 | } |
| 2770 | |
| 2771 | static void __exit amd64_edac_exit(void) |
| 2772 | { |
| 2773 | if (amd64_ctl_pci) |
| 2774 | edac_pci_release_generic_ctl(amd64_ctl_pci); |
| 2775 | |
| 2776 | pci_unregister_driver(&amd64_pci_driver); |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2777 | |
Borislav Petkov | ae7bb7c | 2010-10-14 16:01:30 +0200 | [diff] [blame] | 2778 | kfree(ecc_stngs); |
| 2779 | ecc_stngs = NULL; |
| 2780 | |
Borislav Petkov | cc4d886 | 2010-10-13 16:11:59 +0200 | [diff] [blame] | 2781 | kfree(mcis); |
| 2782 | mcis = NULL; |
| 2783 | |
Borislav Petkov | 5054225 | 2009-12-11 18:14:40 +0100 | [diff] [blame] | 2784 | msrs_free(msrs); |
| 2785 | msrs = NULL; |
Doug Thompson | 7d6034d | 2009-04-27 20:01:01 +0200 | [diff] [blame] | 2786 | } |
| 2787 | |
| 2788 | module_init(amd64_edac_init); |
| 2789 | module_exit(amd64_edac_exit); |
| 2790 | |
| 2791 | MODULE_LICENSE("GPL"); |
| 2792 | MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, " |
| 2793 | "Dave Peterson, Thayne Harbaugh"); |
| 2794 | MODULE_DESCRIPTION("MC support for AMD64 memory controllers - " |
| 2795 | EDAC_AMD64_VERSION); |
| 2796 | |
| 2797 | module_param(edac_op_state, int, 0444); |
| 2798 | MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI"); |