blob: 2199d9b774c84bec13facde0822e28d12e6301c8 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020012#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020028#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070031#include <asm/tlbflush.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040032#include <asm/vm86.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020033
Thomas Gleixner45046892012-05-03 09:03:01 +000034/*
35 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
36 * no more per-task TSS's. The TSS size is kept cacheline-aligned
37 * so they are allowed to end up in the .data..cacheline_aligned
38 * section. Since TSS's are completely CPU-local, we want them
39 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
40 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080041__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
42 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070043 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080044#ifdef CONFIG_X86_32
45 .ss0 = __KERNEL_DS,
46 .ss1 = __KERNEL_CS,
47 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
48#endif
49 },
50#ifdef CONFIG_X86_32
51 /*
52 * Note that the .io_bitmap member must be extra-big. This is because
53 * the CPU will access an additional byte beyond the end of the IO
54 * permission bitmap. The extra byte must be all 1 bits, and must
55 * be within the limit.
56 */
57 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
58#endif
59};
Marc Dionnede71ad22015-05-04 15:16:44 -030060EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000061
Richard Weinberger90e24012012-03-25 23:00:04 +020062#ifdef CONFIG_X86_64
63static DEFINE_PER_CPU(unsigned char, is_idle);
64static ATOMIC_NOTIFIER_HEAD(idle_notifier);
65
66void idle_notifier_register(struct notifier_block *n)
67{
68 atomic_notifier_chain_register(&idle_notifier, n);
69}
70EXPORT_SYMBOL_GPL(idle_notifier_register);
71
72void idle_notifier_unregister(struct notifier_block *n)
73{
74 atomic_notifier_chain_unregister(&idle_notifier, n);
75}
76EXPORT_SYMBOL_GPL(idle_notifier_unregister);
77#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080078
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070079/*
80 * this gets called so that we can store lazy state into memory and copy the
81 * current task into the new thread.
82 */
Suresh Siddha61c46282008-03-10 15:28:04 -070083int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
84{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020085 memcpy(dst, src, arch_task_struct_size);
Oleg Nesterovf1853502014-09-02 19:57:23 +020086
Ingo Molnarc69e0982015-04-24 02:07:15 +020087 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070088}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020089
Thomas Gleixner00dba562008-06-09 18:35:28 +020090/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080091 * Free current thread data structures etc..
92 */
93void exit_thread(void)
94{
95 struct task_struct *me = current;
96 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010097 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +020098 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080099
Thomas Gleixner250981e2009-03-16 13:07:21 +0100100 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800101 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800102
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103 t->io_bitmap_ptr = NULL;
104 clear_thread_flag(TIF_IO_BITMAP);
105 /*
106 * Careful, clear this in the TSS too:
107 */
108 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
109 t->io_bitmap_max = 0;
110 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100111 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800112 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700113
Brian Gerst9fda6a02015-07-29 01:41:16 -0400114 free_vm86(t);
115
Ingo Molnar50338612015-04-29 19:04:31 +0200116 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800117}
118
119void flush_thread(void)
120{
121 struct task_struct *tsk = current;
122
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200123 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800124 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100125
Ingo Molnar04c8e012015-04-29 20:35:33 +0200126 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800127}
128
129static void hard_disable_TSC(void)
130{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700131 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800132}
133
134void disable_TSC(void)
135{
136 preempt_disable();
137 if (!test_and_set_thread_flag(TIF_NOTSC))
138 /*
139 * Must flip the CPU state synchronously with
140 * TIF_NOTSC in the current running context.
141 */
142 hard_disable_TSC();
143 preempt_enable();
144}
145
146static void hard_enable_TSC(void)
147{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700148 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800149}
150
151static void enable_TSC(void)
152{
153 preempt_disable();
154 if (test_and_clear_thread_flag(TIF_NOTSC))
155 /*
156 * Must flip the CPU state synchronously with
157 * TIF_NOTSC in the current running context.
158 */
159 hard_enable_TSC();
160 preempt_enable();
161}
162
163int get_tsc_mode(unsigned long adr)
164{
165 unsigned int val;
166
167 if (test_thread_flag(TIF_NOTSC))
168 val = PR_TSC_SIGSEGV;
169 else
170 val = PR_TSC_ENABLE;
171
172 return put_user(val, (unsigned int __user *)adr);
173}
174
175int set_tsc_mode(unsigned int val)
176{
177 if (val == PR_TSC_SIGSEGV)
178 disable_TSC();
179 else if (val == PR_TSC_ENABLE)
180 enable_TSC();
181 else
182 return -EINVAL;
183
184 return 0;
185}
186
187void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
188 struct tss_struct *tss)
189{
190 struct thread_struct *prev, *next;
191
192 prev = &prev_p->thread;
193 next = &next_p->thread;
194
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100195 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
196 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
197 unsigned long debugctl = get_debugctlmsr();
198
199 debugctl &= ~DEBUGCTLMSR_BTF;
200 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
201 debugctl |= DEBUGCTLMSR_BTF;
202
203 update_debugctlmsr(debugctl);
204 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800205
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800206 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
207 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
208 /* prev and next are different */
209 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
210 hard_disable_TSC();
211 else
212 hard_enable_TSC();
213 }
214
215 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
216 /*
217 * Copy the relevant range of the IO bitmap.
218 * Normally this is 128 bytes or less:
219 */
220 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
221 max(prev->io_bitmap_max, next->io_bitmap_max));
222 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
223 /*
224 * Clear any possible leftover bits:
225 */
226 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
227 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300228 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800229}
230
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500231/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200232 * Idle related variables and functions
233 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100234unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200235EXPORT_SYMBOL(boot_option_idle_override);
236
Len Browna476bda2013-02-09 21:45:03 -0500237static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200238
Richard Weinberger90e24012012-03-25 23:00:04 +0200239#ifndef CONFIG_SMP
240static inline void play_dead(void)
241{
242 BUG();
243}
244#endif
245
246#ifdef CONFIG_X86_64
247void enter_idle(void)
248{
Alex Shic6ae41e2012-05-11 15:35:27 +0800249 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200250 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
251}
252
253static void __exit_idle(void)
254{
255 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
256 return;
257 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
258}
259
260/* Called from interrupts to signify idle end */
261void exit_idle(void)
262{
263 /* idle loop has pid 0 */
264 if (current->pid)
265 return;
266 __exit_idle();
267}
268#endif
269
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100270void arch_cpu_idle_enter(void)
271{
272 local_touch_nmi();
273 enter_idle();
274}
Richard Weinberger90e24012012-03-25 23:00:04 +0200275
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100276void arch_cpu_idle_exit(void)
277{
278 __exit_idle();
279}
Richard Weinberger90e24012012-03-25 23:00:04 +0200280
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100281void arch_cpu_idle_dead(void)
282{
283 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200284}
285
Thomas Gleixner00dba562008-06-09 18:35:28 +0200286/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100287 * Called from the generic idle code.
288 */
289void arch_cpu_idle(void)
290{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500291 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100292}
293
294/*
295 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200296 */
297void default_idle(void)
298{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200299 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100300 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200301 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200302}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700303#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200304EXPORT_SYMBOL(default_idle);
305#endif
306
Len Brown6a377dd2013-02-09 23:08:07 -0500307#ifdef CONFIG_XEN
308bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500309{
Len Browna476bda2013-02-09 21:45:03 -0500310 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500311
Len Browna476bda2013-02-09 21:45:03 -0500312 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500313
314 return ret;
315}
Len Brown6a377dd2013-02-09 23:08:07 -0500316#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100317void stop_this_cpu(void *dummy)
318{
319 local_irq_disable();
320 /*
321 * Remove this CPU:
322 */
Rusty Russell4f062892009-03-13 14:49:54 +1030323 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100324 disable_local_APIC();
325
Len Brown27be4572013-02-10 02:28:46 -0500326 for (;;)
327 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200328}
329
Len Brown02c68a02011-04-01 16:59:53 -0400330bool amd_e400_c1e_detected;
331EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200332
Len Brown02c68a02011-04-01 16:59:53 -0400333static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200334
Len Brown02c68a02011-04-01 16:59:53 -0400335void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200336{
Len Brown02c68a02011-04-01 16:59:53 -0400337 if (amd_e400_c1e_mask != NULL)
338 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200339}
340
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200341/*
Len Brown02c68a02011-04-01 16:59:53 -0400342 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200343 * pending message MSR. If we detect C1E, then we handle it the same
344 * way as C3 power states (local apic timer and TSC stop)
345 */
Len Brown02c68a02011-04-01 16:59:53 -0400346static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200347{
Len Brown02c68a02011-04-01 16:59:53 -0400348 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200349 u32 lo, hi;
350
351 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200352
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200353 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400354 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800355 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200356 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700357 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200358 }
359 }
360
Len Brown02c68a02011-04-01 16:59:53 -0400361 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200362 int cpu = smp_processor_id();
363
Len Brown02c68a02011-04-01 16:59:53 -0400364 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
365 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200366 /* Force broadcast so ACPI can not interfere. */
367 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700368 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200369 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200370 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200371
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200372 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200373
374 /*
375 * The switch back from broadcast mode needs to be
376 * called with interrupts disabled.
377 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200378 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200379 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200380 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200381 } else
382 default_idle();
383}
384
Len Brownb2531492014-01-15 00:37:34 -0500385/*
386 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
387 * We can't rely on cpuidle installing MWAIT, because it will not load
388 * on systems that support only C1 -- so the boot default must be MWAIT.
389 *
390 * Some AMD machines are the opposite, they depend on using HALT.
391 *
392 * So for default C1, which is used during boot until cpuidle loads,
393 * use MWAIT-C1 on Intel HW that has it, else use HALT.
394 */
395static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
396{
397 if (c->x86_vendor != X86_VENDOR_INTEL)
398 return 0;
399
400 if (!cpu_has(c, X86_FEATURE_MWAIT))
401 return 0;
402
403 return 1;
404}
405
406/*
Huang Rui0fb03282015-05-26 10:28:09 +0200407 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
408 * with interrupts enabled and no flags, which is backwards compatible with the
409 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500410 */
Len Brownb2531492014-01-15 00:37:34 -0500411static void mwait_idle(void)
412{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100413 if (!current_set_polling_and_test()) {
414 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
415 smp_mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500416 clflush((void *)&current_thread_info()->flags);
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100417 smp_mb(); /* quirk */
418 }
Len Brownb2531492014-01-15 00:37:34 -0500419
420 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500421 if (!need_resched())
422 __sti_mwait(0, 0);
423 else
424 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100425 } else {
Len Brownb2531492014-01-15 00:37:34 -0500426 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100427 }
428 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500429}
430
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400431void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200432{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100433#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100434 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700435 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200436#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100437 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200438 return;
439
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100440 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200441 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700442 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500443 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500444 } else if (prefer_mwait_c1_over_halt(c)) {
445 pr_info("using mwait in idle threads\n");
446 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200447 } else
Len Browna476bda2013-02-09 21:45:03 -0500448 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200449}
450
Len Brown02c68a02011-04-01 16:59:53 -0400451void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030452{
Len Brown02c68a02011-04-01 16:59:53 -0400453 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500454 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400455 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030456}
457
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200458static int __init idle_setup(char *str)
459{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400460 if (!str)
461 return -EINVAL;
462
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200463 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700464 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100465 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100466 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100467 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800468 /*
469 * When the boot option of idle=halt is added, halt is
470 * forced to be used for CPU idle. In such case CPU C2/C3
471 * won't be used again.
472 * To continue to load the CPU idle driver, don't touch
473 * the boot_option_idle_override.
474 */
Len Browna476bda2013-02-09 21:45:03 -0500475 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100476 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800477 } else if (!strcmp(str, "nomwait")) {
478 /*
479 * If the boot option of "idle=nomwait" is added,
480 * it means that mwait will be disabled for CPU C2/C3
481 * states. In such case it won't touch the variable
482 * of boot_option_idle_override.
483 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100484 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800485 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200486 return -1;
487
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200488 return 0;
489}
490early_param("idle", idle_setup);
491
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400492unsigned long arch_align_stack(unsigned long sp)
493{
494 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
495 sp -= get_random_int() % 8192;
496 return sp & ~0xf;
497}
498
499unsigned long arch_randomize_brk(struct mm_struct *mm)
500{
501 unsigned long range_end = mm->brk + 0x02000000;
502 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
503}
504