Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 2 | |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 3 | #include <linux/errno.h> |
| 4 | #include <linux/kernel.h> |
| 5 | #include <linux/mm.h> |
| 6 | #include <linux/smp.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 7 | #include <linux/prctl.h> |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 8 | #include <linux/slab.h> |
| 9 | #include <linux/sched.h> |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 10 | #include <linux/module.h> |
| 11 | #include <linux/pm.h> |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 12 | #include <linux/clockchips.h> |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 13 | #include <linux/random.h> |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 14 | #include <linux/user-return-notifier.h> |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 15 | #include <linux/dmi.h> |
| 16 | #include <linux/utsname.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 17 | #include <linux/stackprotector.h> |
| 18 | #include <linux/tick.h> |
| 19 | #include <linux/cpuidle.h> |
Arjan van de Ven | 6161352 | 2009-09-17 16:11:28 +0200 | [diff] [blame] | 20 | #include <trace/events/power.h> |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 21 | #include <linux/hw_breakpoint.h> |
Borislav Petkov | 93789b3 | 2011-01-20 15:42:52 +0100 | [diff] [blame] | 22 | #include <asm/cpu.h> |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 23 | #include <asm/apic.h> |
Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 24 | #include <asm/syscalls.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 25 | #include <asm/idle.h> |
| 26 | #include <asm/uaccess.h> |
| 27 | #include <asm/i387.h> |
Linus Torvalds | 1361b83 | 2012-02-21 13:19:22 -0800 | [diff] [blame] | 28 | #include <asm/fpu-internal.h> |
K.Prasad | 66cb591 | 2009-06-01 23:44:55 +0530 | [diff] [blame] | 29 | #include <asm/debugreg.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 30 | #include <asm/nmi.h> |
| 31 | |
Thomas Gleixner | 4504689 | 2012-05-03 09:03:01 +0000 | [diff] [blame] | 32 | /* |
| 33 | * per-CPU TSS segments. Threads are completely 'soft' on Linux, |
| 34 | * no more per-task TSS's. The TSS size is kept cacheline-aligned |
| 35 | * so they are allowed to end up in the .data..cacheline_aligned |
| 36 | * section. Since TSS's are completely CPU-local, we want them |
| 37 | * on exact cacheline boundaries, to eliminate cacheline ping-pong. |
| 38 | */ |
| 39 | DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS; |
| 40 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 41 | #ifdef CONFIG_X86_64 |
| 42 | static DEFINE_PER_CPU(unsigned char, is_idle); |
| 43 | static ATOMIC_NOTIFIER_HEAD(idle_notifier); |
| 44 | |
| 45 | void idle_notifier_register(struct notifier_block *n) |
| 46 | { |
| 47 | atomic_notifier_chain_register(&idle_notifier, n); |
| 48 | } |
| 49 | EXPORT_SYMBOL_GPL(idle_notifier_register); |
| 50 | |
| 51 | void idle_notifier_unregister(struct notifier_block *n) |
| 52 | { |
| 53 | atomic_notifier_chain_unregister(&idle_notifier, n); |
| 54 | } |
| 55 | EXPORT_SYMBOL_GPL(idle_notifier_unregister); |
| 56 | #endif |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 57 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 58 | struct kmem_cache *task_xstate_cachep; |
Sheng Yang | 5ee481d | 2010-05-17 17:22:23 +0800 | [diff] [blame] | 59 | EXPORT_SYMBOL_GPL(task_xstate_cachep); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 60 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 61 | /* |
| 62 | * this gets called so that we can store lazy state into memory and copy the |
| 63 | * current task into the new thread. |
| 64 | */ |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 65 | int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) |
| 66 | { |
Avi Kivity | 8660328 | 2010-05-06 11:45:46 +0300 | [diff] [blame] | 67 | int ret; |
| 68 | |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 69 | *dst = *src; |
Avi Kivity | 8660328 | 2010-05-06 11:45:46 +0300 | [diff] [blame] | 70 | if (fpu_allocated(&src->thread.fpu)) { |
| 71 | memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu)); |
| 72 | ret = fpu_alloc(&dst->thread.fpu); |
| 73 | if (ret) |
| 74 | return ret; |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 75 | fpu_copy(dst, src); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 76 | } |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 77 | return 0; |
| 78 | } |
| 79 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 80 | void free_thread_xstate(struct task_struct *tsk) |
| 81 | { |
Avi Kivity | 8660328 | 2010-05-06 11:45:46 +0300 | [diff] [blame] | 82 | fpu_free(&tsk->thread.fpu); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 83 | } |
| 84 | |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 85 | void arch_release_task_struct(struct task_struct *tsk) |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 86 | { |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 87 | free_thread_xstate(tsk); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | void arch_task_cache_init(void) |
| 91 | { |
| 92 | task_xstate_cachep = |
| 93 | kmem_cache_create("task_xstate", xstate_size, |
| 94 | __alignof__(union thread_xstate), |
Vegard Nossum | 2dff440 | 2008-05-31 15:56:17 +0200 | [diff] [blame] | 95 | SLAB_PANIC | SLAB_NOTRACK, NULL); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 96 | } |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 97 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 98 | /* |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 99 | * Free current thread data structures etc.. |
| 100 | */ |
| 101 | void exit_thread(void) |
| 102 | { |
| 103 | struct task_struct *me = current; |
| 104 | struct thread_struct *t = &me->thread; |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 105 | unsigned long *bp = t->io_bitmap_ptr; |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 106 | |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 107 | if (bp) { |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 108 | struct tss_struct *tss = &per_cpu(init_tss, get_cpu()); |
| 109 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 110 | t->io_bitmap_ptr = NULL; |
| 111 | clear_thread_flag(TIF_IO_BITMAP); |
| 112 | /* |
| 113 | * Careful, clear this in the TSS too: |
| 114 | */ |
| 115 | memset(tss->io_bitmap, 0xff, t->io_bitmap_max); |
| 116 | t->io_bitmap_max = 0; |
| 117 | put_cpu(); |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 118 | kfree(bp); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 119 | } |
Suresh Siddha | 1dcc8d7 | 2012-05-16 15:03:54 -0700 | [diff] [blame] | 120 | |
| 121 | drop_fpu(me); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 122 | } |
| 123 | |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 124 | void show_regs_common(void) |
| 125 | { |
Naga Chumbalkar | 84e383b | 2011-02-14 22:47:17 +0000 | [diff] [blame] | 126 | const char *vendor, *product, *board; |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 127 | |
Naga Chumbalkar | 84e383b | 2011-02-14 22:47:17 +0000 | [diff] [blame] | 128 | vendor = dmi_get_system_info(DMI_SYS_VENDOR); |
| 129 | if (!vendor) |
| 130 | vendor = ""; |
Andy Isaacson | a1884b8 | 2009-12-08 00:30:21 -0800 | [diff] [blame] | 131 | product = dmi_get_system_info(DMI_PRODUCT_NAME); |
| 132 | if (!product) |
| 133 | product = ""; |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 134 | |
Naga Chumbalkar | 84e383b | 2011-02-14 22:47:17 +0000 | [diff] [blame] | 135 | /* Board Name is optional */ |
| 136 | board = dmi_get_system_info(DMI_BOARD_NAME); |
| 137 | |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 138 | printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s %s %s%s%s\n", |
| 139 | current->pid, current->comm, print_tainted(), |
| 140 | init_utsname()->release, |
| 141 | (int)strcspn(init_utsname()->version, " "), |
| 142 | init_utsname()->version, |
| 143 | vendor, product, |
| 144 | board ? "/" : "", |
| 145 | board ? board : ""); |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 146 | } |
| 147 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 148 | void flush_thread(void) |
| 149 | { |
| 150 | struct task_struct *tsk = current; |
| 151 | |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 152 | flush_ptrace_hw_breakpoint(tsk); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 153 | memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array)); |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 154 | drop_init_fpu(tsk); |
| 155 | /* |
| 156 | * Free the FPU state for non xsave platforms. They get reallocated |
| 157 | * lazily at the first use. |
| 158 | */ |
Suresh Siddha | 5d2bd70 | 2012-09-06 14:58:52 -0700 | [diff] [blame] | 159 | if (!use_eager_fpu()) |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 160 | free_thread_xstate(tsk); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | static void hard_disable_TSC(void) |
| 164 | { |
| 165 | write_cr4(read_cr4() | X86_CR4_TSD); |
| 166 | } |
| 167 | |
| 168 | void disable_TSC(void) |
| 169 | { |
| 170 | preempt_disable(); |
| 171 | if (!test_and_set_thread_flag(TIF_NOTSC)) |
| 172 | /* |
| 173 | * Must flip the CPU state synchronously with |
| 174 | * TIF_NOTSC in the current running context. |
| 175 | */ |
| 176 | hard_disable_TSC(); |
| 177 | preempt_enable(); |
| 178 | } |
| 179 | |
| 180 | static void hard_enable_TSC(void) |
| 181 | { |
| 182 | write_cr4(read_cr4() & ~X86_CR4_TSD); |
| 183 | } |
| 184 | |
| 185 | static void enable_TSC(void) |
| 186 | { |
| 187 | preempt_disable(); |
| 188 | if (test_and_clear_thread_flag(TIF_NOTSC)) |
| 189 | /* |
| 190 | * Must flip the CPU state synchronously with |
| 191 | * TIF_NOTSC in the current running context. |
| 192 | */ |
| 193 | hard_enable_TSC(); |
| 194 | preempt_enable(); |
| 195 | } |
| 196 | |
| 197 | int get_tsc_mode(unsigned long adr) |
| 198 | { |
| 199 | unsigned int val; |
| 200 | |
| 201 | if (test_thread_flag(TIF_NOTSC)) |
| 202 | val = PR_TSC_SIGSEGV; |
| 203 | else |
| 204 | val = PR_TSC_ENABLE; |
| 205 | |
| 206 | return put_user(val, (unsigned int __user *)adr); |
| 207 | } |
| 208 | |
| 209 | int set_tsc_mode(unsigned int val) |
| 210 | { |
| 211 | if (val == PR_TSC_SIGSEGV) |
| 212 | disable_TSC(); |
| 213 | else if (val == PR_TSC_ENABLE) |
| 214 | enable_TSC(); |
| 215 | else |
| 216 | return -EINVAL; |
| 217 | |
| 218 | return 0; |
| 219 | } |
| 220 | |
| 221 | void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p, |
| 222 | struct tss_struct *tss) |
| 223 | { |
| 224 | struct thread_struct *prev, *next; |
| 225 | |
| 226 | prev = &prev_p->thread; |
| 227 | next = &next_p->thread; |
| 228 | |
Peter Zijlstra | ea8e61b | 2010-03-25 14:51:51 +0100 | [diff] [blame] | 229 | if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^ |
| 230 | test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) { |
| 231 | unsigned long debugctl = get_debugctlmsr(); |
| 232 | |
| 233 | debugctl &= ~DEBUGCTLMSR_BTF; |
| 234 | if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) |
| 235 | debugctl |= DEBUGCTLMSR_BTF; |
| 236 | |
| 237 | update_debugctlmsr(debugctl); |
| 238 | } |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 239 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 240 | if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^ |
| 241 | test_tsk_thread_flag(next_p, TIF_NOTSC)) { |
| 242 | /* prev and next are different */ |
| 243 | if (test_tsk_thread_flag(next_p, TIF_NOTSC)) |
| 244 | hard_disable_TSC(); |
| 245 | else |
| 246 | hard_enable_TSC(); |
| 247 | } |
| 248 | |
| 249 | if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) { |
| 250 | /* |
| 251 | * Copy the relevant range of the IO bitmap. |
| 252 | * Normally this is 128 bytes or less: |
| 253 | */ |
| 254 | memcpy(tss->io_bitmap, next->io_bitmap_ptr, |
| 255 | max(prev->io_bitmap_max, next->io_bitmap_max)); |
| 256 | } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) { |
| 257 | /* |
| 258 | * Clear any possible leftover bits: |
| 259 | */ |
| 260 | memset(tss->io_bitmap, 0xff, prev->io_bitmap_max); |
| 261 | } |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 262 | propagate_user_return_notify(prev_p, next_p); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 263 | } |
| 264 | |
Brian Gerst | df59e7b | 2009-12-09 12:34:44 -0500 | [diff] [blame] | 265 | /* |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 266 | * Idle related variables and functions |
| 267 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 268 | unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE; |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 269 | EXPORT_SYMBOL(boot_option_idle_override); |
| 270 | |
| 271 | /* |
| 272 | * Powermanagement idle function, if any.. |
| 273 | */ |
| 274 | void (*pm_idle)(void); |
Andy Whitcroft | 60b8b1d | 2011-06-14 12:45:10 -0700 | [diff] [blame] | 275 | #ifdef CONFIG_APM_MODULE |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 276 | EXPORT_SYMBOL(pm_idle); |
Len Brown | 06ae40c | 2011-04-01 15:28:09 -0400 | [diff] [blame] | 277 | #endif |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 278 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 279 | #ifndef CONFIG_SMP |
| 280 | static inline void play_dead(void) |
| 281 | { |
| 282 | BUG(); |
| 283 | } |
| 284 | #endif |
| 285 | |
| 286 | #ifdef CONFIG_X86_64 |
| 287 | void enter_idle(void) |
| 288 | { |
Alex Shi | c6ae41e | 2012-05-11 15:35:27 +0800 | [diff] [blame] | 289 | this_cpu_write(is_idle, 1); |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 290 | atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL); |
| 291 | } |
| 292 | |
| 293 | static void __exit_idle(void) |
| 294 | { |
| 295 | if (x86_test_and_clear_bit_percpu(0, is_idle) == 0) |
| 296 | return; |
| 297 | atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL); |
| 298 | } |
| 299 | |
| 300 | /* Called from interrupts to signify idle end */ |
| 301 | void exit_idle(void) |
| 302 | { |
| 303 | /* idle loop has pid 0 */ |
| 304 | if (current->pid) |
| 305 | return; |
| 306 | __exit_idle(); |
| 307 | } |
| 308 | #endif |
| 309 | |
| 310 | /* |
| 311 | * The idle thread. There's no useful work to be |
| 312 | * done, so just try to conserve power and have a |
| 313 | * low exit latency (ie sit in a loop waiting for |
| 314 | * somebody to say that they'd like to reschedule) |
| 315 | */ |
| 316 | void cpu_idle(void) |
| 317 | { |
| 318 | /* |
| 319 | * If we're the non-boot CPU, nothing set the stack canary up |
| 320 | * for us. CPU0 already has it initialized but no harm in |
| 321 | * doing it again. This is a good place for updating it, as |
| 322 | * we wont ever return from this function (so the invalid |
| 323 | * canaries already on the stack wont ever trigger). |
| 324 | */ |
| 325 | boot_init_stack_canary(); |
| 326 | current_thread_info()->status |= TS_POLLING; |
| 327 | |
| 328 | while (1) { |
| 329 | tick_nohz_idle_enter(); |
| 330 | |
| 331 | while (!need_resched()) { |
| 332 | rmb(); |
| 333 | |
| 334 | if (cpu_is_offline(smp_processor_id())) |
| 335 | play_dead(); |
| 336 | |
| 337 | /* |
| 338 | * Idle routines should keep interrupts disabled |
| 339 | * from here on, until they go to idle. |
| 340 | * Otherwise, idle callbacks can misfire. |
| 341 | */ |
| 342 | local_touch_nmi(); |
| 343 | local_irq_disable(); |
| 344 | |
| 345 | enter_idle(); |
| 346 | |
| 347 | /* Don't trace irqs off for idle */ |
| 348 | stop_critical_timings(); |
| 349 | |
| 350 | /* enter_idle() needs rcu for notifiers */ |
| 351 | rcu_idle_enter(); |
| 352 | |
| 353 | if (cpuidle_idle_call()) |
| 354 | pm_idle(); |
| 355 | |
| 356 | rcu_idle_exit(); |
| 357 | start_critical_timings(); |
| 358 | |
| 359 | /* In many cases the interrupt that ended idle |
| 360 | has already called exit_idle. But some idle |
| 361 | loops can be woken up without interrupt. */ |
| 362 | __exit_idle(); |
| 363 | } |
| 364 | |
| 365 | tick_nohz_idle_exit(); |
| 366 | preempt_enable_no_resched(); |
| 367 | schedule(); |
| 368 | preempt_disable(); |
| 369 | } |
| 370 | } |
| 371 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 372 | /* |
| 373 | * We use this if we don't have any better |
| 374 | * idle routine.. |
| 375 | */ |
| 376 | void default_idle(void) |
| 377 | { |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 378 | trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id()); |
| 379 | trace_cpu_idle_rcuidle(1, smp_processor_id()); |
| 380 | current_thread_info()->status &= ~TS_POLLING; |
| 381 | /* |
| 382 | * TS_POLLING-cleared state must be visible before we |
| 383 | * test NEED_RESCHED: |
| 384 | */ |
| 385 | smp_mb(); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 386 | |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 387 | if (!need_resched()) |
| 388 | safe_halt(); /* enables interrupts racelessly */ |
| 389 | else |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 390 | local_irq_enable(); |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 391 | current_thread_info()->status |= TS_POLLING; |
| 392 | trace_power_end_rcuidle(smp_processor_id()); |
| 393 | trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id()); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 394 | } |
Andy Whitcroft | 60b8b1d | 2011-06-14 12:45:10 -0700 | [diff] [blame] | 395 | #ifdef CONFIG_APM_MODULE |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 396 | EXPORT_SYMBOL(default_idle); |
| 397 | #endif |
| 398 | |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame^] | 399 | #ifdef CONFIG_XEN |
| 400 | bool xen_set_default_idle(void) |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 401 | { |
| 402 | bool ret = !!pm_idle; |
| 403 | |
| 404 | pm_idle = default_idle; |
| 405 | |
| 406 | return ret; |
| 407 | } |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame^] | 408 | #endif |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 409 | void stop_this_cpu(void *dummy) |
| 410 | { |
| 411 | local_irq_disable(); |
| 412 | /* |
| 413 | * Remove this CPU: |
| 414 | */ |
Rusty Russell | 4f06289 | 2009-03-13 14:49:54 +1030 | [diff] [blame] | 415 | set_cpu_online(smp_processor_id(), false); |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 416 | disable_local_APIC(); |
| 417 | |
| 418 | for (;;) { |
| 419 | if (hlt_works(smp_processor_id())) |
| 420 | halt(); |
| 421 | } |
| 422 | } |
| 423 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 424 | /* Default MONITOR/MWAIT with no hints, used for default C1 state */ |
| 425 | static void mwait_idle(void) |
| 426 | { |
| 427 | if (!need_resched()) { |
Steven Rostedt | 4845465 | 2012-02-07 09:40:30 -0500 | [diff] [blame] | 428 | trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id()); |
| 429 | trace_cpu_idle_rcuidle(1, smp_processor_id()); |
Christoph Lameter | 349c004 | 2011-03-12 12:50:10 +0100 | [diff] [blame] | 430 | if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR)) |
Pallipadi, Venkatesh | e736ad5 | 2009-02-06 16:52:05 -0800 | [diff] [blame] | 431 | clflush((void *)¤t_thread_info()->flags); |
| 432 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 433 | __monitor((void *)¤t_thread_info()->flags, 0, 0); |
| 434 | smp_mb(); |
| 435 | if (!need_resched()) |
| 436 | __sti_mwait(0, 0); |
| 437 | else |
| 438 | local_irq_enable(); |
Steven Rostedt | 4845465 | 2012-02-07 09:40:30 -0500 | [diff] [blame] | 439 | trace_power_end_rcuidle(smp_processor_id()); |
| 440 | trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id()); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 441 | } else |
| 442 | local_irq_enable(); |
| 443 | } |
| 444 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 445 | /* |
| 446 | * On SMP it's slightly faster (but much more power-consuming!) |
| 447 | * to poll the ->work.need_resched flag instead of waiting for the |
| 448 | * cross-CPU IPI to arrive. Use this option with caution. |
| 449 | */ |
| 450 | static void poll_idle(void) |
| 451 | { |
Steven Rostedt | 4845465 | 2012-02-07 09:40:30 -0500 | [diff] [blame] | 452 | trace_power_start_rcuidle(POWER_CSTATE, 0, smp_processor_id()); |
| 453 | trace_cpu_idle_rcuidle(0, smp_processor_id()); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 454 | local_irq_enable(); |
Joe Korty | 2c7e9fd | 2008-08-27 10:35:06 -0400 | [diff] [blame] | 455 | while (!need_resched()) |
| 456 | cpu_relax(); |
Steven Rostedt | 4845465 | 2012-02-07 09:40:30 -0500 | [diff] [blame] | 457 | trace_power_end_rcuidle(smp_processor_id()); |
| 458 | trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id()); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 459 | } |
| 460 | |
Thomas Gleixner | e9623b3 | 2008-05-16 22:55:26 +0200 | [diff] [blame] | 461 | /* |
| 462 | * mwait selection logic: |
| 463 | * |
| 464 | * It depends on the CPU. For AMD CPUs that support MWAIT this is |
| 465 | * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings |
| 466 | * then depend on a clock divisor and current Pstate of the core. If |
| 467 | * all cores of a processor are in halt state (C1) the processor can |
| 468 | * enter the C1E (C1 enhanced) state. If mwait is used this will never |
| 469 | * happen. |
| 470 | * |
| 471 | * idle=mwait overrides this decision and forces the usage of mwait. |
| 472 | */ |
Thomas Gleixner | 09fd4b4 | 2008-06-09 18:04:27 +0200 | [diff] [blame] | 473 | |
| 474 | #define MWAIT_INFO 0x05 |
| 475 | #define MWAIT_ECX_EXTENDED_INFO 0x01 |
| 476 | #define MWAIT_EDX_C1 0xf0 |
| 477 | |
Borislav Petkov | 1c9d16e | 2011-02-11 18:17:54 +0100 | [diff] [blame] | 478 | int mwait_usable(const struct cpuinfo_x86 *c) |
Thomas Gleixner | e9623b3 | 2008-05-16 22:55:26 +0200 | [diff] [blame] | 479 | { |
Thomas Gleixner | 09fd4b4 | 2008-06-09 18:04:27 +0200 | [diff] [blame] | 480 | u32 eax, ebx, ecx, edx; |
| 481 | |
Srivatsa S. Bhat | 19209bb | 2012-04-30 12:26:56 +0530 | [diff] [blame] | 482 | /* Use mwait if idle=mwait boot option is given */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 483 | if (boot_option_idle_override == IDLE_FORCE_MWAIT) |
Thomas Gleixner | e9623b3 | 2008-05-16 22:55:26 +0200 | [diff] [blame] | 484 | return 1; |
| 485 | |
Srivatsa S. Bhat | 19209bb | 2012-04-30 12:26:56 +0530 | [diff] [blame] | 486 | /* |
| 487 | * Any idle= boot option other than idle=mwait means that we must not |
| 488 | * use mwait. Eg: idle=halt or idle=poll or idle=nomwait |
| 489 | */ |
| 490 | if (boot_option_idle_override != IDLE_NO_OVERRIDE) |
| 491 | return 0; |
| 492 | |
Thomas Gleixner | 09fd4b4 | 2008-06-09 18:04:27 +0200 | [diff] [blame] | 493 | if (c->cpuid_level < MWAIT_INFO) |
| 494 | return 0; |
| 495 | |
| 496 | cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx); |
| 497 | /* Check, whether EDX has extended info about MWAIT */ |
| 498 | if (!(ecx & MWAIT_ECX_EXTENDED_INFO)) |
| 499 | return 1; |
| 500 | |
| 501 | /* |
| 502 | * edx enumeratios MONITOR/MWAIT extensions. Check, whether |
| 503 | * C1 supports MWAIT |
| 504 | */ |
| 505 | return (edx & MWAIT_EDX_C1); |
Thomas Gleixner | e9623b3 | 2008-05-16 22:55:26 +0200 | [diff] [blame] | 506 | } |
| 507 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 508 | bool amd_e400_c1e_detected; |
| 509 | EXPORT_SYMBOL(amd_e400_c1e_detected); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 510 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 511 | static cpumask_var_t amd_e400_c1e_mask; |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 512 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 513 | void amd_e400_remove_cpu(int cpu) |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 514 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 515 | if (amd_e400_c1e_mask != NULL) |
| 516 | cpumask_clear_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 517 | } |
| 518 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 519 | /* |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 520 | * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 521 | * pending message MSR. If we detect C1E, then we handle it the same |
| 522 | * way as C3 power states (local apic timer and TSC stop) |
| 523 | */ |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 524 | static void amd_e400_idle(void) |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 525 | { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 526 | if (need_resched()) |
| 527 | return; |
| 528 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 529 | if (!amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 530 | u32 lo, hi; |
| 531 | |
| 532 | rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi); |
Michal Schmidt | e8c534e | 2010-07-27 18:53:35 +0200 | [diff] [blame] | 533 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 534 | if (lo & K8_INTP_C1E_ACTIVE_MASK) { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 535 | amd_e400_c1e_detected = true; |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 536 | if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC)) |
Andreas Herrmann | 09bfeea | 2008-09-18 21:12:10 +0200 | [diff] [blame] | 537 | mark_tsc_unstable("TSC halt in AMD C1E"); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 538 | pr_info("System has AMD C1E enabled\n"); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 539 | } |
| 540 | } |
| 541 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 542 | if (amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 543 | int cpu = smp_processor_id(); |
| 544 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 545 | if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) { |
| 546 | cpumask_set_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 547 | /* |
Suresh Siddha | f833bab | 2009-08-17 14:34:59 -0700 | [diff] [blame] | 548 | * Force broadcast so ACPI can not interfere. |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 549 | */ |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 550 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE, |
| 551 | &cpu); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 552 | pr_info("Switch to broadcast mode on CPU%d\n", cpu); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 553 | } |
| 554 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 555 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 556 | default_idle(); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 557 | |
| 558 | /* |
| 559 | * The switch back from broadcast mode needs to be |
| 560 | * called with interrupts disabled. |
| 561 | */ |
| 562 | local_irq_disable(); |
| 563 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu); |
| 564 | local_irq_enable(); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 565 | } else |
| 566 | default_idle(); |
| 567 | } |
| 568 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 569 | void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c) |
| 570 | { |
Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 571 | #ifdef CONFIG_SMP |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 572 | if (pm_idle == poll_idle && smp_num_siblings > 1) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 573 | pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n"); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 574 | } |
| 575 | #endif |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 576 | if (pm_idle) |
| 577 | return; |
| 578 | |
Thomas Gleixner | e9623b3 | 2008-05-16 22:55:26 +0200 | [diff] [blame] | 579 | if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) { |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 580 | /* |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 581 | * One CPU supports mwait => All CPUs supports mwait |
| 582 | */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 583 | pr_info("using mwait in idle threads\n"); |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 584 | pm_idle = mwait_idle; |
Hans Rosenfeld | 9d8888c | 2010-07-28 19:09:31 +0200 | [diff] [blame] | 585 | } else if (cpu_has_amd_erratum(amd_erratum_400)) { |
| 586 | /* E400: APIC timer interrupt does not wake up CPU from C1e */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 587 | pr_info("using AMD E400 aware idle routine\n"); |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 588 | pm_idle = amd_e400_idle; |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 589 | } else |
| 590 | pm_idle = default_idle; |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 591 | } |
| 592 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 593 | void __init init_amd_e400_c1e_mask(void) |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 594 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 595 | /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */ |
| 596 | if (pm_idle == amd_e400_idle) |
| 597 | zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL); |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 598 | } |
| 599 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 600 | static int __init idle_setup(char *str) |
| 601 | { |
Cyrill Gorcunov | ab6bc3e | 2008-07-05 15:53:36 +0400 | [diff] [blame] | 602 | if (!str) |
| 603 | return -EINVAL; |
| 604 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 605 | if (!strcmp(str, "poll")) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 606 | pr_info("using polling idle threads\n"); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 607 | pm_idle = poll_idle; |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 608 | boot_option_idle_override = IDLE_POLL; |
| 609 | } else if (!strcmp(str, "mwait")) { |
| 610 | boot_option_idle_override = IDLE_FORCE_MWAIT; |
Linus Torvalds | af0d6a0 | 2011-06-01 02:07:22 +0900 | [diff] [blame] | 611 | WARN_ONCE(1, "\"idle=mwait\" will be removed in 2012\n"); |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 612 | } else if (!strcmp(str, "halt")) { |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 613 | /* |
| 614 | * When the boot option of idle=halt is added, halt is |
| 615 | * forced to be used for CPU idle. In such case CPU C2/C3 |
| 616 | * won't be used again. |
| 617 | * To continue to load the CPU idle driver, don't touch |
| 618 | * the boot_option_idle_override. |
| 619 | */ |
| 620 | pm_idle = default_idle; |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 621 | boot_option_idle_override = IDLE_HALT; |
Zhao Yakui | da5e09a | 2008-06-24 18:01:09 +0800 | [diff] [blame] | 622 | } else if (!strcmp(str, "nomwait")) { |
| 623 | /* |
| 624 | * If the boot option of "idle=nomwait" is added, |
| 625 | * it means that mwait will be disabled for CPU C2/C3 |
| 626 | * states. In such case it won't touch the variable |
| 627 | * of boot_option_idle_override. |
| 628 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 629 | boot_option_idle_override = IDLE_NOMWAIT; |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 630 | } else |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 631 | return -1; |
| 632 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 633 | return 0; |
| 634 | } |
| 635 | early_param("idle", idle_setup); |
| 636 | |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 637 | unsigned long arch_align_stack(unsigned long sp) |
| 638 | { |
| 639 | if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) |
| 640 | sp -= get_random_int() % 8192; |
| 641 | return sp & ~0xf; |
| 642 | } |
| 643 | |
| 644 | unsigned long arch_randomize_brk(struct mm_struct *mm) |
| 645 | { |
| 646 | unsigned long range_end = mm->brk + 0x02000000; |
| 647 | return randomize_range(mm->brk, range_end, 0) ? : mm->brk; |
| 648 | } |
| 649 | |