blob: caf5a8d82c1886947f51e330d22babfb7b0e4f47 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300136static void recalculate_apic_map(struct kvm *kvm)
137{
138 struct kvm_apic_map *new, *old = NULL;
139 struct kvm_vcpu *vcpu;
140 int i;
141
142 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
143
144 mutex_lock(&kvm->arch.apic_map_lock);
145
146 if (!new)
147 goto out;
148
149 new->ldr_bits = 8;
150 /* flat mode is default */
151 new->cid_shift = 8;
152 new->cid_mask = 0;
153 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300154 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300155
156 kvm_for_each_vcpu(i, vcpu, kvm) {
157 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158
159 if (!kvm_apic_present(vcpu))
160 continue;
161
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300162 if (apic_x2apic_mode(apic)) {
163 new->ldr_bits = 32;
164 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100165 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300166 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100167 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200168 if (kvm_apic_get_reg(apic, APIC_DFR) ==
169 APIC_DFR_CLUSTER) {
170 new->cid_shift = 4;
171 new->cid_mask = 0xf;
172 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100173 } else {
174 new->cid_shift = 8;
175 new->cid_mask = 0;
176 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200177 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300178 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100179
180 /*
181 * All APICs have to be configured in the same mode by an OS.
182 * We take advatage of this while building logical id loockup
183 * table. After reset APICs are in software disabled mode, so if
184 * we find apic with different setting we assume this is the mode
185 * OS wants all apics to be in; build lookup table accordingly.
186 */
187 if (kvm_apic_sw_enabled(apic))
188 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200189 }
190
191 kvm_for_each_vcpu(i, vcpu, kvm) {
192 struct kvm_lapic *apic = vcpu->arch.apic;
193 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100194 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmář25995e52014-11-27 23:30:19 +0100196 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197 ldr = kvm_apic_get_reg(apic, APIC_LDR);
198 cid = apic_cluster_id(new, ldr);
199 lid = apic_logical_id(new, ldr);
200
Radim Krčmář25995e52014-11-27 23:30:19 +0100201 if (aid < ARRAY_SIZE(new->phys_map))
202 new->phys_map[aid] = apic;
203 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300204 new->logical_map[cid][ffs(lid) - 1] = apic;
205 }
206out:
207 old = rcu_dereference_protected(kvm->arch.apic_map,
208 lockdep_is_held(&kvm->arch.apic_map_lock));
209 rcu_assign_pointer(kvm->arch.apic_map, new);
210 mutex_unlock(&kvm->arch.apic_map_lock);
211
212 if (old)
213 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800214
Yang Zhang3d81bc72013-04-11 19:25:13 +0800215 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300216}
217
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
219{
Radim Krčmáře4627552014-10-30 15:06:45 +0100220 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300221
222 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100223
224 if (enabled != apic->sw_enabled) {
225 apic->sw_enabled = enabled;
226 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300227 static_key_slow_dec_deferred(&apic_sw_disabled);
228 recalculate_apic_map(apic->vcpu->kvm);
229 } else
230 static_key_slow_inc(&apic_sw_disabled.key);
231 }
232}
233
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300234static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
235{
236 apic_set_reg(apic, APIC_ID, id << 24);
237 recalculate_apic_map(apic->vcpu->kvm);
238}
239
240static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
241{
242 apic_set_reg(apic, APIC_LDR, id);
243 recalculate_apic_map(apic->vcpu->kvm);
244}
245
Eddie Dong97222cc2007-09-12 10:58:04 +0300246static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
247{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300248 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300249}
250
251static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300254}
255
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800256static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
257{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100258 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800259}
260
Eddie Dong97222cc2007-09-12 10:58:04 +0300261static inline int apic_lvtt_period(struct kvm_lapic *apic)
262{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100263 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800264}
265
266static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
267{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100268 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300269}
270
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200271static inline int apic_lvt_nmi_mode(u32 lvt_val)
272{
273 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
274}
275
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276void kvm_apic_set_version(struct kvm_vcpu *vcpu)
277{
278 struct kvm_lapic *apic = vcpu->arch.apic;
279 struct kvm_cpuid_entry2 *feat;
280 u32 v = APIC_VERSION;
281
Gleb Natapovc48f1492012-08-05 15:58:33 +0300282 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300283 return;
284
285 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
286 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
287 v |= APIC_LVR_DIRECTED_EOI;
288 apic_set_reg(apic, APIC_LVR, v);
289}
290
Mathias Krausef1d24832012-08-30 01:30:18 +0200291static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300293 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
294 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
295 LINT_MASK, LINT_MASK, /* LVT0-1 */
296 LVT_MASK /* LVTERR */
297};
298
299static int find_highest_vector(void *bitmap)
300{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900301 int vec;
302 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
305 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
306 reg = bitmap + REG_POS(vec);
307 if (*reg)
308 return fls(*reg) - 1 + vec;
309 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300310
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900311 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300312}
313
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300314static u8 count_vectors(void *bitmap)
315{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900316 int vec;
317 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900319
320 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
321 reg = bitmap + REG_POS(vec);
322 count += hweight32(*reg);
323 }
324
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300325 return count;
326}
327
Yang Zhanga20ed542013-04-11 19:25:15 +0800328void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
329{
330 u32 i, pir_val;
331 struct kvm_lapic *apic = vcpu->arch.apic;
332
333 for (i = 0; i <= 7; i++) {
334 pir_val = xchg(&pir[i], 0);
335 if (pir_val)
336 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
337 }
338}
339EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
340
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200341static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300342{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200343 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200344 /*
345 * irr_pending must be true if any interrupt is pending; set it after
346 * APIC_IRR to avoid race with apic_clear_irr
347 */
348 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300349}
350
Gleb Natapov33e4c682009-06-11 11:06:51 +0300351static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300352{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300354}
355
356static inline int apic_find_highest_irr(struct kvm_lapic *apic)
357{
358 int result;
359
Yang Zhangc7c9c562013-01-25 10:18:51 +0800360 /*
361 * Note that irr_pending is just a hint. It will be always
362 * true with virtual interrupt delivery enabled.
363 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300364 if (!apic->irr_pending)
365 return -1;
366
Yang Zhang5a717852013-04-11 19:25:16 +0800367 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300368 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300369 ASSERT(result == -1 || result >= 16);
370
371 return result;
372}
373
Gleb Natapov33e4c682009-06-11 11:06:51 +0300374static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
375{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800376 struct kvm_vcpu *vcpu;
377
378 vcpu = apic->vcpu;
379
Nadav Amitf210f752014-11-16 23:49:07 +0200380 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800381 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200382 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800383 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200384 } else {
385 apic->irr_pending = false;
386 apic_clear_vector(vec, apic->regs + APIC_IRR);
387 if (apic_search_irr(apic) != -1)
388 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800389 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300390}
391
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300392static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
393{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800394 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200395
Wanpeng Li56cc2402014-08-05 12:42:24 +0800396 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
397 return;
398
399 vcpu = apic->vcpu;
400
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300401 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800402 * With APIC virtualization enabled, all caching is disabled
403 * because the processor can modify ISR under the hood. Instead
404 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300405 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100406 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800407 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
408 else {
409 ++apic->isr_count;
410 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
411 /*
412 * ISR (in service register) bit is set when injecting an interrupt.
413 * The highest vector is injected. Thus the latest bit set matches
414 * the highest bit in ISR.
415 */
416 apic->highest_isr_cache = vec;
417 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300418}
419
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200420static inline int apic_find_highest_isr(struct kvm_lapic *apic)
421{
422 int result;
423
424 /*
425 * Note that isr_count is always 1, and highest_isr_cache
426 * is always -1, with APIC virtualization enabled.
427 */
428 if (!apic->isr_count)
429 return -1;
430 if (likely(apic->highest_isr_cache != -1))
431 return apic->highest_isr_cache;
432
433 result = find_highest_vector(apic->regs + APIC_ISR);
434 ASSERT(result == -1 || result >= 16);
435
436 return result;
437}
438
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300439static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
440{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200441 struct kvm_vcpu *vcpu;
442 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
443 return;
444
445 vcpu = apic->vcpu;
446
447 /*
448 * We do get here for APIC virtualization enabled if the guest
449 * uses the Hyper-V APIC enlightenment. In this case we may need
450 * to trigger a new interrupt delivery by writing the SVI field;
451 * on the other hand isr_count and highest_isr_cache are unused
452 * and must be left alone.
453 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100454 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200455 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
456 apic_find_highest_isr(apic));
457 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300458 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200459 BUG_ON(apic->isr_count < 0);
460 apic->highest_isr_cache = -1;
461 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300462}
463
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800464int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
465{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800466 int highest_irr;
467
Gleb Natapov33e4c682009-06-11 11:06:51 +0300468 /* This may race with setting of irr in __apic_accept_irq() and
469 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
470 * will cause vmexit immediately and the value will be recalculated
471 * on the next vmentry.
472 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300473 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800474 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300475 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800476
477 return highest_irr;
478}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800479
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200480static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800481 int vector, int level, int trig_mode,
482 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200483
Yang Zhangb4f22252013-04-11 19:21:37 +0800484int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
485 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300486{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800487 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800488
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200489 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800490 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300491}
492
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300493static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
494{
495
496 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
497 sizeof(val));
498}
499
500static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
501{
502
503 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
504 sizeof(*val));
505}
506
507static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
508{
509 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
510}
511
512static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
513{
514 u8 val;
515 if (pv_eoi_get_user(vcpu, &val) < 0)
516 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800517 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300518 return val & 0x1;
519}
520
521static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
522{
523 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
524 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800525 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300526 return;
527 }
528 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
529}
530
531static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
532{
533 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
534 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800535 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300536 return;
537 }
538 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
539}
540
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800541void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
542{
543 struct kvm_lapic *apic = vcpu->arch.apic;
544 int i;
545
546 for (i = 0; i < 8; i++)
547 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
548}
549
Eddie Dong97222cc2007-09-12 10:58:04 +0300550static void apic_update_ppr(struct kvm_lapic *apic)
551{
Avi Kivity3842d132010-07-27 12:30:24 +0300552 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300553 int isr;
554
Gleb Natapovc48f1492012-08-05 15:58:33 +0300555 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
556 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300557 isr = apic_find_highest_isr(apic);
558 isrv = (isr != -1) ? isr : 0;
559
560 if ((tpr & 0xf0) >= (isrv & 0xf0))
561 ppr = tpr & 0xff;
562 else
563 ppr = isrv & 0xf0;
564
565 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
566 apic, ppr, isr, isrv);
567
Avi Kivity3842d132010-07-27 12:30:24 +0300568 if (old_ppr != ppr) {
569 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200570 if (ppr < old_ppr)
571 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300572 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300573}
574
575static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
576{
577 apic_set_reg(apic, APIC_TASKPRI, tpr);
578 apic_update_ppr(apic);
579}
580
Radim Krčmář52c233a2015-01-29 22:48:48 +0100581static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300582{
Nadav Amit394457a2014-10-03 00:30:52 +0300583 return dest == (apic_x2apic_mode(apic) ?
584 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300585}
586
Radim Krčmář52c233a2015-01-29 22:48:48 +0100587static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
Nadav Amit394457a2014-10-03 00:30:52 +0300588{
589 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
590}
591
Radim Krčmář52c233a2015-01-29 22:48:48 +0100592static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300593{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300594 u32 logical_id;
595
Nadav Amit394457a2014-10-03 00:30:52 +0300596 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100597 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300598
Radim Krčmář9368b562015-01-29 22:48:49 +0100599 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300600
Radim Krčmář9368b562015-01-29 22:48:49 +0100601 if (apic_x2apic_mode(apic))
602 return (logical_id & mda) != 0;
603
604 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300605
Gleb Natapovc48f1492012-08-05 15:58:33 +0300606 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300607 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100608 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300609 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100610 return ((logical_id >> 4) == (mda >> 4))
611 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300612 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200613 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300614 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100615 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300616 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300617}
618
Radim Krčmář52c233a2015-01-29 22:48:48 +0100619bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300620 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300621{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800622 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300623
624 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200625 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300626 target, source, dest, dest_mode, short_hand);
627
Zachary Amsdenbd371392010-06-14 11:42:15 -1000628 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300629 switch (short_hand) {
630 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200631 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300632 /* Physical mode. */
Radim Krčmář9368b562015-01-29 22:48:49 +0100633 return kvm_apic_match_physical_addr(target, dest);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200634 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300635 /* Logical mode. */
Radim Krčmář9368b562015-01-29 22:48:49 +0100636 return kvm_apic_match_logical_addr(target, dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300637 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100638 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300639 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100640 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300641 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100642 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300643 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200644 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
645 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100646 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300647 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300648}
649
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300650bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800651 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300652{
653 struct kvm_apic_map *map;
654 unsigned long bitmap = 1;
655 struct kvm_lapic **dst;
656 int i;
657 bool ret = false;
658
659 *r = -1;
660
661 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800662 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300663 return true;
664 }
665
666 if (irq->shorthand)
667 return false;
668
669 rcu_read_lock();
670 map = rcu_dereference(kvm->arch.apic_map);
671
672 if (!map)
673 goto out;
674
Nadav Amit394457a2014-10-03 00:30:52 +0300675 if (irq->dest_id == map->broadcast)
676 goto out;
677
Radim Krčmář698f9752014-11-27 20:03:14 +0100678 ret = true;
679
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300680 if (irq->dest_mode == 0) { /* physical mode */
Radim Krčmářfa834e92014-11-27 20:03:12 +0100681 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
682 goto out;
683
684 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300685 } else {
686 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100687 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300688
Radim Krčmář45c30942014-11-27 20:03:13 +0100689 if (cid >= ARRAY_SIZE(map->logical_map))
690 goto out;
691
692 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300693
694 bitmap = apic_logical_id(map, mda);
695
696 if (irq->delivery_mode == APIC_DM_LOWEST) {
697 int l = -1;
698 for_each_set_bit(i, &bitmap, 16) {
699 if (!dst[i])
700 continue;
701 if (l < 0)
702 l = i;
703 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
704 l = i;
705 }
706
707 bitmap = (l >= 0) ? 1 << l : 0;
708 }
709 }
710
711 for_each_set_bit(i, &bitmap, 16) {
712 if (!dst[i])
713 continue;
714 if (*r < 0)
715 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800716 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300717 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300718out:
719 rcu_read_unlock();
720 return ret;
721}
722
Eddie Dong97222cc2007-09-12 10:58:04 +0300723/*
724 * Add a pending IRQ into lapic.
725 * Return 1 if successfully added and 0 if discarded.
726 */
727static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800728 int vector, int level, int trig_mode,
729 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300730{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200731 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300732 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300733
Paolo Bonzinia183b632014-09-11 11:51:02 +0200734 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
735 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300736 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300737 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200738 vcpu->arch.apic_arb_prio++;
739 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300740 /* FIXME add logic for vcpu on reset */
741 if (unlikely(!apic_enabled(apic)))
742 break;
743
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200744 result = 1;
745
Yang Zhangb4f22252013-04-11 19:21:37 +0800746 if (dest_map)
747 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200748
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200749 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800750 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200751 else {
752 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800753
754 kvm_make_request(KVM_REQ_EVENT, vcpu);
755 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300756 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300757 break;
758
759 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530760 result = 1;
761 vcpu->arch.pv.pv_unhalted = 1;
762 kvm_make_request(KVM_REQ_EVENT, vcpu);
763 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300764 break;
765
766 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200767 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300768 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800769
Eddie Dong97222cc2007-09-12 10:58:04 +0300770 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200771 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800772 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200773 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 break;
775
776 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100777 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200778 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100779 /* assumes that there are only KVM_APIC_INIT/SIPI */
780 apic->pending_events = (1UL << KVM_APIC_INIT);
781 /* make sure pending_events is visible before sending
782 * the request */
783 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300784 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300785 kvm_vcpu_kick(vcpu);
786 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200787 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
788 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300789 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300790 break;
791
792 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200793 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
794 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100795 result = 1;
796 apic->sipi_vector = vector;
797 /* make sure sipi_vector is visible for the receiver */
798 smp_wmb();
799 set_bit(KVM_APIC_SIPI, &apic->pending_events);
800 kvm_make_request(KVM_REQ_EVENT, vcpu);
801 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300802 break;
803
Jan Kiszka23930f92008-09-26 09:30:52 +0200804 case APIC_DM_EXTINT:
805 /*
806 * Should only be called by kvm_apic_local_deliver() with LVT0,
807 * before NMI watchdog was enabled. Already handled by
808 * kvm_apic_accept_pic_intr().
809 */
810 break;
811
Eddie Dong97222cc2007-09-12 10:58:04 +0300812 default:
813 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
814 delivery_mode);
815 break;
816 }
817 return result;
818}
819
Gleb Natapove1035712009-03-05 16:34:59 +0200820int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300821{
Gleb Natapove1035712009-03-05 16:34:59 +0200822 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800823}
824
Yang Zhangc7c9c562013-01-25 10:18:51 +0800825static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
826{
827 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
828 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
829 int trigger_mode;
830 if (apic_test_vector(vector, apic->regs + APIC_TMR))
831 trigger_mode = IOAPIC_LEVEL_TRIG;
832 else
833 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800834 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800835 }
836}
837
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300838static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300839{
840 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300841
842 trace_kvm_eoi(apic, vector);
843
Eddie Dong97222cc2007-09-12 10:58:04 +0300844 /*
845 * Not every write EOI will has corresponding ISR,
846 * one example is when Kernel check timer on setup_IO_APIC
847 */
848 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300849 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300850
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300851 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300852 apic_update_ppr(apic);
853
Yang Zhangc7c9c562013-01-25 10:18:51 +0800854 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300855 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300856 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300857}
858
Yang Zhangc7c9c562013-01-25 10:18:51 +0800859/*
860 * this interface assumes a trap-like exit, which has already finished
861 * desired side effect including vISR and vPPR update.
862 */
863void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
864{
865 struct kvm_lapic *apic = vcpu->arch.apic;
866
867 trace_kvm_eoi(apic, vector);
868
869 kvm_ioapic_send_eoi(apic, vector);
870 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
871}
872EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
873
Eddie Dong97222cc2007-09-12 10:58:04 +0300874static void apic_send_ipi(struct kvm_lapic *apic)
875{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300876 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
877 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200878 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300879
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200880 irq.vector = icr_low & APIC_VECTOR_MASK;
881 irq.delivery_mode = icr_low & APIC_MODE_MASK;
882 irq.dest_mode = icr_low & APIC_DEST_MASK;
883 irq.level = icr_low & APIC_INT_ASSERT;
884 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
885 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300886 if (apic_x2apic_mode(apic))
887 irq.dest_id = icr_high;
888 else
889 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300890
Gleb Natapov1000ff82009-07-07 16:00:57 +0300891 trace_kvm_apic_ipi(icr_low, irq.dest_id);
892
Eddie Dong97222cc2007-09-12 10:58:04 +0300893 apic_debug("icr_high 0x%x, icr_low 0x%x, "
894 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
895 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400896 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200897 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
898 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300899
Yang Zhangb4f22252013-04-11 19:21:37 +0800900 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300901}
902
903static u32 apic_get_tmcct(struct kvm_lapic *apic)
904{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200905 ktime_t remaining;
906 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200907 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300908
909 ASSERT(apic != NULL);
910
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200911 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800912 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
913 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200914 return 0;
915
Marcelo Tosattiace15462009-10-08 10:55:03 -0300916 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200917 if (ktime_to_ns(remaining) < 0)
918 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300919
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300920 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
921 tmcct = div64_u64(ns,
922 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300923
924 return tmcct;
925}
926
Avi Kivityb209749f2007-10-22 16:50:39 +0200927static void __report_tpr_access(struct kvm_lapic *apic, bool write)
928{
929 struct kvm_vcpu *vcpu = apic->vcpu;
930 struct kvm_run *run = vcpu->run;
931
Avi Kivitya8eeb042010-05-10 12:34:53 +0300932 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300933 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200934 run->tpr_access.is_write = write;
935}
936
937static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
938{
939 if (apic->vcpu->arch.tpr_access_reporting)
940 __report_tpr_access(apic, write);
941}
942
Eddie Dong97222cc2007-09-12 10:58:04 +0300943static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
944{
945 u32 val = 0;
946
947 if (offset >= LAPIC_MMIO_LENGTH)
948 return 0;
949
950 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300951 case APIC_ID:
952 if (apic_x2apic_mode(apic))
953 val = kvm_apic_id(apic);
954 else
955 val = kvm_apic_id(apic) << 24;
956 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300957 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200958 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300959 break;
960
961 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800962 if (apic_lvtt_tscdeadline(apic))
963 return 0;
964
Eddie Dong97222cc2007-09-12 10:58:04 +0300965 val = apic_get_tmcct(apic);
966 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300967 case APIC_PROCPRI:
968 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300969 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300970 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200971 case APIC_TASKPRI:
972 report_tpr_access(apic, false);
973 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300974 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300975 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300976 break;
977 }
978
979 return val;
980}
981
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400982static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
983{
984 return container_of(dev, struct kvm_lapic, dev);
985}
986
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300987static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
988 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300989{
Eddie Dong97222cc2007-09-12 10:58:04 +0300990 unsigned char alignment = offset & 0xf;
991 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800992 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300993 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300994
995 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300996 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
997 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300998 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300999 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001000
1001 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001002 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1003 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001004 return 1;
1005 }
1006
Eddie Dong97222cc2007-09-12 10:58:04 +03001007 result = __apic_read(apic, offset & ~0xf);
1008
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001009 trace_kvm_apic_read(offset, result);
1010
Eddie Dong97222cc2007-09-12 10:58:04 +03001011 switch (len) {
1012 case 1:
1013 case 2:
1014 case 4:
1015 memcpy(data, (char *)&result + alignment, len);
1016 break;
1017 default:
1018 printk(KERN_ERR "Local APIC read with len = %x, "
1019 "should be 1,2, or 4 instead\n", len);
1020 break;
1021 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001022 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001023}
1024
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001025static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1026{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001027 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001028 addr >= apic->base_address &&
1029 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1030}
1031
1032static int apic_mmio_read(struct kvm_io_device *this,
1033 gpa_t address, int len, void *data)
1034{
1035 struct kvm_lapic *apic = to_lapic(this);
1036 u32 offset = address - apic->base_address;
1037
1038 if (!apic_mmio_in_range(apic, address))
1039 return -EOPNOTSUPP;
1040
1041 apic_reg_read(apic, offset, len, data);
1042
1043 return 0;
1044}
1045
Eddie Dong97222cc2007-09-12 10:58:04 +03001046static void update_divide_count(struct kvm_lapic *apic)
1047{
1048 u32 tmp1, tmp2, tdcr;
1049
Gleb Natapovc48f1492012-08-05 15:58:33 +03001050 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001051 tmp1 = tdcr & 0xf;
1052 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001053 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001054
1055 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001056 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001057}
1058
Radim Krčmář5d87db72014-10-10 19:15:08 +02001059static void apic_timer_expired(struct kvm_lapic *apic)
1060{
1061 struct kvm_vcpu *vcpu = apic->vcpu;
1062 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001063 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001064
Radim Krčmář5d87db72014-10-10 19:15:08 +02001065 if (atomic_read(&apic->lapic_timer.pending))
1066 return;
1067
1068 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001069 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001070
1071 if (waitqueue_active(q))
1072 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001073
1074 if (apic_lvtt_tscdeadline(apic))
1075 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1076}
1077
1078/*
1079 * On APICv, this test will cause a busy wait
1080 * during a higher-priority task.
1081 */
1082
1083static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1084{
1085 struct kvm_lapic *apic = vcpu->arch.apic;
1086 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1087
1088 if (kvm_apic_hw_enabled(apic)) {
1089 int vec = reg & APIC_VECTOR_MASK;
1090
1091 if (kvm_x86_ops->test_posted_interrupt)
1092 return kvm_x86_ops->test_posted_interrupt(vcpu, vec);
1093 else {
1094 if (apic_test_vector(vec, apic->regs + APIC_ISR))
1095 return true;
1096 }
1097 }
1098 return false;
1099}
1100
1101void wait_lapic_expire(struct kvm_vcpu *vcpu)
1102{
1103 struct kvm_lapic *apic = vcpu->arch.apic;
1104 u64 guest_tsc, tsc_deadline;
1105
1106 if (!kvm_vcpu_has_lapic(vcpu))
1107 return;
1108
1109 if (apic->lapic_timer.expired_tscdeadline == 0)
1110 return;
1111
1112 if (!lapic_timer_int_injected(vcpu))
1113 return;
1114
1115 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1116 apic->lapic_timer.expired_tscdeadline = 0;
1117 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001118 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001119
1120 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1121 if (guest_tsc < tsc_deadline)
1122 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001123}
1124
Eddie Dong97222cc2007-09-12 10:58:04 +03001125static void start_apic_timer(struct kvm_lapic *apic)
1126{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001127 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001128
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001129 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001130
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001131 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001132 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001133 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001134 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001135 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001136
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001137 if (!apic->lapic_timer.period)
1138 return;
1139 /*
1140 * Do not allow the guest to program periodic timers with small
1141 * interval, since the hrtimers are not throttled by the host
1142 * scheduler.
1143 */
1144 if (apic_lvtt_period(apic)) {
1145 s64 min_period = min_timer_period_us * 1000LL;
1146
1147 if (apic->lapic_timer.period < min_period) {
1148 pr_info_ratelimited(
1149 "kvm: vcpu %i: requested %lld ns "
1150 "lapic timer period limited to %lld ns\n",
1151 apic->vcpu->vcpu_id,
1152 apic->lapic_timer.period, min_period);
1153 apic->lapic_timer.period = min_period;
1154 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001155 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001156
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001157 hrtimer_start(&apic->lapic_timer.timer,
1158 ktime_add_ns(now, apic->lapic_timer.period),
1159 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001160
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001161 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001162 PRIx64 ", "
1163 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001164 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001165 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001166 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001167 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001168 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001169 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001170 } else if (apic_lvtt_tscdeadline(apic)) {
1171 /* lapic timer in tsc deadline mode */
1172 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1173 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001174 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001175 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001176 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001177 unsigned long flags;
1178
1179 if (unlikely(!tscdeadline || !this_tsc_khz))
1180 return;
1181
1182 local_irq_save(flags);
1183
1184 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001185 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001186 if (likely(tscdeadline > guest_tsc)) {
1187 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1188 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001189 expire = ktime_add_ns(now, ns);
1190 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001191 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001192 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001193 } else
1194 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001195
1196 local_irq_restore(flags);
1197 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001198}
1199
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001200static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1201{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001202 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001203
1204 if (apic_lvt_nmi_mode(lvt0_val)) {
1205 if (!nmi_wd_enabled) {
1206 apic_debug("Receive NMI setting on APIC_LVT0 "
1207 "for cpu %d\n", apic->vcpu->vcpu_id);
1208 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1209 }
1210 } else if (nmi_wd_enabled)
1211 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1212}
1213
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001214static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001215{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001216 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001217
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001218 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001219
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001220 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001221 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001222 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001223 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001224 else
1225 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001226 break;
1227
1228 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001229 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001230 apic_set_tpr(apic, val & 0xff);
1231 break;
1232
1233 case APIC_EOI:
1234 apic_set_eoi(apic);
1235 break;
1236
1237 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001238 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001239 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001240 else
1241 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001242 break;
1243
1244 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001245 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001246 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001247 recalculate_apic_map(apic->vcpu->kvm);
1248 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001249 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001250 break;
1251
Gleb Natapovfc61b802009-07-05 17:39:35 +03001252 case APIC_SPIV: {
1253 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001254 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001255 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001256 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001257 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1258 int i;
1259 u32 lvt_val;
1260
1261 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001262 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001263 APIC_LVTT + 0x10 * i);
1264 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1265 lvt_val | APIC_LVT_MASKED);
1266 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001267 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001268
1269 }
1270 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001271 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001272 case APIC_ICR:
1273 /* No delay here, so we always clear the pending bit */
1274 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1275 apic_send_ipi(apic);
1276 break;
1277
1278 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001279 if (!apic_x2apic_mode(apic))
1280 val &= 0xff000000;
1281 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001282 break;
1283
Jan Kiszka23930f92008-09-26 09:30:52 +02001284 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001285 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001286 case APIC_LVTTHMR:
1287 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001288 case APIC_LVT1:
1289 case APIC_LVTERR:
1290 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001291 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001292 val |= APIC_LVT_MASKED;
1293
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001294 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1295 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001296
1297 break;
1298
Radim Krčmářa323b402014-10-30 15:06:46 +01001299 case APIC_LVTT: {
1300 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1301
1302 if (apic->lapic_timer.timer_mode != timer_mode) {
1303 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001304 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001305 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001306
Gleb Natapovc48f1492012-08-05 15:58:33 +03001307 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001308 val |= APIC_LVT_MASKED;
1309 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1310 apic_set_reg(apic, APIC_LVTT, val);
1311 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001312 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001313
Eddie Dong97222cc2007-09-12 10:58:04 +03001314 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001315 if (apic_lvtt_tscdeadline(apic))
1316 break;
1317
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001318 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001319 apic_set_reg(apic, APIC_TMICT, val);
1320 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001321 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001322
1323 case APIC_TDCR:
1324 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001325 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001326 apic_set_reg(apic, APIC_TDCR, val);
1327 update_divide_count(apic);
1328 break;
1329
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001330 case APIC_ESR:
1331 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001332 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001333 ret = 1;
1334 }
1335 break;
1336
1337 case APIC_SELF_IPI:
1338 if (apic_x2apic_mode(apic)) {
1339 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1340 } else
1341 ret = 1;
1342 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001343 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001344 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001345 break;
1346 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001347 if (ret)
1348 apic_debug("Local APIC Write to read-only register %x\n", reg);
1349 return ret;
1350}
1351
1352static int apic_mmio_write(struct kvm_io_device *this,
1353 gpa_t address, int len, const void *data)
1354{
1355 struct kvm_lapic *apic = to_lapic(this);
1356 unsigned int offset = address - apic->base_address;
1357 u32 val;
1358
1359 if (!apic_mmio_in_range(apic, address))
1360 return -EOPNOTSUPP;
1361
1362 /*
1363 * APIC register must be aligned on 128-bits boundary.
1364 * 32/64/128 bits registers must be accessed thru 32 bits.
1365 * Refer SDM 8.4.1
1366 */
1367 if (len != 4 || (offset & 0xf)) {
1368 /* Don't shout loud, $infamous_os would cause only noise. */
1369 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001370 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001371 }
1372
1373 val = *(u32*)data;
1374
1375 /* too common printing */
1376 if (offset != APIC_EOI)
1377 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1378 "0x%x\n", __func__, offset, len, val);
1379
1380 apic_reg_write(apic, offset & 0xff0, val);
1381
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001382 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001383}
1384
Kevin Tian58fbbf22011-08-30 13:56:17 +03001385void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1386{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001387 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001388 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1389}
1390EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1391
Yang Zhang83d4c282013-01-25 10:18:49 +08001392/* emulate APIC access in a trap manner */
1393void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1394{
1395 u32 val = 0;
1396
1397 /* hw has done the conditional check and inst decode */
1398 offset &= 0xff0;
1399
1400 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1401
1402 /* TODO: optimize to just emulate side effect w/o one more write */
1403 apic_reg_write(vcpu->arch.apic, offset, val);
1404}
1405EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1406
Rusty Russelld5894442007-10-08 10:48:30 +10001407void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001408{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001409 struct kvm_lapic *apic = vcpu->arch.apic;
1410
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001411 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001412 return;
1413
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001414 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001415
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001416 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1417 static_key_slow_dec_deferred(&apic_hw_disabled);
1418
Radim Krčmáře4627552014-10-30 15:06:45 +01001419 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001420 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001421
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001422 if (apic->regs)
1423 free_page((unsigned long)apic->regs);
1424
1425 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001426}
1427
1428/*
1429 *----------------------------------------------------------------------
1430 * LAPIC interface
1431 *----------------------------------------------------------------------
1432 */
1433
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001434u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1435{
1436 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001437
Gleb Natapovc48f1492012-08-05 15:58:33 +03001438 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001439 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001440 return 0;
1441
1442 return apic->lapic_timer.tscdeadline;
1443}
1444
1445void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1446{
1447 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001448
Gleb Natapovc48f1492012-08-05 15:58:33 +03001449 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001450 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001451 return;
1452
1453 hrtimer_cancel(&apic->lapic_timer.timer);
1454 apic->lapic_timer.tscdeadline = data;
1455 start_apic_timer(apic);
1456}
1457
Eddie Dong97222cc2007-09-12 10:58:04 +03001458void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1459{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001460 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001461
Gleb Natapovc48f1492012-08-05 15:58:33 +03001462 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001463 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001464
Avi Kivityb93463a2007-10-25 16:52:32 +02001465 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001466 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001467}
1468
1469u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1470{
Eddie Dong97222cc2007-09-12 10:58:04 +03001471 u64 tpr;
1472
Gleb Natapovc48f1492012-08-05 15:58:33 +03001473 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001474 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001475
Gleb Natapovc48f1492012-08-05 15:58:33 +03001476 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001477
1478 return (tpr & 0xf0) >> 4;
1479}
1480
1481void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1482{
Yang Zhang8d146952013-01-25 10:18:50 +08001483 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001484 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001485
1486 if (!apic) {
1487 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001488 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001489 return;
1490 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001491
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001492 if (!kvm_vcpu_is_bsp(apic->vcpu))
1493 value &= ~MSR_IA32_APICBASE_BSP;
1494 vcpu->arch.apic_base = value;
1495
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001496 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001497 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001498 if (value & MSR_IA32_APICBASE_ENABLE)
1499 static_key_slow_dec_deferred(&apic_hw_disabled);
1500 else
1501 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001502 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001503 }
1504
Yang Zhang8d146952013-01-25 10:18:50 +08001505 if ((old_value ^ value) & X2APIC_ENABLE) {
1506 if (value & X2APIC_ENABLE) {
1507 u32 id = kvm_apic_id(apic);
1508 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1509 kvm_apic_set_ldr(apic, ldr);
1510 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1511 } else
1512 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001513 }
Yang Zhang8d146952013-01-25 10:18:50 +08001514
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001515 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001516 MSR_IA32_APICBASE_BASE;
1517
Nadav Amitdb324fe2014-11-02 11:54:59 +02001518 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1519 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1520 pr_warn_once("APIC base relocation is unsupported by KVM");
1521
Eddie Dong97222cc2007-09-12 10:58:04 +03001522 /* with FSB delivery interrupt, we can restart APIC functionality */
1523 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001524 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001525
1526}
1527
He, Qingc5ec1532007-09-03 17:07:41 +03001528void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001529{
1530 struct kvm_lapic *apic;
1531 int i;
1532
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001533 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001534
1535 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001536 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001537 ASSERT(apic != NULL);
1538
1539 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001540 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001541
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001542 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001543 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001544
1545 for (i = 0; i < APIC_LVT_NUM; i++)
1546 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001547 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001548 apic_set_reg(apic, APIC_LVT0,
1549 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001550
1551 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001552 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001553 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001554 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001555 apic_set_reg(apic, APIC_ESR, 0);
1556 apic_set_reg(apic, APIC_ICR, 0);
1557 apic_set_reg(apic, APIC_ICR2, 0);
1558 apic_set_reg(apic, APIC_TDCR, 0);
1559 apic_set_reg(apic, APIC_TMICT, 0);
1560 for (i = 0; i < 8; i++) {
1561 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1562 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1563 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1564 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001565 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1566 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001567 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001568 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001569 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001570 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001571 kvm_lapic_set_base(vcpu,
1572 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001573 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001574 apic_update_ppr(apic);
1575
Gleb Natapove1035712009-03-05 16:34:59 +02001576 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001577 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001578
Nadav Amit98eff522014-06-29 12:28:51 +03001579 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001580 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001581 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001582 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001583}
1584
Eddie Dong97222cc2007-09-12 10:58:04 +03001585/*
1586 *----------------------------------------------------------------------
1587 * timer interface
1588 *----------------------------------------------------------------------
1589 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001590
Avi Kivity2a6eac92012-07-26 18:01:51 +03001591static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001592{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001593 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001594}
1595
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001596int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1597{
Gleb Natapov54e98182012-08-05 15:58:32 +03001598 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001599
Gleb Natapovc48f1492012-08-05 15:58:33 +03001600 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001601 apic_lvt_enabled(apic, APIC_LVTT))
1602 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001603
1604 return 0;
1605}
1606
Avi Kivity89342082011-11-10 14:57:21 +02001607int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001608{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001609 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001610 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001611
Gleb Natapovc48f1492012-08-05 15:58:33 +03001612 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001613 vector = reg & APIC_VECTOR_MASK;
1614 mode = reg & APIC_MODE_MASK;
1615 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001616 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1617 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001618 }
1619 return 0;
1620}
1621
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001622void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001623{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001624 struct kvm_lapic *apic = vcpu->arch.apic;
1625
1626 if (apic)
1627 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001628}
1629
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001630static const struct kvm_io_device_ops apic_mmio_ops = {
1631 .read = apic_mmio_read,
1632 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001633};
1634
Avi Kivitye9d90d42012-07-26 18:01:50 +03001635static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1636{
1637 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001638 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001639
Radim Krčmář5d87db72014-10-10 19:15:08 +02001640 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001641
Avi Kivity2a6eac92012-07-26 18:01:51 +03001642 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001643 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1644 return HRTIMER_RESTART;
1645 } else
1646 return HRTIMER_NORESTART;
1647}
1648
Eddie Dong97222cc2007-09-12 10:58:04 +03001649int kvm_create_lapic(struct kvm_vcpu *vcpu)
1650{
1651 struct kvm_lapic *apic;
1652
1653 ASSERT(vcpu != NULL);
1654 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1655
1656 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1657 if (!apic)
1658 goto nomem;
1659
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001660 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001661
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001662 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1663 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001664 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1665 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001666 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001667 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001668 apic->vcpu = vcpu;
1669
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001670 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1671 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001672 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001673
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001674 /*
1675 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1676 * thinking that APIC satet has changed.
1677 */
1678 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001679 kvm_lapic_set_base(vcpu,
1680 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001681
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001682 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001683 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001684 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001685
1686 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001687nomem_free_apic:
1688 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001689nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001690 return -ENOMEM;
1691}
Eddie Dong97222cc2007-09-12 10:58:04 +03001692
1693int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1694{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001695 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001696 int highest_irr;
1697
Gleb Natapovc48f1492012-08-05 15:58:33 +03001698 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001699 return -1;
1700
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001701 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001702 highest_irr = apic_find_highest_irr(apic);
1703 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001704 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001705 return -1;
1706 return highest_irr;
1707}
1708
Qing He40487c62007-09-17 14:47:13 +08001709int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1710{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001711 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001712 int r = 0;
1713
Gleb Natapovc48f1492012-08-05 15:58:33 +03001714 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001715 r = 1;
1716 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1717 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1718 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001719 return r;
1720}
1721
Eddie Dong1b9778d2007-09-03 16:56:58 +03001722void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1723{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001724 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001725
Gleb Natapovc48f1492012-08-05 15:58:33 +03001726 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001727 return;
1728
1729 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001730 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001731 if (apic_lvtt_tscdeadline(apic))
1732 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001733 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001734 }
1735}
1736
Eddie Dong97222cc2007-09-12 10:58:04 +03001737int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1738{
1739 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001740 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001741
1742 if (vector == -1)
1743 return -1;
1744
Wanpeng Li56cc2402014-08-05 12:42:24 +08001745 /*
1746 * We get here even with APIC virtualization enabled, if doing
1747 * nested virtualization and L1 runs with the "acknowledge interrupt
1748 * on exit" mode. Then we cannot inject the interrupt via RVI,
1749 * because the process would deliver it through the IDT.
1750 */
1751
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001752 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001753 apic_update_ppr(apic);
1754 apic_clear_irr(vector, apic);
1755 return vector;
1756}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001757
Gleb Natapov64eb0622012-08-08 15:24:36 +03001758void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1759 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001760{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001761 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001762
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001763 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001764 /* set SPIV separately to get count of SW disabled APICs right */
1765 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1766 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001767 /* call kvm_apic_set_id() to put apic into apic_map */
1768 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001769 kvm_apic_set_version(vcpu);
1770
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001771 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001772 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001773 update_divide_count(apic);
1774 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001775 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001776 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1777 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001778 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001779 if (kvm_x86_ops->hwapic_irr_update)
1780 kvm_x86_ops->hwapic_irr_update(vcpu,
1781 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001782 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1783 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1784 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001785 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001786 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001787}
Eddie Donga3d7f852007-09-03 16:15:12 +03001788
Avi Kivity2f52d582008-01-16 12:49:30 +02001789void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001790{
Eddie Donga3d7f852007-09-03 16:15:12 +03001791 struct hrtimer *timer;
1792
Gleb Natapovc48f1492012-08-05 15:58:33 +03001793 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001794 return;
1795
Gleb Natapov54e98182012-08-05 15:58:32 +03001796 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001797 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001798 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001799}
Avi Kivityb93463a2007-10-25 16:52:32 +02001800
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001801/*
1802 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1803 *
1804 * Detect whether guest triggered PV EOI since the
1805 * last entry. If yes, set EOI on guests's behalf.
1806 * Clear PV EOI in guest memory in any case.
1807 */
1808static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1809 struct kvm_lapic *apic)
1810{
1811 bool pending;
1812 int vector;
1813 /*
1814 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1815 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1816 *
1817 * KVM_APIC_PV_EOI_PENDING is unset:
1818 * -> host disabled PV EOI.
1819 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1820 * -> host enabled PV EOI, guest did not execute EOI yet.
1821 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1822 * -> host enabled PV EOI, guest executed EOI.
1823 */
1824 BUG_ON(!pv_eoi_enabled(vcpu));
1825 pending = pv_eoi_get_pending(vcpu);
1826 /*
1827 * Clear pending bit in any case: it will be set again on vmentry.
1828 * While this might not be ideal from performance point of view,
1829 * this makes sure pv eoi is only enabled when we know it's safe.
1830 */
1831 pv_eoi_clr_pending(vcpu);
1832 if (pending)
1833 return;
1834 vector = apic_set_eoi(apic);
1835 trace_kvm_pv_eoi(apic, vector);
1836}
1837
Avi Kivityb93463a2007-10-25 16:52:32 +02001838void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1839{
1840 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001841
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001842 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1843 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1844
Gleb Natapov41383772012-04-19 14:06:29 +03001845 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001846 return;
1847
Andy Honigfda4e2e82013-11-20 10:23:22 -08001848 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1849 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001850
1851 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1852}
1853
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001854/*
1855 * apic_sync_pv_eoi_to_guest - called before vmentry
1856 *
1857 * Detect whether it's safe to enable PV EOI and
1858 * if yes do so.
1859 */
1860static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1861 struct kvm_lapic *apic)
1862{
1863 if (!pv_eoi_enabled(vcpu) ||
1864 /* IRR set or many bits in ISR: could be nested. */
1865 apic->irr_pending ||
1866 /* Cache not set: could be safe but we don't bother. */
1867 apic->highest_isr_cache == -1 ||
1868 /* Need EOI to update ioapic. */
1869 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1870 /*
1871 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1872 * so we need not do anything here.
1873 */
1874 return;
1875 }
1876
1877 pv_eoi_set_pending(apic->vcpu);
1878}
1879
Avi Kivityb93463a2007-10-25 16:52:32 +02001880void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1881{
1882 u32 data, tpr;
1883 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001884 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001885
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001886 apic_sync_pv_eoi_to_guest(vcpu, apic);
1887
Gleb Natapov41383772012-04-19 14:06:29 +03001888 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001889 return;
1890
Gleb Natapovc48f1492012-08-05 15:58:33 +03001891 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001892 max_irr = apic_find_highest_irr(apic);
1893 if (max_irr < 0)
1894 max_irr = 0;
1895 max_isr = apic_find_highest_isr(apic);
1896 if (max_isr < 0)
1897 max_isr = 0;
1898 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1899
Andy Honigfda4e2e82013-11-20 10:23:22 -08001900 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1901 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001902}
1903
Andy Honigfda4e2e82013-11-20 10:23:22 -08001904int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001905{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001906 if (vapic_addr) {
1907 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1908 &vcpu->arch.apic->vapic_cache,
1909 vapic_addr, sizeof(u32)))
1910 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001911 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001912 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001913 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001914 }
1915
1916 vcpu->arch.apic->vapic_addr = vapic_addr;
1917 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001918}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001919
1920int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1921{
1922 struct kvm_lapic *apic = vcpu->arch.apic;
1923 u32 reg = (msr - APIC_BASE_MSR) << 4;
1924
1925 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1926 return 1;
1927
Nadav Amitc69d3d92014-11-26 17:56:25 +02001928 if (reg == APIC_ICR2)
1929 return 1;
1930
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001931 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001932 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001933 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1934 return apic_reg_write(apic, reg, (u32)data);
1935}
1936
1937int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1938{
1939 struct kvm_lapic *apic = vcpu->arch.apic;
1940 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1941
1942 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1943 return 1;
1944
Nadav Amitc69d3d92014-11-26 17:56:25 +02001945 if (reg == APIC_DFR || reg == APIC_ICR2) {
1946 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1947 reg);
1948 return 1;
1949 }
1950
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001951 if (apic_reg_read(apic, reg, 4, &low))
1952 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001953 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001954 apic_reg_read(apic, APIC_ICR2, 4, &high);
1955
1956 *data = (((u64)high) << 32) | low;
1957
1958 return 0;
1959}
Gleb Natapov10388a02010-01-17 15:51:23 +02001960
1961int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1962{
1963 struct kvm_lapic *apic = vcpu->arch.apic;
1964
Gleb Natapovc48f1492012-08-05 15:58:33 +03001965 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001966 return 1;
1967
1968 /* if this is ICR write vector before command */
1969 if (reg == APIC_ICR)
1970 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1971 return apic_reg_write(apic, reg, (u32)data);
1972}
1973
1974int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1975{
1976 struct kvm_lapic *apic = vcpu->arch.apic;
1977 u32 low, high = 0;
1978
Gleb Natapovc48f1492012-08-05 15:58:33 +03001979 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001980 return 1;
1981
1982 if (apic_reg_read(apic, reg, 4, &low))
1983 return 1;
1984 if (reg == APIC_ICR)
1985 apic_reg_read(apic, APIC_ICR2, 4, &high);
1986
1987 *data = (((u64)high) << 32) | low;
1988
1989 return 0;
1990}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001991
1992int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1993{
1994 u64 addr = data & ~KVM_MSR_ENABLED;
1995 if (!IS_ALIGNED(addr, 4))
1996 return 1;
1997
1998 vcpu->arch.pv_eoi.msr_val = data;
1999 if (!pv_eoi_enabled(vcpu))
2000 return 0;
2001 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002002 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002003}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002004
Jan Kiszka66450a22013-03-13 12:42:34 +01002005void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2006{
2007 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002008 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002009 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002010
Gleb Natapov299018f2013-06-03 11:30:02 +03002011 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002012 return;
2013
Gleb Natapov299018f2013-06-03 11:30:02 +03002014 pe = xchg(&apic->pending_events, 0);
2015
2016 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01002017 kvm_lapic_reset(vcpu);
2018 kvm_vcpu_reset(vcpu);
2019 if (kvm_vcpu_is_bsp(apic->vcpu))
2020 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2021 else
2022 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2023 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002024 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002025 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2026 /* evaluate pending_events before reading the vector */
2027 smp_rmb();
2028 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002029 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002030 vcpu->vcpu_id, sipi_vector);
2031 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2032 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2033 }
2034}
2035
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002036void kvm_lapic_init(void)
2037{
2038 /* do not patch jump label more than once per second */
2039 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002040 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002041}