blob: 3063a0c4858b462a23dd8e2b7d6b81342a203fc1 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 *
9 * Authors:
10 * Dor Laor <dor.laor@qumranet.com>
11 * Gregory Haskins <ghaskins@novell.com>
12 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
13 *
14 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 */
19
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030021#include <linux/kvm.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/smp.h>
25#include <linux/hrtimer.h>
26#include <linux/io.h>
27#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070028#include <linux/math64.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
34#include <asm/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030036#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030037#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030038#include "x86.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039
Marcelo Tosattib682b812009-02-10 20:41:41 -020040#ifndef CONFIG_X86_64
41#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
42#else
43#define mod_64(x, y) ((x) % (y))
44#endif
45
Eddie Dong97222cc2007-09-12 10:58:04 +030046#define PRId64 "d"
47#define PRIx64 "llx"
48#define PRIu64 "u"
49#define PRIo64 "o"
50
51#define APIC_BUS_CYCLE_NS 1
52
53/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
54#define apic_debug(fmt, arg...)
55
56#define APIC_LVT_NUM 6
57/* 14 is the version for Xeon and Pentium 8.4.8*/
58#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
59#define LAPIC_MMIO_LENGTH (1 << 12)
60/* followed define is not in apicdef.h */
61#define APIC_SHORT_MASK 0xc0000
62#define APIC_DEST_NOSHORT 0x0
63#define APIC_DEST_MASK 0x800
64#define MAX_APIC_VECTOR 256
65
66#define VEC_POS(v) ((v) & (32 - 1))
67#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080068
Eddie Dong97222cc2007-09-12 10:58:04 +030069static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
70{
71 return *((u32 *) (apic->regs + reg_off));
72}
73
74static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
75{
76 *((u32 *) (apic->regs + reg_off)) = val;
77}
78
79static inline int apic_test_and_set_vector(int vec, void *bitmap)
80{
81 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
82}
83
84static inline int apic_test_and_clear_vector(int vec, void *bitmap)
85{
86 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
87}
88
89static inline void apic_set_vector(int vec, void *bitmap)
90{
91 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
92}
93
94static inline void apic_clear_vector(int vec, void *bitmap)
95{
96 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
97}
98
99static inline int apic_hw_enabled(struct kvm_lapic *apic)
100{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800101 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300102}
103
104static inline int apic_sw_enabled(struct kvm_lapic *apic)
105{
106 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
107}
108
109static inline int apic_enabled(struct kvm_lapic *apic)
110{
111 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
112}
113
114#define LVT_MASK \
115 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
116
117#define LINT_MASK \
118 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
119 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
120
121static inline int kvm_apic_id(struct kvm_lapic *apic)
122{
123 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
124}
125
126static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
127{
128 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
129}
130
131static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
132{
133 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
134}
135
136static inline int apic_lvtt_period(struct kvm_lapic *apic)
137{
138 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
139}
140
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200141static inline int apic_lvt_nmi_mode(u32 lvt_val)
142{
143 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
144}
145
Gleb Natapovfc61b802009-07-05 17:39:35 +0300146void kvm_apic_set_version(struct kvm_vcpu *vcpu)
147{
148 struct kvm_lapic *apic = vcpu->arch.apic;
149 struct kvm_cpuid_entry2 *feat;
150 u32 v = APIC_VERSION;
151
152 if (!irqchip_in_kernel(vcpu->kvm))
153 return;
154
155 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
156 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
157 v |= APIC_LVR_DIRECTED_EOI;
158 apic_set_reg(apic, APIC_LVR, v);
159}
160
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300161static inline int apic_x2apic_mode(struct kvm_lapic *apic)
162{
163 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
164}
165
Eddie Dong97222cc2007-09-12 10:58:04 +0300166static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
167 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
168 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
169 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
170 LINT_MASK, LINT_MASK, /* LVT0-1 */
171 LVT_MASK /* LVTERR */
172};
173
174static int find_highest_vector(void *bitmap)
175{
176 u32 *word = bitmap;
177 int word_offset = MAX_APIC_VECTOR >> 5;
178
179 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
180 continue;
181
182 if (likely(!word_offset && !word[0]))
183 return -1;
184 else
185 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
186}
187
188static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
189{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300190 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300191 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
192}
193
Gleb Natapov33e4c682009-06-11 11:06:51 +0300194static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300195{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300196 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300197}
198
199static inline int apic_find_highest_irr(struct kvm_lapic *apic)
200{
201 int result;
202
Gleb Natapov33e4c682009-06-11 11:06:51 +0300203 if (!apic->irr_pending)
204 return -1;
205
206 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300207 ASSERT(result == -1 || result >= 16);
208
209 return result;
210}
211
Gleb Natapov33e4c682009-06-11 11:06:51 +0300212static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
213{
214 apic->irr_pending = false;
215 apic_clear_vector(vec, apic->regs + APIC_IRR);
216 if (apic_search_irr(apic) != -1)
217 apic->irr_pending = true;
218}
219
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800220int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
221{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800222 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800223 int highest_irr;
224
Gleb Natapov33e4c682009-06-11 11:06:51 +0300225 /* This may race with setting of irr in __apic_accept_irq() and
226 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
227 * will cause vmexit immediately and the value will be recalculated
228 * on the next vmentry.
229 */
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800230 if (!apic)
231 return 0;
232 highest_irr = apic_find_highest_irr(apic);
233
234 return highest_irr;
235}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800236
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200237static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
238 int vector, int level, int trig_mode);
239
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200240int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300241{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800242 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800243
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200244 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
245 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300246}
247
248static inline int apic_find_highest_isr(struct kvm_lapic *apic)
249{
250 int result;
251
252 result = find_highest_vector(apic->regs + APIC_ISR);
253 ASSERT(result == -1 || result >= 16);
254
255 return result;
256}
257
258static void apic_update_ppr(struct kvm_lapic *apic)
259{
260 u32 tpr, isrv, ppr;
261 int isr;
262
263 tpr = apic_get_reg(apic, APIC_TASKPRI);
264 isr = apic_find_highest_isr(apic);
265 isrv = (isr != -1) ? isr : 0;
266
267 if ((tpr & 0xf0) >= (isrv & 0xf0))
268 ppr = tpr & 0xff;
269 else
270 ppr = isrv & 0xf0;
271
272 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
273 apic, ppr, isr, isrv);
274
275 apic_set_reg(apic, APIC_PROCPRI, ppr);
276}
277
278static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
279{
280 apic_set_reg(apic, APIC_TASKPRI, tpr);
281 apic_update_ppr(apic);
282}
283
284int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
285{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200286 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300287}
288
289int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
290{
291 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300292 u32 logical_id;
293
294 if (apic_x2apic_mode(apic)) {
295 logical_id = apic_get_reg(apic, APIC_LDR);
296 return logical_id & mda;
297 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300298
299 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
300
301 switch (apic_get_reg(apic, APIC_DFR)) {
302 case APIC_DFR_FLAT:
303 if (logical_id & mda)
304 result = 1;
305 break;
306 case APIC_DFR_CLUSTER:
307 if (((logical_id >> 4) == (mda >> 0x4))
308 && (logical_id & mda & 0xf))
309 result = 1;
310 break;
311 default:
312 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
313 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
314 break;
315 }
316
317 return result;
318}
319
Gleb Natapov343f94f2009-03-05 16:34:54 +0200320int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300321 int short_hand, int dest, int dest_mode)
322{
323 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800324 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300325
326 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200327 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300328 target, source, dest, dest_mode, short_hand);
329
330 ASSERT(!target);
331 switch (short_hand) {
332 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200333 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300334 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200335 result = kvm_apic_match_physical_addr(target, dest);
336 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300337 /* Logical mode. */
338 result = kvm_apic_match_logical_addr(target, dest);
339 break;
340 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200341 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300342 break;
343 case APIC_DEST_ALLINC:
344 result = 1;
345 break;
346 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200347 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300348 break;
349 default:
350 printk(KERN_WARNING "Bad dest shorthand value %x\n",
351 short_hand);
352 break;
353 }
354
355 return result;
356}
357
358/*
359 * Add a pending IRQ into lapic.
360 * Return 1 if successfully added and 0 if discarded.
361 */
362static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
363 int vector, int level, int trig_mode)
364{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200365 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300366 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300367
368 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300369 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200370 vcpu->arch.apic_arb_prio++;
371 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300372 /* FIXME add logic for vcpu on reset */
373 if (unlikely(!apic_enabled(apic)))
374 break;
375
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200376 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300377 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300378 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200379 if (!result) {
380 if (trig_mode)
381 apic_debug("level trig mode repeatedly for "
382 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300383 break;
384 }
385
386 if (trig_mode) {
387 apic_debug("level trig mode for vector %d", vector);
388 apic_set_vector(vector, apic->regs + APIC_TMR);
389 } else
390 apic_clear_vector(vector, apic->regs + APIC_TMR);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300391 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300392 break;
393
394 case APIC_DM_REMRD:
395 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
396 break;
397
398 case APIC_DM_SMI:
399 printk(KERN_DEBUG "Ignoring guest SMI\n");
400 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800401
Eddie Dong97222cc2007-09-12 10:58:04 +0300402 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200403 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800404 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200405 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300406 break;
407
408 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300409 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200410 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300411 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
He, Qingc5ec1532007-09-03 17:07:41 +0300412 printk(KERN_DEBUG
413 "INIT on a runnable vcpu %d\n",
414 vcpu->vcpu_id);
Avi Kivitya4535292008-04-13 17:54:35 +0300415 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
He, Qingc5ec1532007-09-03 17:07:41 +0300416 kvm_vcpu_kick(vcpu);
417 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200418 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
419 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300420 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300421 break;
422
423 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200424 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
425 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300426 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200427 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800428 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300429 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Marcelo Tosattid7690172008-09-08 15:23:48 -0300430 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300431 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300432 break;
433
Jan Kiszka23930f92008-09-26 09:30:52 +0200434 case APIC_DM_EXTINT:
435 /*
436 * Should only be called by kvm_apic_local_deliver() with LVT0,
437 * before NMI watchdog was enabled. Already handled by
438 * kvm_apic_accept_pic_intr().
439 */
440 break;
441
Eddie Dong97222cc2007-09-12 10:58:04 +0300442 default:
443 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
444 delivery_mode);
445 break;
446 }
447 return result;
448}
449
Gleb Natapove1035712009-03-05 16:34:59 +0200450int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300451{
Gleb Natapove1035712009-03-05 16:34:59 +0200452 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800453}
454
Eddie Dong97222cc2007-09-12 10:58:04 +0300455static void apic_set_eoi(struct kvm_lapic *apic)
456{
457 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300458 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300459 /*
460 * Not every write EOI will has corresponding ISR,
461 * one example is when Kernel check timer on setup_IO_APIC
462 */
463 if (vector == -1)
464 return;
465
466 apic_clear_vector(vector, apic->regs + APIC_ISR);
467 apic_update_ppr(apic);
468
469 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300470 trigger_mode = IOAPIC_LEVEL_TRIG;
471 else
472 trigger_mode = IOAPIC_EDGE_TRIG;
Gleb Natapoveba02262009-08-24 11:54:25 +0300473 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300474 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300475}
476
477static void apic_send_ipi(struct kvm_lapic *apic)
478{
479 u32 icr_low = apic_get_reg(apic, APIC_ICR);
480 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200481 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300482
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200483 irq.vector = icr_low & APIC_VECTOR_MASK;
484 irq.delivery_mode = icr_low & APIC_MODE_MASK;
485 irq.dest_mode = icr_low & APIC_DEST_MASK;
486 irq.level = icr_low & APIC_INT_ASSERT;
487 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
488 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300489 if (apic_x2apic_mode(apic))
490 irq.dest_id = icr_high;
491 else
492 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300493
Gleb Natapov1000ff82009-07-07 16:00:57 +0300494 trace_kvm_apic_ipi(icr_low, irq.dest_id);
495
Eddie Dong97222cc2007-09-12 10:58:04 +0300496 apic_debug("icr_high 0x%x, icr_low 0x%x, "
497 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
498 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400499 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200500 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
501 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300502
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200503 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Eddie Dong97222cc2007-09-12 10:58:04 +0300504}
505
506static u32 apic_get_tmcct(struct kvm_lapic *apic)
507{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200508 ktime_t remaining;
509 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200510 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300511
512 ASSERT(apic != NULL);
513
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200514 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200515 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200516 return 0;
517
Marcelo Tosattiace15462009-10-08 10:55:03 -0300518 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200519 if (ktime_to_ns(remaining) < 0)
520 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300521
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300522 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
523 tmcct = div64_u64(ns,
524 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300525
526 return tmcct;
527}
528
Avi Kivityb209749f2007-10-22 16:50:39 +0200529static void __report_tpr_access(struct kvm_lapic *apic, bool write)
530{
531 struct kvm_vcpu *vcpu = apic->vcpu;
532 struct kvm_run *run = vcpu->run;
533
534 set_bit(KVM_REQ_REPORT_TPR_ACCESS, &vcpu->requests);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300535 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200536 run->tpr_access.is_write = write;
537}
538
539static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
540{
541 if (apic->vcpu->arch.tpr_access_reporting)
542 __report_tpr_access(apic, write);
543}
544
Eddie Dong97222cc2007-09-12 10:58:04 +0300545static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
546{
547 u32 val = 0;
548
549 if (offset >= LAPIC_MMIO_LENGTH)
550 return 0;
551
552 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300553 case APIC_ID:
554 if (apic_x2apic_mode(apic))
555 val = kvm_apic_id(apic);
556 else
557 val = kvm_apic_id(apic) << 24;
558 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300559 case APIC_ARBPRI:
560 printk(KERN_WARNING "Access APIC ARBPRI register "
561 "which is for P6\n");
562 break;
563
564 case APIC_TMCCT: /* Timer CCR */
565 val = apic_get_tmcct(apic);
566 break;
567
Avi Kivityb209749f2007-10-22 16:50:39 +0200568 case APIC_TASKPRI:
569 report_tpr_access(apic, false);
570 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300571 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800572 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300573 val = apic_get_reg(apic, offset);
574 break;
575 }
576
577 return val;
578}
579
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400580static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
581{
582 return container_of(dev, struct kvm_lapic, dev);
583}
584
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300585static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
586 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300587{
Eddie Dong97222cc2007-09-12 10:58:04 +0300588 unsigned char alignment = offset & 0xf;
589 u32 result;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300590 /* this bitmask has a bit cleared for each reserver register */
591 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300592
593 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300594 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
595 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300596 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300597 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300598
599 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300600 apic_debug("KVM_APIC_READ: read reserved register %x\n",
601 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300602 return 1;
603 }
604
Eddie Dong97222cc2007-09-12 10:58:04 +0300605 result = __apic_read(apic, offset & ~0xf);
606
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300607 trace_kvm_apic_read(offset, result);
608
Eddie Dong97222cc2007-09-12 10:58:04 +0300609 switch (len) {
610 case 1:
611 case 2:
612 case 4:
613 memcpy(data, (char *)&result + alignment, len);
614 break;
615 default:
616 printk(KERN_ERR "Local APIC read with len = %x, "
617 "should be 1,2, or 4 instead\n", len);
618 break;
619 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300620 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300621}
622
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300623static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
624{
625 return apic_hw_enabled(apic) &&
626 addr >= apic->base_address &&
627 addr < apic->base_address + LAPIC_MMIO_LENGTH;
628}
629
630static int apic_mmio_read(struct kvm_io_device *this,
631 gpa_t address, int len, void *data)
632{
633 struct kvm_lapic *apic = to_lapic(this);
634 u32 offset = address - apic->base_address;
635
636 if (!apic_mmio_in_range(apic, address))
637 return -EOPNOTSUPP;
638
639 apic_reg_read(apic, offset, len, data);
640
641 return 0;
642}
643
Eddie Dong97222cc2007-09-12 10:58:04 +0300644static void update_divide_count(struct kvm_lapic *apic)
645{
646 u32 tmp1, tmp2, tdcr;
647
648 tdcr = apic_get_reg(apic, APIC_TDCR);
649 tmp1 = tdcr & 0xf;
650 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300651 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300652
653 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400654 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300655}
656
657static void start_apic_timer(struct kvm_lapic *apic)
658{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300659 ktime_t now = apic->lapic_timer.timer.base->get_time();
Eddie Dong97222cc2007-09-12 10:58:04 +0300660
Aurelien Jarnob2d83cf2009-09-25 11:09:37 +0200661 apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300662 APIC_BUS_CYCLE_NS * apic->divide_count;
663 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200664
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300665 if (!apic->lapic_timer.period)
Avi Kivity0b975a32008-02-24 14:37:50 +0200666 return;
Marcelo Tosatti14448852009-07-27 23:41:01 -0300667 /*
668 * Do not allow the guest to program periodic timers with small
669 * interval, since the hrtimers are not throttled by the host
670 * scheduler.
671 */
672 if (apic_lvtt_period(apic)) {
673 if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
674 apic->lapic_timer.period = NSEC_PER_MSEC/2;
675 }
Avi Kivity0b975a32008-02-24 14:37:50 +0200676
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300677 hrtimer_start(&apic->lapic_timer.timer,
678 ktime_add_ns(now, apic->lapic_timer.period),
Eddie Dong97222cc2007-09-12 10:58:04 +0300679 HRTIMER_MODE_ABS);
680
681 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
682 PRIx64 ", "
683 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800684 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300685 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
686 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300687 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300688 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300689 apic->lapic_timer.period)));
Eddie Dong97222cc2007-09-12 10:58:04 +0300690}
691
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200692static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
693{
694 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
695
696 if (apic_lvt_nmi_mode(lvt0_val)) {
697 if (!nmi_wd_enabled) {
698 apic_debug("Receive NMI setting on APIC_LVT0 "
699 "for cpu %d\n", apic->vcpu->vcpu_id);
700 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
701 }
702 } else if (nmi_wd_enabled)
703 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
704}
705
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300706static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300707{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300708 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300709
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300710 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300711
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300712 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300713 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300714 if (!apic_x2apic_mode(apic))
715 apic_set_reg(apic, APIC_ID, val);
716 else
717 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300718 break;
719
720 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200721 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300722 apic_set_tpr(apic, val & 0xff);
723 break;
724
725 case APIC_EOI:
726 apic_set_eoi(apic);
727 break;
728
729 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300730 if (!apic_x2apic_mode(apic))
731 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
732 else
733 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300734 break;
735
736 case APIC_DFR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300737 if (!apic_x2apic_mode(apic))
738 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
739 else
740 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300741 break;
742
Gleb Natapovfc61b802009-07-05 17:39:35 +0300743 case APIC_SPIV: {
744 u32 mask = 0x3ff;
745 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
746 mask |= APIC_SPIV_DIRECTED_EOI;
747 apic_set_reg(apic, APIC_SPIV, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300748 if (!(val & APIC_SPIV_APIC_ENABLED)) {
749 int i;
750 u32 lvt_val;
751
752 for (i = 0; i < APIC_LVT_NUM; i++) {
753 lvt_val = apic_get_reg(apic,
754 APIC_LVTT + 0x10 * i);
755 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
756 lvt_val | APIC_LVT_MASKED);
757 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300758 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300759
760 }
761 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300762 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300763 case APIC_ICR:
764 /* No delay here, so we always clear the pending bit */
765 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
766 apic_send_ipi(apic);
767 break;
768
769 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300770 if (!apic_x2apic_mode(apic))
771 val &= 0xff000000;
772 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300773 break;
774
Jan Kiszka23930f92008-09-26 09:30:52 +0200775 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200776 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300777 case APIC_LVTT:
778 case APIC_LVTTHMR:
779 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300780 case APIC_LVT1:
781 case APIC_LVTERR:
782 /* TODO: Check vector */
783 if (!apic_sw_enabled(apic))
784 val |= APIC_LVT_MASKED;
785
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300786 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
787 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300788
789 break;
790
791 case APIC_TMICT:
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300792 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300793 apic_set_reg(apic, APIC_TMICT, val);
794 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300795 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300796
797 case APIC_TDCR:
798 if (val & 4)
799 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
800 apic_set_reg(apic, APIC_TDCR, val);
801 update_divide_count(apic);
802 break;
803
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300804 case APIC_ESR:
805 if (apic_x2apic_mode(apic) && val != 0) {
806 printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
807 ret = 1;
808 }
809 break;
810
811 case APIC_SELF_IPI:
812 if (apic_x2apic_mode(apic)) {
813 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
814 } else
815 ret = 1;
816 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300817 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300818 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300819 break;
820 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300821 if (ret)
822 apic_debug("Local APIC Write to read-only register %x\n", reg);
823 return ret;
824}
825
826static int apic_mmio_write(struct kvm_io_device *this,
827 gpa_t address, int len, const void *data)
828{
829 struct kvm_lapic *apic = to_lapic(this);
830 unsigned int offset = address - apic->base_address;
831 u32 val;
832
833 if (!apic_mmio_in_range(apic, address))
834 return -EOPNOTSUPP;
835
836 /*
837 * APIC register must be aligned on 128-bits boundary.
838 * 32/64/128 bits registers must be accessed thru 32 bits.
839 * Refer SDM 8.4.1
840 */
841 if (len != 4 || (offset & 0xf)) {
842 /* Don't shout loud, $infamous_os would cause only noise. */
843 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +0800844 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300845 }
846
847 val = *(u32*)data;
848
849 /* too common printing */
850 if (offset != APIC_EOI)
851 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
852 "0x%x\n", __func__, offset, len, val);
853
854 apic_reg_write(apic, offset & 0xff0, val);
855
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300856 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300857}
858
Rusty Russelld5894442007-10-08 10:48:30 +1000859void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300860{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800861 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300862 return;
863
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300864 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300865
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800866 if (vcpu->arch.apic->regs_page)
867 __free_page(vcpu->arch.apic->regs_page);
Eddie Dong97222cc2007-09-12 10:58:04 +0300868
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800869 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300870}
871
872/*
873 *----------------------------------------------------------------------
874 * LAPIC interface
875 *----------------------------------------------------------------------
876 */
877
878void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
879{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800880 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300881
882 if (!apic)
883 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200884 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
885 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300886}
887
888u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
889{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800890 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300891 u64 tpr;
892
893 if (!apic)
894 return 0;
895 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
896
897 return (tpr & 0xf0) >> 4;
898}
899
900void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
901{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800902 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300903
904 if (!apic) {
905 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800906 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +0300907 return;
908 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300909
910 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +0300911 value &= ~MSR_IA32_APICBASE_BSP;
912
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800913 vcpu->arch.apic_base = value;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300914 if (apic_x2apic_mode(apic)) {
915 u32 id = kvm_apic_id(apic);
916 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
917 apic_set_reg(apic, APIC_LDR, ldr);
918 }
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800919 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +0300920 MSR_IA32_APICBASE_BASE;
921
922 /* with FSB delivery interrupt, we can restart APIC functionality */
923 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800924 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300925
926}
927
He, Qingc5ec1532007-09-03 17:07:41 +0300928void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300929{
930 struct kvm_lapic *apic;
931 int i;
932
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800933 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +0300934
935 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800936 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300937 ASSERT(apic != NULL);
938
939 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300940 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300941
942 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300943 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300944
945 for (i = 0; i < APIC_LVT_NUM; i++)
946 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +0800947 apic_set_reg(apic, APIC_LVT0,
948 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +0300949
950 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
951 apic_set_reg(apic, APIC_SPIV, 0xff);
952 apic_set_reg(apic, APIC_TASKPRI, 0);
953 apic_set_reg(apic, APIC_LDR, 0);
954 apic_set_reg(apic, APIC_ESR, 0);
955 apic_set_reg(apic, APIC_ICR, 0);
956 apic_set_reg(apic, APIC_ICR2, 0);
957 apic_set_reg(apic, APIC_TDCR, 0);
958 apic_set_reg(apic, APIC_TMICT, 0);
959 for (i = 0; i < 8; i++) {
960 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
961 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
962 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
963 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300964 apic->irr_pending = false;
Kevin Pedrettib33ac882007-10-21 08:54:53 +0200965 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300966 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300967 if (kvm_vcpu_is_bsp(vcpu))
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800968 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +0300969 apic_update_ppr(apic);
970
Gleb Natapove1035712009-03-05 16:34:59 +0200971 vcpu->arch.apic_arb_prio = 0;
972
Eddie Dong97222cc2007-09-12 10:58:04 +0300973 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800974 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800976 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300977}
978
Gleb Natapov343f94f2009-03-05 16:34:54 +0200979bool kvm_apic_present(struct kvm_vcpu *vcpu)
980{
981 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
982}
983
Eddie Dong97222cc2007-09-12 10:58:04 +0300984int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
985{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200986 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300987}
988
989/*
990 *----------------------------------------------------------------------
991 * timer interface
992 *----------------------------------------------------------------------
993 */
Eddie Dong1b9778d2007-09-03 16:56:58 +0300994
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300995static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +0300996{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300997 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
998 lapic_timer);
999 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001000}
1001
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001002int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1003{
1004 struct kvm_lapic *lapic = vcpu->arch.apic;
1005
Marcelo Tosatti54aaace2008-05-14 02:29:06 -03001006 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001007 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001008
1009 return 0;
1010}
1011
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001012static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001013{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001014 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001015 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001016
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001017 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001018 vector = reg & APIC_VECTOR_MASK;
1019 mode = reg & APIC_MODE_MASK;
1020 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1021 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1022 }
1023 return 0;
1024}
1025
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001026void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001027{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001028 struct kvm_lapic *apic = vcpu->arch.apic;
1029
1030 if (apic)
1031 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001032}
1033
Hannes Eder386eb6e2009-03-10 22:51:09 +01001034static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001035 .is_periodic = lapic_is_periodic,
1036};
Eddie Dong97222cc2007-09-12 10:58:04 +03001037
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001038static const struct kvm_io_device_ops apic_mmio_ops = {
1039 .read = apic_mmio_read,
1040 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001041};
1042
Eddie Dong97222cc2007-09-12 10:58:04 +03001043int kvm_create_lapic(struct kvm_vcpu *vcpu)
1044{
1045 struct kvm_lapic *apic;
1046
1047 ASSERT(vcpu != NULL);
1048 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1049
1050 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1051 if (!apic)
1052 goto nomem;
1053
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001054 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001055
1056 apic->regs_page = alloc_page(GFP_KERNEL);
1057 if (apic->regs_page == NULL) {
1058 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1059 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001060 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001061 }
1062 apic->regs = page_address(apic->regs_page);
1063 memset(apic->regs, 0, PAGE_SIZE);
1064 apic->vcpu = vcpu;
1065
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001066 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1067 HRTIMER_MODE_ABS);
1068 apic->lapic_timer.timer.function = kvm_timer_fn;
1069 apic->lapic_timer.t_ops = &lapic_timer_ops;
1070 apic->lapic_timer.kvm = vcpu->kvm;
Gleb Natapov1ed0ce02009-06-09 15:56:27 +03001071 apic->lapic_timer.vcpu = vcpu;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001072
Eddie Dong97222cc2007-09-12 10:58:04 +03001073 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001074 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +03001075
He, Qingc5ec1532007-09-03 17:07:41 +03001076 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001077 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001078
1079 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001080nomem_free_apic:
1081 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001082nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001083 return -ENOMEM;
1084}
Eddie Dong97222cc2007-09-12 10:58:04 +03001085
1086int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1087{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001088 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001089 int highest_irr;
1090
1091 if (!apic || !apic_enabled(apic))
1092 return -1;
1093
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001094 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001095 highest_irr = apic_find_highest_irr(apic);
1096 if ((highest_irr == -1) ||
1097 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1098 return -1;
1099 return highest_irr;
1100}
1101
Qing He40487c62007-09-17 14:47:13 +08001102int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1103{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001104 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001105 int r = 0;
1106
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001107 if (kvm_vcpu_is_bsp(vcpu)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001108 if (!apic_hw_enabled(vcpu->arch.apic))
Qing He40487c62007-09-17 14:47:13 +08001109 r = 1;
1110 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1111 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1112 r = 1;
1113 }
1114 return r;
1115}
1116
Eddie Dong1b9778d2007-09-03 16:56:58 +03001117void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1118{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001119 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001120
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001121 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001122 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001123 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001124 }
1125}
1126
Eddie Dong97222cc2007-09-12 10:58:04 +03001127int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1128{
1129 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001130 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001131
1132 if (vector == -1)
1133 return -1;
1134
1135 apic_set_vector(vector, apic->regs + APIC_ISR);
1136 apic_update_ppr(apic);
1137 apic_clear_irr(vector, apic);
1138 return vector;
1139}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001140
1141void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1142{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001143 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001144
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001145 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001146 MSR_IA32_APICBASE_BASE;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001147 kvm_apic_set_version(vcpu);
1148
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001149 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001150 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001151 update_divide_count(apic);
1152 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001153 apic->irr_pending = true;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001154}
Eddie Donga3d7f852007-09-03 16:15:12 +03001155
Avi Kivity2f52d582008-01-16 12:49:30 +02001156void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001157{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001158 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001159 struct hrtimer *timer;
1160
1161 if (!apic)
1162 return;
1163
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001164 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001165 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001166 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001167}
Avi Kivityb93463a2007-10-25 16:52:32 +02001168
1169void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1170{
1171 u32 data;
1172 void *vapic;
1173
1174 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1175 return;
1176
1177 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1178 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1179 kunmap_atomic(vapic, KM_USER0);
1180
1181 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1182}
1183
1184void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1185{
1186 u32 data, tpr;
1187 int max_irr, max_isr;
1188 struct kvm_lapic *apic;
1189 void *vapic;
1190
1191 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1192 return;
1193
1194 apic = vcpu->arch.apic;
1195 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1196 max_irr = apic_find_highest_irr(apic);
1197 if (max_irr < 0)
1198 max_irr = 0;
1199 max_isr = apic_find_highest_isr(apic);
1200 if (max_isr < 0)
1201 max_isr = 0;
1202 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1203
1204 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1205 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1206 kunmap_atomic(vapic, KM_USER0);
1207}
1208
1209void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1210{
1211 if (!irqchip_in_kernel(vcpu->kvm))
1212 return;
1213
1214 vcpu->arch.apic->vapic_addr = vapic_addr;
1215}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001216
1217int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1218{
1219 struct kvm_lapic *apic = vcpu->arch.apic;
1220 u32 reg = (msr - APIC_BASE_MSR) << 4;
1221
1222 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1223 return 1;
1224
1225 /* if this is ICR write vector before command */
1226 if (msr == 0x830)
1227 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1228 return apic_reg_write(apic, reg, (u32)data);
1229}
1230
1231int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1232{
1233 struct kvm_lapic *apic = vcpu->arch.apic;
1234 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1235
1236 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1237 return 1;
1238
1239 if (apic_reg_read(apic, reg, 4, &low))
1240 return 1;
1241 if (msr == 0x830)
1242 apic_reg_read(apic, APIC_ICR2, 4, &high);
1243
1244 *data = (((u64)high) << 32) | low;
1245
1246 return 0;
1247}