blob: ffe9c2b6431bd5c0cb1e9982afe84e13a82e2043 [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010025#include <linux/irqchip/arm-gic-v3.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000026
27#include <asm/assembler.h>
28#include <asm/ptrace.h>
29#include <asm/asm-offsets.h>
Catalin Marinasc218bca2014-03-26 18:25:55 +000030#include <asm/cache.h>
Javi Merino0359b0e2012-08-29 18:32:18 +010031#include <asm/cputype.h>
Suzuki K. Poulose87d15872015-10-19 14:19:27 +010032#include <asm/kernel-pgtable.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000033#include <asm/memory.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000034#include <asm/pgtable-hwdef.h>
35#include <asm/pgtable.h>
36#include <asm/page.h>
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +010037#include <asm/sysreg.h>
38#include <asm/thread_info.h>
Marc Zyngierf35a9202012-10-26 15:40:05 +010039#include <asm/virt.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000040
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +010041#define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
Catalin Marinas9703d9d2012-03-05 11:49:27 +000042
Ard Biesheuvel41903122014-08-13 18:53:03 +010043#if (TEXT_OFFSET & 0xfff) != 0
44#error TEXT_OFFSET must be at least 4KB aligned
45#elif (PAGE_OFFSET & 0x1fffff) != 0
Mark Rutlandda57a362014-06-24 16:51:37 +010046#error PAGE_OFFSET must be at least 2MB aligned
Ard Biesheuvel41903122014-08-13 18:53:03 +010047#elif TEXT_OFFSET > 0x1fffff
Mark Rutlandda57a362014-06-24 16:51:37 +010048#error TEXT_OFFSET must be less than 2MB
Catalin Marinas9703d9d2012-03-05 11:49:27 +000049#endif
50
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +010051#define KERNEL_START _text
Catalin Marinas9703d9d2012-03-05 11:49:27 +000052#define KERNEL_END _end
53
54/*
Catalin Marinas9703d9d2012-03-05 11:49:27 +000055 * Kernel startup entry point.
56 * ---------------------------
57 *
58 * The requirements are:
59 * MMU = off, D-cache = off, I-cache = on or off,
60 * x0 = physical address to the FDT blob.
61 *
62 * This code is mostly position independent so you call this at
63 * __pa(PAGE_OFFSET + TEXT_OFFSET).
64 *
65 * Note that the callee-saved registers are used for storing variables
66 * that are useful before the MMU is enabled. The allocations are described
67 * in the entry routines.
68 */
69 __HEAD
70
71 /*
72 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
73 */
Mark Salter3c7f2552014-04-15 22:47:52 -040074#ifdef CONFIG_EFI
75efi_head:
76 /*
77 * This add instruction has no meaningful effect except that
78 * its opcode forms the magic "MZ" signature required by UEFI.
79 */
80 add x13, x18, #0x16
81 b stext
82#else
Catalin Marinas9703d9d2012-03-05 11:49:27 +000083 b stext // branch to kernel start, magic
84 .long 0 // reserved
Mark Salter3c7f2552014-04-15 22:47:52 -040085#endif
Mark Rutlanda2c1d732014-06-24 16:51:36 +010086 .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
87 .quad _kernel_size_le // Effective size of kernel image, little-endian
88 .quad _kernel_flags_le // Informative flags, little-endian
Roy Franz4370eec2013-08-15 00:10:00 +010089 .quad 0 // reserved
90 .quad 0 // reserved
91 .quad 0 // reserved
92 .byte 0x41 // Magic number, "ARM\x64"
93 .byte 0x52
94 .byte 0x4d
95 .byte 0x64
Mark Salter3c7f2552014-04-15 22:47:52 -040096#ifdef CONFIG_EFI
97 .long pe_header - efi_head // Offset to the PE header.
98#else
Roy Franz4370eec2013-08-15 00:10:00 +010099 .word 0 // reserved
Mark Salter3c7f2552014-04-15 22:47:52 -0400100#endif
101
102#ifdef CONFIG_EFI
Ard Biesheuvele8f30102015-10-08 20:02:04 +0100103 .globl __efistub_stext_offset
104 .set __efistub_stext_offset, stext - efi_head
Mark Salter3c7f2552014-04-15 22:47:52 -0400105 .align 3
106pe_header:
107 .ascii "PE"
108 .short 0
109coff_header:
110 .short 0xaa64 // AArch64
111 .short 2 // nr_sections
112 .long 0 // TimeDateStamp
113 .long 0 // PointerToSymbolTable
114 .long 1 // NumberOfSymbols
115 .short section_table - optional_header // SizeOfOptionalHeader
116 .short 0x206 // Characteristics.
117 // IMAGE_FILE_DEBUG_STRIPPED |
118 // IMAGE_FILE_EXECUTABLE_IMAGE |
119 // IMAGE_FILE_LINE_NUMS_STRIPPED
120optional_header:
121 .short 0x20b // PE32+ format
122 .byte 0x02 // MajorLinkerVersion
123 .byte 0x14 // MinorLinkerVersion
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100124 .long _end - stext // SizeOfCode
Mark Salter3c7f2552014-04-15 22:47:52 -0400125 .long 0 // SizeOfInitializedData
126 .long 0 // SizeOfUninitializedData
Ard Biesheuvele8f30102015-10-08 20:02:04 +0100127 .long __efistub_entry - efi_head // AddressOfEntryPoint
128 .long __efistub_stext_offset // BaseOfCode
Mark Salter3c7f2552014-04-15 22:47:52 -0400129
130extra_header_fields:
131 .quad 0 // ImageBase
Ard Biesheuvelea6bc802014-10-10 11:25:24 +0200132 .long 0x1000 // SectionAlignment
Ard Biesheuvela352ea32014-10-10 18:42:55 +0200133 .long PECOFF_FILE_ALIGNMENT // FileAlignment
Mark Salter3c7f2552014-04-15 22:47:52 -0400134 .short 0 // MajorOperatingSystemVersion
135 .short 0 // MinorOperatingSystemVersion
136 .short 0 // MajorImageVersion
137 .short 0 // MinorImageVersion
138 .short 0 // MajorSubsystemVersion
139 .short 0 // MinorSubsystemVersion
140 .long 0 // Win32VersionValue
141
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100142 .long _end - efi_head // SizeOfImage
Mark Salter3c7f2552014-04-15 22:47:52 -0400143
144 // Everything before the kernel image is considered part of the header
Ard Biesheuvele8f30102015-10-08 20:02:04 +0100145 .long __efistub_stext_offset // SizeOfHeaders
Mark Salter3c7f2552014-04-15 22:47:52 -0400146 .long 0 // CheckSum
147 .short 0xa // Subsystem (EFI application)
148 .short 0 // DllCharacteristics
149 .quad 0 // SizeOfStackReserve
150 .quad 0 // SizeOfStackCommit
151 .quad 0 // SizeOfHeapReserve
152 .quad 0 // SizeOfHeapCommit
153 .long 0 // LoaderFlags
154 .long 0x6 // NumberOfRvaAndSizes
155
156 .quad 0 // ExportTable
157 .quad 0 // ImportTable
158 .quad 0 // ResourceTable
159 .quad 0 // ExceptionTable
160 .quad 0 // CertificationTable
161 .quad 0 // BaseRelocationTable
162
163 // Section table
164section_table:
165
166 /*
167 * The EFI application loader requires a relocation section
168 * because EFI applications must be relocatable. This is a
169 * dummy section as far as we are concerned.
170 */
171 .ascii ".reloc"
172 .byte 0
173 .byte 0 // end of 0 padding of section name
174 .long 0
175 .long 0
176 .long 0 // SizeOfRawData
177 .long 0 // PointerToRawData
178 .long 0 // PointerToRelocations
179 .long 0 // PointerToLineNumbers
180 .short 0 // NumberOfRelocations
181 .short 0 // NumberOfLineNumbers
182 .long 0x42100040 // Characteristics (section flags)
183
184
185 .ascii ".text"
186 .byte 0
187 .byte 0
188 .byte 0 // end of 0 padding of section name
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100189 .long _end - stext // VirtualSize
Ard Biesheuvele8f30102015-10-08 20:02:04 +0100190 .long __efistub_stext_offset // VirtualAddress
Mark Salter3c7f2552014-04-15 22:47:52 -0400191 .long _edata - stext // SizeOfRawData
Ard Biesheuvele8f30102015-10-08 20:02:04 +0100192 .long __efistub_stext_offset // PointerToRawData
Mark Salter3c7f2552014-04-15 22:47:52 -0400193
194 .long 0 // PointerToRelocations (0 for executables)
195 .long 0 // PointerToLineNumbers (0 for executables)
196 .short 0 // NumberOfRelocations (0 for executables)
197 .short 0 // NumberOfLineNumbers (0 for executables)
198 .long 0xe0500020 // Characteristics (section flags)
Ard Biesheuvelea6bc802014-10-10 11:25:24 +0200199
200 /*
201 * EFI will load stext onwards at the 4k section alignment
202 * described in the PE/COFF header. To ensure that instruction
203 * sequences using an adrp and a :lo12: immediate will function
204 * correctly at this alignment, we must ensure that stext is
205 * placed at a 4k boundary in the Image to begin with.
206 */
207 .align 12
Mark Salter3c7f2552014-04-15 22:47:52 -0400208#endif
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000209
210ENTRY(stext)
Ard Biesheuvelda9c1772015-03-17 10:55:12 +0100211 bl preserve_boot_args
Matthew Leach828e9832013-10-11 14:52:16 +0100212 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +0100213 adrp x24, __PHYS_OFFSET
Matthew Leach828e9832013-10-11 14:52:16 +0100214 bl set_cpu_boot_mode_flag
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000215 bl __create_page_tables // x25=TTBR0, x26=TTBR1
216 /*
Marc Zyngiera591ede2015-03-18 14:55:20 +0000217 * The following calls CPU setup code, see arch/arm64/mm/proc.S for
218 * details.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000219 * On return, the CPU will be ready for the MMU to be turned on and
220 * the TCR will have been set.
221 */
Ard Biesheuvela871d352015-03-04 11:51:48 +0100222 ldr x27, =__mmap_switched // address to jump to after
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000223 // MMU has been enabled
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100224 adr_l lr, __enable_mmu // return (PIC) address
Marc Zyngiera591ede2015-03-18 14:55:20 +0000225 b __cpu_setup // initialise processor
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000226ENDPROC(stext)
227
228/*
Ard Biesheuvelda9c1772015-03-17 10:55:12 +0100229 * Preserve the arguments passed by the bootloader in x0 .. x3
230 */
231preserve_boot_args:
232 mov x21, x0 // x21=FDT
233
234 adr_l x0, boot_args // record the contents of
235 stp x21, x1, [x0] // x0 .. x3 at kernel entry
236 stp x2, x3, [x0, #16]
237
238 dmb sy // needed before dc ivac with
239 // MMU off
240
241 add x1, x0, #0x20 // 4 x 8 bytes
242 b __inval_cache_range // tail call
243ENDPROC(preserve_boot_args)
244
245/*
Laura Abbott034edab2014-11-21 13:50:41 -0800246 * Macro to create a table entry to the next page.
247 *
248 * tbl: page table address
249 * virt: virtual address
250 * shift: #imm page table shift
251 * ptrs: #imm pointers per table page
252 *
253 * Preserves: virt
254 * Corrupts: tmp1, tmp2
255 * Returns: tbl -> next level table page address
256 */
257 .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
258 lsr \tmp1, \virt, #\shift
259 and \tmp1, \tmp1, #\ptrs - 1 // table index
260 add \tmp2, \tbl, #PAGE_SIZE
261 orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
262 str \tmp2, [\tbl, \tmp1, lsl #3]
263 add \tbl, \tbl, #PAGE_SIZE // next level table page
264 .endm
265
266/*
267 * Macro to populate the PGD (and possibily PUD) for the corresponding
268 * block entry in the next level (tbl) for the given virtual address.
269 *
270 * Preserves: tbl, next, virt
271 * Corrupts: tmp1, tmp2
272 */
273 .macro create_pgd_entry, tbl, virt, tmp1, tmp2
274 create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
Suzuki K. Poulose6a3fd402015-10-19 14:19:31 +0100275#if SWAPPER_PGTABLE_LEVELS > 3
276 create_table_entry \tbl, \virt, PUD_SHIFT, PTRS_PER_PUD, \tmp1, \tmp2
277#endif
278#if SWAPPER_PGTABLE_LEVELS > 2
Suzuki K. Poulose87d15872015-10-19 14:19:27 +0100279 create_table_entry \tbl, \virt, SWAPPER_TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
Laura Abbott034edab2014-11-21 13:50:41 -0800280#endif
281 .endm
282
283/*
284 * Macro to populate block entries in the page table for the start..end
285 * virtual range (inclusive).
286 *
287 * Preserves: tbl, flags
288 * Corrupts: phys, start, end, pstate
289 */
290 .macro create_block_map, tbl, flags, phys, start, end
Suzuki K. Poulose87d15872015-10-19 14:19:27 +0100291 lsr \phys, \phys, #SWAPPER_BLOCK_SHIFT
292 lsr \start, \start, #SWAPPER_BLOCK_SHIFT
Laura Abbott034edab2014-11-21 13:50:41 -0800293 and \start, \start, #PTRS_PER_PTE - 1 // table index
Suzuki K. Poulose87d15872015-10-19 14:19:27 +0100294 orr \phys, \flags, \phys, lsl #SWAPPER_BLOCK_SHIFT // table entry
295 lsr \end, \end, #SWAPPER_BLOCK_SHIFT
Laura Abbott034edab2014-11-21 13:50:41 -0800296 and \end, \end, #PTRS_PER_PTE - 1 // table end index
2979999: str \phys, [\tbl, \start, lsl #3] // store the entry
298 add \start, \start, #1 // next entry
Suzuki K. Poulose87d15872015-10-19 14:19:27 +0100299 add \phys, \phys, #SWAPPER_BLOCK_SIZE // next block
Laura Abbott034edab2014-11-21 13:50:41 -0800300 cmp \start, \end
301 b.ls 9999b
302 .endm
303
304/*
305 * Setup the initial page tables. We only setup the barest amount which is
306 * required to get the kernel running. The following sections are required:
307 * - identity mapping to enable the MMU (low address, TTBR0)
308 * - first few MB of the kernel linear mapping to jump to once the MMU has
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +0200309 * been enabled
Laura Abbott034edab2014-11-21 13:50:41 -0800310 */
311__create_page_tables:
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +0100312 adrp x25, idmap_pg_dir
313 adrp x26, swapper_pg_dir
Laura Abbott034edab2014-11-21 13:50:41 -0800314 mov x27, lr
315
316 /*
317 * Invalidate the idmap and swapper page tables to avoid potential
318 * dirty cache lines being evicted.
319 */
320 mov x0, x25
321 add x1, x26, #SWAPPER_DIR_SIZE
322 bl __inval_cache_range
323
324 /*
325 * Clear the idmap and swapper page tables.
326 */
327 mov x0, x25
328 add x6, x26, #SWAPPER_DIR_SIZE
3291: stp xzr, xzr, [x0], #16
330 stp xzr, xzr, [x0], #16
331 stp xzr, xzr, [x0], #16
332 stp xzr, xzr, [x0], #16
333 cmp x0, x6
334 b.lo 1b
335
Suzuki K. Poulose87d15872015-10-19 14:19:27 +0100336 ldr x7, =SWAPPER_MM_MMUFLAGS
Laura Abbott034edab2014-11-21 13:50:41 -0800337
338 /*
339 * Create the identity mapping.
340 */
341 mov x0, x25 // idmap_pg_dir
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200342 adrp x3, __idmap_text_start // __pa(__idmap_text_start)
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000343
344#ifndef CONFIG_ARM64_VA_BITS_48
345#define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
346#define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
347
348 /*
349 * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
350 * created that covers system RAM if that is located sufficiently high
351 * in the physical address space. So for the ID map, use an extended
352 * virtual range in that case, by configuring an additional translation
353 * level.
354 * First, we have to verify our assumption that the current value of
355 * VA_BITS was chosen such that all translation levels are fully
356 * utilised, and that lowering T0SZ will always result in an additional
357 * translation level to be configured.
358 */
359#if VA_BITS != EXTRA_SHIFT
360#error "Mismatch between VA_BITS and page size/number of translation levels"
361#endif
362
363 /*
364 * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200365 * entire ID map region can be mapped. As T0SZ == (64 - #bits used),
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000366 * this number conveniently equals the number of leading zeroes in
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200367 * the physical address of __idmap_text_end.
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000368 */
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200369 adrp x5, __idmap_text_end
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000370 clz x5, x5
371 cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
372 b.ge 1f // .. then skip additional level
373
Mark Rutland0c208562015-03-24 15:10:21 +0000374 adr_l x6, idmap_t0sz
375 str x5, [x6]
376 dmb sy
377 dc ivac, x6 // Invalidate potentially stale cache line
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000378
379 create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
3801:
381#endif
382
Laura Abbott034edab2014-11-21 13:50:41 -0800383 create_pgd_entry x0, x3, x5, x6
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200384 mov x5, x3 // __pa(__idmap_text_start)
385 adr_l x6, __idmap_text_end // __pa(__idmap_text_end)
Laura Abbott034edab2014-11-21 13:50:41 -0800386 create_block_map x0, x7, x3, x5, x6
387
388 /*
389 * Map the kernel image (starting with PHYS_OFFSET).
390 */
391 mov x0, x26 // swapper_pg_dir
392 mov x5, #PAGE_OFFSET
393 create_pgd_entry x0, x5, x3, x6
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +0100394 ldr x6, =KERNEL_END // __va(KERNEL_END)
Laura Abbott034edab2014-11-21 13:50:41 -0800395 mov x3, x24 // phys offset
396 create_block_map x0, x7, x3, x5, x6
397
398 /*
Laura Abbott034edab2014-11-21 13:50:41 -0800399 * Since the page tables have been populated with non-cacheable
400 * accesses (MMU disabled), invalidate the idmap and swapper page
401 * tables again to remove any speculatively loaded cache lines.
402 */
403 mov x0, x25
404 add x1, x26, #SWAPPER_DIR_SIZE
Mark Rutland91d57152015-03-24 13:50:27 +0000405 dmb sy
Laura Abbott034edab2014-11-21 13:50:41 -0800406 bl __inval_cache_range
407
408 mov lr, x27
409 ret
410ENDPROC(__create_page_tables)
411 .ltorg
412
Laura Abbott034edab2014-11-21 13:50:41 -0800413/*
Ard Biesheuvela871d352015-03-04 11:51:48 +0100414 * The following fragment of code is executed with the MMU enabled.
Laura Abbott034edab2014-11-21 13:50:41 -0800415 */
Ard Biesheuvela871d352015-03-04 11:51:48 +0100416 .set initial_sp, init_thread_union + THREAD_START_SP
Laura Abbott034edab2014-11-21 13:50:41 -0800417__mmap_switched:
Mark Rutland2a803c42016-01-06 11:05:27 +0000418 // Clear BSS
419 adr_l x0, __bss_start
420 mov x1, xzr
421 adr_l x2, __bss_stop
422 sub x2, x2, x0
423 bl __pi_memset
Laura Abbott034edab2014-11-21 13:50:41 -0800424
Ard Biesheuvela871d352015-03-04 11:51:48 +0100425 adr_l sp, initial_sp, x4
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000426 mov x4, sp
427 and x4, x4, #~(THREAD_SIZE - 1)
428 msr sp_el0, x4 // Save thread_info
Ard Biesheuvela871d352015-03-04 11:51:48 +0100429 str_l x21, __fdt_pointer, x5 // Save FDT pointer
430 str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
Laura Abbott034edab2014-11-21 13:50:41 -0800431 mov x29, #0
Andrey Ryabinin39d114d2015-10-12 18:52:58 +0300432#ifdef CONFIG_KASAN
433 bl kasan_early_init
434#endif
Laura Abbott034edab2014-11-21 13:50:41 -0800435 b start_kernel
436ENDPROC(__mmap_switched)
437
438/*
439 * end early head section, begin head code that is also used for
440 * hotplug and needs to have the same protections as the text region
441 */
442 .section ".text","ax"
443/*
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000444 * If we're fortunate enough to boot at EL2, ensure that the world is
445 * sane before dropping to EL1.
Matthew Leach828e9832013-10-11 14:52:16 +0100446 *
447 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
448 * booted in EL1 or EL2 respectively.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000449 */
450ENTRY(el2_setup)
451 mrs x0, CurrentEL
Marc Zyngier974c8e42014-06-06 14:16:21 +0100452 cmp x0, #CurrentEL_EL2
Matthew Leach9cf71722013-10-11 14:52:17 +0100453 b.ne 1f
454 mrs x0, sctlr_el2
455CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
456CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
457 msr sctlr_el2, x0
458 b 2f
4591: mrs x0, sctlr_el1
460CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
461CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
462 msr sctlr_el1, x0
Matthew Leach828e9832013-10-11 14:52:16 +0100463 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
Matthew Leach9cf71722013-10-11 14:52:17 +0100464 isb
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000465 ret
466
467 /* Hyp configuration. */
Matthew Leach9cf71722013-10-11 14:52:17 +01004682: mov x0, #(1 << 31) // 64-bit EL1
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000469 msr hcr_el2, x0
470
471 /* Generic timers. */
472 mrs x0, cnthctl_el2
473 orr x0, x0, #3 // Enable EL1 physical timers
474 msr cnthctl_el2, x0
Will Deacon1f75ff02012-11-29 22:48:31 +0000475 msr cntvoff_el2, xzr // Clear virtual offset
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000476
Marc Zyngier021f6532014-06-30 16:01:31 +0100477#ifdef CONFIG_ARM_GIC_V3
478 /* GICv3 system register access */
479 mrs x0, id_aa64pfr0_el1
480 ubfx x0, x0, #24, #4
481 cmp x0, #1
482 b.ne 3f
483
Catalin Marinas72c58392014-07-24 14:14:42 +0100484 mrs_s x0, ICC_SRE_EL2
Marc Zyngier021f6532014-06-30 16:01:31 +0100485 orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
486 orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
Catalin Marinas72c58392014-07-24 14:14:42 +0100487 msr_s ICC_SRE_EL2, x0
Marc Zyngier021f6532014-06-30 16:01:31 +0100488 isb // Make sure SRE is now set
Marc Zyngierd2719762015-09-30 11:39:59 +0100489 mrs_s x0, ICC_SRE_EL2 // Read SRE back,
490 tbz x0, #0, 3f // and check that it sticks
Catalin Marinas72c58392014-07-24 14:14:42 +0100491 msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
Marc Zyngier021f6532014-06-30 16:01:31 +0100492
4933:
494#endif
495
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000496 /* Populate ID registers. */
497 mrs x0, midr_el1
498 mrs x1, mpidr_el1
499 msr vpidr_el2, x0
500 msr vmpidr_el2, x1
501
502 /* sctlr_el1 */
503 mov x0, #0x0800 // Set/clear RES{1,0} bits
Matthew Leach9cf71722013-10-11 14:52:17 +0100504CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
505CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000506 msr sctlr_el1, x0
507
508 /* Coprocessor traps. */
509 mov x0, #0x33ff
510 msr cptr_el2, x0 // Disable copro. traps to EL2
511
512#ifdef CONFIG_COMPAT
513 msr hstr_el2, xzr // Disable CP15 traps to EL2
514#endif
515
Will Deacond10bcd42015-09-02 18:49:28 +0100516 /* EL2 debug */
517 mrs x0, pmcr_el0 // Disable debug access traps
518 ubfx x0, x0, #11, #5 // to EL2 and allow access to
519 msr mdcr_el2, x0 // all PMU counters from EL1
520
Marc Zyngier7dbfbe52012-11-06 19:27:59 +0000521 /* Stage-2 translation */
522 msr vttbr_el2, xzr
523
Marc Zyngier712c6ff2012-10-19 17:46:27 +0100524 /* Hypervisor stub */
Laura Abbottac2dec52014-11-21 21:50:39 +0000525 adrp x0, __hyp_stub_vectors
526 add x0, x0, #:lo12:__hyp_stub_vectors
Marc Zyngier712c6ff2012-10-19 17:46:27 +0100527 msr vbar_el2, x0
528
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000529 /* spsr */
530 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
531 PSR_MODE_EL1h)
532 msr spsr_el2, x0
533 msr elr_el2, lr
Matthew Leach828e9832013-10-11 14:52:16 +0100534 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000535 eret
536ENDPROC(el2_setup)
537
Marc Zyngierf35a9202012-10-26 15:40:05 +0100538/*
Matthew Leach828e9832013-10-11 14:52:16 +0100539 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
540 * in x20. See arch/arm64/include/asm/virt.h for more info.
541 */
542ENTRY(set_cpu_boot_mode_flag)
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +0100543 adr_l x1, __boot_cpu_mode
Matthew Leach828e9832013-10-11 14:52:16 +0100544 cmp w20, #BOOT_CPU_MODE_EL2
545 b.ne 1f
546 add x1, x1, #4
Will Deacond0488592014-05-02 16:24:13 +01005471: str w20, [x1] // This CPU has booted in EL1
548 dmb sy
549 dc ivac, x1 // Invalidate potentially stale cache line
Matthew Leach828e9832013-10-11 14:52:16 +0100550 ret
551ENDPROC(set_cpu_boot_mode_flag)
552
553/*
Marc Zyngierf35a9202012-10-26 15:40:05 +0100554 * We need to find out the CPU boot mode long after boot, so we need to
555 * store it in a writable variable.
556 *
557 * This is not in .bss, because we set it sufficiently early that the boot-time
558 * zeroing of .bss would clobber it.
559 */
Catalin Marinasc218bca2014-03-26 18:25:55 +0000560 .pushsection .data..cacheline_aligned
Catalin Marinasc218bca2014-03-26 18:25:55 +0000561 .align L1_CACHE_SHIFT
Ard Biesheuvel947bb752015-03-13 16:21:18 +0100562ENTRY(__boot_cpu_mode)
Marc Zyngierf35a9202012-10-26 15:40:05 +0100563 .long BOOT_CPU_MODE_EL2
Mark Rutland424a3832015-03-13 16:14:36 +0000564 .long BOOT_CPU_MODE_EL1
Marc Zyngierf35a9202012-10-26 15:40:05 +0100565 .popsection
566
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000567 /*
568 * This provides a "holding pen" for platforms to hold all secondary
569 * cores are held until we're ready for them to initialise.
570 */
571ENTRY(secondary_holding_pen)
Matthew Leach828e9832013-10-11 14:52:16 +0100572 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
Matthew Leach828e9832013-10-11 14:52:16 +0100573 bl set_cpu_boot_mode_flag
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000574 mrs x0, mpidr_el1
Javi Merino0359b0e2012-08-29 18:32:18 +0100575 ldr x1, =MPIDR_HWID_BITMASK
576 and x0, x0, x1
Ard Biesheuvelb1c98292015-03-10 15:00:03 +0100577 adr_l x3, secondary_holding_pen_release
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000578pen: ldr x4, [x3]
579 cmp x4, x0
580 b.eq secondary_startup
581 wfe
582 b pen
583ENDPROC(secondary_holding_pen)
Mark Rutland652af892013-10-24 20:30:16 +0100584
585 /*
586 * Secondary entry point that jumps straight into the kernel. Only to
587 * be used where CPUs are brought online dynamically by the kernel.
588 */
589ENTRY(secondary_entry)
Mark Rutland652af892013-10-24 20:30:16 +0100590 bl el2_setup // Drop to EL1
Lorenzo Pieralisi85cc00e2013-11-18 18:56:42 +0000591 bl set_cpu_boot_mode_flag
Mark Rutland652af892013-10-24 20:30:16 +0100592 b secondary_startup
593ENDPROC(secondary_entry)
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000594
595ENTRY(secondary_startup)
596 /*
597 * Common entry point for secondary CPUs.
598 */
Ard Biesheuvel6f4d57f2015-03-17 09:14:29 +0100599 adrp x25, idmap_pg_dir
600 adrp x26, swapper_pg_dir
Marc Zyngiera591ede2015-03-18 14:55:20 +0000601 bl __cpu_setup // initialise processor
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000602
603 ldr x21, =secondary_data
604 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
605 b __enable_mmu
606ENDPROC(secondary_startup)
607
608ENTRY(__secondary_switched)
609 ldr x0, [x21] // get secondary_data.stack
610 mov sp, x0
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000611 and x0, x0, #~(THREAD_SIZE - 1)
612 msr sp_el0, x0 // save thread_info
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000613 mov x29, #0
614 b secondary_start_kernel
615ENDPROC(__secondary_switched)
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000616
617/*
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100618 * Enable the MMU.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000619 *
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100620 * x0 = SCTLR_EL1 value for turning on the MMU.
621 * x27 = *virtual* address to jump to upon completion
622 *
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100623 * Other registers depend on the function called upon completion.
624 *
625 * Checks if the selected granule size is supported by the CPU.
626 * If it isn't, park the CPU
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000627 */
Ard Biesheuvel5dfe9d72015-06-01 13:40:33 +0200628 .section ".idmap.text", "ax"
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000629__enable_mmu:
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100630 mrs x1, ID_AA64MMFR0_EL1
631 ubfx x2, x1, #ID_AA64MMFR0_TGRAN_SHIFT, 4
632 cmp x2, #ID_AA64MMFR0_TGRAN_SUPPORTED
633 b.ne __no_granule_support
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000634 ldr x5, =vectors
635 msr vbar_el1, x5
636 msr ttbr0_el1, x25 // load TTBR0
637 msr ttbr1_el1, x26 // load TTBR1
638 isb
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000639 msr sctlr_el1, x0
640 isb
Will Deacon8ec41982015-08-04 17:49:36 +0100641 /*
642 * Invalidate the local I-cache so that any instructions fetched
643 * speculatively from the PoC are discarded, since they may have
644 * been dynamically patched at the PoU.
645 */
646 ic iallu
647 dsb nsh
648 isb
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000649 br x27
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100650ENDPROC(__enable_mmu)
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100651
652__no_granule_support:
653 wfe
654 b __no_granule_support
655ENDPROC(__no_granule_support)