blob: db95a55d59369e9e2bb2acab64f8c14213597d1e [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
Avi Kivitya9945542011-09-13 10:45:41 +030032 * Operand types
33 */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030034#define OpNone 0ull
35#define OpImplicit 1ull /* No generic decode */
36#define OpReg 2ull /* Register */
37#define OpMem 3ull /* Memory */
38#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
39#define OpDI 5ull /* ES:DI/EDI/RDI */
40#define OpMem64 6ull /* Memory, 64-bit */
41#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
42#define OpDX 8ull /* DX register */
Avi Kivity4dd6a572011-09-13 10:45:43 +030043#define OpCL 9ull /* CL register (for shifts) */
44#define OpImmByte 10ull /* 8-bit sign extended immediate */
45#define OpOne 11ull /* Implied 1 */
46#define OpImm 12ull /* Sign extended immediate */
Avi Kivity0fe59122011-09-13 10:45:47 +030047#define OpMem16 13ull /* Memory operand (16-bit). */
48#define OpMem32 14ull /* Memory operand (32-bit). */
49#define OpImmU 15ull /* Immediate operand, zero extended */
50#define OpSI 16ull /* SI/ESI/RSI */
51#define OpImmFAddr 17ull /* Immediate far address */
52#define OpMemFAddr 18ull /* Far address in memory */
53#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
Avi Kivityc191a7a2011-09-13 10:45:49 +030054#define OpES 20ull /* ES */
55#define OpCS 21ull /* CS */
56#define OpSS 22ull /* SS */
57#define OpDS 23ull /* DS */
58#define OpFS 24ull /* FS */
59#define OpGS 25ull /* GS */
Avi Kivity28867ce2012-01-16 15:08:44 +020060#define OpMem8 26ull /* 8-bit zero extended memory operand */
Avi Kivitya9945542011-09-13 10:45:41 +030061
Avi Kivity0fe59122011-09-13 10:45:47 +030062#define OpBits 5 /* Width of operand field */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030063#define OpMask ((1ull << OpBits) - 1)
Avi Kivitya9945542011-09-13 10:45:41 +030064
65/*
Avi Kivity6aa8b732006-12-10 02:21:36 -080066 * Opcode effective-address decode tables.
67 * Note that we only emulate instructions that have at least one memory
68 * operand (excluding implicit stack references). We assume that stack
69 * references and instruction fetches will never occur in special memory
70 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
71 * not be handled.
72 */
73
74/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030075#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080076/* Destination operand type. */
Avi Kivitya9945542011-09-13 10:45:41 +030077#define DstShift 1
78#define ImplicitOps (OpImplicit << DstShift)
79#define DstReg (OpReg << DstShift)
80#define DstMem (OpMem << DstShift)
81#define DstAcc (OpAcc << DstShift)
82#define DstDI (OpDI << DstShift)
83#define DstMem64 (OpMem64 << DstShift)
84#define DstImmUByte (OpImmUByte << DstShift)
85#define DstDX (OpDX << DstShift)
86#define DstMask (OpMask << DstShift)
Avi Kivity6aa8b732006-12-10 02:21:36 -080087/* Source operand type. */
Avi Kivity0fe59122011-09-13 10:45:47 +030088#define SrcShift 6
89#define SrcNone (OpNone << SrcShift)
90#define SrcReg (OpReg << SrcShift)
91#define SrcMem (OpMem << SrcShift)
92#define SrcMem16 (OpMem16 << SrcShift)
93#define SrcMem32 (OpMem32 << SrcShift)
94#define SrcImm (OpImm << SrcShift)
95#define SrcImmByte (OpImmByte << SrcShift)
96#define SrcOne (OpOne << SrcShift)
97#define SrcImmUByte (OpImmUByte << SrcShift)
98#define SrcImmU (OpImmU << SrcShift)
99#define SrcSI (OpSI << SrcShift)
100#define SrcImmFAddr (OpImmFAddr << SrcShift)
101#define SrcMemFAddr (OpMemFAddr << SrcShift)
102#define SrcAcc (OpAcc << SrcShift)
103#define SrcImmU16 (OpImmU16 << SrcShift)
104#define SrcDX (OpDX << SrcShift)
Avi Kivity28867ce2012-01-16 15:08:44 +0200105#define SrcMem8 (OpMem8 << SrcShift)
Avi Kivity0fe59122011-09-13 10:45:47 +0300106#define SrcMask (OpMask << SrcShift)
Marcelo Tosatti221192b2011-05-30 15:23:14 -0300107#define BitOp (1<<11)
108#define MemAbs (1<<12) /* Memory operand is absolute displacement */
109#define String (1<<13) /* String instruction (rep capable) */
110#define Stack (1<<14) /* Stack instruction (push/pop) */
111#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
112#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
113#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
114#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
115#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
116#define Sse (1<<18) /* SSE Vector instruction */
Avi Kivity20c29ff2011-09-13 10:45:44 +0300117/* Generic ModRM decode. */
118#define ModRM (1<<19)
119/* Destination is only written; never read. */
120#define Mov (1<<20)
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300121/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +0200122#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Avi Kivityd8671622011-02-01 16:32:03 +0200123#define VendorSpecific (1<<22) /* Vendor specific instruction */
Avi Kivity5a506b12010-08-01 15:10:29 +0300124#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +0300125#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +0300126#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200127#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +0200128#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300129#define No64 (1<<28)
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +0800130#define PageTable (1 << 29) /* instruction used to write page table */
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +0100131/* Source 2 operand type */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +0800132#define Src2Shift (30)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300133#define Src2None (OpNone << Src2Shift)
134#define Src2CL (OpCL << Src2Shift)
135#define Src2ImmByte (OpImmByte << Src2Shift)
136#define Src2One (OpOne << Src2Shift)
137#define Src2Imm (OpImm << Src2Shift)
Avi Kivityc191a7a2011-09-13 10:45:49 +0300138#define Src2ES (OpES << Src2Shift)
139#define Src2CS (OpCS << Src2Shift)
140#define Src2SS (OpSS << Src2Shift)
141#define Src2DS (OpDS << Src2Shift)
142#define Src2FS (OpFS << Src2Shift)
143#define Src2GS (OpGS << Src2Shift)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300144#define Src2Mask (OpMask << Src2Shift)
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300145#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
Avi Kivity1c11b372012-04-09 18:39:59 +0300146#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
147#define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
148#define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800149
Avi Kivityd0e53322010-07-29 15:11:54 +0300150#define X2(x...) x, x
151#define X3(x...) X2(x), x
152#define X4(x...) X2(x), X2(x)
153#define X5(x...) X4(x), x
154#define X6(x...) X4(x), X2(x)
155#define X7(x...) X4(x), X3(x)
156#define X8(x...) X4(x), X4(x)
157#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300158
Avi Kivityd65b1de2010-07-29 15:11:35 +0300159struct opcode {
Avi Kivityb1ea50b2011-09-13 10:45:42 +0300160 u64 flags : 56;
161 u64 intercept : 8;
Avi Kivity120df892010-07-29 15:11:39 +0300162 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300163 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300164 struct opcode *group;
165 struct group_dual *gdual;
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200166 struct gprefix *gprefix;
Avi Kivity120df892010-07-29 15:11:39 +0300167 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200168 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300169};
170
171struct group_dual {
172 struct opcode mod012[8];
173 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300174};
175
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200176struct gprefix {
177 struct opcode pfx_no;
178 struct opcode pfx_66;
179 struct opcode pfx_f2;
180 struct opcode pfx_f3;
181};
182
Avi Kivity6aa8b732006-12-10 02:21:36 -0800183/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200184#define EFLG_ID (1<<21)
185#define EFLG_VIP (1<<20)
186#define EFLG_VIF (1<<19)
187#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200188#define EFLG_VM (1<<17)
189#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200190#define EFLG_IOPL (3<<12)
191#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192#define EFLG_OF (1<<11)
193#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200194#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200195#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800196#define EFLG_SF (1<<7)
197#define EFLG_ZF (1<<6)
198#define EFLG_AF (1<<4)
199#define EFLG_PF (1<<2)
200#define EFLG_CF (1<<0)
201
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300202#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
203#define EFLG_RESERVED_ONE_MASK 2
204
Avi Kivity6aa8b732006-12-10 02:21:36 -0800205/*
206 * Instruction emulation:
207 * Most instructions are emulated directly via a fragment of inline assembly
208 * code. This allows us to save/restore EFLAGS and thus very easily pick up
209 * any modified flags.
210 */
211
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800212#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213#define _LO32 "k" /* force 32-bit operand */
214#define _STK "%%rsp" /* stack pointer */
215#elif defined(__i386__)
216#define _LO32 "" /* force 32-bit operand */
217#define _STK "%%esp" /* stack pointer */
218#endif
219
220/*
221 * These EFLAGS bits are restored from saved value during emulation, and
222 * any changes are written back to the saved value after emulation.
223 */
224#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
225
226/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200227#define _PRE_EFLAGS(_sav, _msk, _tmp) \
228 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
229 "movl %"_sav",%"_LO32 _tmp"; " \
230 "push %"_tmp"; " \
231 "push %"_tmp"; " \
232 "movl %"_msk",%"_LO32 _tmp"; " \
233 "andl %"_LO32 _tmp",("_STK"); " \
234 "pushf; " \
235 "notl %"_LO32 _tmp"; " \
236 "andl %"_LO32 _tmp",("_STK"); " \
237 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
238 "pop %"_tmp"; " \
239 "orl %"_LO32 _tmp",("_STK"); " \
240 "popf; " \
241 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800242
243/* After executing instruction: write-back necessary bits in EFLAGS. */
244#define _POST_EFLAGS(_sav, _msk, _tmp) \
245 /* _sav |= EFLAGS & _msk; */ \
246 "pushf; " \
247 "pop %"_tmp"; " \
248 "andl %"_msk",%"_LO32 _tmp"; " \
249 "orl %"_LO32 _tmp",%"_sav"; "
250
Avi Kivitydda96d82008-11-26 15:14:10 +0200251#ifdef CONFIG_X86_64
252#define ON64(x) x
253#else
254#define ON64(x)
255#endif
256
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300257#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200258 do { \
259 __asm__ __volatile__ ( \
260 _PRE_EFLAGS("0", "4", "2") \
261 _op _suffix " %"_x"3,%1; " \
262 _POST_EFLAGS("0", "4", "2") \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300263 : "=m" ((ctxt)->eflags), \
264 "+q" (*(_dsttype*)&(ctxt)->dst.val), \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200265 "=&r" (_tmp) \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300266 : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200267 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200268
269
Avi Kivity6aa8b732006-12-10 02:21:36 -0800270/* Raw emulation: instruction has two explicit operands. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300271#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200272 do { \
273 unsigned long _tmp; \
274 \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300275 switch ((ctxt)->dst.bytes) { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200276 case 2: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300277 ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200278 break; \
279 case 4: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300280 ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200281 break; \
282 case 8: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300283 ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200284 break; \
285 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286 } while (0)
287
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300288#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800289 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200290 unsigned long _tmp; \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300291 switch ((ctxt)->dst.bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800292 case 1: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300293 ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800294 break; \
295 default: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300296 __emulate_2op_nobyte(ctxt, _op, \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800297 _wx, _wy, _lx, _ly, _qx, _qy); \
298 break; \
299 } \
300 } while (0)
301
302/* Source operand is byte-sized and may be restricted to just %cl. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300303#define emulate_2op_SrcB(ctxt, _op) \
304 __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800305
306/* Source operand is byte, word, long or quad sized. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300307#define emulate_2op_SrcV(ctxt, _op) \
308 __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800309
310/* Source operand is word, long or quad sized. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300311#define emulate_2op_SrcV_nobyte(ctxt, _op) \
312 __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800313
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100314/* Instruction has three operands and one operand is stored in ECX register */
Avi Kivity29053a62011-09-07 16:41:37 +0300315#define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
Avi Kivity72952612011-04-20 13:12:27 +0300316 do { \
317 unsigned long _tmp; \
Avi Kivity761441b2011-09-07 16:41:36 +0300318 _type _clv = (ctxt)->src2.val; \
319 _type _srcv = (ctxt)->src.val; \
320 _type _dstv = (ctxt)->dst.val; \
Avi Kivity72952612011-04-20 13:12:27 +0300321 \
322 __asm__ __volatile__ ( \
323 _PRE_EFLAGS("0", "5", "2") \
324 _op _suffix " %4,%1 \n" \
325 _POST_EFLAGS("0", "5", "2") \
Avi Kivity761441b2011-09-07 16:41:36 +0300326 : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
Avi Kivity72952612011-04-20 13:12:27 +0300327 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
328 ); \
329 \
Avi Kivity761441b2011-09-07 16:41:36 +0300330 (ctxt)->src2.val = (unsigned long) _clv; \
331 (ctxt)->src2.val = (unsigned long) _srcv; \
332 (ctxt)->dst.val = (unsigned long) _dstv; \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100333 } while (0)
334
Avi Kivity761441b2011-09-07 16:41:36 +0300335#define emulate_2op_cl(ctxt, _op) \
Avi Kivity72952612011-04-20 13:12:27 +0300336 do { \
Avi Kivity761441b2011-09-07 16:41:36 +0300337 switch ((ctxt)->dst.bytes) { \
Avi Kivity72952612011-04-20 13:12:27 +0300338 case 2: \
Avi Kivity29053a62011-09-07 16:41:37 +0300339 __emulate_2op_cl(ctxt, _op, "w", u16); \
Avi Kivity72952612011-04-20 13:12:27 +0300340 break; \
341 case 4: \
Avi Kivity29053a62011-09-07 16:41:37 +0300342 __emulate_2op_cl(ctxt, _op, "l", u32); \
Avi Kivity72952612011-04-20 13:12:27 +0300343 break; \
344 case 8: \
Avi Kivity29053a62011-09-07 16:41:37 +0300345 ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
Avi Kivity72952612011-04-20 13:12:27 +0300346 break; \
347 } \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100348 } while (0)
349
Avi Kivityd1eef452011-09-07 16:41:38 +0300350#define __emulate_1op(ctxt, _op, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800351 do { \
352 unsigned long _tmp; \
353 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200354 __asm__ __volatile__ ( \
355 _PRE_EFLAGS("0", "3", "2") \
356 _op _suffix " %1; " \
357 _POST_EFLAGS("0", "3", "2") \
Avi Kivityd1eef452011-09-07 16:41:38 +0300358 : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
Avi Kivitydda96d82008-11-26 15:14:10 +0200359 "=&r" (_tmp) \
360 : "i" (EFLAGS_MASK)); \
361 } while (0)
362
363/* Instruction has only one explicit operand (no source operand). */
Avi Kivityd1eef452011-09-07 16:41:38 +0300364#define emulate_1op(ctxt, _op) \
Avi Kivitydda96d82008-11-26 15:14:10 +0200365 do { \
Avi Kivityd1eef452011-09-07 16:41:38 +0300366 switch ((ctxt)->dst.bytes) { \
367 case 1: __emulate_1op(ctxt, _op, "b"); break; \
368 case 2: __emulate_1op(ctxt, _op, "w"); break; \
369 case 4: __emulate_1op(ctxt, _op, "l"); break; \
370 case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800371 } \
372 } while (0)
373
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300374#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
Avi Kivityf6b35972010-08-26 11:59:00 +0300375 do { \
376 unsigned long _tmp; \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300377 ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
378 ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
Avi Kivityf6b35972010-08-26 11:59:00 +0300379 \
380 __asm__ __volatile__ ( \
381 _PRE_EFLAGS("0", "5", "1") \
382 "1: \n\t" \
383 _op _suffix " %6; " \
384 "2: \n\t" \
385 _POST_EFLAGS("0", "5", "1") \
386 ".pushsection .fixup,\"ax\" \n\t" \
387 "3: movb $1, %4 \n\t" \
388 "jmp 2b \n\t" \
389 ".popsection \n\t" \
390 _ASM_EXTABLE(1b, 3b) \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300391 : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
392 "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
393 : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
394 "a" (*rax), "d" (*rdx)); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300395 } while (0)
396
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300397/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300398#define emulate_1op_rax_rdx(ctxt, _op, _ex) \
Avi Kivity72952612011-04-20 13:12:27 +0300399 do { \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300400 switch((ctxt)->src.bytes) { \
Avi Kivity72952612011-04-20 13:12:27 +0300401 case 1: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300402 __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
Avi Kivity72952612011-04-20 13:12:27 +0300403 break; \
404 case 2: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300405 __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
Avi Kivity72952612011-04-20 13:12:27 +0300406 break; \
407 case 4: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300408 __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300409 break; \
410 case 8: ON64( \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300411 __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300412 break; \
413 } \
414 } while (0)
415
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200416static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
417 enum x86_intercept intercept,
418 enum x86_intercept_stage stage)
419{
420 struct x86_instruction_info info = {
421 .intercept = intercept,
Avi Kivity9dac77f2011-06-01 15:34:25 +0300422 .rep_prefix = ctxt->rep_prefix,
423 .modrm_mod = ctxt->modrm_mod,
424 .modrm_reg = ctxt->modrm_reg,
425 .modrm_rm = ctxt->modrm_rm,
426 .src_val = ctxt->src.val64,
427 .src_bytes = ctxt->src.bytes,
428 .dst_bytes = ctxt->dst.bytes,
429 .ad_bytes = ctxt->ad_bytes,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200430 .next_rip = ctxt->eip,
431 };
432
Avi Kivity29535382011-04-20 13:37:53 +0300433 return ctxt->ops->intercept(ctxt, &info, stage);
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200434}
435
Avi Kivity9dac77f2011-06-01 15:34:25 +0300436static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800437{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300438 return (1UL << (ctxt->ad_bytes << 3)) - 1;
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800439}
440
Avi Kivity6aa8b732006-12-10 02:21:36 -0800441/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800442static inline unsigned long
Avi Kivity9dac77f2011-06-01 15:34:25 +0300443address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800444{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300445 if (ctxt->ad_bytes == sizeof(unsigned long))
Harvey Harrisone4706772008-02-19 07:40:38 -0800446 return reg;
447 else
Avi Kivity9dac77f2011-06-01 15:34:25 +0300448 return reg & ad_mask(ctxt);
Harvey Harrisone4706772008-02-19 07:40:38 -0800449}
450
451static inline unsigned long
Avi Kivity9dac77f2011-06-01 15:34:25 +0300452register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800453{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300454 return address_mask(ctxt, reg);
Harvey Harrisone4706772008-02-19 07:40:38 -0800455}
456
Harvey Harrison7a9572752008-02-19 07:40:41 -0800457static inline void
Avi Kivity9dac77f2011-06-01 15:34:25 +0300458register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
Harvey Harrison7a9572752008-02-19 07:40:41 -0800459{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300460 if (ctxt->ad_bytes == sizeof(unsigned long))
Harvey Harrison7a9572752008-02-19 07:40:41 -0800461 *reg += inc;
462 else
Avi Kivity9dac77f2011-06-01 15:34:25 +0300463 *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
Harvey Harrison7a9572752008-02-19 07:40:41 -0800464}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800465
Avi Kivity9dac77f2011-06-01 15:34:25 +0300466static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
Harvey Harrison7a9572752008-02-19 07:40:41 -0800467{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300468 register_address_increment(ctxt, &ctxt->_eip, rel);
Harvey Harrison7a9572752008-02-19 07:40:41 -0800469}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300470
Avi Kivity56697682011-04-03 14:08:51 +0300471static u32 desc_limit_scaled(struct desc_struct *desc)
472{
473 u32 limit = get_desc_limit(desc);
474
475 return desc->g ? (limit << 12) | 0xfff : limit;
476}
477
Avi Kivity9dac77f2011-06-01 15:34:25 +0300478static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300479{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300480 ctxt->has_seg_override = true;
481 ctxt->seg_override = seg;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300482}
483
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900484static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300485{
486 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
487 return 0;
488
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900489 return ctxt->ops->get_cached_segment_base(ctxt, seg);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300490}
491
Avi Kivity9dac77f2011-06-01 15:34:25 +0300492static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300493{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300494 if (!ctxt->has_seg_override)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300495 return 0;
496
Avi Kivity9dac77f2011-06-01 15:34:25 +0300497 return ctxt->seg_override;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300498}
499
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200500static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
501 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300502{
Avi Kivityda9cb572010-11-22 17:53:21 +0200503 ctxt->exception.vector = vec;
504 ctxt->exception.error_code = error;
505 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200506 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300507}
508
Joerg Roedel3b88e412011-04-04 12:39:29 +0200509static int emulate_db(struct x86_emulate_ctxt *ctxt)
510{
511 return emulate_exception(ctxt, DB_VECTOR, 0, false);
512}
513
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200514static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300515{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200516 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300517}
518
Avi Kivity618ff152011-04-03 12:32:09 +0300519static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
520{
521 return emulate_exception(ctxt, SS_VECTOR, err, true);
522}
523
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200524static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300525{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200526 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300527}
528
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200529static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300530{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200531 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300532}
533
Avi Kivity34d1f492010-08-26 11:59:01 +0300534static int emulate_de(struct x86_emulate_ctxt *ctxt)
535{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200536 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300537}
538
Avi Kivity12537912011-03-29 11:41:27 +0200539static int emulate_nm(struct x86_emulate_ctxt *ctxt)
540{
541 return emulate_exception(ctxt, NM_VECTOR, 0, false);
542}
543
Avi Kivity1aa36612011-04-27 13:20:30 +0300544static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
545{
546 u16 selector;
547 struct desc_struct desc;
548
549 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
550 return selector;
551}
552
553static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
554 unsigned seg)
555{
556 u16 dummy;
557 u32 base3;
558 struct desc_struct desc;
559
560 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
561 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
562}
563
Avi Kivity1c11b372012-04-09 18:39:59 +0300564/*
565 * x86 defines three classes of vector instructions: explicitly
566 * aligned, explicitly unaligned, and the rest, which change behaviour
567 * depending on whether they're AVX encoded or not.
568 *
569 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
570 * subject to the same check.
571 */
572static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
573{
574 if (likely(size < 16))
575 return false;
576
577 if (ctxt->d & Aligned)
578 return true;
579 else if (ctxt->d & Unaligned)
580 return false;
581 else if (ctxt->d & Avx)
582 return false;
583 else
584 return true;
585}
586
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400587static int __linearize(struct x86_emulate_ctxt *ctxt,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300588 struct segmented_address addr,
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400589 unsigned size, bool write, bool fetch,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300590 ulong *linear)
591{
Avi Kivity618ff152011-04-03 12:32:09 +0300592 struct desc_struct desc;
593 bool usable;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300594 ulong la;
Avi Kivity618ff152011-04-03 12:32:09 +0300595 u32 lim;
Avi Kivity1aa36612011-04-27 13:20:30 +0300596 u16 sel;
Avi Kivity618ff152011-04-03 12:32:09 +0300597 unsigned cpl, rpl;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300598
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900599 la = seg_base(ctxt, addr.seg) + addr.ea;
Avi Kivity618ff152011-04-03 12:32:09 +0300600 switch (ctxt->mode) {
601 case X86EMUL_MODE_REAL:
602 break;
603 case X86EMUL_MODE_PROT64:
604 if (((signed long)la << 16) >> 16 != la)
605 return emulate_gp(ctxt, 0);
606 break;
607 default:
Avi Kivity1aa36612011-04-27 13:20:30 +0300608 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
609 addr.seg);
Avi Kivity618ff152011-04-03 12:32:09 +0300610 if (!usable)
611 goto bad;
612 /* code segment or read-only data segment */
613 if (((desc.type & 8) || !(desc.type & 2)) && write)
614 goto bad;
615 /* unreadable code segment */
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400616 if (!fetch && (desc.type & 8) && !(desc.type & 2))
Avi Kivity618ff152011-04-03 12:32:09 +0300617 goto bad;
618 lim = desc_limit_scaled(&desc);
619 if ((desc.type & 8) || !(desc.type & 4)) {
620 /* expand-up segment */
621 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
622 goto bad;
623 } else {
624 /* exapand-down segment */
625 if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
626 goto bad;
627 lim = desc.d ? 0xffffffff : 0xffff;
628 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
629 goto bad;
630 }
Avi Kivity717746e2011-04-20 13:37:53 +0300631 cpl = ctxt->ops->cpl(ctxt);
Avi Kivity1aa36612011-04-27 13:20:30 +0300632 rpl = sel & 3;
Avi Kivity618ff152011-04-03 12:32:09 +0300633 cpl = max(cpl, rpl);
634 if (!(desc.type & 8)) {
635 /* data segment */
636 if (cpl > desc.dpl)
637 goto bad;
638 } else if ((desc.type & 8) && !(desc.type & 4)) {
639 /* nonconforming code segment */
640 if (cpl != desc.dpl)
641 goto bad;
642 } else if ((desc.type & 8) && (desc.type & 4)) {
643 /* conforming code segment */
644 if (cpl < desc.dpl)
645 goto bad;
646 }
647 break;
648 }
Avi Kivity9dac77f2011-06-01 15:34:25 +0300649 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
Avi Kivity52fd8b42011-04-03 12:33:12 +0300650 la &= (u32)-1;
Avi Kivity1c11b372012-04-09 18:39:59 +0300651 if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
652 return emulate_gp(ctxt, 0);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300653 *linear = la;
654 return X86EMUL_CONTINUE;
Avi Kivity618ff152011-04-03 12:32:09 +0300655bad:
656 if (addr.seg == VCPU_SREG_SS)
657 return emulate_ss(ctxt, addr.seg);
658 else
659 return emulate_gp(ctxt, addr.seg);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300660}
661
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400662static int linearize(struct x86_emulate_ctxt *ctxt,
663 struct segmented_address addr,
664 unsigned size, bool write,
665 ulong *linear)
666{
667 return __linearize(ctxt, addr, size, write, false, linear);
668}
669
670
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200671static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
672 struct segmented_address addr,
673 void *data,
674 unsigned size)
675{
Avi Kivity9fa088f2011-03-31 18:54:30 +0200676 int rc;
677 ulong linear;
678
Avi Kivity83b87952011-04-03 11:31:19 +0300679 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +0200680 if (rc != X86EMUL_CONTINUE)
681 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +0300682 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200683}
684
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900685/*
686 * Fetch the next byte of the instruction being emulated which is pointed to
687 * by ctxt->_eip, then increment ctxt->_eip.
688 *
689 * Also prefetch the remaining bytes of the instruction without crossing page
690 * boundary if they are not in fetch_cache yet.
691 */
692static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200693{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300694 struct fetch_cache *fc = &ctxt->fetch;
Avi Kivity62266862007-11-20 13:15:52 +0200695 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300696 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200697
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900698 if (ctxt->_eip == fc->end) {
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400699 unsigned long linear;
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900700 struct segmented_address addr = { .seg = VCPU_SREG_CS,
701 .ea = ctxt->_eip };
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300702 cur_size = fc->end - fc->start;
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900703 size = min(15UL - cur_size,
704 PAGE_SIZE - offset_in_page(ctxt->_eip));
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400705 rc = __linearize(ctxt, addr, size, false, true, &linear);
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900706 if (unlikely(rc != X86EMUL_CONTINUE))
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400707 return rc;
Takuya Yoshikawaef5d75c2011-05-15 00:57:43 +0900708 rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
709 size, &ctxt->exception);
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900710 if (unlikely(rc != X86EMUL_CONTINUE))
Avi Kivity62266862007-11-20 13:15:52 +0200711 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300712 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200713 }
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900714 *dest = fc->data[ctxt->_eip - fc->start];
715 ctxt->_eip++;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900716 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200717}
718
719static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900720 void *dest, unsigned size)
Avi Kivity62266862007-11-20 13:15:52 +0200721{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900722 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200723
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200724 /* x86 instructions are limited to 15 bytes. */
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900725 if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200726 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200727 while (size--) {
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900728 rc = do_insn_fetch_byte(ctxt, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900729 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200730 return rc;
731 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900732 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200733}
734
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900735/* Fetch next part of the instruction being emulated. */
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900736#define insn_fetch(_type, _ctxt) \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900737({ unsigned long _x; \
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900738 rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900739 if (rc != X86EMUL_CONTINUE) \
740 goto done; \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900741 (_type)_x; \
742})
743
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900744#define insn_fetch_arr(_arr, _size, _ctxt) \
745({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900746 if (rc != X86EMUL_CONTINUE) \
747 goto done; \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900748})
749
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000750/*
751 * Given the 'reg' portion of a ModRM byte, and a register block, return a
752 * pointer into the block that addresses the relevant register.
753 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
754 */
755static void *decode_register(u8 modrm_reg, unsigned long *regs,
756 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800757{
758 void *p;
759
760 p = &regs[modrm_reg];
761 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
762 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
763 return p;
764}
765
766static int read_descriptor(struct x86_emulate_ctxt *ctxt,
Avi Kivity90de84f2010-11-17 15:28:21 +0200767 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800768 u16 *size, unsigned long *address, int op_bytes)
769{
770 int rc;
771
772 if (op_bytes == 2)
773 op_bytes = 3;
774 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200775 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900776 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800777 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200778 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200779 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 return rc;
781}
782
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300783static int test_cc(unsigned int condition, unsigned int flags)
784{
785 int rc = 0;
786
787 switch ((condition & 15) >> 1) {
788 case 0: /* o */
789 rc |= (flags & EFLG_OF);
790 break;
791 case 1: /* b/c/nae */
792 rc |= (flags & EFLG_CF);
793 break;
794 case 2: /* z/e */
795 rc |= (flags & EFLG_ZF);
796 break;
797 case 3: /* be/na */
798 rc |= (flags & (EFLG_CF|EFLG_ZF));
799 break;
800 case 4: /* s */
801 rc |= (flags & EFLG_SF);
802 break;
803 case 5: /* p/pe */
804 rc |= (flags & EFLG_PF);
805 break;
806 case 7: /* le/ng */
807 rc |= (flags & EFLG_ZF);
808 /* fall through */
809 case 6: /* l/nge */
810 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
811 break;
812 }
813
814 /* Odd condition identifiers (lsb == 1) have inverted sense. */
815 return (!!rc ^ (condition & 1));
816}
817
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300818static void fetch_register_operand(struct operand *op)
819{
820 switch (op->bytes) {
821 case 1:
822 op->val = *(u8 *)op->addr.reg;
823 break;
824 case 2:
825 op->val = *(u16 *)op->addr.reg;
826 break;
827 case 4:
828 op->val = *(u32 *)op->addr.reg;
829 break;
830 case 8:
831 op->val = *(u64 *)op->addr.reg;
832 break;
833 }
834}
835
Avi Kivity12537912011-03-29 11:41:27 +0200836static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
837{
838 ctxt->ops->get_fpu(ctxt);
839 switch (reg) {
840 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
841 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
842 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
843 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
844 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
845 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
846 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
847 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
848#ifdef CONFIG_X86_64
849 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
850 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
851 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
852 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
853 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
854 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
855 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
856 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
857#endif
858 default: BUG();
859 }
860 ctxt->ops->put_fpu(ctxt);
861}
862
863static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
864 int reg)
865{
866 ctxt->ops->get_fpu(ctxt);
867 switch (reg) {
868 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
869 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
870 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
871 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
872 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
873 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
874 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
875 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
876#ifdef CONFIG_X86_64
877 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
878 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
879 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
880 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
881 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
882 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
883 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
884 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
885#endif
886 default: BUG();
887 }
888 ctxt->ops->put_fpu(ctxt);
889}
890
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300891static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
892{
893 ctxt->ops->get_fpu(ctxt);
894 switch (reg) {
895 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
896 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
897 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
898 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
899 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
900 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
901 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
902 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
903 default: BUG();
904 }
905 ctxt->ops->put_fpu(ctxt);
906}
907
908static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
909{
910 ctxt->ops->get_fpu(ctxt);
911 switch (reg) {
912 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
913 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
914 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
915 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
916 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
917 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
918 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
919 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
920 default: BUG();
921 }
922 ctxt->ops->put_fpu(ctxt);
923}
924
Avi Kivity12537912011-03-29 11:41:27 +0200925static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
Avi Kivity2adb5ad2012-01-16 15:08:45 +0200926 struct operand *op)
Avi Kivity3c118e22007-10-31 10:27:04 +0200927{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300928 unsigned reg = ctxt->modrm_reg;
929 int highbyte_regs = ctxt->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200930
Avi Kivity9dac77f2011-06-01 15:34:25 +0300931 if (!(ctxt->d & ModRM))
932 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
Avi Kivity12537912011-03-29 11:41:27 +0200933
Avi Kivity9dac77f2011-06-01 15:34:25 +0300934 if (ctxt->d & Sse) {
Avi Kivity12537912011-03-29 11:41:27 +0200935 op->type = OP_XMM;
936 op->bytes = 16;
937 op->addr.xmm = reg;
938 read_sse_reg(ctxt, &op->vec_val, reg);
939 return;
940 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300941 if (ctxt->d & Mmx) {
942 reg &= 7;
943 op->type = OP_MM;
944 op->bytes = 8;
945 op->addr.mm = reg;
946 return;
947 }
Avi Kivity12537912011-03-29 11:41:27 +0200948
Avi Kivity3c118e22007-10-31 10:27:04 +0200949 op->type = OP_REG;
Avi Kivity2adb5ad2012-01-16 15:08:45 +0200950 if (ctxt->d & ByteOp) {
Avi Kivity9dac77f2011-06-01 15:34:25 +0300951 op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200952 op->bytes = 1;
953 } else {
Avi Kivity9dac77f2011-06-01 15:34:25 +0300954 op->addr.reg = decode_register(reg, ctxt->regs, 0);
955 op->bytes = ctxt->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200956 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300957 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200958 op->orig_val = op->val;
959}
960
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200961static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300962 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200963{
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200964 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700965 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900966 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300967 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200968
Avi Kivity9dac77f2011-06-01 15:34:25 +0300969 if (ctxt->rex_prefix) {
970 ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
971 index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
972 ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200973 }
974
Avi Kivity9dac77f2011-06-01 15:34:25 +0300975 ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
976 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
977 ctxt->modrm_rm |= (ctxt->modrm & 0x07);
978 ctxt->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200979
Avi Kivity9dac77f2011-06-01 15:34:25 +0300980 if (ctxt->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300981 op->type = OP_REG;
Avi Kivity9dac77f2011-06-01 15:34:25 +0300982 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
983 op->addr.reg = decode_register(ctxt->modrm_rm,
984 ctxt->regs, ctxt->d & ByteOp);
985 if (ctxt->d & Sse) {
Avi Kivity12537912011-03-29 11:41:27 +0200986 op->type = OP_XMM;
987 op->bytes = 16;
Avi Kivity9dac77f2011-06-01 15:34:25 +0300988 op->addr.xmm = ctxt->modrm_rm;
989 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
Avi Kivity12537912011-03-29 11:41:27 +0200990 return rc;
991 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300992 if (ctxt->d & Mmx) {
993 op->type = OP_MM;
994 op->bytes = 8;
995 op->addr.xmm = ctxt->modrm_rm & 7;
996 return rc;
997 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300998 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200999 return rc;
1000 }
1001
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001002 op->type = OP_MEM;
1003
Avi Kivity9dac77f2011-06-01 15:34:25 +03001004 if (ctxt->ad_bytes == 2) {
1005 unsigned bx = ctxt->regs[VCPU_REGS_RBX];
1006 unsigned bp = ctxt->regs[VCPU_REGS_RBP];
1007 unsigned si = ctxt->regs[VCPU_REGS_RSI];
1008 unsigned di = ctxt->regs[VCPU_REGS_RDI];
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001009
1010 /* 16-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001011 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001012 case 0:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001013 if (ctxt->modrm_rm == 6)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001014 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001015 break;
1016 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001017 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001018 break;
1019 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001020 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001021 break;
1022 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001023 switch (ctxt->modrm_rm) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001024 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001025 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001026 break;
1027 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001028 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001029 break;
1030 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001031 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001032 break;
1033 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001034 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001035 break;
1036 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001037 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001038 break;
1039 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001040 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001041 break;
1042 case 6:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001043 if (ctxt->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001044 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001045 break;
1046 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001047 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001048 break;
1049 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001050 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1051 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1052 ctxt->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001053 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001054 } else {
1055 /* 32/64-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001056 if ((ctxt->modrm_rm & 7) == 4) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001057 sib = insn_fetch(u8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001058 index_reg |= (sib >> 3) & 7;
1059 base_reg |= sib & 7;
1060 scale = sib >> 6;
1061
Avi Kivity9dac77f2011-06-01 15:34:25 +03001062 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001063 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivitydc71d0f2008-06-15 21:23:17 -07001064 else
Avi Kivity9dac77f2011-06-01 15:34:25 +03001065 modrm_ea += ctxt->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -07001066 if (index_reg != 4)
Avi Kivity9dac77f2011-06-01 15:34:25 +03001067 modrm_ea += ctxt->regs[index_reg] << scale;
1068 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
Avi Kivity84411d82008-06-15 21:53:26 -07001069 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivity9dac77f2011-06-01 15:34:25 +03001070 ctxt->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -07001071 } else
Avi Kivity9dac77f2011-06-01 15:34:25 +03001072 modrm_ea += ctxt->regs[ctxt->modrm_rm];
1073 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001074 case 0:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001075 if (ctxt->modrm_rm == 5)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001076 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001077 break;
1078 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001079 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001080 break;
1081 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001082 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001083 break;
1084 }
1085 }
Avi Kivity90de84f2010-11-17 15:28:21 +02001086 op->addr.mem.ea = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001087done:
1088 return rc;
1089}
1090
1091static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001092 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001093{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001094 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001095
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001096 op->type = OP_MEM;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001097 switch (ctxt->ad_bytes) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001098 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001099 op->addr.mem.ea = insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001100 break;
1101 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001102 op->addr.mem.ea = insn_fetch(u32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001103 break;
1104 case 8:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001105 op->addr.mem.ea = insn_fetch(u64, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001106 break;
1107 }
1108done:
1109 return rc;
1110}
1111
Avi Kivity9dac77f2011-06-01 15:34:25 +03001112static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
Wei Yongjun35c843c2010-08-09 11:34:56 +08001113{
Sheng Yang7129eec2010-09-28 16:33:32 +08001114 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001115
Avi Kivity9dac77f2011-06-01 15:34:25 +03001116 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1117 mask = ~(ctxt->dst.bytes * 8 - 1);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001118
Avi Kivity9dac77f2011-06-01 15:34:25 +03001119 if (ctxt->src.bytes == 2)
1120 sv = (s16)ctxt->src.val & (s16)mask;
1121 else if (ctxt->src.bytes == 4)
1122 sv = (s32)ctxt->src.val & (s32)mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001123
Avi Kivity9dac77f2011-06-01 15:34:25 +03001124 ctxt->dst.addr.mem.ea += (sv >> 3);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001125 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08001126
1127 /* only subword offset */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001128 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001129}
1130
Gleb Natapov9de41572010-04-28 19:15:22 +03001131static int read_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov9de41572010-04-28 19:15:22 +03001132 unsigned long addr, void *dest, unsigned size)
1133{
1134 int rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001135 struct read_cache *mc = &ctxt->mem_read;
Gleb Natapov9de41572010-04-28 19:15:22 +03001136
1137 while (size) {
1138 int n = min(size, 8u);
1139 size -= n;
1140 if (mc->pos < mc->end)
1141 goto read_cached;
1142
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001143 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
1144 &ctxt->exception);
Gleb Natapov9de41572010-04-28 19:15:22 +03001145 if (rc != X86EMUL_CONTINUE)
1146 return rc;
1147 mc->end += n;
1148
1149 read_cached:
1150 memcpy(dest, mc->data + mc->pos, n);
1151 mc->pos += n;
1152 dest += n;
1153 addr += n;
1154 }
1155 return X86EMUL_CONTINUE;
1156}
1157
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001158static int segmented_read(struct x86_emulate_ctxt *ctxt,
1159 struct segmented_address addr,
1160 void *data,
1161 unsigned size)
1162{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001163 int rc;
1164 ulong linear;
1165
Avi Kivity83b87952011-04-03 11:31:19 +03001166 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001167 if (rc != X86EMUL_CONTINUE)
1168 return rc;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001169 return read_emulated(ctxt, linear, data, size);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001170}
1171
1172static int segmented_write(struct x86_emulate_ctxt *ctxt,
1173 struct segmented_address addr,
1174 const void *data,
1175 unsigned size)
1176{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001177 int rc;
1178 ulong linear;
1179
Avi Kivity83b87952011-04-03 11:31:19 +03001180 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001181 if (rc != X86EMUL_CONTINUE)
1182 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001183 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1184 &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001185}
1186
1187static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1188 struct segmented_address addr,
1189 const void *orig_data, const void *data,
1190 unsigned size)
1191{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001192 int rc;
1193 ulong linear;
1194
Avi Kivity83b87952011-04-03 11:31:19 +03001195 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001196 if (rc != X86EMUL_CONTINUE)
1197 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001198 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1199 size, &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001200}
1201
Gleb Natapov7b262e92010-03-18 15:20:27 +02001202static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov7b262e92010-03-18 15:20:27 +02001203 unsigned int size, unsigned short port,
1204 void *dest)
1205{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001206 struct read_cache *rc = &ctxt->io_read;
Gleb Natapov7b262e92010-03-18 15:20:27 +02001207
1208 if (rc->pos == rc->end) { /* refill pio read ahead */
Gleb Natapov7b262e92010-03-18 15:20:27 +02001209 unsigned int in_page, n;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001210 unsigned int count = ctxt->rep_prefix ?
1211 address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
Gleb Natapov7b262e92010-03-18 15:20:27 +02001212 in_page = (ctxt->eflags & EFLG_DF) ?
Avi Kivity9dac77f2011-06-01 15:34:25 +03001213 offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
1214 PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
Gleb Natapov7b262e92010-03-18 15:20:27 +02001215 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1216 count);
1217 if (n == 0)
1218 n = 1;
1219 rc->pos = rc->end = 0;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001220 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
Gleb Natapov7b262e92010-03-18 15:20:27 +02001221 return 0;
1222 rc->end = n * size;
1223 }
1224
1225 memcpy(dest, rc->data + rc->pos, size);
1226 rc->pos += size;
1227 return 1;
1228}
1229
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01001230static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1231 u16 index, struct desc_struct *desc)
1232{
1233 struct desc_ptr dt;
1234 ulong addr;
1235
1236 ctxt->ops->get_idt(ctxt, &dt);
1237
1238 if (dt.size < index * 8 + 7)
1239 return emulate_gp(ctxt, index << 3 | 0x2);
1240
1241 addr = dt.address + index * 8;
1242 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1243 &ctxt->exception);
1244}
1245
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001246static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001247 u16 selector, struct desc_ptr *dt)
1248{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001249 struct x86_emulate_ops *ops = ctxt->ops;
1250
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001251 if (selector & 1 << 2) {
1252 struct desc_struct desc;
Avi Kivity1aa36612011-04-27 13:20:30 +03001253 u16 sel;
1254
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001255 memset (dt, 0, sizeof *dt);
Avi Kivity1aa36612011-04-27 13:20:30 +03001256 if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001257 return;
1258
1259 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1260 dt->address = get_desc_base(&desc);
1261 } else
Avi Kivity4bff1e862011-04-20 13:37:53 +03001262 ops->get_gdt(ctxt, dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001263}
1264
1265/* allowed just for 8 bytes segments */
1266static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001267 u16 selector, struct desc_struct *desc)
1268{
1269 struct desc_ptr dt;
1270 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001271 ulong addr;
1272
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001273 get_descriptor_table_ptr(ctxt, selector, &dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001274
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001275 if (dt.size < index * 8 + 7)
1276 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001277
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001278 addr = dt.address + index * 8;
1279 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1280 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001281}
1282
1283/* allowed just for 8 bytes segments */
1284static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001285 u16 selector, struct desc_struct *desc)
1286{
1287 struct desc_ptr dt;
1288 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001289 ulong addr;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001290
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001291 get_descriptor_table_ptr(ctxt, selector, &dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001292
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001293 if (dt.size < index * 8 + 7)
1294 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001295
1296 addr = dt.address + index * 8;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001297 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1298 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001299}
1300
Gleb Natapov5601d052011-03-07 14:55:06 +02001301/* Does not support long mode */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001302static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001303 u16 selector, int seg)
1304{
1305 struct desc_struct seg_desc;
1306 u8 dpl, rpl, cpl;
1307 unsigned err_vec = GP_VECTOR;
1308 u32 err_code = 0;
1309 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1310 int ret;
1311
1312 memset(&seg_desc, 0, sizeof seg_desc);
1313
1314 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1315 || ctxt->mode == X86EMUL_MODE_REAL) {
1316 /* set real mode segment descriptor */
1317 set_desc_base(&seg_desc, selector << 4);
1318 set_desc_limit(&seg_desc, 0xffff);
1319 seg_desc.type = 3;
1320 seg_desc.p = 1;
1321 seg_desc.s = 1;
Kevin Wolf66b0ab82012-02-08 14:34:39 +01001322 if (ctxt->mode == X86EMUL_MODE_VM86)
1323 seg_desc.dpl = 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001324 goto load;
1325 }
1326
1327 /* NULL selector is not valid for TR, CS and SS */
1328 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1329 && null_selector)
1330 goto exception;
1331
1332 /* TR should be in GDT only */
1333 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1334 goto exception;
1335
1336 if (null_selector) /* for NULL selector skip all following checks */
1337 goto load;
1338
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001339 ret = read_segment_descriptor(ctxt, selector, &seg_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001340 if (ret != X86EMUL_CONTINUE)
1341 return ret;
1342
1343 err_code = selector & 0xfffc;
1344 err_vec = GP_VECTOR;
1345
1346 /* can't load system descriptor into segment selecor */
1347 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1348 goto exception;
1349
1350 if (!seg_desc.p) {
1351 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1352 goto exception;
1353 }
1354
1355 rpl = selector & 3;
1356 dpl = seg_desc.dpl;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001357 cpl = ctxt->ops->cpl(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001358
1359 switch (seg) {
1360 case VCPU_SREG_SS:
1361 /*
1362 * segment is not a writable data segment or segment
1363 * selector's RPL != CPL or segment selector's RPL != CPL
1364 */
1365 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1366 goto exception;
1367 break;
1368 case VCPU_SREG_CS:
1369 if (!(seg_desc.type & 8))
1370 goto exception;
1371
1372 if (seg_desc.type & 4) {
1373 /* conforming */
1374 if (dpl > cpl)
1375 goto exception;
1376 } else {
1377 /* nonconforming */
1378 if (rpl > cpl || dpl != cpl)
1379 goto exception;
1380 }
1381 /* CS(RPL) <- CPL */
1382 selector = (selector & 0xfffc) | cpl;
1383 break;
1384 case VCPU_SREG_TR:
1385 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1386 goto exception;
1387 break;
1388 case VCPU_SREG_LDTR:
1389 if (seg_desc.s || seg_desc.type != 2)
1390 goto exception;
1391 break;
1392 default: /* DS, ES, FS, or GS */
1393 /*
1394 * segment is not a data or readable code segment or
1395 * ((segment is a data or nonconforming code segment)
1396 * and (both RPL and CPL > DPL))
1397 */
1398 if ((seg_desc.type & 0xa) == 0x8 ||
1399 (((seg_desc.type & 0xc) != 0xc) &&
1400 (rpl > dpl && cpl > dpl)))
1401 goto exception;
1402 break;
1403 }
1404
1405 if (seg_desc.s) {
1406 /* mark segment as accessed */
1407 seg_desc.type |= 1;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001408 ret = write_segment_descriptor(ctxt, selector, &seg_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001409 if (ret != X86EMUL_CONTINUE)
1410 return ret;
1411 }
1412load:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001413 ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001414 return X86EMUL_CONTINUE;
1415exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001416 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001417 return X86EMUL_PROPAGATE_FAULT;
1418}
1419
Wei Yongjun31be40b2010-08-17 09:17:30 +08001420static void write_register_operand(struct operand *op)
1421{
1422 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1423 switch (op->bytes) {
1424 case 1:
1425 *(u8 *)op->addr.reg = (u8)op->val;
1426 break;
1427 case 2:
1428 *(u16 *)op->addr.reg = (u16)op->val;
1429 break;
1430 case 4:
1431 *op->addr.reg = (u32)op->val;
1432 break; /* 64b: zero-extend */
1433 case 8:
1434 *op->addr.reg = op->val;
1435 break;
1436 }
1437}
1438
Takuya Yoshikawaadddcec2011-05-02 02:26:23 +09001439static int writeback(struct x86_emulate_ctxt *ctxt)
Wei Yongjunc37eda12010-06-15 09:03:33 +08001440{
1441 int rc;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001442
Avi Kivity9dac77f2011-06-01 15:34:25 +03001443 switch (ctxt->dst.type) {
Wei Yongjunc37eda12010-06-15 09:03:33 +08001444 case OP_REG:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001445 write_register_operand(&ctxt->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001446 break;
1447 case OP_MEM:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001448 if (ctxt->lock_prefix)
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001449 rc = segmented_cmpxchg(ctxt,
Avi Kivity9dac77f2011-06-01 15:34:25 +03001450 ctxt->dst.addr.mem,
1451 &ctxt->dst.orig_val,
1452 &ctxt->dst.val,
1453 ctxt->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001454 else
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001455 rc = segmented_write(ctxt,
Avi Kivity9dac77f2011-06-01 15:34:25 +03001456 ctxt->dst.addr.mem,
1457 &ctxt->dst.val,
1458 ctxt->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001459 if (rc != X86EMUL_CONTINUE)
1460 return rc;
1461 break;
Avi Kivity12537912011-03-29 11:41:27 +02001462 case OP_XMM:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001463 write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
Avi Kivity12537912011-03-29 11:41:27 +02001464 break;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001465 case OP_MM:
1466 write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
1467 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001468 case OP_NONE:
1469 /* no writeback */
1470 break;
1471 default:
1472 break;
1473 }
1474 return X86EMUL_CONTINUE;
1475}
1476
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001477static int em_push(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001478{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001479 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001480
Avi Kivity9dac77f2011-06-01 15:34:25 +03001481 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
1482 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001483 addr.seg = VCPU_SREG_SS;
1484
1485 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001486 ctxt->dst.type = OP_NONE;
1487 return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001488}
1489
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001490static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001491 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001492{
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001493 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001494 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001495
Avi Kivity9dac77f2011-06-01 15:34:25 +03001496 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
Avi Kivity90de84f2010-11-17 15:28:21 +02001497 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001498 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001499 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001500 return rc;
1501
Avi Kivity9dac77f2011-06-01 15:34:25 +03001502 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001503 return rc;
1504}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001505
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001506static int em_pop(struct x86_emulate_ctxt *ctxt)
1507{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001508 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001509}
1510
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001511static int emulate_popf(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001512 void *dest, int len)
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001513{
1514 int rc;
1515 unsigned long val, change_mask;
1516 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001517 int cpl = ctxt->ops->cpl(ctxt);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001518
Takuya Yoshikawa3b9be3b2011-05-02 02:27:55 +09001519 rc = emulate_pop(ctxt, &val, len);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001520 if (rc != X86EMUL_CONTINUE)
1521 return rc;
1522
1523 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1524 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1525
1526 switch(ctxt->mode) {
1527 case X86EMUL_MODE_PROT64:
1528 case X86EMUL_MODE_PROT32:
1529 case X86EMUL_MODE_PROT16:
1530 if (cpl == 0)
1531 change_mask |= EFLG_IOPL;
1532 if (cpl <= iopl)
1533 change_mask |= EFLG_IF;
1534 break;
1535 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001536 if (iopl < 3)
1537 return emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001538 change_mask |= EFLG_IF;
1539 break;
1540 default: /* real mode */
1541 change_mask |= (EFLG_IOPL | EFLG_IF);
1542 break;
1543 }
1544
1545 *(unsigned long *)dest =
1546 (ctxt->eflags & ~change_mask) | (val & change_mask);
1547
1548 return rc;
1549}
1550
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001551static int em_popf(struct x86_emulate_ctxt *ctxt)
1552{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001553 ctxt->dst.type = OP_REG;
1554 ctxt->dst.addr.reg = &ctxt->eflags;
1555 ctxt->dst.bytes = ctxt->op_bytes;
1556 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001557}
1558
Avi Kivity1cd196e2011-09-13 10:45:51 +03001559static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001560{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001561 int seg = ctxt->src2.val;
1562
Avi Kivity9dac77f2011-06-01 15:34:25 +03001563 ctxt->src.val = get_segment_selector(ctxt, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001564
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001565 return em_push(ctxt);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001566}
1567
Avi Kivity1cd196e2011-09-13 10:45:51 +03001568static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001569{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001570 int seg = ctxt->src2.val;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001571 unsigned long selector;
1572 int rc;
1573
Avi Kivity9dac77f2011-06-01 15:34:25 +03001574 rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001575 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001576 return rc;
1577
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001578 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001579 return rc;
1580}
1581
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09001582static int em_pusha(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001583{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001584 unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001585 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001586 int reg = VCPU_REGS_RAX;
1587
1588 while (reg <= VCPU_REGS_RDI) {
1589 (reg == VCPU_REGS_RSP) ?
Avi Kivity9dac77f2011-06-01 15:34:25 +03001590 (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001591
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001592 rc = em_push(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001593 if (rc != X86EMUL_CONTINUE)
1594 return rc;
1595
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001596 ++reg;
1597 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001598
Wei Yongjunc37eda12010-06-15 09:03:33 +08001599 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001600}
1601
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001602static int em_pushf(struct x86_emulate_ctxt *ctxt)
1603{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001604 ctxt->src.val = (unsigned long)ctxt->eflags;
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001605 return em_push(ctxt);
1606}
1607
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09001608static int em_popa(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001609{
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001610 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001611 int reg = VCPU_REGS_RDI;
1612
1613 while (reg >= VCPU_REGS_RAX) {
1614 if (reg == VCPU_REGS_RSP) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03001615 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
1616 ctxt->op_bytes);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001617 --reg;
1618 }
1619
Avi Kivity9dac77f2011-06-01 15:34:25 +03001620 rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001621 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001622 break;
1623 --reg;
1624 }
1625 return rc;
1626}
1627
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001628int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001629{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001630 struct x86_emulate_ops *ops = ctxt->ops;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001631 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001632 struct desc_ptr dt;
1633 gva_t cs_addr;
1634 gva_t eip_addr;
1635 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001636
1637 /* TODO: Add limit checks */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001638 ctxt->src.val = ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001639 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001640 if (rc != X86EMUL_CONTINUE)
1641 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001642
1643 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1644
Avi Kivity9dac77f2011-06-01 15:34:25 +03001645 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001646 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001647 if (rc != X86EMUL_CONTINUE)
1648 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001649
Avi Kivity9dac77f2011-06-01 15:34:25 +03001650 ctxt->src.val = ctxt->_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001651 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001652 if (rc != X86EMUL_CONTINUE)
1653 return rc;
1654
Avi Kivity4bff1e862011-04-20 13:37:53 +03001655 ops->get_idt(ctxt, &dt);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001656
1657 eip_addr = dt.address + (irq << 2);
1658 cs_addr = dt.address + (irq << 2) + 2;
1659
Avi Kivity0f65dd72011-04-20 13:37:53 +03001660 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001661 if (rc != X86EMUL_CONTINUE)
1662 return rc;
1663
Avi Kivity0f65dd72011-04-20 13:37:53 +03001664 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001665 if (rc != X86EMUL_CONTINUE)
1666 return rc;
1667
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001668 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001669 if (rc != X86EMUL_CONTINUE)
1670 return rc;
1671
Avi Kivity9dac77f2011-06-01 15:34:25 +03001672 ctxt->_eip = eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001673
1674 return rc;
1675}
1676
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001677static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001678{
1679 switch(ctxt->mode) {
1680 case X86EMUL_MODE_REAL:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001681 return emulate_int_real(ctxt, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001682 case X86EMUL_MODE_VM86:
1683 case X86EMUL_MODE_PROT16:
1684 case X86EMUL_MODE_PROT32:
1685 case X86EMUL_MODE_PROT64:
1686 default:
1687 /* Protected mode interrupts unimplemented yet */
1688 return X86EMUL_UNHANDLEABLE;
1689 }
1690}
1691
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001692static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001693{
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001694 int rc = X86EMUL_CONTINUE;
1695 unsigned long temp_eip = 0;
1696 unsigned long temp_eflags = 0;
1697 unsigned long cs = 0;
1698 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1699 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1700 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1701 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1702
1703 /* TODO: Add stack limit check */
1704
Avi Kivity9dac77f2011-06-01 15:34:25 +03001705 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001706
1707 if (rc != X86EMUL_CONTINUE)
1708 return rc;
1709
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001710 if (temp_eip & ~0xffff)
1711 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001712
Avi Kivity9dac77f2011-06-01 15:34:25 +03001713 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001714
1715 if (rc != X86EMUL_CONTINUE)
1716 return rc;
1717
Avi Kivity9dac77f2011-06-01 15:34:25 +03001718 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001719
1720 if (rc != X86EMUL_CONTINUE)
1721 return rc;
1722
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001723 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001724
1725 if (rc != X86EMUL_CONTINUE)
1726 return rc;
1727
Avi Kivity9dac77f2011-06-01 15:34:25 +03001728 ctxt->_eip = temp_eip;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001729
1730
Avi Kivity9dac77f2011-06-01 15:34:25 +03001731 if (ctxt->op_bytes == 4)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001732 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
Avi Kivity9dac77f2011-06-01 15:34:25 +03001733 else if (ctxt->op_bytes == 2) {
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001734 ctxt->eflags &= ~0xffff;
1735 ctxt->eflags |= temp_eflags;
1736 }
1737
1738 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1739 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1740
1741 return rc;
1742}
1743
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09001744static int em_iret(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001745{
1746 switch(ctxt->mode) {
1747 case X86EMUL_MODE_REAL:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001748 return emulate_iret_real(ctxt);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001749 case X86EMUL_MODE_VM86:
1750 case X86EMUL_MODE_PROT16:
1751 case X86EMUL_MODE_PROT32:
1752 case X86EMUL_MODE_PROT64:
1753 default:
1754 /* iret from protected mode unimplemented yet */
1755 return X86EMUL_UNHANDLEABLE;
1756 }
1757}
1758
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001759static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
1760{
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001761 int rc;
1762 unsigned short sel;
1763
Avi Kivity9dac77f2011-06-01 15:34:25 +03001764 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001765
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001766 rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001767 if (rc != X86EMUL_CONTINUE)
1768 return rc;
1769
Avi Kivity9dac77f2011-06-01 15:34:25 +03001770 ctxt->_eip = 0;
1771 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001772 return X86EMUL_CONTINUE;
1773}
1774
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001775static int em_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001776{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001777 switch (ctxt->modrm_reg) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001778 case 0: /* rol */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001779 emulate_2op_SrcB(ctxt, "rol");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001780 break;
1781 case 1: /* ror */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001782 emulate_2op_SrcB(ctxt, "ror");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001783 break;
1784 case 2: /* rcl */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001785 emulate_2op_SrcB(ctxt, "rcl");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001786 break;
1787 case 3: /* rcr */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001788 emulate_2op_SrcB(ctxt, "rcr");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001789 break;
1790 case 4: /* sal/shl */
1791 case 6: /* sal/shl */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001792 emulate_2op_SrcB(ctxt, "sal");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001793 break;
1794 case 5: /* shr */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001795 emulate_2op_SrcB(ctxt, "shr");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001796 break;
1797 case 7: /* sar */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001798 emulate_2op_SrcB(ctxt, "sar");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001799 break;
1800 }
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001801 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001802}
1803
Avi Kivity3329ece2011-09-13 10:45:39 +03001804static int em_not(struct x86_emulate_ctxt *ctxt)
1805{
1806 ctxt->dst.val = ~ctxt->dst.val;
1807 return X86EMUL_CONTINUE;
1808}
1809
1810static int em_neg(struct x86_emulate_ctxt *ctxt)
1811{
1812 emulate_1op(ctxt, "neg");
1813 return X86EMUL_CONTINUE;
1814}
1815
1816static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
1817{
1818 u8 ex = 0;
1819
1820 emulate_1op_rax_rdx(ctxt, "mul", ex);
1821 return X86EMUL_CONTINUE;
1822}
1823
1824static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
1825{
1826 u8 ex = 0;
1827
1828 emulate_1op_rax_rdx(ctxt, "imul", ex);
1829 return X86EMUL_CONTINUE;
1830}
1831
1832static int em_div_ex(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001833{
Avi Kivity34d1f492010-08-26 11:59:01 +03001834 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001835
Avi Kivity3329ece2011-09-13 10:45:39 +03001836 emulate_1op_rax_rdx(ctxt, "div", de);
1837 if (de)
1838 return emulate_de(ctxt);
1839 return X86EMUL_CONTINUE;
1840}
1841
1842static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
1843{
1844 u8 de = 0;
1845
1846 emulate_1op_rax_rdx(ctxt, "idiv", de);
Avi Kivity34d1f492010-08-26 11:59:01 +03001847 if (de)
1848 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001849 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001850}
1851
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001852static int em_grp45(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001853{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001854 int rc = X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001855
Avi Kivity9dac77f2011-06-01 15:34:25 +03001856 switch (ctxt->modrm_reg) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001857 case 0: /* inc */
Avi Kivityd1eef452011-09-07 16:41:38 +03001858 emulate_1op(ctxt, "inc");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001859 break;
1860 case 1: /* dec */
Avi Kivityd1eef452011-09-07 16:41:38 +03001861 emulate_1op(ctxt, "dec");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001862 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001863 case 2: /* call near abs */ {
1864 long int old_eip;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001865 old_eip = ctxt->_eip;
1866 ctxt->_eip = ctxt->src.val;
1867 ctxt->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001868 rc = em_push(ctxt);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001869 break;
1870 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001871 case 4: /* jmp abs */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001872 ctxt->_eip = ctxt->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001873 break;
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001874 case 5: /* jmp far */
1875 rc = em_jmp_far(ctxt);
1876 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001877 case 6: /* push */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001878 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001879 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001880 }
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001881 return rc;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001882}
1883
Takuya Yoshikawae0dac402011-12-06 18:07:27 +09001884static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001885{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001886 u64 old = ctxt->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001887
Avi Kivity9dac77f2011-06-01 15:34:25 +03001888 if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
1889 ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
1890 ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1891 ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001892 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001893 } else {
Avi Kivity9dac77f2011-06-01 15:34:25 +03001894 ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
1895 (u32) ctxt->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001896
Laurent Vivier05f086f2007-09-24 11:10:55 +02001897 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001898 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001899 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001900}
1901
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09001902static int em_ret(struct x86_emulate_ctxt *ctxt)
1903{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001904 ctxt->dst.type = OP_REG;
1905 ctxt->dst.addr.reg = &ctxt->_eip;
1906 ctxt->dst.bytes = ctxt->op_bytes;
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09001907 return em_pop(ctxt);
1908}
1909
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09001910static int em_ret_far(struct x86_emulate_ctxt *ctxt)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001911{
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001912 int rc;
1913 unsigned long cs;
1914
Avi Kivity9dac77f2011-06-01 15:34:25 +03001915 rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001916 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001917 return rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001918 if (ctxt->op_bytes == 4)
1919 ctxt->_eip = (u32)ctxt->_eip;
1920 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001921 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001922 return rc;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001923 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001924 return rc;
1925}
1926
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09001927static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
1928{
1929 /* Save real source value, then compare EAX against destination. */
1930 ctxt->src.orig_val = ctxt->src.val;
1931 ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
1932 emulate_2op_SrcV(ctxt, "cmp");
1933
1934 if (ctxt->eflags & EFLG_ZF) {
1935 /* Success: write back to memory. */
1936 ctxt->dst.val = ctxt->src.orig_val;
1937 } else {
1938 /* Failure: write the value we saw to EAX. */
1939 ctxt->dst.type = OP_REG;
1940 ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
1941 }
1942 return X86EMUL_CONTINUE;
1943}
1944
Avi Kivityd4b43252011-09-13 10:45:50 +03001945static int em_lseg(struct x86_emulate_ctxt *ctxt)
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001946{
Avi Kivityd4b43252011-09-13 10:45:50 +03001947 int seg = ctxt->src2.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001948 unsigned short sel;
1949 int rc;
1950
Avi Kivity9dac77f2011-06-01 15:34:25 +03001951 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001952
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001953 rc = load_segment_descriptor(ctxt, sel, seg);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001954 if (rc != X86EMUL_CONTINUE)
1955 return rc;
1956
Avi Kivity9dac77f2011-06-01 15:34:25 +03001957 ctxt->dst.val = ctxt->src.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001958 return rc;
1959}
1960
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001961static void
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001962setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001963 struct desc_struct *cs, struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001964{
Avi Kivity1aa36612011-04-27 13:20:30 +03001965 u16 selector;
1966
Gleb Natapov79168fd2010-04-28 19:15:30 +03001967 memset(cs, 0, sizeof(struct desc_struct));
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001968 ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001969 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001970
1971 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001972 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001973 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001974 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001975 cs->type = 0x0b; /* Read, Execute, Accessed */
1976 cs->s = 1;
1977 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001978 cs->p = 1;
1979 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001980
Gleb Natapov79168fd2010-04-28 19:15:30 +03001981 set_desc_base(ss, 0); /* flat segment */
1982 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001983 ss->g = 1; /* 4kb granularity */
1984 ss->s = 1;
1985 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001986 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001987 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001988 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001989}
1990
Avi Kivity1a18a692012-02-01 12:23:21 +02001991static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
1992{
1993 u32 eax, ebx, ecx, edx;
1994
1995 eax = ecx = 0;
Avi Kivity0017f932012-06-07 14:10:16 +03001996 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
1997 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
Avi Kivity1a18a692012-02-01 12:23:21 +02001998 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
1999 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2000}
2001
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002002static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2003{
2004 struct x86_emulate_ops *ops = ctxt->ops;
2005 u32 eax, ebx, ecx, edx;
2006
2007 /*
2008 * syscall should always be enabled in longmode - so only become
2009 * vendor specific (cpuid) if other modes are active...
2010 */
2011 if (ctxt->mode == X86EMUL_MODE_PROT64)
2012 return true;
2013
2014 eax = 0x00000000;
2015 ecx = 0x00000000;
Avi Kivity0017f932012-06-07 14:10:16 +03002016 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2017 /*
2018 * Intel ("GenuineIntel")
2019 * remark: Intel CPUs only support "syscall" in 64bit
2020 * longmode. Also an 64bit guest with a
2021 * 32bit compat-app running will #UD !! While this
2022 * behaviour can be fixed (by emulating) into AMD
2023 * response - CPUs of AMD can't behave like Intel.
2024 */
2025 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2026 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2027 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2028 return false;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002029
Avi Kivity0017f932012-06-07 14:10:16 +03002030 /* AMD ("AuthenticAMD") */
2031 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2032 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2033 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2034 return true;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002035
Avi Kivity0017f932012-06-07 14:10:16 +03002036 /* AMD ("AMDisbetter!") */
2037 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2038 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2039 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2040 return true;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002041
2042 /* default: (not Intel, not AMD), apply Intel's stricter rules... */
2043 return false;
2044}
2045
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002046static int em_syscall(struct x86_emulate_ctxt *ctxt)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002047{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002048 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002049 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002050 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002051 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002052 u64 efer = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002053
2054 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002055 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002056 ctxt->mode == X86EMUL_MODE_VM86)
2057 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002058
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002059 if (!(em_syscall_is_enabled(ctxt)))
2060 return emulate_ud(ctxt);
2061
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002062 ops->get_msr(ctxt, MSR_EFER, &efer);
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002063 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002064
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002065 if (!(efer & EFER_SCE))
2066 return emulate_ud(ctxt);
2067
Avi Kivity717746e2011-04-20 13:37:53 +03002068 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002069 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002070 cs_sel = (u16)(msr_data & 0xfffc);
2071 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002072
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002073 if (efer & EFER_LMA) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002074 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002075 cs.l = 1;
2076 }
Avi Kivity1aa36612011-04-27 13:20:30 +03002077 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2078 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002079
Avi Kivity9dac77f2011-06-01 15:34:25 +03002080 ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002081 if (efer & EFER_LMA) {
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002082#ifdef CONFIG_X86_64
Avi Kivity9dac77f2011-06-01 15:34:25 +03002083 ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002084
Avi Kivity717746e2011-04-20 13:37:53 +03002085 ops->get_msr(ctxt,
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002086 ctxt->mode == X86EMUL_MODE_PROT64 ?
2087 MSR_LSTAR : MSR_CSTAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002088 ctxt->_eip = msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002089
Avi Kivity717746e2011-04-20 13:37:53 +03002090 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002091 ctxt->eflags &= ~(msr_data | EFLG_RF);
2092#endif
2093 } else {
2094 /* legacy mode */
Avi Kivity717746e2011-04-20 13:37:53 +03002095 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002096 ctxt->_eip = (u32)msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002097
2098 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2099 }
2100
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002101 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002102}
2103
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002104static int em_sysenter(struct x86_emulate_ctxt *ctxt)
Andre Przywara8c604352009-06-18 12:56:01 +02002105{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002106 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002107 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002108 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002109 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002110 u64 efer = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002111
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002112 ops->get_msr(ctxt, MSR_EFER, &efer);
Gleb Natapova0044752010-02-10 14:21:31 +02002113 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002114 if (ctxt->mode == X86EMUL_MODE_REAL)
2115 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002116
Avi Kivity1a18a692012-02-01 12:23:21 +02002117 /*
2118 * Not recognized on AMD in compat mode (but is recognized in legacy
2119 * mode).
2120 */
2121 if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
2122 && !vendor_intel(ctxt))
2123 return emulate_ud(ctxt);
2124
Andre Przywara8c604352009-06-18 12:56:01 +02002125 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2126 * Therefore, we inject an #UD.
2127 */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002128 if (ctxt->mode == X86EMUL_MODE_PROT64)
2129 return emulate_ud(ctxt);
Andre Przywara8c604352009-06-18 12:56:01 +02002130
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002131 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002132
Avi Kivity717746e2011-04-20 13:37:53 +03002133 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002134 switch (ctxt->mode) {
2135 case X86EMUL_MODE_PROT32:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002136 if ((msr_data & 0xfffc) == 0x0)
2137 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002138 break;
2139 case X86EMUL_MODE_PROT64:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002140 if (msr_data == 0x0)
2141 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002142 break;
2143 }
2144
2145 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002146 cs_sel = (u16)msr_data;
2147 cs_sel &= ~SELECTOR_RPL_MASK;
2148 ss_sel = cs_sel + 8;
2149 ss_sel &= ~SELECTOR_RPL_MASK;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002150 if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002151 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002152 cs.l = 1;
2153 }
2154
Avi Kivity1aa36612011-04-27 13:20:30 +03002155 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2156 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara8c604352009-06-18 12:56:01 +02002157
Avi Kivity717746e2011-04-20 13:37:53 +03002158 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002159 ctxt->_eip = msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002160
Avi Kivity717746e2011-04-20 13:37:53 +03002161 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002162 ctxt->regs[VCPU_REGS_RSP] = msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002163
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002164 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002165}
2166
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002167static int em_sysexit(struct x86_emulate_ctxt *ctxt)
Andre Przywara4668f052009-06-18 12:56:02 +02002168{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002169 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002170 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002171 u64 msr_data;
2172 int usermode;
Xiao Guangrong1249b962011-05-15 23:25:10 +08002173 u16 cs_sel = 0, ss_sel = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002174
Gleb Natapova0044752010-02-10 14:21:31 +02002175 /* inject #GP if in real mode or Virtual 8086 mode */
2176 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002177 ctxt->mode == X86EMUL_MODE_VM86)
2178 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02002179
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002180 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002181
Avi Kivity9dac77f2011-06-01 15:34:25 +03002182 if ((ctxt->rex_prefix & 0x8) != 0x0)
Andre Przywara4668f052009-06-18 12:56:02 +02002183 usermode = X86EMUL_MODE_PROT64;
2184 else
2185 usermode = X86EMUL_MODE_PROT32;
2186
2187 cs.dpl = 3;
2188 ss.dpl = 3;
Avi Kivity717746e2011-04-20 13:37:53 +03002189 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002190 switch (usermode) {
2191 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002192 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002193 if ((msr_data & 0xfffc) == 0x0)
2194 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002195 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002196 break;
2197 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002198 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002199 if (msr_data == 0x0)
2200 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002201 ss_sel = cs_sel + 8;
2202 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002203 cs.l = 1;
2204 break;
2205 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002206 cs_sel |= SELECTOR_RPL_MASK;
2207 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002208
Avi Kivity1aa36612011-04-27 13:20:30 +03002209 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2210 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara4668f052009-06-18 12:56:02 +02002211
Avi Kivity9dac77f2011-06-01 15:34:25 +03002212 ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
2213 ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002214
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002215 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002216}
2217
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002218static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002219{
2220 int iopl;
2221 if (ctxt->mode == X86EMUL_MODE_REAL)
2222 return false;
2223 if (ctxt->mode == X86EMUL_MODE_VM86)
2224 return true;
2225 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002226 return ctxt->ops->cpl(ctxt) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002227}
2228
2229static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002230 u16 port, u16 len)
2231{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002232 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002233 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02002234 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002235 int r;
Avi Kivity1aa36612011-04-27 13:20:30 +03002236 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002237 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02002238 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002239
Avi Kivity1aa36612011-04-27 13:20:30 +03002240 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002241 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002242 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002243 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002244 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02002245 base = get_desc_base(&tr_seg);
2246#ifdef CONFIG_X86_64
2247 base |= ((u64)base3) << 32;
2248#endif
Avi Kivity0f65dd72011-04-20 13:37:53 +03002249 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002250 if (r != X86EMUL_CONTINUE)
2251 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002252 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002253 return false;
Avi Kivity0f65dd72011-04-20 13:37:53 +03002254 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002255 if (r != X86EMUL_CONTINUE)
2256 return false;
2257 if ((perm >> bit_idx) & mask)
2258 return false;
2259 return true;
2260}
2261
2262static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002263 u16 port, u16 len)
2264{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002265 if (ctxt->perm_ok)
2266 return true;
2267
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002268 if (emulator_bad_iopl(ctxt))
2269 if (!emulator_io_port_access_allowed(ctxt, port, len))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002270 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002271
2272 ctxt->perm_ok = true;
2273
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002274 return true;
2275}
2276
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002277static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002278 struct tss_segment_16 *tss)
2279{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002280 tss->ip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002281 tss->flag = ctxt->eflags;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002282 tss->ax = ctxt->regs[VCPU_REGS_RAX];
2283 tss->cx = ctxt->regs[VCPU_REGS_RCX];
2284 tss->dx = ctxt->regs[VCPU_REGS_RDX];
2285 tss->bx = ctxt->regs[VCPU_REGS_RBX];
2286 tss->sp = ctxt->regs[VCPU_REGS_RSP];
2287 tss->bp = ctxt->regs[VCPU_REGS_RBP];
2288 tss->si = ctxt->regs[VCPU_REGS_RSI];
2289 tss->di = ctxt->regs[VCPU_REGS_RDI];
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002290
Avi Kivity1aa36612011-04-27 13:20:30 +03002291 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2292 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2293 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2294 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2295 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002296}
2297
2298static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002299 struct tss_segment_16 *tss)
2300{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002301 int ret;
2302
Avi Kivity9dac77f2011-06-01 15:34:25 +03002303 ctxt->_eip = tss->ip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002304 ctxt->eflags = tss->flag | 2;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002305 ctxt->regs[VCPU_REGS_RAX] = tss->ax;
2306 ctxt->regs[VCPU_REGS_RCX] = tss->cx;
2307 ctxt->regs[VCPU_REGS_RDX] = tss->dx;
2308 ctxt->regs[VCPU_REGS_RBX] = tss->bx;
2309 ctxt->regs[VCPU_REGS_RSP] = tss->sp;
2310 ctxt->regs[VCPU_REGS_RBP] = tss->bp;
2311 ctxt->regs[VCPU_REGS_RSI] = tss->si;
2312 ctxt->regs[VCPU_REGS_RDI] = tss->di;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002313
2314 /*
2315 * SDM says that segment selectors are loaded before segment
2316 * descriptors
2317 */
Avi Kivity1aa36612011-04-27 13:20:30 +03002318 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2319 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2320 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2321 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2322 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002323
2324 /*
2325 * Now load segment descriptors. If fault happenes at this stage
2326 * it is handled in a context of new task
2327 */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002328 ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002329 if (ret != X86EMUL_CONTINUE)
2330 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002331 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002332 if (ret != X86EMUL_CONTINUE)
2333 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002334 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002335 if (ret != X86EMUL_CONTINUE)
2336 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002337 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002338 if (ret != X86EMUL_CONTINUE)
2339 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002340 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002341 if (ret != X86EMUL_CONTINUE)
2342 return ret;
2343
2344 return X86EMUL_CONTINUE;
2345}
2346
2347static int task_switch_16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002348 u16 tss_selector, u16 old_tss_sel,
2349 ulong old_tss_base, struct desc_struct *new_desc)
2350{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002351 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002352 struct tss_segment_16 tss_seg;
2353 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002354 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002355
Avi Kivity0f65dd72011-04-20 13:37:53 +03002356 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002357 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002358 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002359 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002360 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002361
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002362 save_state_to_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002363
Avi Kivity0f65dd72011-04-20 13:37:53 +03002364 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002365 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002366 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002367 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002368 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002369
Avi Kivity0f65dd72011-04-20 13:37:53 +03002370 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002371 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002372 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002373 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002374 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002375
2376 if (old_tss_sel != 0xffff) {
2377 tss_seg.prev_task_link = old_tss_sel;
2378
Avi Kivity0f65dd72011-04-20 13:37:53 +03002379 ret = ops->write_std(ctxt, new_tss_base,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002380 &tss_seg.prev_task_link,
2381 sizeof tss_seg.prev_task_link,
Avi Kivity0f65dd72011-04-20 13:37:53 +03002382 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002383 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002384 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002385 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002386 }
2387
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002388 return load_state_from_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002389}
2390
2391static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002392 struct tss_segment_32 *tss)
2393{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002394 tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002395 tss->eip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002396 tss->eflags = ctxt->eflags;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002397 tss->eax = ctxt->regs[VCPU_REGS_RAX];
2398 tss->ecx = ctxt->regs[VCPU_REGS_RCX];
2399 tss->edx = ctxt->regs[VCPU_REGS_RDX];
2400 tss->ebx = ctxt->regs[VCPU_REGS_RBX];
2401 tss->esp = ctxt->regs[VCPU_REGS_RSP];
2402 tss->ebp = ctxt->regs[VCPU_REGS_RBP];
2403 tss->esi = ctxt->regs[VCPU_REGS_RSI];
2404 tss->edi = ctxt->regs[VCPU_REGS_RDI];
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002405
Avi Kivity1aa36612011-04-27 13:20:30 +03002406 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2407 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2408 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2409 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2410 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2411 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2412 tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002413}
2414
2415static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002416 struct tss_segment_32 *tss)
2417{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002418 int ret;
2419
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002420 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002421 return emulate_gp(ctxt, 0);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002422 ctxt->_eip = tss->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002423 ctxt->eflags = tss->eflags | 2;
Kevin Wolf4cee4792012-02-08 14:34:41 +01002424
2425 /* General purpose registers */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002426 ctxt->regs[VCPU_REGS_RAX] = tss->eax;
2427 ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
2428 ctxt->regs[VCPU_REGS_RDX] = tss->edx;
2429 ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
2430 ctxt->regs[VCPU_REGS_RSP] = tss->esp;
2431 ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
2432 ctxt->regs[VCPU_REGS_RSI] = tss->esi;
2433 ctxt->regs[VCPU_REGS_RDI] = tss->edi;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002434
2435 /*
2436 * SDM says that segment selectors are loaded before segment
2437 * descriptors
2438 */
Avi Kivity1aa36612011-04-27 13:20:30 +03002439 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2440 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2441 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2442 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2443 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2444 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2445 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002446
2447 /*
Kevin Wolf4cee4792012-02-08 14:34:41 +01002448 * If we're switching between Protected Mode and VM86, we need to make
2449 * sure to update the mode before loading the segment descriptors so
2450 * that the selectors are interpreted correctly.
2451 *
2452 * Need to get rflags to the vcpu struct immediately because it
2453 * influences the CPL which is checked at least when loading the segment
2454 * descriptors and when pushing an error code to the new kernel stack.
2455 *
2456 * TODO Introduce a separate ctxt->ops->set_cpl callback
2457 */
2458 if (ctxt->eflags & X86_EFLAGS_VM)
2459 ctxt->mode = X86EMUL_MODE_VM86;
2460 else
2461 ctxt->mode = X86EMUL_MODE_PROT32;
2462
2463 ctxt->ops->set_rflags(ctxt, ctxt->eflags);
2464
2465 /*
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002466 * Now load segment descriptors. If fault happenes at this stage
2467 * it is handled in a context of new task
2468 */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002469 ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002470 if (ret != X86EMUL_CONTINUE)
2471 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002472 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002473 if (ret != X86EMUL_CONTINUE)
2474 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002475 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002476 if (ret != X86EMUL_CONTINUE)
2477 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002478 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002479 if (ret != X86EMUL_CONTINUE)
2480 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002481 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002482 if (ret != X86EMUL_CONTINUE)
2483 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002484 ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002485 if (ret != X86EMUL_CONTINUE)
2486 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002487 ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002488 if (ret != X86EMUL_CONTINUE)
2489 return ret;
2490
2491 return X86EMUL_CONTINUE;
2492}
2493
2494static int task_switch_32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002495 u16 tss_selector, u16 old_tss_sel,
2496 ulong old_tss_base, struct desc_struct *new_desc)
2497{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002498 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002499 struct tss_segment_32 tss_seg;
2500 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002501 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002502
Avi Kivity0f65dd72011-04-20 13:37:53 +03002503 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002504 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002505 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002506 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002507 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002508
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002509 save_state_to_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002510
Avi Kivity0f65dd72011-04-20 13:37:53 +03002511 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002512 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002513 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002514 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002515 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002516
Avi Kivity0f65dd72011-04-20 13:37:53 +03002517 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002518 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002519 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002520 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002521 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002522
2523 if (old_tss_sel != 0xffff) {
2524 tss_seg.prev_task_link = old_tss_sel;
2525
Avi Kivity0f65dd72011-04-20 13:37:53 +03002526 ret = ops->write_std(ctxt, new_tss_base,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002527 &tss_seg.prev_task_link,
2528 sizeof tss_seg.prev_task_link,
Avi Kivity0f65dd72011-04-20 13:37:53 +03002529 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002530 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002531 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002532 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002533 }
2534
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002535 return load_state_from_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002536}
2537
2538static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002539 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002540 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002541{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002542 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002543 struct desc_struct curr_tss_desc, next_tss_desc;
2544 int ret;
Avi Kivity1aa36612011-04-27 13:20:30 +03002545 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002546 ulong old_tss_base =
Avi Kivity4bff1e862011-04-20 13:37:53 +03002547 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
Gleb Natapovceffb452010-03-18 15:20:19 +02002548 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002549
2550 /* FIXME: old_tss_base == ~0 ? */
2551
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002552 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002553 if (ret != X86EMUL_CONTINUE)
2554 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002555 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002556 if (ret != X86EMUL_CONTINUE)
2557 return ret;
2558
2559 /* FIXME: check that next_tss_desc is tss */
2560
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002561 /*
2562 * Check privileges. The three cases are task switch caused by...
2563 *
2564 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2565 * 2. Exception/IRQ/iret: No check is performed
2566 * 3. jmp/call to TSS: Check agains DPL of the TSS
2567 */
2568 if (reason == TASK_SWITCH_GATE) {
2569 if (idt_index != -1) {
2570 /* Software interrupts */
2571 struct desc_struct task_gate_desc;
2572 int dpl;
2573
2574 ret = read_interrupt_descriptor(ctxt, idt_index,
2575 &task_gate_desc);
2576 if (ret != X86EMUL_CONTINUE)
2577 return ret;
2578
2579 dpl = task_gate_desc.dpl;
2580 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2581 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2582 }
2583 } else if (reason != TASK_SWITCH_IRET) {
2584 int dpl = next_tss_desc.dpl;
2585 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2586 return emulate_gp(ctxt, tss_selector);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002587 }
2588
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002589
Gleb Natapovceffb452010-03-18 15:20:19 +02002590 desc_limit = desc_limit_scaled(&next_tss_desc);
2591 if (!next_tss_desc.p ||
2592 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2593 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002594 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002595 return X86EMUL_PROPAGATE_FAULT;
2596 }
2597
2598 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2599 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002600 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002601 }
2602
2603 if (reason == TASK_SWITCH_IRET)
2604 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2605
2606 /* set back link to prev task only if NT bit is set in eflags
2607 note that old_tss_sel is not used afetr this point */
2608 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2609 old_tss_sel = 0xffff;
2610
2611 if (next_tss_desc.type & 8)
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002612 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002613 old_tss_base, &next_tss_desc);
2614 else
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002615 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002616 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002617 if (ret != X86EMUL_CONTINUE)
2618 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002619
2620 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2621 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2622
2623 if (reason != TASK_SWITCH_IRET) {
2624 next_tss_desc.type |= (1 << 1); /* set busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002625 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002626 }
2627
Avi Kivity717746e2011-04-20 13:37:53 +03002628 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
Avi Kivity1aa36612011-04-27 13:20:30 +03002629 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002630
Jan Kiszkae269fb22010-04-14 15:51:09 +02002631 if (has_error_code) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03002632 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2633 ctxt->lock_prefix = 0;
2634 ctxt->src.val = (unsigned long) error_code;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002635 ret = em_push(ctxt);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002636 }
2637
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002638 return ret;
2639}
2640
2641int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002642 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002643 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002644{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002645 int rc;
2646
Avi Kivity9dac77f2011-06-01 15:34:25 +03002647 ctxt->_eip = ctxt->eip;
2648 ctxt->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002649
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002650 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002651 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002652
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09002653 if (rc == X86EMUL_CONTINUE)
Avi Kivity9dac77f2011-06-01 15:34:25 +03002654 ctxt->eip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002655
Gleb Natapova0c0ab22011-03-28 16:57:49 +02002656 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002657}
2658
Avi Kivity90de84f2010-11-17 15:28:21 +02002659static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
Gleb Natapovd9271122010-03-18 15:20:22 +02002660 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002661{
Gleb Natapova682e352010-03-18 15:20:21 +02002662 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2663
Avi Kivity9dac77f2011-06-01 15:34:25 +03002664 register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
2665 op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
Avi Kivity90de84f2010-11-17 15:28:21 +02002666 op->addr.mem.seg = seg;
Gleb Natapova682e352010-03-18 15:20:21 +02002667}
2668
Avi Kivity7af04fc2010-08-18 14:16:35 +03002669static int em_das(struct x86_emulate_ctxt *ctxt)
2670{
Avi Kivity7af04fc2010-08-18 14:16:35 +03002671 u8 al, old_al;
2672 bool af, cf, old_cf;
2673
2674 cf = ctxt->eflags & X86_EFLAGS_CF;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002675 al = ctxt->dst.val;
Avi Kivity7af04fc2010-08-18 14:16:35 +03002676
2677 old_al = al;
2678 old_cf = cf;
2679 cf = false;
2680 af = ctxt->eflags & X86_EFLAGS_AF;
2681 if ((al & 0x0f) > 9 || af) {
2682 al -= 6;
2683 cf = old_cf | (al >= 250);
2684 af = true;
2685 } else {
2686 af = false;
2687 }
2688 if (old_al > 0x99 || old_cf) {
2689 al -= 0x60;
2690 cf = true;
2691 }
2692
Avi Kivity9dac77f2011-06-01 15:34:25 +03002693 ctxt->dst.val = al;
Avi Kivity7af04fc2010-08-18 14:16:35 +03002694 /* Set PF, ZF, SF */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002695 ctxt->src.type = OP_IMM;
2696 ctxt->src.val = 0;
2697 ctxt->src.bytes = 1;
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002698 emulate_2op_SrcV(ctxt, "or");
Avi Kivity7af04fc2010-08-18 14:16:35 +03002699 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2700 if (cf)
2701 ctxt->eflags |= X86_EFLAGS_CF;
2702 if (af)
2703 ctxt->eflags |= X86_EFLAGS_AF;
2704 return X86EMUL_CONTINUE;
2705}
2706
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09002707static int em_call(struct x86_emulate_ctxt *ctxt)
2708{
2709 long rel = ctxt->src.val;
2710
2711 ctxt->src.val = (unsigned long)ctxt->_eip;
2712 jmp_rel(ctxt, rel);
2713 return em_push(ctxt);
2714}
2715
Avi Kivity0ef753b2010-08-18 14:51:45 +03002716static int em_call_far(struct x86_emulate_ctxt *ctxt)
2717{
Avi Kivity0ef753b2010-08-18 14:51:45 +03002718 u16 sel, old_cs;
2719 ulong old_eip;
2720 int rc;
2721
Avi Kivity1aa36612011-04-27 13:20:30 +03002722 old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002723 old_eip = ctxt->_eip;
Avi Kivity0ef753b2010-08-18 14:51:45 +03002724
Avi Kivity9dac77f2011-06-01 15:34:25 +03002725 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002726 if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
Avi Kivity0ef753b2010-08-18 14:51:45 +03002727 return X86EMUL_CONTINUE;
2728
Avi Kivity9dac77f2011-06-01 15:34:25 +03002729 ctxt->_eip = 0;
2730 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002731
Avi Kivity9dac77f2011-06-01 15:34:25 +03002732 ctxt->src.val = old_cs;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002733 rc = em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002734 if (rc != X86EMUL_CONTINUE)
2735 return rc;
2736
Avi Kivity9dac77f2011-06-01 15:34:25 +03002737 ctxt->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002738 return em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002739}
2740
Avi Kivity40ece7c2010-08-18 15:12:09 +03002741static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2742{
Avi Kivity40ece7c2010-08-18 15:12:09 +03002743 int rc;
2744
Avi Kivity9dac77f2011-06-01 15:34:25 +03002745 ctxt->dst.type = OP_REG;
2746 ctxt->dst.addr.reg = &ctxt->_eip;
2747 ctxt->dst.bytes = ctxt->op_bytes;
2748 rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Avi Kivity40ece7c2010-08-18 15:12:09 +03002749 if (rc != X86EMUL_CONTINUE)
2750 return rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002751 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
Avi Kivity40ece7c2010-08-18 15:12:09 +03002752 return X86EMUL_CONTINUE;
2753}
2754
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002755static int em_add(struct x86_emulate_ctxt *ctxt)
2756{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002757 emulate_2op_SrcV(ctxt, "add");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002758 return X86EMUL_CONTINUE;
2759}
2760
2761static int em_or(struct x86_emulate_ctxt *ctxt)
2762{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002763 emulate_2op_SrcV(ctxt, "or");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002764 return X86EMUL_CONTINUE;
2765}
2766
2767static int em_adc(struct x86_emulate_ctxt *ctxt)
2768{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002769 emulate_2op_SrcV(ctxt, "adc");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002770 return X86EMUL_CONTINUE;
2771}
2772
2773static int em_sbb(struct x86_emulate_ctxt *ctxt)
2774{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002775 emulate_2op_SrcV(ctxt, "sbb");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002776 return X86EMUL_CONTINUE;
2777}
2778
2779static int em_and(struct x86_emulate_ctxt *ctxt)
2780{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002781 emulate_2op_SrcV(ctxt, "and");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002782 return X86EMUL_CONTINUE;
2783}
2784
2785static int em_sub(struct x86_emulate_ctxt *ctxt)
2786{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002787 emulate_2op_SrcV(ctxt, "sub");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002788 return X86EMUL_CONTINUE;
2789}
2790
2791static int em_xor(struct x86_emulate_ctxt *ctxt)
2792{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002793 emulate_2op_SrcV(ctxt, "xor");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002794 return X86EMUL_CONTINUE;
2795}
2796
2797static int em_cmp(struct x86_emulate_ctxt *ctxt)
2798{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002799 emulate_2op_SrcV(ctxt, "cmp");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002800 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002801 ctxt->dst.type = OP_NONE;
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002802 return X86EMUL_CONTINUE;
2803}
2804
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09002805static int em_test(struct x86_emulate_ctxt *ctxt)
2806{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002807 emulate_2op_SrcV(ctxt, "test");
Avi Kivitycaa8a162011-09-11 11:23:02 +03002808 /* Disable writeback. */
2809 ctxt->dst.type = OP_NONE;
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09002810 return X86EMUL_CONTINUE;
2811}
2812
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002813static int em_xchg(struct x86_emulate_ctxt *ctxt)
2814{
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002815 /* Write back the register source. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002816 ctxt->src.val = ctxt->dst.val;
2817 write_register_operand(&ctxt->src);
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002818
2819 /* Write back the memory destination with implicit LOCK prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002820 ctxt->dst.val = ctxt->src.orig_val;
2821 ctxt->lock_prefix = 1;
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002822 return X86EMUL_CONTINUE;
2823}
2824
Avi Kivity5c82aa22010-08-18 18:31:43 +03002825static int em_imul(struct x86_emulate_ctxt *ctxt)
2826{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002827 emulate_2op_SrcV_nobyte(ctxt, "imul");
Avi Kivity5c82aa22010-08-18 18:31:43 +03002828 return X86EMUL_CONTINUE;
2829}
2830
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002831static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2832{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002833 ctxt->dst.val = ctxt->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002834 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002835}
2836
Avi Kivity61429142010-08-19 15:13:00 +03002837static int em_cwd(struct x86_emulate_ctxt *ctxt)
2838{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002839 ctxt->dst.type = OP_REG;
2840 ctxt->dst.bytes = ctxt->src.bytes;
2841 ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
2842 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
Avi Kivity61429142010-08-19 15:13:00 +03002843
2844 return X86EMUL_CONTINUE;
2845}
2846
Avi Kivity48bb5d32010-08-18 18:54:34 +03002847static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2848{
Avi Kivity48bb5d32010-08-18 18:54:34 +03002849 u64 tsc = 0;
2850
Avi Kivity717746e2011-04-20 13:37:53 +03002851 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002852 ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
2853 ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
Avi Kivity48bb5d32010-08-18 18:54:34 +03002854 return X86EMUL_CONTINUE;
2855}
2856
Avi Kivity222d21a2011-11-10 14:57:30 +02002857static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
2858{
2859 u64 pmc;
2860
2861 if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
2862 return emulate_gp(ctxt, 0);
2863 ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
2864 ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
2865 return X86EMUL_CONTINUE;
2866}
2867
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002868static int em_mov(struct x86_emulate_ctxt *ctxt)
2869{
Stefan Hajnoczi49597d82012-04-09 18:40:00 +03002870 memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002871 return X86EMUL_CONTINUE;
2872}
2873
Takuya Yoshikawabc00f8d2011-11-22 15:19:19 +09002874static int em_cr_write(struct x86_emulate_ctxt *ctxt)
2875{
2876 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
2877 return emulate_gp(ctxt, 0);
2878
2879 /* Disable writeback. */
2880 ctxt->dst.type = OP_NONE;
2881 return X86EMUL_CONTINUE;
2882}
2883
2884static int em_dr_write(struct x86_emulate_ctxt *ctxt)
2885{
2886 unsigned long val;
2887
2888 if (ctxt->mode == X86EMUL_MODE_PROT64)
2889 val = ctxt->src.val & ~0ULL;
2890 else
2891 val = ctxt->src.val & ~0U;
2892
2893 /* #UD condition is already handled. */
2894 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
2895 return emulate_gp(ctxt, 0);
2896
2897 /* Disable writeback. */
2898 ctxt->dst.type = OP_NONE;
2899 return X86EMUL_CONTINUE;
2900}
2901
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09002902static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
2903{
2904 u64 msr_data;
2905
2906 msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
2907 | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
2908 if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
2909 return emulate_gp(ctxt, 0);
2910
2911 return X86EMUL_CONTINUE;
2912}
2913
2914static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
2915{
2916 u64 msr_data;
2917
2918 if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
2919 return emulate_gp(ctxt, 0);
2920
2921 ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
2922 ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
2923 return X86EMUL_CONTINUE;
2924}
2925
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002926static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
2927{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002928 if (ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002929 return emulate_ud(ctxt);
2930
Avi Kivity9dac77f2011-06-01 15:34:25 +03002931 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002932 return X86EMUL_CONTINUE;
2933}
2934
2935static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
2936{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002937 u16 sel = ctxt->src.val;
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002938
Avi Kivity9dac77f2011-06-01 15:34:25 +03002939 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002940 return emulate_ud(ctxt);
2941
Avi Kivity9dac77f2011-06-01 15:34:25 +03002942 if (ctxt->modrm_reg == VCPU_SREG_SS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002943 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2944
2945 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002946 ctxt->dst.type = OP_NONE;
2947 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002948}
2949
Avi Kivity38503912011-03-31 18:48:09 +02002950static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2951{
Avi Kivity9fa088f2011-03-31 18:54:30 +02002952 int rc;
2953 ulong linear;
2954
Avi Kivity9dac77f2011-06-01 15:34:25 +03002955 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02002956 if (rc == X86EMUL_CONTINUE)
Avi Kivity3cb16fe2011-04-20 15:38:44 +03002957 ctxt->ops->invlpg(ctxt, linear);
Avi Kivity38503912011-03-31 18:48:09 +02002958 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002959 ctxt->dst.type = OP_NONE;
Avi Kivity38503912011-03-31 18:48:09 +02002960 return X86EMUL_CONTINUE;
2961}
2962
Avi Kivity2d04a052011-04-20 15:32:49 +03002963static int em_clts(struct x86_emulate_ctxt *ctxt)
2964{
2965 ulong cr0;
2966
2967 cr0 = ctxt->ops->get_cr(ctxt, 0);
2968 cr0 &= ~X86_CR0_TS;
2969 ctxt->ops->set_cr(ctxt, 0, cr0);
2970 return X86EMUL_CONTINUE;
2971}
2972
Avi Kivity26d05cc2011-04-21 12:07:59 +03002973static int em_vmcall(struct x86_emulate_ctxt *ctxt)
2974{
Avi Kivity26d05cc2011-04-21 12:07:59 +03002975 int rc;
2976
Avi Kivity9dac77f2011-06-01 15:34:25 +03002977 if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
Avi Kivity26d05cc2011-04-21 12:07:59 +03002978 return X86EMUL_UNHANDLEABLE;
2979
2980 rc = ctxt->ops->fix_hypercall(ctxt);
2981 if (rc != X86EMUL_CONTINUE)
2982 return rc;
2983
2984 /* Let the processor re-execute the fixed hypercall */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002985 ctxt->_eip = ctxt->eip;
Avi Kivity26d05cc2011-04-21 12:07:59 +03002986 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002987 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03002988 return X86EMUL_CONTINUE;
2989}
2990
2991static int em_lgdt(struct x86_emulate_ctxt *ctxt)
2992{
Avi Kivity26d05cc2011-04-21 12:07:59 +03002993 struct desc_ptr desc_ptr;
2994 int rc;
2995
Avi Kivity9dac77f2011-06-01 15:34:25 +03002996 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
Avi Kivity26d05cc2011-04-21 12:07:59 +03002997 &desc_ptr.size, &desc_ptr.address,
Avi Kivity9dac77f2011-06-01 15:34:25 +03002998 ctxt->op_bytes);
Avi Kivity26d05cc2011-04-21 12:07:59 +03002999 if (rc != X86EMUL_CONTINUE)
3000 return rc;
3001 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3002 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003003 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003004 return X86EMUL_CONTINUE;
3005}
3006
Avi Kivity5ef39c72011-04-21 12:21:50 +03003007static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
Avi Kivity26d05cc2011-04-21 12:07:59 +03003008{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003009 int rc;
3010
Avi Kivity5ef39c72011-04-21 12:21:50 +03003011 rc = ctxt->ops->fix_hypercall(ctxt);
3012
Avi Kivity26d05cc2011-04-21 12:07:59 +03003013 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003014 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003015 return rc;
3016}
3017
3018static int em_lidt(struct x86_emulate_ctxt *ctxt)
3019{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003020 struct desc_ptr desc_ptr;
3021 int rc;
3022
Avi Kivity9dac77f2011-06-01 15:34:25 +03003023 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
Takuya Yoshikawa509cf9f2011-05-02 02:25:07 +09003024 &desc_ptr.size, &desc_ptr.address,
Avi Kivity9dac77f2011-06-01 15:34:25 +03003025 ctxt->op_bytes);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003026 if (rc != X86EMUL_CONTINUE)
3027 return rc;
3028 ctxt->ops->set_idt(ctxt, &desc_ptr);
3029 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003030 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003031 return X86EMUL_CONTINUE;
3032}
3033
3034static int em_smsw(struct x86_emulate_ctxt *ctxt)
3035{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003036 ctxt->dst.bytes = 2;
3037 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003038 return X86EMUL_CONTINUE;
3039}
3040
3041static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3042{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003043 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
Avi Kivity9dac77f2011-06-01 15:34:25 +03003044 | (ctxt->src.val & 0x0f));
3045 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003046 return X86EMUL_CONTINUE;
3047}
3048
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003049static int em_loop(struct x86_emulate_ctxt *ctxt)
3050{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003051 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
3052 if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
3053 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3054 jmp_rel(ctxt, ctxt->src.val);
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003055
3056 return X86EMUL_CONTINUE;
3057}
3058
3059static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3060{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003061 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
3062 jmp_rel(ctxt, ctxt->src.val);
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003063
3064 return X86EMUL_CONTINUE;
3065}
3066
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003067static int em_in(struct x86_emulate_ctxt *ctxt)
3068{
3069 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3070 &ctxt->dst.val))
3071 return X86EMUL_IO_NEEDED;
3072
3073 return X86EMUL_CONTINUE;
3074}
3075
3076static int em_out(struct x86_emulate_ctxt *ctxt)
3077{
3078 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3079 &ctxt->src.val, 1);
3080 /* Disable writeback. */
3081 ctxt->dst.type = OP_NONE;
3082 return X86EMUL_CONTINUE;
3083}
3084
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09003085static int em_cli(struct x86_emulate_ctxt *ctxt)
3086{
3087 if (emulator_bad_iopl(ctxt))
3088 return emulate_gp(ctxt, 0);
3089
3090 ctxt->eflags &= ~X86_EFLAGS_IF;
3091 return X86EMUL_CONTINUE;
3092}
3093
3094static int em_sti(struct x86_emulate_ctxt *ctxt)
3095{
3096 if (emulator_bad_iopl(ctxt))
3097 return emulate_gp(ctxt, 0);
3098
3099 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3100 ctxt->eflags |= X86_EFLAGS_IF;
3101 return X86EMUL_CONTINUE;
3102}
3103
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003104static int em_bt(struct x86_emulate_ctxt *ctxt)
3105{
3106 /* Disable writeback. */
3107 ctxt->dst.type = OP_NONE;
3108 /* only subword offset */
3109 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
3110
3111 emulate_2op_SrcV_nobyte(ctxt, "bt");
3112 return X86EMUL_CONTINUE;
3113}
3114
3115static int em_bts(struct x86_emulate_ctxt *ctxt)
3116{
3117 emulate_2op_SrcV_nobyte(ctxt, "bts");
3118 return X86EMUL_CONTINUE;
3119}
3120
3121static int em_btr(struct x86_emulate_ctxt *ctxt)
3122{
3123 emulate_2op_SrcV_nobyte(ctxt, "btr");
3124 return X86EMUL_CONTINUE;
3125}
3126
3127static int em_btc(struct x86_emulate_ctxt *ctxt)
3128{
3129 emulate_2op_SrcV_nobyte(ctxt, "btc");
3130 return X86EMUL_CONTINUE;
3131}
3132
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003133static int em_bsf(struct x86_emulate_ctxt *ctxt)
3134{
Joerg Roedeld54e4232012-05-07 12:12:25 +02003135 emulate_2op_SrcV_nobyte(ctxt, "bsf");
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003136 return X86EMUL_CONTINUE;
3137}
3138
3139static int em_bsr(struct x86_emulate_ctxt *ctxt)
3140{
Joerg Roedeld54e4232012-05-07 12:12:25 +02003141 emulate_2op_SrcV_nobyte(ctxt, "bsr");
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003142 return X86EMUL_CONTINUE;
3143}
3144
Avi Kivity6d6eede2012-06-07 14:11:36 +03003145static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3146{
3147 u32 eax, ebx, ecx, edx;
3148
3149 eax = ctxt->regs[VCPU_REGS_RAX];
3150 ecx = ctxt->regs[VCPU_REGS_RCX];
3151 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3152 ctxt->regs[VCPU_REGS_RAX] = eax;
3153 ctxt->regs[VCPU_REGS_RBX] = ebx;
3154 ctxt->regs[VCPU_REGS_RCX] = ecx;
3155 ctxt->regs[VCPU_REGS_RDX] = edx;
3156 return X86EMUL_CONTINUE;
3157}
3158
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003159static bool valid_cr(int nr)
3160{
3161 switch (nr) {
3162 case 0:
3163 case 2 ... 4:
3164 case 8:
3165 return true;
3166 default:
3167 return false;
3168 }
3169}
3170
3171static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3172{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003173 if (!valid_cr(ctxt->modrm_reg))
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003174 return emulate_ud(ctxt);
3175
3176 return X86EMUL_CONTINUE;
3177}
3178
3179static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3180{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003181 u64 new_val = ctxt->src.val64;
3182 int cr = ctxt->modrm_reg;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003183 u64 efer = 0;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003184
3185 static u64 cr_reserved_bits[] = {
3186 0xffffffff00000000ULL,
3187 0, 0, 0, /* CR3 checked later */
3188 CR4_RESERVED_BITS,
3189 0, 0, 0,
3190 CR8_RESERVED_BITS,
3191 };
3192
3193 if (!valid_cr(cr))
3194 return emulate_ud(ctxt);
3195
3196 if (new_val & cr_reserved_bits[cr])
3197 return emulate_gp(ctxt, 0);
3198
3199 switch (cr) {
3200 case 0: {
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003201 u64 cr4;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003202 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3203 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3204 return emulate_gp(ctxt, 0);
3205
Avi Kivity717746e2011-04-20 13:37:53 +03003206 cr4 = ctxt->ops->get_cr(ctxt, 4);
3207 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003208
3209 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3210 !(cr4 & X86_CR4_PAE))
3211 return emulate_gp(ctxt, 0);
3212
3213 break;
3214 }
3215 case 3: {
3216 u64 rsvd = 0;
3217
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003218 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3219 if (efer & EFER_LMA)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003220 rsvd = CR3_L_MODE_RESERVED_BITS;
Avi Kivityfd72c412011-04-20 15:24:32 +03003221 else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003222 rsvd = CR3_PAE_RESERVED_BITS;
Avi Kivityfd72c412011-04-20 15:24:32 +03003223 else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003224 rsvd = CR3_NONPAE_RESERVED_BITS;
3225
3226 if (new_val & rsvd)
3227 return emulate_gp(ctxt, 0);
3228
3229 break;
3230 }
3231 case 4: {
Avi Kivity717746e2011-04-20 13:37:53 +03003232 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003233
3234 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3235 return emulate_gp(ctxt, 0);
3236
3237 break;
3238 }
3239 }
3240
3241 return X86EMUL_CONTINUE;
3242}
3243
Joerg Roedel3b88e412011-04-04 12:39:29 +02003244static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3245{
3246 unsigned long dr7;
3247
Avi Kivity717746e2011-04-20 13:37:53 +03003248 ctxt->ops->get_dr(ctxt, 7, &dr7);
Joerg Roedel3b88e412011-04-04 12:39:29 +02003249
3250 /* Check if DR7.Global_Enable is set */
3251 return dr7 & (1 << 13);
3252}
3253
3254static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3255{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003256 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02003257 u64 cr4;
3258
3259 if (dr > 7)
3260 return emulate_ud(ctxt);
3261
Avi Kivity717746e2011-04-20 13:37:53 +03003262 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedel3b88e412011-04-04 12:39:29 +02003263 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3264 return emulate_ud(ctxt);
3265
3266 if (check_dr7_gd(ctxt))
3267 return emulate_db(ctxt);
3268
3269 return X86EMUL_CONTINUE;
3270}
3271
3272static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3273{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003274 u64 new_val = ctxt->src.val64;
3275 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02003276
3277 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3278 return emulate_gp(ctxt, 0);
3279
3280 return check_dr_read(ctxt);
3281}
3282
Joerg Roedel01de8b02011-04-04 12:39:31 +02003283static int check_svme(struct x86_emulate_ctxt *ctxt)
3284{
3285 u64 efer;
3286
Avi Kivity717746e2011-04-20 13:37:53 +03003287 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedel01de8b02011-04-04 12:39:31 +02003288
3289 if (!(efer & EFER_SVME))
3290 return emulate_ud(ctxt);
3291
3292 return X86EMUL_CONTINUE;
3293}
3294
3295static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3296{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003297 u64 rax = ctxt->regs[VCPU_REGS_RAX];
Joerg Roedel01de8b02011-04-04 12:39:31 +02003298
3299 /* Valid physical address? */
Randy Dunlapd4224442011-04-21 09:09:22 -07003300 if (rax & 0xffff000000000000ULL)
Joerg Roedel01de8b02011-04-04 12:39:31 +02003301 return emulate_gp(ctxt, 0);
3302
3303 return check_svme(ctxt);
3304}
3305
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003306static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3307{
Avi Kivity717746e2011-04-20 13:37:53 +03003308 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003309
Avi Kivity717746e2011-04-20 13:37:53 +03003310 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003311 return emulate_ud(ctxt);
3312
3313 return X86EMUL_CONTINUE;
3314}
3315
Joerg Roedel80612522011-04-04 12:39:33 +02003316static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3317{
Avi Kivity717746e2011-04-20 13:37:53 +03003318 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003319 u64 rcx = ctxt->regs[VCPU_REGS_RCX];
Joerg Roedel80612522011-04-04 12:39:33 +02003320
Avi Kivity717746e2011-04-20 13:37:53 +03003321 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
Joerg Roedel80612522011-04-04 12:39:33 +02003322 (rcx > 3))
3323 return emulate_gp(ctxt, 0);
3324
3325 return X86EMUL_CONTINUE;
3326}
3327
Joerg Roedelf6511932011-04-04 12:39:35 +02003328static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3329{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003330 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3331 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02003332 return emulate_gp(ctxt, 0);
3333
3334 return X86EMUL_CONTINUE;
3335}
3336
3337static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3338{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003339 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3340 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02003341 return emulate_gp(ctxt, 0);
3342
3343 return X86EMUL_CONTINUE;
3344}
3345
Avi Kivity73fba5f2010-07-29 15:11:53 +03003346#define D(_y) { .flags = (_y) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02003347#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02003348#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
3349 .check_perm = (_p) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003350#define N D(0)
Joerg Roedel01de8b02011-04-04 12:39:31 +02003351#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003352#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3353#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003354#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02003355#define II(_f, _e, _i) \
3356 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02003357#define IIP(_f, _e, _i, _p) \
3358 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
3359 .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02003360#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003361
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003362#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02003363#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003364#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003365#define I2bvIP(_f, _e, _i, _p) \
3366 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003367
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003368#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
3369 I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
3370 I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
Avi Kivity6230f7f2010-08-26 18:34:55 +03003371
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003372static struct opcode group7_rm1[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003373 DI(SrcNone | Priv, monitor),
3374 DI(SrcNone | Priv, mwait),
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003375 N, N, N, N, N, N,
3376};
3377
Joerg Roedel01de8b02011-04-04 12:39:31 +02003378static struct opcode group7_rm3[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003379 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
3380 II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
3381 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
3382 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
3383 DIP(SrcNone | Prot | Priv, stgi, check_svme),
3384 DIP(SrcNone | Prot | Priv, clgi, check_svme),
3385 DIP(SrcNone | Prot | Priv, skinit, check_svme),
3386 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
Joerg Roedel01de8b02011-04-04 12:39:31 +02003387};
Avi Kivity6230f7f2010-08-26 18:34:55 +03003388
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003389static struct opcode group7_rm7[] = {
3390 N,
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003391 DIP(SrcNone, rdtscp, check_rdtsc),
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003392 N, N, N, N, N, N,
3393};
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003394
Avi Kivity73fba5f2010-07-29 15:11:53 +03003395static struct opcode group1[] = {
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003396 I(Lock, em_add),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003397 I(Lock | PageTable, em_or),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003398 I(Lock, em_adc),
3399 I(Lock, em_sbb),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003400 I(Lock | PageTable, em_and),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003401 I(Lock, em_sub),
3402 I(Lock, em_xor),
3403 I(0, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003404};
3405
3406static struct opcode group1A[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003407 I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003408};
3409
3410static struct opcode group3[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003411 I(DstMem | SrcImm, em_test),
3412 I(DstMem | SrcImm, em_test),
3413 I(DstMem | SrcNone | Lock, em_not),
3414 I(DstMem | SrcNone | Lock, em_neg),
3415 I(SrcMem, em_mul_ex),
3416 I(SrcMem, em_imul_ex),
3417 I(SrcMem, em_div_ex),
3418 I(SrcMem, em_idiv_ex),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003419};
3420
3421static struct opcode group4[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003422 I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3423 I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003424 N, N, N, N, N, N,
3425};
3426
3427static struct opcode group5[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003428 I(DstMem | SrcNone | Lock, em_grp45),
3429 I(DstMem | SrcNone | Lock, em_grp45),
3430 I(SrcMem | Stack, em_grp45),
3431 I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
3432 I(SrcMem | Stack, em_grp45),
3433 I(SrcMemFAddr | ImplicitOps, em_grp45),
3434 I(SrcMem | Stack, em_grp45), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003435};
3436
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003437static struct opcode group6[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003438 DI(Prot, sldt),
3439 DI(Prot, str),
3440 DI(Prot | Priv, lldt),
3441 DI(Prot | Priv, ltr),
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003442 N, N, N, N,
3443};
3444
Avi Kivity73fba5f2010-07-29 15:11:53 +03003445static struct group_dual group7 = { {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003446 DI(Mov | DstMem | Priv, sgdt),
3447 DI(Mov | DstMem | Priv, sidt),
3448 II(SrcMem | Priv, em_lgdt, lgdt),
3449 II(SrcMem | Priv, em_lidt, lidt),
3450 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3451 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3452 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003453}, {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003454 I(SrcNone | Priv | VendorSpecific, em_vmcall),
Avi Kivity5ef39c72011-04-21 12:21:50 +03003455 EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02003456 N, EXT(0, group7_rm3),
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003457 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3458 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3459 EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003460} };
3461
3462static struct opcode group8[] = {
3463 N, N, N, N,
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003464 I(DstMem | SrcImmByte, em_bt),
3465 I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
3466 I(DstMem | SrcImmByte | Lock, em_btr),
3467 I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003468};
3469
3470static struct group_dual group9 = { {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003471 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003472}, {
3473 N, N, N, N, N, N, N, N,
3474} };
3475
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003476static struct opcode group11[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003477 I(DstMem | SrcImm | Mov | PageTable, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003478 X7(D(Undefined)),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003479};
3480
Avi Kivityaa97bb42010-01-20 18:09:23 +02003481static struct gprefix pfx_0f_6f_0f_7f = {
Avi Kivitye5971752012-04-09 18:40:03 +03003482 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
Avi Kivityaa97bb42010-01-20 18:09:23 +02003483};
3484
Avi Kivity3e114eb2012-04-09 18:40:01 +03003485static struct gprefix pfx_vmovntpx = {
3486 I(0, em_mov), N, N, N,
3487};
3488
Avi Kivity73fba5f2010-07-29 15:11:53 +03003489static struct opcode opcode_table[256] = {
3490 /* 0x00 - 0x07 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003491 I6ALU(Lock, em_add),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003492 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3493 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003494 /* 0x08 - 0x0F */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003495 I6ALU(Lock | PageTable, em_or),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003496 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
3497 N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003498 /* 0x10 - 0x17 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003499 I6ALU(Lock, em_adc),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003500 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
3501 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003502 /* 0x18 - 0x1F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003503 I6ALU(Lock, em_sbb),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003504 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
3505 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003506 /* 0x20 - 0x27 */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003507 I6ALU(Lock | PageTable, em_and), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003508 /* 0x28 - 0x2F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003509 I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003510 /* 0x30 - 0x37 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003511 I6ALU(Lock, em_xor), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003512 /* 0x38 - 0x3F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003513 I6ALU(0, em_cmp), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003514 /* 0x40 - 0x4F */
3515 X16(D(DstReg)),
3516 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03003517 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003518 /* 0x58 - 0x5F */
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09003519 X8(I(DstReg | Stack, em_pop)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003520 /* 0x60 - 0x67 */
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09003521 I(ImplicitOps | Stack | No64, em_pusha),
3522 I(ImplicitOps | Stack | No64, em_popa),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003523 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3524 N, N, N, N,
3525 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03003526 I(SrcImm | Mov | Stack, em_push),
3527 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03003528 I(SrcImmByte | Mov | Stack, em_push),
3529 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Takuya Yoshikawa2b5e97e2011-11-23 12:27:39 +09003530 I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
3531 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03003532 /* 0x70 - 0x7F */
3533 X16(D(SrcImmByte)),
3534 /* 0x80 - 0x87 */
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09003535 G(ByteOp | DstMem | SrcImm, group1),
3536 G(DstMem | SrcImm, group1),
3537 G(ByteOp | DstMem | SrcImm | No64, group1),
3538 G(DstMem | SrcImmByte, group1),
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09003539 I2bv(DstMem | SrcReg | ModRM, em_test),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003540 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003541 /* 0x88 - 0x8F */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003542 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003543 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003544 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003545 D(ModRM | SrcMem | NoAccess | DstReg),
3546 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3547 G(0, group1A),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003548 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02003549 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003550 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03003551 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08003552 I(SrcImmFAddr | No64, em_call_far), N,
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09003553 II(ImplicitOps | Stack, em_pushf, pushf),
3554 II(ImplicitOps | Stack, em_popf, popf), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003555 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003556 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003557 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003558 I2bv(SrcSI | DstDI | Mov | String, em_mov),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003559 I2bv(SrcSI | DstDI | String, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003560 /* 0xA8 - 0xAF */
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09003561 I2bv(DstAcc | SrcImm, em_test),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003562 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3563 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003564 I2bv(SrcAcc | DstDI | String, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003565 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003566 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003567 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003568 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003569 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03003570 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03003571 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09003572 I(ImplicitOps | Stack, em_ret),
Avi Kivityd4b43252011-09-13 10:45:50 +03003573 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
3574 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003575 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003576 /* 0xC8 - 0xCF */
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003577 N, N, N, I(ImplicitOps | Stack, em_ret_far),
Avi Kivity3c6e2762011-04-04 12:39:23 +02003578 D(ImplicitOps), DI(SrcImmByte, intn),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003579 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003580 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03003581 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003582 N, N, N, N,
3583 /* 0xD8 - 0xDF */
3584 N, N, N, N, N, N, N, N,
3585 /* 0xE0 - 0xE7 */
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003586 X3(I(SrcImmByte, em_loop)),
3587 I(SrcImmByte, em_jcxz),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003588 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
3589 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003590 /* 0xE8 - 0xEF */
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09003591 I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003592 I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003593 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
3594 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003595 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02003596 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02003597 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
3598 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003599 /* 0xF8 - 0xFF */
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09003600 D(ImplicitOps), D(ImplicitOps),
3601 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003602 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
3603};
3604
3605static struct opcode twobyte_table[256] = {
3606 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003607 G(0, group6), GD(0, &group7), N, N,
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003608 N, I(ImplicitOps | VendorSpecific, em_syscall),
3609 II(ImplicitOps | Priv, em_clts, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02003610 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003611 N, D(ImplicitOps | ModRM), N, N,
3612 /* 0x10 - 0x1F */
3613 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3614 /* 0x20 - 0x2F */
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003615 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
Joerg Roedel3b88e412011-04-04 12:39:29 +02003616 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
Takuya Yoshikawabc00f8d2011-11-22 15:19:19 +09003617 IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
3618 IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003619 N, N, N, N,
Avi Kivity3e114eb2012-04-09 18:40:01 +03003620 N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3621 N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003622 /* 0x30 - 0x3F */
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003623 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
Joerg Roedel80612522011-04-04 12:39:33 +02003624 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003625 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
Avi Kivity222d21a2011-11-10 14:57:30 +02003626 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003627 I(ImplicitOps | VendorSpecific, em_sysenter),
3628 I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
Avi Kivityd8671622011-02-01 16:32:03 +02003629 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003630 N, N, N, N, N, N, N, N,
3631 /* 0x40 - 0x4F */
3632 X16(D(DstReg | SrcMem | ModRM | Mov)),
3633 /* 0x50 - 0x5F */
3634 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3635 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003636 N, N, N, N,
3637 N, N, N, N,
3638 N, N, N, N,
3639 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003640 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003641 N, N, N, N,
3642 N, N, N, N,
3643 N, N, N, N,
3644 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003645 /* 0x80 - 0x8F */
3646 X16(D(SrcImm)),
3647 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08003648 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003649 /* 0xA0 - 0xA7 */
Avi Kivity1cd196e2011-09-13 10:45:51 +03003650 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
Avi Kivity6d6eede2012-06-07 14:11:36 +03003651 II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003652 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3653 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3654 /* 0xA8 - 0xAF */
Avi Kivity1cd196e2011-09-13 10:45:51 +03003655 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003656 DI(ImplicitOps, rsm),
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003657 I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003658 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3659 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03003660 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003661 /* 0xB0 - 0xB7 */
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09003662 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
Avi Kivityd4b43252011-09-13 10:45:50 +03003663 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003664 I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
Avi Kivityd4b43252011-09-13 10:45:50 +03003665 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
3666 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003667 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003668 /* 0xB8 - 0xBF */
3669 N, N,
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003670 G(BitOp, group8),
3671 I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003672 I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003673 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003674 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03003675 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08003676 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003677 N, N, N, GD(0, &group9),
3678 N, N, N, N, N, N, N, N,
3679 /* 0xD0 - 0xDF */
3680 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3681 /* 0xE0 - 0xEF */
3682 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3683 /* 0xF0 - 0xFF */
3684 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3685};
3686
3687#undef D
3688#undef N
3689#undef G
3690#undef GD
3691#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02003692#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02003693#undef EXT
Avi Kivity73fba5f2010-07-29 15:11:53 +03003694
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003695#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02003696#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003697#undef I2bv
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003698#undef I2bvIP
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003699#undef I6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003700
Avi Kivity9dac77f2011-06-01 15:34:25 +03003701static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
Avi Kivity39f21ee2010-08-18 19:20:21 +03003702{
3703 unsigned size;
3704
Avi Kivity9dac77f2011-06-01 15:34:25 +03003705 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003706 if (size == 8)
3707 size = 4;
3708 return size;
3709}
3710
3711static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3712 unsigned size, bool sign_extension)
3713{
Avi Kivity39f21ee2010-08-18 19:20:21 +03003714 int rc = X86EMUL_CONTINUE;
3715
3716 op->type = OP_IMM;
3717 op->bytes = size;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003718 op->addr.mem.ea = ctxt->_eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003719 /* NB. Immediates are sign-extended as necessary. */
3720 switch (op->bytes) {
3721 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003722 op->val = insn_fetch(s8, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003723 break;
3724 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003725 op->val = insn_fetch(s16, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003726 break;
3727 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003728 op->val = insn_fetch(s32, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003729 break;
3730 }
3731 if (!sign_extension) {
3732 switch (op->bytes) {
3733 case 1:
3734 op->val &= 0xff;
3735 break;
3736 case 2:
3737 op->val &= 0xffff;
3738 break;
3739 case 4:
3740 op->val &= 0xffffffff;
3741 break;
3742 }
3743 }
3744done:
3745 return rc;
3746}
3747
Avi Kivitya9945542011-09-13 10:45:41 +03003748static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
3749 unsigned d)
3750{
3751 int rc = X86EMUL_CONTINUE;
3752
3753 switch (d) {
3754 case OpReg:
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003755 decode_register_operand(ctxt, op);
Avi Kivitya9945542011-09-13 10:45:41 +03003756 break;
3757 case OpImmUByte:
Avi Kivity608aabe2011-09-13 10:45:45 +03003758 rc = decode_imm(ctxt, op, 1, false);
Avi Kivitya9945542011-09-13 10:45:41 +03003759 break;
3760 case OpMem:
Avi Kivity41ddf972011-09-13 10:45:48 +03003761 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity0fe59122011-09-13 10:45:47 +03003762 mem_common:
Avi Kivitya9945542011-09-13 10:45:41 +03003763 *op = ctxt->memop;
3764 ctxt->memopp = op;
Avi Kivity0fe59122011-09-13 10:45:47 +03003765 if ((ctxt->d & BitOp) && op == &ctxt->dst)
Avi Kivitya9945542011-09-13 10:45:41 +03003766 fetch_bit_operand(ctxt);
3767 op->orig_val = op->val;
3768 break;
Avi Kivity41ddf972011-09-13 10:45:48 +03003769 case OpMem64:
3770 ctxt->memop.bytes = 8;
3771 goto mem_common;
Avi Kivitya9945542011-09-13 10:45:41 +03003772 case OpAcc:
3773 op->type = OP_REG;
3774 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3775 op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3776 fetch_register_operand(op);
3777 op->orig_val = op->val;
3778 break;
3779 case OpDI:
3780 op->type = OP_MEM;
3781 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3782 op->addr.mem.ea =
3783 register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
3784 op->addr.mem.seg = VCPU_SREG_ES;
3785 op->val = 0;
3786 break;
3787 case OpDX:
3788 op->type = OP_REG;
3789 op->bytes = 2;
3790 op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3791 fetch_register_operand(op);
3792 break;
Avi Kivity4dd6a572011-09-13 10:45:43 +03003793 case OpCL:
3794 op->bytes = 1;
3795 op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
3796 break;
3797 case OpImmByte:
3798 rc = decode_imm(ctxt, op, 1, true);
3799 break;
3800 case OpOne:
3801 op->bytes = 1;
3802 op->val = 1;
3803 break;
3804 case OpImm:
3805 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
3806 break;
Avi Kivity28867ce2012-01-16 15:08:44 +02003807 case OpMem8:
3808 ctxt->memop.bytes = 1;
3809 goto mem_common;
Avi Kivity0fe59122011-09-13 10:45:47 +03003810 case OpMem16:
3811 ctxt->memop.bytes = 2;
3812 goto mem_common;
3813 case OpMem32:
3814 ctxt->memop.bytes = 4;
3815 goto mem_common;
3816 case OpImmU16:
3817 rc = decode_imm(ctxt, op, 2, false);
3818 break;
3819 case OpImmU:
3820 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
3821 break;
3822 case OpSI:
3823 op->type = OP_MEM;
3824 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3825 op->addr.mem.ea =
3826 register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
3827 op->addr.mem.seg = seg_override(ctxt);
3828 op->val = 0;
3829 break;
3830 case OpImmFAddr:
3831 op->type = OP_IMM;
3832 op->addr.mem.ea = ctxt->_eip;
3833 op->bytes = ctxt->op_bytes + 2;
3834 insn_fetch_arr(op->valptr, op->bytes, ctxt);
3835 break;
3836 case OpMemFAddr:
3837 ctxt->memop.bytes = ctxt->op_bytes + 2;
3838 goto mem_common;
Avi Kivityc191a7a2011-09-13 10:45:49 +03003839 case OpES:
3840 op->val = VCPU_SREG_ES;
3841 break;
3842 case OpCS:
3843 op->val = VCPU_SREG_CS;
3844 break;
3845 case OpSS:
3846 op->val = VCPU_SREG_SS;
3847 break;
3848 case OpDS:
3849 op->val = VCPU_SREG_DS;
3850 break;
3851 case OpFS:
3852 op->val = VCPU_SREG_FS;
3853 break;
3854 case OpGS:
3855 op->val = VCPU_SREG_GS;
3856 break;
Avi Kivitya9945542011-09-13 10:45:41 +03003857 case OpImplicit:
3858 /* Special instructions do their own operand decoding. */
3859 default:
3860 op->type = OP_NONE; /* Disable writeback. */
3861 break;
3862 }
3863
3864done:
3865 return rc;
3866}
3867
Takuya Yoshikawaef5d75c2011-05-15 00:57:43 +09003868int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003869{
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003870 int rc = X86EMUL_CONTINUE;
3871 int mode = ctxt->mode;
Avi Kivity46561642011-04-24 14:09:59 +03003872 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003873 bool op_prefix = false;
Avi Kivity46561642011-04-24 14:09:59 +03003874 struct opcode opcode;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003875
Avi Kivityf09ed832011-09-13 10:45:40 +03003876 ctxt->memop.type = OP_NONE;
3877 ctxt->memopp = NULL;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003878 ctxt->_eip = ctxt->eip;
3879 ctxt->fetch.start = ctxt->_eip;
3880 ctxt->fetch.end = ctxt->fetch.start + insn_len;
Andre Przywaradc25e892010-12-21 11:12:07 +01003881 if (insn_len > 0)
Avi Kivity9dac77f2011-06-01 15:34:25 +03003882 memcpy(ctxt->fetch.data, insn, insn_len);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003883
3884 switch (mode) {
3885 case X86EMUL_MODE_REAL:
3886 case X86EMUL_MODE_VM86:
3887 case X86EMUL_MODE_PROT16:
3888 def_op_bytes = def_ad_bytes = 2;
3889 break;
3890 case X86EMUL_MODE_PROT32:
3891 def_op_bytes = def_ad_bytes = 4;
3892 break;
3893#ifdef CONFIG_X86_64
3894 case X86EMUL_MODE_PROT64:
3895 def_op_bytes = 4;
3896 def_ad_bytes = 8;
3897 break;
3898#endif
3899 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09003900 return EMULATION_FAILED;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003901 }
3902
Avi Kivity9dac77f2011-06-01 15:34:25 +03003903 ctxt->op_bytes = def_op_bytes;
3904 ctxt->ad_bytes = def_ad_bytes;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003905
3906 /* Legacy prefixes. */
3907 for (;;) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003908 switch (ctxt->b = insn_fetch(u8, ctxt)) {
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003909 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003910 op_prefix = true;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003911 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003912 ctxt->op_bytes = def_op_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003913 break;
3914 case 0x67: /* address-size override */
3915 if (mode == X86EMUL_MODE_PROT64)
3916 /* switch between 4/8 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003917 ctxt->ad_bytes = def_ad_bytes ^ 12;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003918 else
3919 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003920 ctxt->ad_bytes = def_ad_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003921 break;
3922 case 0x26: /* ES override */
3923 case 0x2e: /* CS override */
3924 case 0x36: /* SS override */
3925 case 0x3e: /* DS override */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003926 set_seg_override(ctxt, (ctxt->b >> 3) & 3);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003927 break;
3928 case 0x64: /* FS override */
3929 case 0x65: /* GS override */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003930 set_seg_override(ctxt, ctxt->b & 7);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003931 break;
3932 case 0x40 ... 0x4f: /* REX */
3933 if (mode != X86EMUL_MODE_PROT64)
3934 goto done_prefixes;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003935 ctxt->rex_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003936 continue;
3937 case 0xf0: /* LOCK */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003938 ctxt->lock_prefix = 1;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003939 break;
3940 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003941 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003942 ctxt->rep_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003943 break;
3944 default:
3945 goto done_prefixes;
3946 }
3947
3948 /* Any legacy prefix after a REX prefix nullifies its effect. */
3949
Avi Kivity9dac77f2011-06-01 15:34:25 +03003950 ctxt->rex_prefix = 0;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003951 }
3952
3953done_prefixes:
3954
3955 /* REX prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003956 if (ctxt->rex_prefix & 8)
3957 ctxt->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003958
3959 /* Opcode byte(s). */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003960 opcode = opcode_table[ctxt->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08003961 /* Two-byte opcode? */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003962 if (ctxt->b == 0x0f) {
3963 ctxt->twobyte = 1;
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003964 ctxt->b = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003965 opcode = twobyte_table[ctxt->b];
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003966 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03003967 ctxt->d = opcode.flags;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003968
Takuya Yoshikawa9f4260e2012-04-30 17:48:25 +09003969 if (ctxt->d & ModRM)
3970 ctxt->modrm = insn_fetch(u8, ctxt);
3971
Avi Kivity9dac77f2011-06-01 15:34:25 +03003972 while (ctxt->d & GroupMask) {
3973 switch (ctxt->d & GroupMask) {
Avi Kivity46561642011-04-24 14:09:59 +03003974 case Group:
Avi Kivity9dac77f2011-06-01 15:34:25 +03003975 goffset = (ctxt->modrm >> 3) & 7;
Avi Kivity46561642011-04-24 14:09:59 +03003976 opcode = opcode.u.group[goffset];
3977 break;
3978 case GroupDual:
Avi Kivity9dac77f2011-06-01 15:34:25 +03003979 goffset = (ctxt->modrm >> 3) & 7;
3980 if ((ctxt->modrm >> 6) == 3)
Avi Kivity46561642011-04-24 14:09:59 +03003981 opcode = opcode.u.gdual->mod3[goffset];
3982 else
3983 opcode = opcode.u.gdual->mod012[goffset];
3984 break;
3985 case RMExt:
Avi Kivity9dac77f2011-06-01 15:34:25 +03003986 goffset = ctxt->modrm & 7;
Joerg Roedel01de8b02011-04-04 12:39:31 +02003987 opcode = opcode.u.group[goffset];
Avi Kivity46561642011-04-24 14:09:59 +03003988 break;
3989 case Prefix:
Avi Kivity9dac77f2011-06-01 15:34:25 +03003990 if (ctxt->rep_prefix && op_prefix)
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09003991 return EMULATION_FAILED;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003992 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
Avi Kivity46561642011-04-24 14:09:59 +03003993 switch (simd_prefix) {
3994 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3995 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3996 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3997 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3998 }
3999 break;
4000 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004001 return EMULATION_FAILED;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02004002 }
Avi Kivity46561642011-04-24 14:09:59 +03004003
Avi Kivityb1ea50b2011-09-13 10:45:42 +03004004 ctxt->d &= ~(u64)GroupMask;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004005 ctxt->d |= opcode.flags;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02004006 }
4007
Avi Kivity9dac77f2011-06-01 15:34:25 +03004008 ctxt->execute = opcode.u.execute;
4009 ctxt->check_perm = opcode.check_perm;
4010 ctxt->intercept = opcode.intercept;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004011
4012 /* Unrecognised? */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004013 if (ctxt->d == 0 || (ctxt->d & Undefined))
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004014 return EMULATION_FAILED;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004015
Avi Kivity9dac77f2011-06-01 15:34:25 +03004016 if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004017 return EMULATION_FAILED;
Avi Kivityd8671622011-02-01 16:32:03 +02004018
Avi Kivity9dac77f2011-06-01 15:34:25 +03004019 if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4020 ctxt->op_bytes = 8;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004021
Avi Kivity9dac77f2011-06-01 15:34:25 +03004022 if (ctxt->d & Op3264) {
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004023 if (mode == X86EMUL_MODE_PROT64)
Avi Kivity9dac77f2011-06-01 15:34:25 +03004024 ctxt->op_bytes = 8;
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004025 else
Avi Kivity9dac77f2011-06-01 15:34:25 +03004026 ctxt->op_bytes = 4;
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004027 }
4028
Avi Kivity9dac77f2011-06-01 15:34:25 +03004029 if (ctxt->d & Sse)
4030 ctxt->op_bytes = 16;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004031 else if (ctxt->d & Mmx)
4032 ctxt->op_bytes = 8;
Avi Kivity12537912011-03-29 11:41:27 +02004033
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004034 /* ModRM and SIB bytes. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004035 if (ctxt->d & ModRM) {
Avi Kivityf09ed832011-09-13 10:45:40 +03004036 rc = decode_modrm(ctxt, &ctxt->memop);
Avi Kivity9dac77f2011-06-01 15:34:25 +03004037 if (!ctxt->has_seg_override)
4038 set_seg_override(ctxt, ctxt->modrm_seg);
4039 } else if (ctxt->d & MemAbs)
Avi Kivityf09ed832011-09-13 10:45:40 +03004040 rc = decode_abs(ctxt, &ctxt->memop);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004041 if (rc != X86EMUL_CONTINUE)
4042 goto done;
4043
Avi Kivity9dac77f2011-06-01 15:34:25 +03004044 if (!ctxt->has_seg_override)
4045 set_seg_override(ctxt, VCPU_SREG_DS);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004046
Avi Kivityf09ed832011-09-13 10:45:40 +03004047 ctxt->memop.addr.mem.seg = seg_override(ctxt);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004048
Avi Kivityf09ed832011-09-13 10:45:40 +03004049 if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
4050 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004051
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004052 /*
4053 * Decode and fetch the source operand: register, memory
4054 * or immediate.
4055 */
Avi Kivity0fe59122011-09-13 10:45:47 +03004056 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004057 if (rc != X86EMUL_CONTINUE)
4058 goto done;
4059
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004060 /*
4061 * Decode and fetch the second source operand: register, memory
4062 * or immediate.
4063 */
Avi Kivity4dd6a572011-09-13 10:45:43 +03004064 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004065 if (rc != X86EMUL_CONTINUE)
4066 goto done;
4067
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004068 /* Decode and fetch the destination operand: register or memory. */
Avi Kivitya9945542011-09-13 10:45:41 +03004069 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004070
4071done:
Avi Kivityf09ed832011-09-13 10:45:40 +03004072 if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
4073 ctxt->memopp->addr.mem.ea += ctxt->_eip;
Avi Kivitycb16c342011-06-19 19:21:11 +03004074
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004075 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004076}
4077
Xiao Guangrong1cb3f3a2011-09-22 17:02:48 +08004078bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4079{
4080 return ctxt->d & PageTable;
4081}
4082
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004083static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4084{
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004085 /* The second termination condition only applies for REPE
4086 * and REPNE. Test if the repeat string operation prefix is
4087 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4088 * corresponding termination condition according to:
4089 * - if REPE/REPZ and ZF = 0 then done
4090 * - if REPNE/REPNZ and ZF = 1 then done
4091 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004092 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4093 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4094 && (((ctxt->rep_prefix == REPE_PREFIX) &&
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004095 ((ctxt->eflags & EFLG_ZF) == 0))
Avi Kivity9dac77f2011-06-01 15:34:25 +03004096 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004097 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
4098 return true;
4099
4100 return false;
4101}
4102
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004103static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4104{
4105 bool fault = false;
4106
4107 ctxt->ops->get_fpu(ctxt);
4108 asm volatile("1: fwait \n\t"
4109 "2: \n\t"
4110 ".pushsection .fixup,\"ax\" \n\t"
4111 "3: \n\t"
4112 "movb $1, %[fault] \n\t"
4113 "jmp 2b \n\t"
4114 ".popsection \n\t"
4115 _ASM_EXTABLE(1b, 3b)
Avi Kivity38e8a2d2012-04-22 15:12:50 +03004116 : [fault]"+qm"(fault));
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004117 ctxt->ops->put_fpu(ctxt);
4118
4119 if (unlikely(fault))
4120 return emulate_exception(ctxt, MF_VECTOR, 0, false);
4121
4122 return X86EMUL_CONTINUE;
4123}
4124
4125static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4126 struct operand *op)
4127{
4128 if (op->type == OP_MM)
4129 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4130}
4131
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09004132int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004133{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03004134 struct x86_emulate_ops *ops = ctxt->ops;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004135 int rc = X86EMUL_CONTINUE;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004136 int saved_dst_type = ctxt->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004137
Avi Kivity9dac77f2011-06-01 15:34:25 +03004138 ctxt->mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04004139
Avi Kivity9dac77f2011-06-01 15:34:25 +03004140 if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004141 rc = emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02004142 goto done;
4143 }
4144
Gleb Natapovd380a5e2010-02-10 14:21:36 +02004145 /* LOCK prefix is allowed only with some instructions */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004146 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004147 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02004148 goto done;
4149 }
4150
Avi Kivity9dac77f2011-06-01 15:34:25 +03004151 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004152 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03004153 goto done;
4154 }
4155
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004156 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4157 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
Avi Kivity12537912011-03-29 11:41:27 +02004158 rc = emulate_ud(ctxt);
4159 goto done;
4160 }
4161
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004162 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
Avi Kivity12537912011-03-29 11:41:27 +02004163 rc = emulate_nm(ctxt);
4164 goto done;
4165 }
4166
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004167 if (ctxt->d & Mmx) {
4168 rc = flush_pending_x87_faults(ctxt);
4169 if (rc != X86EMUL_CONTINUE)
4170 goto done;
4171 /*
4172 * Now that we know the fpu is exception safe, we can fetch
4173 * operands from it.
4174 */
4175 fetch_possible_mmx_operand(ctxt, &ctxt->src);
4176 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4177 if (!(ctxt->d & Mov))
4178 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4179 }
4180
Avi Kivity9dac77f2011-06-01 15:34:25 +03004181 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4182 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004183 X86_ICPT_PRE_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004184 if (rc != X86EMUL_CONTINUE)
4185 goto done;
4186 }
4187
Gleb Natapove92805a2010-02-10 14:21:35 +02004188 /* Privileged instruction can be executed only in CPL=0 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004189 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004190 rc = emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02004191 goto done;
4192 }
4193
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02004194 /* Instruction can only be executed in protected mode */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004195 if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02004196 rc = emulate_ud(ctxt);
4197 goto done;
4198 }
4199
Joerg Roedeld09beab2011-04-04 12:39:25 +02004200 /* Do instruction specific permission checks */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004201 if (ctxt->check_perm) {
4202 rc = ctxt->check_perm(ctxt);
Joerg Roedeld09beab2011-04-04 12:39:25 +02004203 if (rc != X86EMUL_CONTINUE)
4204 goto done;
4205 }
4206
Avi Kivity9dac77f2011-06-01 15:34:25 +03004207 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4208 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004209 X86_ICPT_POST_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004210 if (rc != X86EMUL_CONTINUE)
4211 goto done;
4212 }
4213
Avi Kivity9dac77f2011-06-01 15:34:25 +03004214 if (ctxt->rep_prefix && (ctxt->d & String)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004215 /* All REP prefixes have the same first termination condition */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004216 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
4217 ctxt->eip = ctxt->_eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004218 goto done;
4219 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004220 }
4221
Avi Kivity9dac77f2011-06-01 15:34:25 +03004222 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4223 rc = segmented_read(ctxt, ctxt->src.addr.mem,
4224 ctxt->src.valptr, ctxt->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09004225 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004226 goto done;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004227 ctxt->src.orig_val64 = ctxt->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004228 }
4229
Avi Kivity9dac77f2011-06-01 15:34:25 +03004230 if (ctxt->src2.type == OP_MEM) {
4231 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4232 &ctxt->src2.val, ctxt->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02004233 if (rc != X86EMUL_CONTINUE)
4234 goto done;
4235 }
4236
Avi Kivity9dac77f2011-06-01 15:34:25 +03004237 if ((ctxt->d & DstMask) == ImplicitOps)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004238 goto special_insn;
4239
4240
Avi Kivity9dac77f2011-06-01 15:34:25 +03004241 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004242 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004243 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4244 &ctxt->dst.val, ctxt->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004245 if (rc != X86EMUL_CONTINUE)
4246 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08004247 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03004248 ctxt->dst.orig_val = ctxt->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08004249
Avi Kivity018a98d2007-11-27 19:30:56 +02004250special_insn:
4251
Avi Kivity9dac77f2011-06-01 15:34:25 +03004252 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4253 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004254 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004255 if (rc != X86EMUL_CONTINUE)
4256 goto done;
4257 }
4258
Avi Kivity9dac77f2011-06-01 15:34:25 +03004259 if (ctxt->execute) {
4260 rc = ctxt->execute(ctxt);
Avi Kivityef65c882010-07-29 15:11:51 +03004261 if (rc != X86EMUL_CONTINUE)
4262 goto done;
4263 goto writeback;
4264 }
4265
Avi Kivity9dac77f2011-06-01 15:34:25 +03004266 if (ctxt->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004267 goto twobyte_insn;
4268
Avi Kivity9dac77f2011-06-01 15:34:25 +03004269 switch (ctxt->b) {
Avi Kivity33615aa2007-10-31 11:15:56 +02004270 case 0x40 ... 0x47: /* inc r16/r32 */
Avi Kivityd1eef452011-09-07 16:41:38 +03004271 emulate_1op(ctxt, "inc");
Avi Kivity33615aa2007-10-31 11:15:56 +02004272 break;
4273 case 0x48 ... 0x4f: /* dec r16/r32 */
Avi Kivityd1eef452011-09-07 16:41:38 +03004274 emulate_1op(ctxt, "dec");
Avi Kivity33615aa2007-10-31 11:15:56 +02004275 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004276 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004277 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004278 goto cannot_emulate;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004279 ctxt->dst.val = (s32) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004280 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004281 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004282 if (test_cc(ctxt->b, ctxt->eflags))
4283 jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004284 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03004285 case 0x8d: /* lea r16/r32, m */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004286 ctxt->dst.val = ctxt->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03004287 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03004288 case 0x90 ... 0x97: /* nop / xchg reg, rax */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004289 if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03004290 break;
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09004291 rc = em_xchg(ctxt);
4292 break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08004293 case 0x98: /* cbw/cwde/cdqe */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004294 switch (ctxt->op_bytes) {
4295 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
4296 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
4297 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08004298 }
4299 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004300 case 0xc0 ... 0xc1:
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004301 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004302 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004303 case 0xcc: /* int3 */
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09004304 rc = emulate_int(ctxt, 3);
4305 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004306 case 0xcd: /* int n */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004307 rc = emulate_int(ctxt, ctxt->src.val);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004308 break;
4309 case 0xce: /* into */
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09004310 if (ctxt->eflags & EFLG_OF)
4311 rc = emulate_int(ctxt, 4);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004312 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004313 case 0xd0 ... 0xd1: /* Grp2 */
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004314 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004315 break;
4316 case 0xd2 ... 0xd3: /* Grp2 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004317 ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004318 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004319 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07004320 case 0xe9: /* jmp rel */
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09004321 case 0xeb: /* jmp rel short */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004322 jmp_rel(ctxt, ctxt->src.val);
4323 ctxt->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07004324 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02004325 case 0xf4: /* hlt */
Avi Kivity6c3287f2011-04-20 15:43:05 +03004326 ctxt->ops->halt(ctxt);
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03004327 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02004328 case 0xf5: /* cmc */
4329 /* complement carry flag from eflags reg */
4330 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02004331 break;
4332 case 0xf8: /* clc */
4333 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02004334 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03004335 case 0xf9: /* stc */
4336 ctxt->eflags |= EFLG_CF;
4337 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004338 case 0xfc: /* cld */
4339 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004340 break;
4341 case 0xfd: /* std */
4342 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004343 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004344 default:
4345 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346 }
Avi Kivity018a98d2007-11-27 19:30:56 +02004347
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004348 if (rc != X86EMUL_CONTINUE)
4349 goto done;
4350
Avi Kivity018a98d2007-11-27 19:30:56 +02004351writeback:
Takuya Yoshikawaadddcec2011-05-02 02:26:23 +09004352 rc = writeback(ctxt);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004353 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02004354 goto done;
4355
Gleb Natapov5cd21912010-03-18 15:20:26 +02004356 /*
4357 * restore dst type in case the decoding will be reused
4358 * (happens for string instruction )
4359 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004360 ctxt->dst.type = saved_dst_type;
Gleb Natapov5cd21912010-03-18 15:20:26 +02004361
Avi Kivity9dac77f2011-06-01 15:34:25 +03004362 if ((ctxt->d & SrcMask) == SrcSI)
4363 string_addr_inc(ctxt, seg_override(ctxt),
4364 VCPU_REGS_RSI, &ctxt->src);
Gleb Natapova682e352010-03-18 15:20:21 +02004365
Avi Kivity9dac77f2011-06-01 15:34:25 +03004366 if ((ctxt->d & DstMask) == DstDI)
Avi Kivity90de84f2010-11-17 15:28:21 +02004367 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
Avi Kivity9dac77f2011-06-01 15:34:25 +03004368 &ctxt->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02004369
Avi Kivity9dac77f2011-06-01 15:34:25 +03004370 if (ctxt->rep_prefix && (ctxt->d & String)) {
4371 struct read_cache *r = &ctxt->io_read;
4372 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004373
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004374 if (!string_insn_completed(ctxt)) {
4375 /*
4376 * Re-enter guest when pio read ahead buffer is empty
4377 * or, if it is not used, after each 1024 iteration.
4378 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004379 if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004380 (r->end == 0 || r->end != r->pos)) {
4381 /*
4382 * Reset read cache. Usually happens before
4383 * decode, but since instruction is restarted
4384 * we have to do it here.
4385 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004386 ctxt->mem_read.end = 0;
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004387 return EMULATION_RESTART;
4388 }
4389 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03004390 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02004391 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004392
Avi Kivity9dac77f2011-06-01 15:34:25 +03004393 ctxt->eip = ctxt->_eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02004394
4395done:
Avi Kivityda9cb572010-11-22 17:53:21 +02004396 if (rc == X86EMUL_PROPAGATE_FAULT)
4397 ctxt->have_exception = true;
Joerg Roedel775fde82011-04-04 12:39:24 +02004398 if (rc == X86EMUL_INTERCEPTED)
4399 return EMULATION_INTERCEPTED;
4400
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004401 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402
4403twobyte_insn:
Avi Kivity9dac77f2011-06-01 15:34:25 +03004404 switch (ctxt->b) {
Avi Kivity018a98d2007-11-27 19:30:56 +02004405 case 0x09: /* wbinvd */
Clemens Nosscfb22372011-04-21 21:16:05 +02004406 (ctxt->ops->wbinvd)(ctxt);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004407 break;
4408 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02004409 case 0x0d: /* GrpP (prefetch) */
4410 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02004411 break;
4412 case 0x20: /* mov cr, reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004413 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
Avi Kivity018a98d2007-11-27 19:30:56 +02004414 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415 case 0x21: /* mov from dr to reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004416 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004418 case 0x40 ... 0x4f: /* cmov */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004419 ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
4420 if (!test_cc(ctxt->b, ctxt->eflags))
4421 ctxt->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004422 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004423 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity9dac77f2011-06-01 15:34:25 +03004424 if (test_cc(ctxt->b, ctxt->eflags))
4425 jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004426 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08004427 case 0x90 ... 0x9f: /* setcc r/m8 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004428 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
Wei Yongjunee45b582010-08-06 17:10:07 +08004429 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004430 case 0xa4: /* shld imm8, r, r/m */
4431 case 0xa5: /* shld cl, r, r/m */
Avi Kivity761441b2011-09-07 16:41:36 +03004432 emulate_2op_cl(ctxt, "shld");
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004433 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004434 case 0xac: /* shrd imm8, r, r/m */
4435 case 0xad: /* shrd cl, r, r/m */
Avi Kivity761441b2011-09-07 16:41:36 +03004436 emulate_2op_cl(ctxt, "shrd");
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004437 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03004438 case 0xae: /* clflush */
4439 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004440 case 0xb6 ... 0xb7: /* movzx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004441 ctxt->dst.bytes = ctxt->op_bytes;
4442 ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
4443 : (u16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004444 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004445 case 0xbe ... 0xbf: /* movsx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004446 ctxt->dst.bytes = ctxt->op_bytes;
4447 ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
4448 (s16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08004450 case 0xc0 ... 0xc1: /* xadd */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03004451 emulate_2op_SrcV(ctxt, "add");
Wei Yongjun92f738a2010-08-17 09:19:34 +08004452 /* Write back the register source. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004453 ctxt->src.val = ctxt->dst.orig_val;
4454 write_register_operand(&ctxt->src);
Wei Yongjun92f738a2010-08-17 09:19:34 +08004455 break;
Sheng Yanga012e652007-10-15 14:24:20 +08004456 case 0xc3: /* movnti */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004457 ctxt->dst.bytes = ctxt->op_bytes;
4458 ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
4459 (u64) ctxt->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08004460 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004461 default:
4462 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004463 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004464
4465 if (rc != X86EMUL_CONTINUE)
4466 goto done;
4467
Avi Kivity6aa8b732006-12-10 02:21:36 -08004468 goto writeback;
4469
4470cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02004471 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472}