blob: 0d151e232480296fe31846d024827238f6d380f9 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
Avi Kivitya9945542011-09-13 10:45:41 +030032 * Operand types
33 */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030034#define OpNone 0ull
35#define OpImplicit 1ull /* No generic decode */
36#define OpReg 2ull /* Register */
37#define OpMem 3ull /* Memory */
38#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
39#define OpDI 5ull /* ES:DI/EDI/RDI */
40#define OpMem64 6ull /* Memory, 64-bit */
41#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
42#define OpDX 8ull /* DX register */
Avi Kivity4dd6a572011-09-13 10:45:43 +030043#define OpCL 9ull /* CL register (for shifts) */
44#define OpImmByte 10ull /* 8-bit sign extended immediate */
45#define OpOne 11ull /* Implied 1 */
46#define OpImm 12ull /* Sign extended immediate */
Avi Kivity0fe59122011-09-13 10:45:47 +030047#define OpMem16 13ull /* Memory operand (16-bit). */
48#define OpMem32 14ull /* Memory operand (32-bit). */
49#define OpImmU 15ull /* Immediate operand, zero extended */
50#define OpSI 16ull /* SI/ESI/RSI */
51#define OpImmFAddr 17ull /* Immediate far address */
52#define OpMemFAddr 18ull /* Far address in memory */
53#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
Avi Kivityc191a7a2011-09-13 10:45:49 +030054#define OpES 20ull /* ES */
55#define OpCS 21ull /* CS */
56#define OpSS 22ull /* SS */
57#define OpDS 23ull /* DS */
58#define OpFS 24ull /* FS */
59#define OpGS 25ull /* GS */
Avi Kivity28867ce2012-01-16 15:08:44 +020060#define OpMem8 26ull /* 8-bit zero extended memory operand */
Avi Kivitya9945542011-09-13 10:45:41 +030061
Avi Kivity0fe59122011-09-13 10:45:47 +030062#define OpBits 5 /* Width of operand field */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030063#define OpMask ((1ull << OpBits) - 1)
Avi Kivitya9945542011-09-13 10:45:41 +030064
65/*
Avi Kivity6aa8b732006-12-10 02:21:36 -080066 * Opcode effective-address decode tables.
67 * Note that we only emulate instructions that have at least one memory
68 * operand (excluding implicit stack references). We assume that stack
69 * references and instruction fetches will never occur in special memory
70 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
71 * not be handled.
72 */
73
74/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030075#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080076/* Destination operand type. */
Avi Kivitya9945542011-09-13 10:45:41 +030077#define DstShift 1
78#define ImplicitOps (OpImplicit << DstShift)
79#define DstReg (OpReg << DstShift)
80#define DstMem (OpMem << DstShift)
81#define DstAcc (OpAcc << DstShift)
82#define DstDI (OpDI << DstShift)
83#define DstMem64 (OpMem64 << DstShift)
84#define DstImmUByte (OpImmUByte << DstShift)
85#define DstDX (OpDX << DstShift)
86#define DstMask (OpMask << DstShift)
Avi Kivity6aa8b732006-12-10 02:21:36 -080087/* Source operand type. */
Avi Kivity0fe59122011-09-13 10:45:47 +030088#define SrcShift 6
89#define SrcNone (OpNone << SrcShift)
90#define SrcReg (OpReg << SrcShift)
91#define SrcMem (OpMem << SrcShift)
92#define SrcMem16 (OpMem16 << SrcShift)
93#define SrcMem32 (OpMem32 << SrcShift)
94#define SrcImm (OpImm << SrcShift)
95#define SrcImmByte (OpImmByte << SrcShift)
96#define SrcOne (OpOne << SrcShift)
97#define SrcImmUByte (OpImmUByte << SrcShift)
98#define SrcImmU (OpImmU << SrcShift)
99#define SrcSI (OpSI << SrcShift)
100#define SrcImmFAddr (OpImmFAddr << SrcShift)
101#define SrcMemFAddr (OpMemFAddr << SrcShift)
102#define SrcAcc (OpAcc << SrcShift)
103#define SrcImmU16 (OpImmU16 << SrcShift)
104#define SrcDX (OpDX << SrcShift)
Avi Kivity28867ce2012-01-16 15:08:44 +0200105#define SrcMem8 (OpMem8 << SrcShift)
Avi Kivity0fe59122011-09-13 10:45:47 +0300106#define SrcMask (OpMask << SrcShift)
Marcelo Tosatti221192b2011-05-30 15:23:14 -0300107#define BitOp (1<<11)
108#define MemAbs (1<<12) /* Memory operand is absolute displacement */
109#define String (1<<13) /* String instruction (rep capable) */
110#define Stack (1<<14) /* Stack instruction (push/pop) */
111#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
112#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
113#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
114#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
115#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
116#define Sse (1<<18) /* SSE Vector instruction */
Avi Kivity20c29ff2011-09-13 10:45:44 +0300117/* Generic ModRM decode. */
118#define ModRM (1<<19)
119/* Destination is only written; never read. */
120#define Mov (1<<20)
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300121/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +0200122#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Avi Kivityd8671622011-02-01 16:32:03 +0200123#define VendorSpecific (1<<22) /* Vendor specific instruction */
Avi Kivity5a506b12010-08-01 15:10:29 +0300124#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +0300125#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +0300126#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200127#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +0200128#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300129#define No64 (1<<28)
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +0800130#define PageTable (1 << 29) /* instruction used to write page table */
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +0100131/* Source 2 operand type */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +0800132#define Src2Shift (30)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300133#define Src2None (OpNone << Src2Shift)
134#define Src2CL (OpCL << Src2Shift)
135#define Src2ImmByte (OpImmByte << Src2Shift)
136#define Src2One (OpOne << Src2Shift)
137#define Src2Imm (OpImm << Src2Shift)
Avi Kivityc191a7a2011-09-13 10:45:49 +0300138#define Src2ES (OpES << Src2Shift)
139#define Src2CS (OpCS << Src2Shift)
140#define Src2SS (OpSS << Src2Shift)
141#define Src2DS (OpDS << Src2Shift)
142#define Src2FS (OpFS << Src2Shift)
143#define Src2GS (OpGS << Src2Shift)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300144#define Src2Mask (OpMask << Src2Shift)
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300145#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
Avi Kivity1c11b372012-04-09 18:39:59 +0300146#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
147#define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
148#define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800149
Avi Kivityd0e53322010-07-29 15:11:54 +0300150#define X2(x...) x, x
151#define X3(x...) X2(x), x
152#define X4(x...) X2(x), X2(x)
153#define X5(x...) X4(x), x
154#define X6(x...) X4(x), X2(x)
155#define X7(x...) X4(x), X3(x)
156#define X8(x...) X4(x), X4(x)
157#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300158
Avi Kivityd65b1de2010-07-29 15:11:35 +0300159struct opcode {
Avi Kivityb1ea50b2011-09-13 10:45:42 +0300160 u64 flags : 56;
161 u64 intercept : 8;
Avi Kivity120df892010-07-29 15:11:39 +0300162 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300163 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300164 struct opcode *group;
165 struct group_dual *gdual;
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200166 struct gprefix *gprefix;
Avi Kivity120df892010-07-29 15:11:39 +0300167 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200168 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300169};
170
171struct group_dual {
172 struct opcode mod012[8];
173 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300174};
175
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200176struct gprefix {
177 struct opcode pfx_no;
178 struct opcode pfx_66;
179 struct opcode pfx_f2;
180 struct opcode pfx_f3;
181};
182
Avi Kivity6aa8b732006-12-10 02:21:36 -0800183/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200184#define EFLG_ID (1<<21)
185#define EFLG_VIP (1<<20)
186#define EFLG_VIF (1<<19)
187#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200188#define EFLG_VM (1<<17)
189#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200190#define EFLG_IOPL (3<<12)
191#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192#define EFLG_OF (1<<11)
193#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200194#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200195#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800196#define EFLG_SF (1<<7)
197#define EFLG_ZF (1<<6)
198#define EFLG_AF (1<<4)
199#define EFLG_PF (1<<2)
200#define EFLG_CF (1<<0)
201
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300202#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
203#define EFLG_RESERVED_ONE_MASK 2
204
Avi Kivity6aa8b732006-12-10 02:21:36 -0800205/*
206 * Instruction emulation:
207 * Most instructions are emulated directly via a fragment of inline assembly
208 * code. This allows us to save/restore EFLAGS and thus very easily pick up
209 * any modified flags.
210 */
211
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800212#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213#define _LO32 "k" /* force 32-bit operand */
214#define _STK "%%rsp" /* stack pointer */
215#elif defined(__i386__)
216#define _LO32 "" /* force 32-bit operand */
217#define _STK "%%esp" /* stack pointer */
218#endif
219
220/*
221 * These EFLAGS bits are restored from saved value during emulation, and
222 * any changes are written back to the saved value after emulation.
223 */
224#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
225
226/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200227#define _PRE_EFLAGS(_sav, _msk, _tmp) \
228 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
229 "movl %"_sav",%"_LO32 _tmp"; " \
230 "push %"_tmp"; " \
231 "push %"_tmp"; " \
232 "movl %"_msk",%"_LO32 _tmp"; " \
233 "andl %"_LO32 _tmp",("_STK"); " \
234 "pushf; " \
235 "notl %"_LO32 _tmp"; " \
236 "andl %"_LO32 _tmp",("_STK"); " \
237 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
238 "pop %"_tmp"; " \
239 "orl %"_LO32 _tmp",("_STK"); " \
240 "popf; " \
241 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800242
243/* After executing instruction: write-back necessary bits in EFLAGS. */
244#define _POST_EFLAGS(_sav, _msk, _tmp) \
245 /* _sav |= EFLAGS & _msk; */ \
246 "pushf; " \
247 "pop %"_tmp"; " \
248 "andl %"_msk",%"_LO32 _tmp"; " \
249 "orl %"_LO32 _tmp",%"_sav"; "
250
Avi Kivitydda96d82008-11-26 15:14:10 +0200251#ifdef CONFIG_X86_64
252#define ON64(x) x
253#else
254#define ON64(x)
255#endif
256
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300257#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200258 do { \
259 __asm__ __volatile__ ( \
260 _PRE_EFLAGS("0", "4", "2") \
261 _op _suffix " %"_x"3,%1; " \
262 _POST_EFLAGS("0", "4", "2") \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300263 : "=m" ((ctxt)->eflags), \
264 "+q" (*(_dsttype*)&(ctxt)->dst.val), \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200265 "=&r" (_tmp) \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300266 : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200267 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200268
269
Avi Kivity6aa8b732006-12-10 02:21:36 -0800270/* Raw emulation: instruction has two explicit operands. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300271#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200272 do { \
273 unsigned long _tmp; \
274 \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300275 switch ((ctxt)->dst.bytes) { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200276 case 2: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300277 ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200278 break; \
279 case 4: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300280 ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200281 break; \
282 case 8: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300283 ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200284 break; \
285 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286 } while (0)
287
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300288#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800289 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200290 unsigned long _tmp; \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300291 switch ((ctxt)->dst.bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800292 case 1: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300293 ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800294 break; \
295 default: \
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300296 __emulate_2op_nobyte(ctxt, _op, \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800297 _wx, _wy, _lx, _ly, _qx, _qy); \
298 break; \
299 } \
300 } while (0)
301
302/* Source operand is byte-sized and may be restricted to just %cl. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300303#define emulate_2op_SrcB(ctxt, _op) \
304 __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800305
306/* Source operand is byte, word, long or quad sized. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300307#define emulate_2op_SrcV(ctxt, _op) \
308 __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800309
310/* Source operand is word, long or quad sized. */
Avi Kivitya31b9ce2011-09-07 16:41:35 +0300311#define emulate_2op_SrcV_nobyte(ctxt, _op) \
312 __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
Avi Kivity6aa8b732006-12-10 02:21:36 -0800313
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100314/* Instruction has three operands and one operand is stored in ECX register */
Avi Kivity29053a62011-09-07 16:41:37 +0300315#define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
Avi Kivity72952612011-04-20 13:12:27 +0300316 do { \
317 unsigned long _tmp; \
Avi Kivity761441b2011-09-07 16:41:36 +0300318 _type _clv = (ctxt)->src2.val; \
319 _type _srcv = (ctxt)->src.val; \
320 _type _dstv = (ctxt)->dst.val; \
Avi Kivity72952612011-04-20 13:12:27 +0300321 \
322 __asm__ __volatile__ ( \
323 _PRE_EFLAGS("0", "5", "2") \
324 _op _suffix " %4,%1 \n" \
325 _POST_EFLAGS("0", "5", "2") \
Avi Kivity761441b2011-09-07 16:41:36 +0300326 : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
Avi Kivity72952612011-04-20 13:12:27 +0300327 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
328 ); \
329 \
Avi Kivity761441b2011-09-07 16:41:36 +0300330 (ctxt)->src2.val = (unsigned long) _clv; \
331 (ctxt)->src2.val = (unsigned long) _srcv; \
332 (ctxt)->dst.val = (unsigned long) _dstv; \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100333 } while (0)
334
Avi Kivity761441b2011-09-07 16:41:36 +0300335#define emulate_2op_cl(ctxt, _op) \
Avi Kivity72952612011-04-20 13:12:27 +0300336 do { \
Avi Kivity761441b2011-09-07 16:41:36 +0300337 switch ((ctxt)->dst.bytes) { \
Avi Kivity72952612011-04-20 13:12:27 +0300338 case 2: \
Avi Kivity29053a62011-09-07 16:41:37 +0300339 __emulate_2op_cl(ctxt, _op, "w", u16); \
Avi Kivity72952612011-04-20 13:12:27 +0300340 break; \
341 case 4: \
Avi Kivity29053a62011-09-07 16:41:37 +0300342 __emulate_2op_cl(ctxt, _op, "l", u32); \
Avi Kivity72952612011-04-20 13:12:27 +0300343 break; \
344 case 8: \
Avi Kivity29053a62011-09-07 16:41:37 +0300345 ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
Avi Kivity72952612011-04-20 13:12:27 +0300346 break; \
347 } \
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100348 } while (0)
349
Avi Kivityd1eef452011-09-07 16:41:38 +0300350#define __emulate_1op(ctxt, _op, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800351 do { \
352 unsigned long _tmp; \
353 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200354 __asm__ __volatile__ ( \
355 _PRE_EFLAGS("0", "3", "2") \
356 _op _suffix " %1; " \
357 _POST_EFLAGS("0", "3", "2") \
Avi Kivityd1eef452011-09-07 16:41:38 +0300358 : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
Avi Kivitydda96d82008-11-26 15:14:10 +0200359 "=&r" (_tmp) \
360 : "i" (EFLAGS_MASK)); \
361 } while (0)
362
363/* Instruction has only one explicit operand (no source operand). */
Avi Kivityd1eef452011-09-07 16:41:38 +0300364#define emulate_1op(ctxt, _op) \
Avi Kivitydda96d82008-11-26 15:14:10 +0200365 do { \
Avi Kivityd1eef452011-09-07 16:41:38 +0300366 switch ((ctxt)->dst.bytes) { \
367 case 1: __emulate_1op(ctxt, _op, "b"); break; \
368 case 2: __emulate_1op(ctxt, _op, "w"); break; \
369 case 4: __emulate_1op(ctxt, _op, "l"); break; \
370 case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800371 } \
372 } while (0)
373
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300374#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
Avi Kivityf6b35972010-08-26 11:59:00 +0300375 do { \
376 unsigned long _tmp; \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300377 ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
378 ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
Avi Kivityf6b35972010-08-26 11:59:00 +0300379 \
380 __asm__ __volatile__ ( \
381 _PRE_EFLAGS("0", "5", "1") \
382 "1: \n\t" \
383 _op _suffix " %6; " \
384 "2: \n\t" \
385 _POST_EFLAGS("0", "5", "1") \
386 ".pushsection .fixup,\"ax\" \n\t" \
387 "3: movb $1, %4 \n\t" \
388 "jmp 2b \n\t" \
389 ".popsection \n\t" \
390 _ASM_EXTABLE(1b, 3b) \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300391 : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
392 "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
393 : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
394 "a" (*rax), "d" (*rdx)); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300395 } while (0)
396
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300397/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300398#define emulate_1op_rax_rdx(ctxt, _op, _ex) \
Avi Kivity72952612011-04-20 13:12:27 +0300399 do { \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300400 switch((ctxt)->src.bytes) { \
Avi Kivity72952612011-04-20 13:12:27 +0300401 case 1: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300402 __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
Avi Kivity72952612011-04-20 13:12:27 +0300403 break; \
404 case 2: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300405 __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
Avi Kivity72952612011-04-20 13:12:27 +0300406 break; \
407 case 4: \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300408 __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300409 break; \
410 case 8: ON64( \
Avi Kivitye8f2b1d2011-09-07 16:41:40 +0300411 __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
Avi Kivityf6b35972010-08-26 11:59:00 +0300412 break; \
413 } \
414 } while (0)
415
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200416static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
417 enum x86_intercept intercept,
418 enum x86_intercept_stage stage)
419{
420 struct x86_instruction_info info = {
421 .intercept = intercept,
Avi Kivity9dac77f2011-06-01 15:34:25 +0300422 .rep_prefix = ctxt->rep_prefix,
423 .modrm_mod = ctxt->modrm_mod,
424 .modrm_reg = ctxt->modrm_reg,
425 .modrm_rm = ctxt->modrm_rm,
426 .src_val = ctxt->src.val64,
427 .src_bytes = ctxt->src.bytes,
428 .dst_bytes = ctxt->dst.bytes,
429 .ad_bytes = ctxt->ad_bytes,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200430 .next_rip = ctxt->eip,
431 };
432
Avi Kivity29535382011-04-20 13:37:53 +0300433 return ctxt->ops->intercept(ctxt, &info, stage);
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200434}
435
Avi Kivity9dac77f2011-06-01 15:34:25 +0300436static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800437{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300438 return (1UL << (ctxt->ad_bytes << 3)) - 1;
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800439}
440
Avi Kivity6aa8b732006-12-10 02:21:36 -0800441/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800442static inline unsigned long
Avi Kivity9dac77f2011-06-01 15:34:25 +0300443address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800444{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300445 if (ctxt->ad_bytes == sizeof(unsigned long))
Harvey Harrisone4706772008-02-19 07:40:38 -0800446 return reg;
447 else
Avi Kivity9dac77f2011-06-01 15:34:25 +0300448 return reg & ad_mask(ctxt);
Harvey Harrisone4706772008-02-19 07:40:38 -0800449}
450
451static inline unsigned long
Avi Kivity9dac77f2011-06-01 15:34:25 +0300452register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800453{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300454 return address_mask(ctxt, reg);
Harvey Harrisone4706772008-02-19 07:40:38 -0800455}
456
Harvey Harrison7a9572752008-02-19 07:40:41 -0800457static inline void
Avi Kivity9dac77f2011-06-01 15:34:25 +0300458register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
Harvey Harrison7a9572752008-02-19 07:40:41 -0800459{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300460 if (ctxt->ad_bytes == sizeof(unsigned long))
Harvey Harrison7a9572752008-02-19 07:40:41 -0800461 *reg += inc;
462 else
Avi Kivity9dac77f2011-06-01 15:34:25 +0300463 *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
Harvey Harrison7a9572752008-02-19 07:40:41 -0800464}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800465
Avi Kivity9dac77f2011-06-01 15:34:25 +0300466static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
Harvey Harrison7a9572752008-02-19 07:40:41 -0800467{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300468 register_address_increment(ctxt, &ctxt->_eip, rel);
Harvey Harrison7a9572752008-02-19 07:40:41 -0800469}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300470
Avi Kivity56697682011-04-03 14:08:51 +0300471static u32 desc_limit_scaled(struct desc_struct *desc)
472{
473 u32 limit = get_desc_limit(desc);
474
475 return desc->g ? (limit << 12) | 0xfff : limit;
476}
477
Avi Kivity9dac77f2011-06-01 15:34:25 +0300478static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300479{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300480 ctxt->has_seg_override = true;
481 ctxt->seg_override = seg;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300482}
483
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900484static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300485{
486 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
487 return 0;
488
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900489 return ctxt->ops->get_cached_segment_base(ctxt, seg);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300490}
491
Avi Kivity9dac77f2011-06-01 15:34:25 +0300492static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300493{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300494 if (!ctxt->has_seg_override)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300495 return 0;
496
Avi Kivity9dac77f2011-06-01 15:34:25 +0300497 return ctxt->seg_override;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300498}
499
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200500static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
501 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300502{
Avi Kivityda9cb572010-11-22 17:53:21 +0200503 ctxt->exception.vector = vec;
504 ctxt->exception.error_code = error;
505 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200506 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300507}
508
Joerg Roedel3b88e412011-04-04 12:39:29 +0200509static int emulate_db(struct x86_emulate_ctxt *ctxt)
510{
511 return emulate_exception(ctxt, DB_VECTOR, 0, false);
512}
513
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200514static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300515{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200516 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300517}
518
Avi Kivity618ff152011-04-03 12:32:09 +0300519static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
520{
521 return emulate_exception(ctxt, SS_VECTOR, err, true);
522}
523
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200524static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300525{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200526 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300527}
528
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200529static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300530{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200531 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300532}
533
Avi Kivity34d1f492010-08-26 11:59:01 +0300534static int emulate_de(struct x86_emulate_ctxt *ctxt)
535{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200536 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300537}
538
Avi Kivity12537912011-03-29 11:41:27 +0200539static int emulate_nm(struct x86_emulate_ctxt *ctxt)
540{
541 return emulate_exception(ctxt, NM_VECTOR, 0, false);
542}
543
Avi Kivity1aa36612011-04-27 13:20:30 +0300544static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
545{
546 u16 selector;
547 struct desc_struct desc;
548
549 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
550 return selector;
551}
552
553static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
554 unsigned seg)
555{
556 u16 dummy;
557 u32 base3;
558 struct desc_struct desc;
559
560 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
561 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
562}
563
Avi Kivity1c11b372012-04-09 18:39:59 +0300564/*
565 * x86 defines three classes of vector instructions: explicitly
566 * aligned, explicitly unaligned, and the rest, which change behaviour
567 * depending on whether they're AVX encoded or not.
568 *
569 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
570 * subject to the same check.
571 */
572static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
573{
574 if (likely(size < 16))
575 return false;
576
577 if (ctxt->d & Aligned)
578 return true;
579 else if (ctxt->d & Unaligned)
580 return false;
581 else if (ctxt->d & Avx)
582 return false;
583 else
584 return true;
585}
586
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400587static int __linearize(struct x86_emulate_ctxt *ctxt,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300588 struct segmented_address addr,
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400589 unsigned size, bool write, bool fetch,
Avi Kivity52fd8b42011-04-03 12:33:12 +0300590 ulong *linear)
591{
Avi Kivity618ff152011-04-03 12:32:09 +0300592 struct desc_struct desc;
593 bool usable;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300594 ulong la;
Avi Kivity618ff152011-04-03 12:32:09 +0300595 u32 lim;
Avi Kivity1aa36612011-04-27 13:20:30 +0300596 u16 sel;
Avi Kivity618ff152011-04-03 12:32:09 +0300597 unsigned cpl, rpl;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300598
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900599 la = seg_base(ctxt, addr.seg) + addr.ea;
Avi Kivity618ff152011-04-03 12:32:09 +0300600 switch (ctxt->mode) {
601 case X86EMUL_MODE_REAL:
602 break;
603 case X86EMUL_MODE_PROT64:
604 if (((signed long)la << 16) >> 16 != la)
605 return emulate_gp(ctxt, 0);
606 break;
607 default:
Avi Kivity1aa36612011-04-27 13:20:30 +0300608 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
609 addr.seg);
Avi Kivity618ff152011-04-03 12:32:09 +0300610 if (!usable)
611 goto bad;
612 /* code segment or read-only data segment */
613 if (((desc.type & 8) || !(desc.type & 2)) && write)
614 goto bad;
615 /* unreadable code segment */
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400616 if (!fetch && (desc.type & 8) && !(desc.type & 2))
Avi Kivity618ff152011-04-03 12:32:09 +0300617 goto bad;
618 lim = desc_limit_scaled(&desc);
619 if ((desc.type & 8) || !(desc.type & 4)) {
620 /* expand-up segment */
621 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
622 goto bad;
623 } else {
624 /* exapand-down segment */
625 if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
626 goto bad;
627 lim = desc.d ? 0xffffffff : 0xffff;
628 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
629 goto bad;
630 }
Avi Kivity717746e2011-04-20 13:37:53 +0300631 cpl = ctxt->ops->cpl(ctxt);
Avi Kivity1aa36612011-04-27 13:20:30 +0300632 rpl = sel & 3;
Avi Kivity618ff152011-04-03 12:32:09 +0300633 cpl = max(cpl, rpl);
634 if (!(desc.type & 8)) {
635 /* data segment */
636 if (cpl > desc.dpl)
637 goto bad;
638 } else if ((desc.type & 8) && !(desc.type & 4)) {
639 /* nonconforming code segment */
640 if (cpl != desc.dpl)
641 goto bad;
642 } else if ((desc.type & 8) && (desc.type & 4)) {
643 /* conforming code segment */
644 if (cpl < desc.dpl)
645 goto bad;
646 }
647 break;
648 }
Avi Kivity9dac77f2011-06-01 15:34:25 +0300649 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
Avi Kivity52fd8b42011-04-03 12:33:12 +0300650 la &= (u32)-1;
Avi Kivity1c11b372012-04-09 18:39:59 +0300651 if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
652 return emulate_gp(ctxt, 0);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300653 *linear = la;
654 return X86EMUL_CONTINUE;
Avi Kivity618ff152011-04-03 12:32:09 +0300655bad:
656 if (addr.seg == VCPU_SREG_SS)
657 return emulate_ss(ctxt, addr.seg);
658 else
659 return emulate_gp(ctxt, addr.seg);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300660}
661
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400662static int linearize(struct x86_emulate_ctxt *ctxt,
663 struct segmented_address addr,
664 unsigned size, bool write,
665 ulong *linear)
666{
667 return __linearize(ctxt, addr, size, write, false, linear);
668}
669
670
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200671static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
672 struct segmented_address addr,
673 void *data,
674 unsigned size)
675{
Avi Kivity9fa088f2011-03-31 18:54:30 +0200676 int rc;
677 ulong linear;
678
Avi Kivity83b87952011-04-03 11:31:19 +0300679 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +0200680 if (rc != X86EMUL_CONTINUE)
681 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +0300682 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200683}
684
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900685/*
686 * Fetch the next byte of the instruction being emulated which is pointed to
687 * by ctxt->_eip, then increment ctxt->_eip.
688 *
689 * Also prefetch the remaining bytes of the instruction without crossing page
690 * boundary if they are not in fetch_cache yet.
691 */
692static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200693{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300694 struct fetch_cache *fc = &ctxt->fetch;
Avi Kivity62266862007-11-20 13:15:52 +0200695 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300696 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200697
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900698 if (ctxt->_eip == fc->end) {
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400699 unsigned long linear;
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900700 struct segmented_address addr = { .seg = VCPU_SREG_CS,
701 .ea = ctxt->_eip };
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300702 cur_size = fc->end - fc->start;
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900703 size = min(15UL - cur_size,
704 PAGE_SIZE - offset_in_page(ctxt->_eip));
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400705 rc = __linearize(ctxt, addr, size, false, true, &linear);
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900706 if (unlikely(rc != X86EMUL_CONTINUE))
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400707 return rc;
Takuya Yoshikawaef5d75c2011-05-15 00:57:43 +0900708 rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
709 size, &ctxt->exception);
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900710 if (unlikely(rc != X86EMUL_CONTINUE))
Avi Kivity62266862007-11-20 13:15:52 +0200711 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300712 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200713 }
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900714 *dest = fc->data[ctxt->_eip - fc->start];
715 ctxt->_eip++;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900716 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200717}
718
719static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900720 void *dest, unsigned size)
Avi Kivity62266862007-11-20 13:15:52 +0200721{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900722 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200723
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200724 /* x86 instructions are limited to 15 bytes. */
Takuya Yoshikawa7d88bb42011-07-30 18:02:29 +0900725 if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200726 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200727 while (size--) {
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900728 rc = do_insn_fetch_byte(ctxt, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900729 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200730 return rc;
731 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900732 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200733}
734
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900735/* Fetch next part of the instruction being emulated. */
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900736#define insn_fetch(_type, _ctxt) \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900737({ unsigned long _x; \
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900738 rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900739 if (rc != X86EMUL_CONTINUE) \
740 goto done; \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900741 (_type)_x; \
742})
743
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900744#define insn_fetch_arr(_arr, _size, _ctxt) \
745({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900746 if (rc != X86EMUL_CONTINUE) \
747 goto done; \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900748})
749
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000750/*
751 * Given the 'reg' portion of a ModRM byte, and a register block, return a
752 * pointer into the block that addresses the relevant register.
753 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
754 */
755static void *decode_register(u8 modrm_reg, unsigned long *regs,
756 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800757{
758 void *p;
759
760 p = &regs[modrm_reg];
761 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
762 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
763 return p;
764}
765
766static int read_descriptor(struct x86_emulate_ctxt *ctxt,
Avi Kivity90de84f2010-11-17 15:28:21 +0200767 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800768 u16 *size, unsigned long *address, int op_bytes)
769{
770 int rc;
771
772 if (op_bytes == 2)
773 op_bytes = 3;
774 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200775 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900776 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800777 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200778 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200779 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 return rc;
781}
782
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300783static int test_cc(unsigned int condition, unsigned int flags)
784{
785 int rc = 0;
786
787 switch ((condition & 15) >> 1) {
788 case 0: /* o */
789 rc |= (flags & EFLG_OF);
790 break;
791 case 1: /* b/c/nae */
792 rc |= (flags & EFLG_CF);
793 break;
794 case 2: /* z/e */
795 rc |= (flags & EFLG_ZF);
796 break;
797 case 3: /* be/na */
798 rc |= (flags & (EFLG_CF|EFLG_ZF));
799 break;
800 case 4: /* s */
801 rc |= (flags & EFLG_SF);
802 break;
803 case 5: /* p/pe */
804 rc |= (flags & EFLG_PF);
805 break;
806 case 7: /* le/ng */
807 rc |= (flags & EFLG_ZF);
808 /* fall through */
809 case 6: /* l/nge */
810 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
811 break;
812 }
813
814 /* Odd condition identifiers (lsb == 1) have inverted sense. */
815 return (!!rc ^ (condition & 1));
816}
817
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300818static void fetch_register_operand(struct operand *op)
819{
820 switch (op->bytes) {
821 case 1:
822 op->val = *(u8 *)op->addr.reg;
823 break;
824 case 2:
825 op->val = *(u16 *)op->addr.reg;
826 break;
827 case 4:
828 op->val = *(u32 *)op->addr.reg;
829 break;
830 case 8:
831 op->val = *(u64 *)op->addr.reg;
832 break;
833 }
834}
835
Avi Kivity12537912011-03-29 11:41:27 +0200836static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
837{
838 ctxt->ops->get_fpu(ctxt);
839 switch (reg) {
840 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
841 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
842 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
843 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
844 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
845 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
846 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
847 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
848#ifdef CONFIG_X86_64
849 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
850 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
851 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
852 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
853 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
854 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
855 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
856 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
857#endif
858 default: BUG();
859 }
860 ctxt->ops->put_fpu(ctxt);
861}
862
863static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
864 int reg)
865{
866 ctxt->ops->get_fpu(ctxt);
867 switch (reg) {
868 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
869 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
870 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
871 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
872 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
873 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
874 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
875 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
876#ifdef CONFIG_X86_64
877 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
878 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
879 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
880 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
881 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
882 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
883 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
884 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
885#endif
886 default: BUG();
887 }
888 ctxt->ops->put_fpu(ctxt);
889}
890
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300891static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
892{
893 ctxt->ops->get_fpu(ctxt);
894 switch (reg) {
895 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
896 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
897 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
898 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
899 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
900 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
901 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
902 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
903 default: BUG();
904 }
905 ctxt->ops->put_fpu(ctxt);
906}
907
908static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
909{
910 ctxt->ops->get_fpu(ctxt);
911 switch (reg) {
912 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
913 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
914 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
915 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
916 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
917 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
918 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
919 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
920 default: BUG();
921 }
922 ctxt->ops->put_fpu(ctxt);
923}
924
Avi Kivity12537912011-03-29 11:41:27 +0200925static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
Avi Kivity2adb5ad2012-01-16 15:08:45 +0200926 struct operand *op)
Avi Kivity3c118e22007-10-31 10:27:04 +0200927{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300928 unsigned reg = ctxt->modrm_reg;
929 int highbyte_regs = ctxt->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200930
Avi Kivity9dac77f2011-06-01 15:34:25 +0300931 if (!(ctxt->d & ModRM))
932 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
Avi Kivity12537912011-03-29 11:41:27 +0200933
Avi Kivity9dac77f2011-06-01 15:34:25 +0300934 if (ctxt->d & Sse) {
Avi Kivity12537912011-03-29 11:41:27 +0200935 op->type = OP_XMM;
936 op->bytes = 16;
937 op->addr.xmm = reg;
938 read_sse_reg(ctxt, &op->vec_val, reg);
939 return;
940 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300941 if (ctxt->d & Mmx) {
942 reg &= 7;
943 op->type = OP_MM;
944 op->bytes = 8;
945 op->addr.mm = reg;
946 return;
947 }
Avi Kivity12537912011-03-29 11:41:27 +0200948
Avi Kivity3c118e22007-10-31 10:27:04 +0200949 op->type = OP_REG;
Avi Kivity2adb5ad2012-01-16 15:08:45 +0200950 if (ctxt->d & ByteOp) {
Avi Kivity9dac77f2011-06-01 15:34:25 +0300951 op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200952 op->bytes = 1;
953 } else {
Avi Kivity9dac77f2011-06-01 15:34:25 +0300954 op->addr.reg = decode_register(reg, ctxt->regs, 0);
955 op->bytes = ctxt->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200956 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300957 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200958 op->orig_val = op->val;
959}
960
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200961static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300962 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200963{
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200964 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700965 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900966 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300967 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200968
Avi Kivity9dac77f2011-06-01 15:34:25 +0300969 if (ctxt->rex_prefix) {
970 ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
971 index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
972 ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200973 }
974
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900975 ctxt->modrm = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +0300976 ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
977 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
978 ctxt->modrm_rm |= (ctxt->modrm & 0x07);
979 ctxt->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200980
Avi Kivity9dac77f2011-06-01 15:34:25 +0300981 if (ctxt->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300982 op->type = OP_REG;
Avi Kivity9dac77f2011-06-01 15:34:25 +0300983 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
984 op->addr.reg = decode_register(ctxt->modrm_rm,
985 ctxt->regs, ctxt->d & ByteOp);
986 if (ctxt->d & Sse) {
Avi Kivity12537912011-03-29 11:41:27 +0200987 op->type = OP_XMM;
988 op->bytes = 16;
Avi Kivity9dac77f2011-06-01 15:34:25 +0300989 op->addr.xmm = ctxt->modrm_rm;
990 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
Avi Kivity12537912011-03-29 11:41:27 +0200991 return rc;
992 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300993 if (ctxt->d & Mmx) {
994 op->type = OP_MM;
995 op->bytes = 8;
996 op->addr.xmm = ctxt->modrm_rm & 7;
997 return rc;
998 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300999 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001000 return rc;
1001 }
1002
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001003 op->type = OP_MEM;
1004
Avi Kivity9dac77f2011-06-01 15:34:25 +03001005 if (ctxt->ad_bytes == 2) {
1006 unsigned bx = ctxt->regs[VCPU_REGS_RBX];
1007 unsigned bp = ctxt->regs[VCPU_REGS_RBP];
1008 unsigned si = ctxt->regs[VCPU_REGS_RSI];
1009 unsigned di = ctxt->regs[VCPU_REGS_RDI];
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001010
1011 /* 16-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001012 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001013 case 0:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001014 if (ctxt->modrm_rm == 6)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001015 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001016 break;
1017 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001018 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001019 break;
1020 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001021 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001022 break;
1023 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001024 switch (ctxt->modrm_rm) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001025 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001026 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001027 break;
1028 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001029 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001030 break;
1031 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001032 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001033 break;
1034 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001035 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001036 break;
1037 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001038 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001039 break;
1040 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001041 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001042 break;
1043 case 6:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001044 if (ctxt->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001045 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001046 break;
1047 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001048 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001049 break;
1050 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001051 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1052 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1053 ctxt->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001054 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001055 } else {
1056 /* 32/64-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001057 if ((ctxt->modrm_rm & 7) == 4) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001058 sib = insn_fetch(u8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001059 index_reg |= (sib >> 3) & 7;
1060 base_reg |= sib & 7;
1061 scale = sib >> 6;
1062
Avi Kivity9dac77f2011-06-01 15:34:25 +03001063 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001064 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivitydc71d0f2008-06-15 21:23:17 -07001065 else
Avi Kivity9dac77f2011-06-01 15:34:25 +03001066 modrm_ea += ctxt->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -07001067 if (index_reg != 4)
Avi Kivity9dac77f2011-06-01 15:34:25 +03001068 modrm_ea += ctxt->regs[index_reg] << scale;
1069 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
Avi Kivity84411d82008-06-15 21:53:26 -07001070 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivity9dac77f2011-06-01 15:34:25 +03001071 ctxt->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -07001072 } else
Avi Kivity9dac77f2011-06-01 15:34:25 +03001073 modrm_ea += ctxt->regs[ctxt->modrm_rm];
1074 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001075 case 0:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001076 if (ctxt->modrm_rm == 5)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001077 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001078 break;
1079 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001080 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001081 break;
1082 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001083 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001084 break;
1085 }
1086 }
Avi Kivity90de84f2010-11-17 15:28:21 +02001087 op->addr.mem.ea = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001088done:
1089 return rc;
1090}
1091
1092static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001093 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001094{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001095 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001096
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001097 op->type = OP_MEM;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001098 switch (ctxt->ad_bytes) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001099 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001100 op->addr.mem.ea = insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001101 break;
1102 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001103 op->addr.mem.ea = insn_fetch(u32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001104 break;
1105 case 8:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001106 op->addr.mem.ea = insn_fetch(u64, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001107 break;
1108 }
1109done:
1110 return rc;
1111}
1112
Avi Kivity9dac77f2011-06-01 15:34:25 +03001113static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
Wei Yongjun35c843c2010-08-09 11:34:56 +08001114{
Sheng Yang7129eec2010-09-28 16:33:32 +08001115 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001116
Avi Kivity9dac77f2011-06-01 15:34:25 +03001117 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1118 mask = ~(ctxt->dst.bytes * 8 - 1);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001119
Avi Kivity9dac77f2011-06-01 15:34:25 +03001120 if (ctxt->src.bytes == 2)
1121 sv = (s16)ctxt->src.val & (s16)mask;
1122 else if (ctxt->src.bytes == 4)
1123 sv = (s32)ctxt->src.val & (s32)mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001124
Avi Kivity9dac77f2011-06-01 15:34:25 +03001125 ctxt->dst.addr.mem.ea += (sv >> 3);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001126 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08001127
1128 /* only subword offset */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001129 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001130}
1131
Gleb Natapov9de41572010-04-28 19:15:22 +03001132static int read_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov9de41572010-04-28 19:15:22 +03001133 unsigned long addr, void *dest, unsigned size)
1134{
1135 int rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001136 struct read_cache *mc = &ctxt->mem_read;
Gleb Natapov9de41572010-04-28 19:15:22 +03001137
1138 while (size) {
1139 int n = min(size, 8u);
1140 size -= n;
1141 if (mc->pos < mc->end)
1142 goto read_cached;
1143
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001144 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
1145 &ctxt->exception);
Gleb Natapov9de41572010-04-28 19:15:22 +03001146 if (rc != X86EMUL_CONTINUE)
1147 return rc;
1148 mc->end += n;
1149
1150 read_cached:
1151 memcpy(dest, mc->data + mc->pos, n);
1152 mc->pos += n;
1153 dest += n;
1154 addr += n;
1155 }
1156 return X86EMUL_CONTINUE;
1157}
1158
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001159static int segmented_read(struct x86_emulate_ctxt *ctxt,
1160 struct segmented_address addr,
1161 void *data,
1162 unsigned size)
1163{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001164 int rc;
1165 ulong linear;
1166
Avi Kivity83b87952011-04-03 11:31:19 +03001167 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001168 if (rc != X86EMUL_CONTINUE)
1169 return rc;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001170 return read_emulated(ctxt, linear, data, size);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001171}
1172
1173static int segmented_write(struct x86_emulate_ctxt *ctxt,
1174 struct segmented_address addr,
1175 const void *data,
1176 unsigned size)
1177{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001178 int rc;
1179 ulong linear;
1180
Avi Kivity83b87952011-04-03 11:31:19 +03001181 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001182 if (rc != X86EMUL_CONTINUE)
1183 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001184 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1185 &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001186}
1187
1188static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1189 struct segmented_address addr,
1190 const void *orig_data, const void *data,
1191 unsigned size)
1192{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001193 int rc;
1194 ulong linear;
1195
Avi Kivity83b87952011-04-03 11:31:19 +03001196 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001197 if (rc != X86EMUL_CONTINUE)
1198 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001199 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1200 size, &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001201}
1202
Gleb Natapov7b262e92010-03-18 15:20:27 +02001203static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov7b262e92010-03-18 15:20:27 +02001204 unsigned int size, unsigned short port,
1205 void *dest)
1206{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001207 struct read_cache *rc = &ctxt->io_read;
Gleb Natapov7b262e92010-03-18 15:20:27 +02001208
1209 if (rc->pos == rc->end) { /* refill pio read ahead */
Gleb Natapov7b262e92010-03-18 15:20:27 +02001210 unsigned int in_page, n;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001211 unsigned int count = ctxt->rep_prefix ?
1212 address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
Gleb Natapov7b262e92010-03-18 15:20:27 +02001213 in_page = (ctxt->eflags & EFLG_DF) ?
Avi Kivity9dac77f2011-06-01 15:34:25 +03001214 offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
1215 PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
Gleb Natapov7b262e92010-03-18 15:20:27 +02001216 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1217 count);
1218 if (n == 0)
1219 n = 1;
1220 rc->pos = rc->end = 0;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001221 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
Gleb Natapov7b262e92010-03-18 15:20:27 +02001222 return 0;
1223 rc->end = n * size;
1224 }
1225
1226 memcpy(dest, rc->data + rc->pos, size);
1227 rc->pos += size;
1228 return 1;
1229}
1230
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01001231static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1232 u16 index, struct desc_struct *desc)
1233{
1234 struct desc_ptr dt;
1235 ulong addr;
1236
1237 ctxt->ops->get_idt(ctxt, &dt);
1238
1239 if (dt.size < index * 8 + 7)
1240 return emulate_gp(ctxt, index << 3 | 0x2);
1241
1242 addr = dt.address + index * 8;
1243 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1244 &ctxt->exception);
1245}
1246
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001247static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001248 u16 selector, struct desc_ptr *dt)
1249{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001250 struct x86_emulate_ops *ops = ctxt->ops;
1251
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001252 if (selector & 1 << 2) {
1253 struct desc_struct desc;
Avi Kivity1aa36612011-04-27 13:20:30 +03001254 u16 sel;
1255
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001256 memset (dt, 0, sizeof *dt);
Avi Kivity1aa36612011-04-27 13:20:30 +03001257 if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001258 return;
1259
1260 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1261 dt->address = get_desc_base(&desc);
1262 } else
Avi Kivity4bff1e862011-04-20 13:37:53 +03001263 ops->get_gdt(ctxt, dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001264}
1265
1266/* allowed just for 8 bytes segments */
1267static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001268 u16 selector, struct desc_struct *desc)
1269{
1270 struct desc_ptr dt;
1271 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001272 ulong addr;
1273
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001274 get_descriptor_table_ptr(ctxt, selector, &dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001275
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001276 if (dt.size < index * 8 + 7)
1277 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001278
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001279 addr = dt.address + index * 8;
1280 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1281 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001282}
1283
1284/* allowed just for 8 bytes segments */
1285static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001286 u16 selector, struct desc_struct *desc)
1287{
1288 struct desc_ptr dt;
1289 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001290 ulong addr;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001291
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001292 get_descriptor_table_ptr(ctxt, selector, &dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001293
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001294 if (dt.size < index * 8 + 7)
1295 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001296
1297 addr = dt.address + index * 8;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001298 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1299 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001300}
1301
Gleb Natapov5601d052011-03-07 14:55:06 +02001302/* Does not support long mode */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001303static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001304 u16 selector, int seg)
1305{
1306 struct desc_struct seg_desc;
1307 u8 dpl, rpl, cpl;
1308 unsigned err_vec = GP_VECTOR;
1309 u32 err_code = 0;
1310 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1311 int ret;
1312
1313 memset(&seg_desc, 0, sizeof seg_desc);
1314
1315 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1316 || ctxt->mode == X86EMUL_MODE_REAL) {
1317 /* set real mode segment descriptor */
1318 set_desc_base(&seg_desc, selector << 4);
1319 set_desc_limit(&seg_desc, 0xffff);
1320 seg_desc.type = 3;
1321 seg_desc.p = 1;
1322 seg_desc.s = 1;
Kevin Wolf66b0ab82012-02-08 14:34:39 +01001323 if (ctxt->mode == X86EMUL_MODE_VM86)
1324 seg_desc.dpl = 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001325 goto load;
1326 }
1327
1328 /* NULL selector is not valid for TR, CS and SS */
1329 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1330 && null_selector)
1331 goto exception;
1332
1333 /* TR should be in GDT only */
1334 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1335 goto exception;
1336
1337 if (null_selector) /* for NULL selector skip all following checks */
1338 goto load;
1339
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001340 ret = read_segment_descriptor(ctxt, selector, &seg_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001341 if (ret != X86EMUL_CONTINUE)
1342 return ret;
1343
1344 err_code = selector & 0xfffc;
1345 err_vec = GP_VECTOR;
1346
1347 /* can't load system descriptor into segment selecor */
1348 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1349 goto exception;
1350
1351 if (!seg_desc.p) {
1352 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1353 goto exception;
1354 }
1355
1356 rpl = selector & 3;
1357 dpl = seg_desc.dpl;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001358 cpl = ctxt->ops->cpl(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001359
1360 switch (seg) {
1361 case VCPU_SREG_SS:
1362 /*
1363 * segment is not a writable data segment or segment
1364 * selector's RPL != CPL or segment selector's RPL != CPL
1365 */
1366 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1367 goto exception;
1368 break;
1369 case VCPU_SREG_CS:
1370 if (!(seg_desc.type & 8))
1371 goto exception;
1372
1373 if (seg_desc.type & 4) {
1374 /* conforming */
1375 if (dpl > cpl)
1376 goto exception;
1377 } else {
1378 /* nonconforming */
1379 if (rpl > cpl || dpl != cpl)
1380 goto exception;
1381 }
1382 /* CS(RPL) <- CPL */
1383 selector = (selector & 0xfffc) | cpl;
1384 break;
1385 case VCPU_SREG_TR:
1386 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1387 goto exception;
1388 break;
1389 case VCPU_SREG_LDTR:
1390 if (seg_desc.s || seg_desc.type != 2)
1391 goto exception;
1392 break;
1393 default: /* DS, ES, FS, or GS */
1394 /*
1395 * segment is not a data or readable code segment or
1396 * ((segment is a data or nonconforming code segment)
1397 * and (both RPL and CPL > DPL))
1398 */
1399 if ((seg_desc.type & 0xa) == 0x8 ||
1400 (((seg_desc.type & 0xc) != 0xc) &&
1401 (rpl > dpl && cpl > dpl)))
1402 goto exception;
1403 break;
1404 }
1405
1406 if (seg_desc.s) {
1407 /* mark segment as accessed */
1408 seg_desc.type |= 1;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001409 ret = write_segment_descriptor(ctxt, selector, &seg_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001410 if (ret != X86EMUL_CONTINUE)
1411 return ret;
1412 }
1413load:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001414 ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001415 return X86EMUL_CONTINUE;
1416exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001417 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001418 return X86EMUL_PROPAGATE_FAULT;
1419}
1420
Wei Yongjun31be40b2010-08-17 09:17:30 +08001421static void write_register_operand(struct operand *op)
1422{
1423 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1424 switch (op->bytes) {
1425 case 1:
1426 *(u8 *)op->addr.reg = (u8)op->val;
1427 break;
1428 case 2:
1429 *(u16 *)op->addr.reg = (u16)op->val;
1430 break;
1431 case 4:
1432 *op->addr.reg = (u32)op->val;
1433 break; /* 64b: zero-extend */
1434 case 8:
1435 *op->addr.reg = op->val;
1436 break;
1437 }
1438}
1439
Takuya Yoshikawaadddcec2011-05-02 02:26:23 +09001440static int writeback(struct x86_emulate_ctxt *ctxt)
Wei Yongjunc37eda12010-06-15 09:03:33 +08001441{
1442 int rc;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001443
Avi Kivity9dac77f2011-06-01 15:34:25 +03001444 switch (ctxt->dst.type) {
Wei Yongjunc37eda12010-06-15 09:03:33 +08001445 case OP_REG:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001446 write_register_operand(&ctxt->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001447 break;
1448 case OP_MEM:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001449 if (ctxt->lock_prefix)
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001450 rc = segmented_cmpxchg(ctxt,
Avi Kivity9dac77f2011-06-01 15:34:25 +03001451 ctxt->dst.addr.mem,
1452 &ctxt->dst.orig_val,
1453 &ctxt->dst.val,
1454 ctxt->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001455 else
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001456 rc = segmented_write(ctxt,
Avi Kivity9dac77f2011-06-01 15:34:25 +03001457 ctxt->dst.addr.mem,
1458 &ctxt->dst.val,
1459 ctxt->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001460 if (rc != X86EMUL_CONTINUE)
1461 return rc;
1462 break;
Avi Kivity12537912011-03-29 11:41:27 +02001463 case OP_XMM:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001464 write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
Avi Kivity12537912011-03-29 11:41:27 +02001465 break;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001466 case OP_MM:
1467 write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
1468 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001469 case OP_NONE:
1470 /* no writeback */
1471 break;
1472 default:
1473 break;
1474 }
1475 return X86EMUL_CONTINUE;
1476}
1477
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001478static int em_push(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001479{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001480 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001481
Avi Kivity9dac77f2011-06-01 15:34:25 +03001482 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
1483 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001484 addr.seg = VCPU_SREG_SS;
1485
1486 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001487 ctxt->dst.type = OP_NONE;
1488 return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001489}
1490
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001491static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001492 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001493{
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001494 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001495 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001496
Avi Kivity9dac77f2011-06-01 15:34:25 +03001497 addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
Avi Kivity90de84f2010-11-17 15:28:21 +02001498 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001499 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001500 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001501 return rc;
1502
Avi Kivity9dac77f2011-06-01 15:34:25 +03001503 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001504 return rc;
1505}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001506
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001507static int em_pop(struct x86_emulate_ctxt *ctxt)
1508{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001509 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001510}
1511
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001512static int emulate_popf(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001513 void *dest, int len)
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001514{
1515 int rc;
1516 unsigned long val, change_mask;
1517 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001518 int cpl = ctxt->ops->cpl(ctxt);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001519
Takuya Yoshikawa3b9be3b2011-05-02 02:27:55 +09001520 rc = emulate_pop(ctxt, &val, len);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001521 if (rc != X86EMUL_CONTINUE)
1522 return rc;
1523
1524 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1525 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1526
1527 switch(ctxt->mode) {
1528 case X86EMUL_MODE_PROT64:
1529 case X86EMUL_MODE_PROT32:
1530 case X86EMUL_MODE_PROT16:
1531 if (cpl == 0)
1532 change_mask |= EFLG_IOPL;
1533 if (cpl <= iopl)
1534 change_mask |= EFLG_IF;
1535 break;
1536 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001537 if (iopl < 3)
1538 return emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001539 change_mask |= EFLG_IF;
1540 break;
1541 default: /* real mode */
1542 change_mask |= (EFLG_IOPL | EFLG_IF);
1543 break;
1544 }
1545
1546 *(unsigned long *)dest =
1547 (ctxt->eflags & ~change_mask) | (val & change_mask);
1548
1549 return rc;
1550}
1551
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001552static int em_popf(struct x86_emulate_ctxt *ctxt)
1553{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001554 ctxt->dst.type = OP_REG;
1555 ctxt->dst.addr.reg = &ctxt->eflags;
1556 ctxt->dst.bytes = ctxt->op_bytes;
1557 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001558}
1559
Avi Kivity1cd196e2011-09-13 10:45:51 +03001560static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001561{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001562 int seg = ctxt->src2.val;
1563
Avi Kivity9dac77f2011-06-01 15:34:25 +03001564 ctxt->src.val = get_segment_selector(ctxt, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001565
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001566 return em_push(ctxt);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001567}
1568
Avi Kivity1cd196e2011-09-13 10:45:51 +03001569static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001570{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001571 int seg = ctxt->src2.val;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001572 unsigned long selector;
1573 int rc;
1574
Avi Kivity9dac77f2011-06-01 15:34:25 +03001575 rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001576 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001577 return rc;
1578
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001579 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001580 return rc;
1581}
1582
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09001583static int em_pusha(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001584{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001585 unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001586 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001587 int reg = VCPU_REGS_RAX;
1588
1589 while (reg <= VCPU_REGS_RDI) {
1590 (reg == VCPU_REGS_RSP) ?
Avi Kivity9dac77f2011-06-01 15:34:25 +03001591 (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001592
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001593 rc = em_push(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001594 if (rc != X86EMUL_CONTINUE)
1595 return rc;
1596
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001597 ++reg;
1598 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001599
Wei Yongjunc37eda12010-06-15 09:03:33 +08001600 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001601}
1602
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001603static int em_pushf(struct x86_emulate_ctxt *ctxt)
1604{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001605 ctxt->src.val = (unsigned long)ctxt->eflags;
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001606 return em_push(ctxt);
1607}
1608
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09001609static int em_popa(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001610{
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001611 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001612 int reg = VCPU_REGS_RDI;
1613
1614 while (reg >= VCPU_REGS_RAX) {
1615 if (reg == VCPU_REGS_RSP) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03001616 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
1617 ctxt->op_bytes);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001618 --reg;
1619 }
1620
Avi Kivity9dac77f2011-06-01 15:34:25 +03001621 rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001622 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001623 break;
1624 --reg;
1625 }
1626 return rc;
1627}
1628
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001629int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001630{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001631 struct x86_emulate_ops *ops = ctxt->ops;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001632 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001633 struct desc_ptr dt;
1634 gva_t cs_addr;
1635 gva_t eip_addr;
1636 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001637
1638 /* TODO: Add limit checks */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001639 ctxt->src.val = ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001640 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001641 if (rc != X86EMUL_CONTINUE)
1642 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001643
1644 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1645
Avi Kivity9dac77f2011-06-01 15:34:25 +03001646 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001647 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001648 if (rc != X86EMUL_CONTINUE)
1649 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001650
Avi Kivity9dac77f2011-06-01 15:34:25 +03001651 ctxt->src.val = ctxt->_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001652 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001653 if (rc != X86EMUL_CONTINUE)
1654 return rc;
1655
Avi Kivity4bff1e862011-04-20 13:37:53 +03001656 ops->get_idt(ctxt, &dt);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001657
1658 eip_addr = dt.address + (irq << 2);
1659 cs_addr = dt.address + (irq << 2) + 2;
1660
Avi Kivity0f65dd72011-04-20 13:37:53 +03001661 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001662 if (rc != X86EMUL_CONTINUE)
1663 return rc;
1664
Avi Kivity0f65dd72011-04-20 13:37:53 +03001665 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001666 if (rc != X86EMUL_CONTINUE)
1667 return rc;
1668
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001669 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001670 if (rc != X86EMUL_CONTINUE)
1671 return rc;
1672
Avi Kivity9dac77f2011-06-01 15:34:25 +03001673 ctxt->_eip = eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001674
1675 return rc;
1676}
1677
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001678static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001679{
1680 switch(ctxt->mode) {
1681 case X86EMUL_MODE_REAL:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001682 return emulate_int_real(ctxt, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001683 case X86EMUL_MODE_VM86:
1684 case X86EMUL_MODE_PROT16:
1685 case X86EMUL_MODE_PROT32:
1686 case X86EMUL_MODE_PROT64:
1687 default:
1688 /* Protected mode interrupts unimplemented yet */
1689 return X86EMUL_UNHANDLEABLE;
1690 }
1691}
1692
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001693static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001694{
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001695 int rc = X86EMUL_CONTINUE;
1696 unsigned long temp_eip = 0;
1697 unsigned long temp_eflags = 0;
1698 unsigned long cs = 0;
1699 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1700 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1701 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1702 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1703
1704 /* TODO: Add stack limit check */
1705
Avi Kivity9dac77f2011-06-01 15:34:25 +03001706 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001707
1708 if (rc != X86EMUL_CONTINUE)
1709 return rc;
1710
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001711 if (temp_eip & ~0xffff)
1712 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001713
Avi Kivity9dac77f2011-06-01 15:34:25 +03001714 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001715
1716 if (rc != X86EMUL_CONTINUE)
1717 return rc;
1718
Avi Kivity9dac77f2011-06-01 15:34:25 +03001719 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001720
1721 if (rc != X86EMUL_CONTINUE)
1722 return rc;
1723
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001724 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001725
1726 if (rc != X86EMUL_CONTINUE)
1727 return rc;
1728
Avi Kivity9dac77f2011-06-01 15:34:25 +03001729 ctxt->_eip = temp_eip;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001730
1731
Avi Kivity9dac77f2011-06-01 15:34:25 +03001732 if (ctxt->op_bytes == 4)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001733 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
Avi Kivity9dac77f2011-06-01 15:34:25 +03001734 else if (ctxt->op_bytes == 2) {
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001735 ctxt->eflags &= ~0xffff;
1736 ctxt->eflags |= temp_eflags;
1737 }
1738
1739 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1740 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1741
1742 return rc;
1743}
1744
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09001745static int em_iret(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001746{
1747 switch(ctxt->mode) {
1748 case X86EMUL_MODE_REAL:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001749 return emulate_iret_real(ctxt);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001750 case X86EMUL_MODE_VM86:
1751 case X86EMUL_MODE_PROT16:
1752 case X86EMUL_MODE_PROT32:
1753 case X86EMUL_MODE_PROT64:
1754 default:
1755 /* iret from protected mode unimplemented yet */
1756 return X86EMUL_UNHANDLEABLE;
1757 }
1758}
1759
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001760static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
1761{
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001762 int rc;
1763 unsigned short sel;
1764
Avi Kivity9dac77f2011-06-01 15:34:25 +03001765 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001766
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001767 rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001768 if (rc != X86EMUL_CONTINUE)
1769 return rc;
1770
Avi Kivity9dac77f2011-06-01 15:34:25 +03001771 ctxt->_eip = 0;
1772 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001773 return X86EMUL_CONTINUE;
1774}
1775
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001776static int em_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001777{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001778 switch (ctxt->modrm_reg) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001779 case 0: /* rol */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001780 emulate_2op_SrcB(ctxt, "rol");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001781 break;
1782 case 1: /* ror */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001783 emulate_2op_SrcB(ctxt, "ror");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001784 break;
1785 case 2: /* rcl */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001786 emulate_2op_SrcB(ctxt, "rcl");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001787 break;
1788 case 3: /* rcr */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001789 emulate_2op_SrcB(ctxt, "rcr");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001790 break;
1791 case 4: /* sal/shl */
1792 case 6: /* sal/shl */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001793 emulate_2op_SrcB(ctxt, "sal");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001794 break;
1795 case 5: /* shr */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001796 emulate_2op_SrcB(ctxt, "shr");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001797 break;
1798 case 7: /* sar */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03001799 emulate_2op_SrcB(ctxt, "sar");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001800 break;
1801 }
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001802 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001803}
1804
Avi Kivity3329ece2011-09-13 10:45:39 +03001805static int em_not(struct x86_emulate_ctxt *ctxt)
1806{
1807 ctxt->dst.val = ~ctxt->dst.val;
1808 return X86EMUL_CONTINUE;
1809}
1810
1811static int em_neg(struct x86_emulate_ctxt *ctxt)
1812{
1813 emulate_1op(ctxt, "neg");
1814 return X86EMUL_CONTINUE;
1815}
1816
1817static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
1818{
1819 u8 ex = 0;
1820
1821 emulate_1op_rax_rdx(ctxt, "mul", ex);
1822 return X86EMUL_CONTINUE;
1823}
1824
1825static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
1826{
1827 u8 ex = 0;
1828
1829 emulate_1op_rax_rdx(ctxt, "imul", ex);
1830 return X86EMUL_CONTINUE;
1831}
1832
1833static int em_div_ex(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001834{
Avi Kivity34d1f492010-08-26 11:59:01 +03001835 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001836
Avi Kivity3329ece2011-09-13 10:45:39 +03001837 emulate_1op_rax_rdx(ctxt, "div", de);
1838 if (de)
1839 return emulate_de(ctxt);
1840 return X86EMUL_CONTINUE;
1841}
1842
1843static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
1844{
1845 u8 de = 0;
1846
1847 emulate_1op_rax_rdx(ctxt, "idiv", de);
Avi Kivity34d1f492010-08-26 11:59:01 +03001848 if (de)
1849 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001850 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001851}
1852
Takuya Yoshikawa51187682011-05-02 02:29:17 +09001853static int em_grp45(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001854{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001855 int rc = X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001856
Avi Kivity9dac77f2011-06-01 15:34:25 +03001857 switch (ctxt->modrm_reg) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001858 case 0: /* inc */
Avi Kivityd1eef452011-09-07 16:41:38 +03001859 emulate_1op(ctxt, "inc");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001860 break;
1861 case 1: /* dec */
Avi Kivityd1eef452011-09-07 16:41:38 +03001862 emulate_1op(ctxt, "dec");
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001863 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001864 case 2: /* call near abs */ {
1865 long int old_eip;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001866 old_eip = ctxt->_eip;
1867 ctxt->_eip = ctxt->src.val;
1868 ctxt->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001869 rc = em_push(ctxt);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001870 break;
1871 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001872 case 4: /* jmp abs */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001873 ctxt->_eip = ctxt->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001874 break;
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09001875 case 5: /* jmp far */
1876 rc = em_jmp_far(ctxt);
1877 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001878 case 6: /* push */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001879 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001880 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001881 }
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001882 return rc;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001883}
1884
Takuya Yoshikawae0dac402011-12-06 18:07:27 +09001885static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001886{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001887 u64 old = ctxt->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001888
Avi Kivity9dac77f2011-06-01 15:34:25 +03001889 if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
1890 ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
1891 ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1892 ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001893 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001894 } else {
Avi Kivity9dac77f2011-06-01 15:34:25 +03001895 ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
1896 (u32) ctxt->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001897
Laurent Vivier05f086f2007-09-24 11:10:55 +02001898 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001899 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001900 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001901}
1902
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09001903static int em_ret(struct x86_emulate_ctxt *ctxt)
1904{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001905 ctxt->dst.type = OP_REG;
1906 ctxt->dst.addr.reg = &ctxt->_eip;
1907 ctxt->dst.bytes = ctxt->op_bytes;
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09001908 return em_pop(ctxt);
1909}
1910
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09001911static int em_ret_far(struct x86_emulate_ctxt *ctxt)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001912{
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001913 int rc;
1914 unsigned long cs;
1915
Avi Kivity9dac77f2011-06-01 15:34:25 +03001916 rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001917 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001918 return rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001919 if (ctxt->op_bytes == 4)
1920 ctxt->_eip = (u32)ctxt->_eip;
1921 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001922 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001923 return rc;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001924 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001925 return rc;
1926}
1927
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09001928static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
1929{
1930 /* Save real source value, then compare EAX against destination. */
1931 ctxt->src.orig_val = ctxt->src.val;
1932 ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
1933 emulate_2op_SrcV(ctxt, "cmp");
1934
1935 if (ctxt->eflags & EFLG_ZF) {
1936 /* Success: write back to memory. */
1937 ctxt->dst.val = ctxt->src.orig_val;
1938 } else {
1939 /* Failure: write the value we saw to EAX. */
1940 ctxt->dst.type = OP_REG;
1941 ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
1942 }
1943 return X86EMUL_CONTINUE;
1944}
1945
Avi Kivityd4b43252011-09-13 10:45:50 +03001946static int em_lseg(struct x86_emulate_ctxt *ctxt)
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001947{
Avi Kivityd4b43252011-09-13 10:45:50 +03001948 int seg = ctxt->src2.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001949 unsigned short sel;
1950 int rc;
1951
Avi Kivity9dac77f2011-06-01 15:34:25 +03001952 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001953
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001954 rc = load_segment_descriptor(ctxt, sel, seg);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001955 if (rc != X86EMUL_CONTINUE)
1956 return rc;
1957
Avi Kivity9dac77f2011-06-01 15:34:25 +03001958 ctxt->dst.val = ctxt->src.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001959 return rc;
1960}
1961
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001962static void
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001963setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001964 struct desc_struct *cs, struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001965{
Avi Kivity1aa36612011-04-27 13:20:30 +03001966 u16 selector;
1967
Gleb Natapov79168fd2010-04-28 19:15:30 +03001968 memset(cs, 0, sizeof(struct desc_struct));
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001969 ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001970 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001971
1972 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001973 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001974 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001975 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001976 cs->type = 0x0b; /* Read, Execute, Accessed */
1977 cs->s = 1;
1978 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001979 cs->p = 1;
1980 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001981
Gleb Natapov79168fd2010-04-28 19:15:30 +03001982 set_desc_base(ss, 0); /* flat segment */
1983 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001984 ss->g = 1; /* 4kb granularity */
1985 ss->s = 1;
1986 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001987 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001988 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001989 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001990}
1991
Avi Kivity1a18a692012-02-01 12:23:21 +02001992static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
1993{
1994 u32 eax, ebx, ecx, edx;
1995
1996 eax = ecx = 0;
1997 return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
1998 && ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
1999 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2000 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2001}
2002
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002003static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2004{
2005 struct x86_emulate_ops *ops = ctxt->ops;
2006 u32 eax, ebx, ecx, edx;
2007
2008 /*
2009 * syscall should always be enabled in longmode - so only become
2010 * vendor specific (cpuid) if other modes are active...
2011 */
2012 if (ctxt->mode == X86EMUL_MODE_PROT64)
2013 return true;
2014
2015 eax = 0x00000000;
2016 ecx = 0x00000000;
2017 if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
2018 /*
2019 * Intel ("GenuineIntel")
2020 * remark: Intel CPUs only support "syscall" in 64bit
2021 * longmode. Also an 64bit guest with a
2022 * 32bit compat-app running will #UD !! While this
2023 * behaviour can be fixed (by emulating) into AMD
2024 * response - CPUs of AMD can't behave like Intel.
2025 */
2026 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2027 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2028 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2029 return false;
2030
2031 /* AMD ("AuthenticAMD") */
2032 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2033 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2034 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2035 return true;
2036
2037 /* AMD ("AMDisbetter!") */
2038 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2039 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2040 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2041 return true;
2042 }
2043
2044 /* default: (not Intel, not AMD), apply Intel's stricter rules... */
2045 return false;
2046}
2047
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002048static int em_syscall(struct x86_emulate_ctxt *ctxt)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002049{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002050 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002051 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002052 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002053 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002054 u64 efer = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002055
2056 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002057 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002058 ctxt->mode == X86EMUL_MODE_VM86)
2059 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002060
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002061 if (!(em_syscall_is_enabled(ctxt)))
2062 return emulate_ud(ctxt);
2063
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002064 ops->get_msr(ctxt, MSR_EFER, &efer);
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002065 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002066
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002067 if (!(efer & EFER_SCE))
2068 return emulate_ud(ctxt);
2069
Avi Kivity717746e2011-04-20 13:37:53 +03002070 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002071 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002072 cs_sel = (u16)(msr_data & 0xfffc);
2073 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002074
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002075 if (efer & EFER_LMA) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002076 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002077 cs.l = 1;
2078 }
Avi Kivity1aa36612011-04-27 13:20:30 +03002079 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2080 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002081
Avi Kivity9dac77f2011-06-01 15:34:25 +03002082 ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002083 if (efer & EFER_LMA) {
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002084#ifdef CONFIG_X86_64
Avi Kivity9dac77f2011-06-01 15:34:25 +03002085 ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002086
Avi Kivity717746e2011-04-20 13:37:53 +03002087 ops->get_msr(ctxt,
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002088 ctxt->mode == X86EMUL_MODE_PROT64 ?
2089 MSR_LSTAR : MSR_CSTAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002090 ctxt->_eip = msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002091
Avi Kivity717746e2011-04-20 13:37:53 +03002092 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002093 ctxt->eflags &= ~(msr_data | EFLG_RF);
2094#endif
2095 } else {
2096 /* legacy mode */
Avi Kivity717746e2011-04-20 13:37:53 +03002097 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002098 ctxt->_eip = (u32)msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002099
2100 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2101 }
2102
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002103 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002104}
2105
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002106static int em_sysenter(struct x86_emulate_ctxt *ctxt)
Andre Przywara8c604352009-06-18 12:56:01 +02002107{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002108 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002109 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002110 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002111 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002112 u64 efer = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002113
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002114 ops->get_msr(ctxt, MSR_EFER, &efer);
Gleb Natapova0044752010-02-10 14:21:31 +02002115 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002116 if (ctxt->mode == X86EMUL_MODE_REAL)
2117 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002118
Avi Kivity1a18a692012-02-01 12:23:21 +02002119 /*
2120 * Not recognized on AMD in compat mode (but is recognized in legacy
2121 * mode).
2122 */
2123 if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
2124 && !vendor_intel(ctxt))
2125 return emulate_ud(ctxt);
2126
Andre Przywara8c604352009-06-18 12:56:01 +02002127 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2128 * Therefore, we inject an #UD.
2129 */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002130 if (ctxt->mode == X86EMUL_MODE_PROT64)
2131 return emulate_ud(ctxt);
Andre Przywara8c604352009-06-18 12:56:01 +02002132
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002133 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002134
Avi Kivity717746e2011-04-20 13:37:53 +03002135 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002136 switch (ctxt->mode) {
2137 case X86EMUL_MODE_PROT32:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002138 if ((msr_data & 0xfffc) == 0x0)
2139 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002140 break;
2141 case X86EMUL_MODE_PROT64:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002142 if (msr_data == 0x0)
2143 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002144 break;
2145 }
2146
2147 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002148 cs_sel = (u16)msr_data;
2149 cs_sel &= ~SELECTOR_RPL_MASK;
2150 ss_sel = cs_sel + 8;
2151 ss_sel &= ~SELECTOR_RPL_MASK;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002152 if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002153 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002154 cs.l = 1;
2155 }
2156
Avi Kivity1aa36612011-04-27 13:20:30 +03002157 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2158 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara8c604352009-06-18 12:56:01 +02002159
Avi Kivity717746e2011-04-20 13:37:53 +03002160 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002161 ctxt->_eip = msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002162
Avi Kivity717746e2011-04-20 13:37:53 +03002163 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002164 ctxt->regs[VCPU_REGS_RSP] = msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002165
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002166 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002167}
2168
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002169static int em_sysexit(struct x86_emulate_ctxt *ctxt)
Andre Przywara4668f052009-06-18 12:56:02 +02002170{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002171 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002172 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002173 u64 msr_data;
2174 int usermode;
Xiao Guangrong1249b962011-05-15 23:25:10 +08002175 u16 cs_sel = 0, ss_sel = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002176
Gleb Natapova0044752010-02-10 14:21:31 +02002177 /* inject #GP if in real mode or Virtual 8086 mode */
2178 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002179 ctxt->mode == X86EMUL_MODE_VM86)
2180 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02002181
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002182 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002183
Avi Kivity9dac77f2011-06-01 15:34:25 +03002184 if ((ctxt->rex_prefix & 0x8) != 0x0)
Andre Przywara4668f052009-06-18 12:56:02 +02002185 usermode = X86EMUL_MODE_PROT64;
2186 else
2187 usermode = X86EMUL_MODE_PROT32;
2188
2189 cs.dpl = 3;
2190 ss.dpl = 3;
Avi Kivity717746e2011-04-20 13:37:53 +03002191 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002192 switch (usermode) {
2193 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002194 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002195 if ((msr_data & 0xfffc) == 0x0)
2196 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002197 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002198 break;
2199 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002200 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002201 if (msr_data == 0x0)
2202 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002203 ss_sel = cs_sel + 8;
2204 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002205 cs.l = 1;
2206 break;
2207 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002208 cs_sel |= SELECTOR_RPL_MASK;
2209 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002210
Avi Kivity1aa36612011-04-27 13:20:30 +03002211 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2212 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara4668f052009-06-18 12:56:02 +02002213
Avi Kivity9dac77f2011-06-01 15:34:25 +03002214 ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
2215 ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002216
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002217 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002218}
2219
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002220static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002221{
2222 int iopl;
2223 if (ctxt->mode == X86EMUL_MODE_REAL)
2224 return false;
2225 if (ctxt->mode == X86EMUL_MODE_VM86)
2226 return true;
2227 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002228 return ctxt->ops->cpl(ctxt) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002229}
2230
2231static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002232 u16 port, u16 len)
2233{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002234 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002235 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02002236 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002237 int r;
Avi Kivity1aa36612011-04-27 13:20:30 +03002238 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002239 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02002240 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002241
Avi Kivity1aa36612011-04-27 13:20:30 +03002242 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002243 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002244 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002245 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002246 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02002247 base = get_desc_base(&tr_seg);
2248#ifdef CONFIG_X86_64
2249 base |= ((u64)base3) << 32;
2250#endif
Avi Kivity0f65dd72011-04-20 13:37:53 +03002251 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002252 if (r != X86EMUL_CONTINUE)
2253 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002254 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002255 return false;
Avi Kivity0f65dd72011-04-20 13:37:53 +03002256 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002257 if (r != X86EMUL_CONTINUE)
2258 return false;
2259 if ((perm >> bit_idx) & mask)
2260 return false;
2261 return true;
2262}
2263
2264static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002265 u16 port, u16 len)
2266{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002267 if (ctxt->perm_ok)
2268 return true;
2269
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002270 if (emulator_bad_iopl(ctxt))
2271 if (!emulator_io_port_access_allowed(ctxt, port, len))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002272 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002273
2274 ctxt->perm_ok = true;
2275
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002276 return true;
2277}
2278
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002279static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002280 struct tss_segment_16 *tss)
2281{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002282 tss->ip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002283 tss->flag = ctxt->eflags;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002284 tss->ax = ctxt->regs[VCPU_REGS_RAX];
2285 tss->cx = ctxt->regs[VCPU_REGS_RCX];
2286 tss->dx = ctxt->regs[VCPU_REGS_RDX];
2287 tss->bx = ctxt->regs[VCPU_REGS_RBX];
2288 tss->sp = ctxt->regs[VCPU_REGS_RSP];
2289 tss->bp = ctxt->regs[VCPU_REGS_RBP];
2290 tss->si = ctxt->regs[VCPU_REGS_RSI];
2291 tss->di = ctxt->regs[VCPU_REGS_RDI];
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002292
Avi Kivity1aa36612011-04-27 13:20:30 +03002293 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2294 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2295 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2296 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2297 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002298}
2299
2300static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002301 struct tss_segment_16 *tss)
2302{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002303 int ret;
2304
Avi Kivity9dac77f2011-06-01 15:34:25 +03002305 ctxt->_eip = tss->ip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002306 ctxt->eflags = tss->flag | 2;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002307 ctxt->regs[VCPU_REGS_RAX] = tss->ax;
2308 ctxt->regs[VCPU_REGS_RCX] = tss->cx;
2309 ctxt->regs[VCPU_REGS_RDX] = tss->dx;
2310 ctxt->regs[VCPU_REGS_RBX] = tss->bx;
2311 ctxt->regs[VCPU_REGS_RSP] = tss->sp;
2312 ctxt->regs[VCPU_REGS_RBP] = tss->bp;
2313 ctxt->regs[VCPU_REGS_RSI] = tss->si;
2314 ctxt->regs[VCPU_REGS_RDI] = tss->di;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002315
2316 /*
2317 * SDM says that segment selectors are loaded before segment
2318 * descriptors
2319 */
Avi Kivity1aa36612011-04-27 13:20:30 +03002320 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2321 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2322 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2323 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2324 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002325
2326 /*
2327 * Now load segment descriptors. If fault happenes at this stage
2328 * it is handled in a context of new task
2329 */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002330 ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002331 if (ret != X86EMUL_CONTINUE)
2332 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002333 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002334 if (ret != X86EMUL_CONTINUE)
2335 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002336 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002337 if (ret != X86EMUL_CONTINUE)
2338 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002339 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002340 if (ret != X86EMUL_CONTINUE)
2341 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002342 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002343 if (ret != X86EMUL_CONTINUE)
2344 return ret;
2345
2346 return X86EMUL_CONTINUE;
2347}
2348
2349static int task_switch_16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002350 u16 tss_selector, u16 old_tss_sel,
2351 ulong old_tss_base, struct desc_struct *new_desc)
2352{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002353 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002354 struct tss_segment_16 tss_seg;
2355 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002356 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002357
Avi Kivity0f65dd72011-04-20 13:37:53 +03002358 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002359 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002360 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002361 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002362 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002363
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002364 save_state_to_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002365
Avi Kivity0f65dd72011-04-20 13:37:53 +03002366 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002367 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002368 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002369 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002370 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002371
Avi Kivity0f65dd72011-04-20 13:37:53 +03002372 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002373 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002374 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002375 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002376 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002377
2378 if (old_tss_sel != 0xffff) {
2379 tss_seg.prev_task_link = old_tss_sel;
2380
Avi Kivity0f65dd72011-04-20 13:37:53 +03002381 ret = ops->write_std(ctxt, new_tss_base,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002382 &tss_seg.prev_task_link,
2383 sizeof tss_seg.prev_task_link,
Avi Kivity0f65dd72011-04-20 13:37:53 +03002384 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002385 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002386 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002387 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002388 }
2389
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002390 return load_state_from_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002391}
2392
2393static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002394 struct tss_segment_32 *tss)
2395{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002396 tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002397 tss->eip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002398 tss->eflags = ctxt->eflags;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002399 tss->eax = ctxt->regs[VCPU_REGS_RAX];
2400 tss->ecx = ctxt->regs[VCPU_REGS_RCX];
2401 tss->edx = ctxt->regs[VCPU_REGS_RDX];
2402 tss->ebx = ctxt->regs[VCPU_REGS_RBX];
2403 tss->esp = ctxt->regs[VCPU_REGS_RSP];
2404 tss->ebp = ctxt->regs[VCPU_REGS_RBP];
2405 tss->esi = ctxt->regs[VCPU_REGS_RSI];
2406 tss->edi = ctxt->regs[VCPU_REGS_RDI];
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002407
Avi Kivity1aa36612011-04-27 13:20:30 +03002408 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2409 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2410 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2411 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2412 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2413 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2414 tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002415}
2416
2417static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002418 struct tss_segment_32 *tss)
2419{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002420 int ret;
2421
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002422 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002423 return emulate_gp(ctxt, 0);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002424 ctxt->_eip = tss->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002425 ctxt->eflags = tss->eflags | 2;
Kevin Wolf4cee4792012-02-08 14:34:41 +01002426
2427 /* General purpose registers */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002428 ctxt->regs[VCPU_REGS_RAX] = tss->eax;
2429 ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
2430 ctxt->regs[VCPU_REGS_RDX] = tss->edx;
2431 ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
2432 ctxt->regs[VCPU_REGS_RSP] = tss->esp;
2433 ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
2434 ctxt->regs[VCPU_REGS_RSI] = tss->esi;
2435 ctxt->regs[VCPU_REGS_RDI] = tss->edi;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002436
2437 /*
2438 * SDM says that segment selectors are loaded before segment
2439 * descriptors
2440 */
Avi Kivity1aa36612011-04-27 13:20:30 +03002441 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2442 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2443 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2444 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2445 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2446 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2447 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002448
2449 /*
Kevin Wolf4cee4792012-02-08 14:34:41 +01002450 * If we're switching between Protected Mode and VM86, we need to make
2451 * sure to update the mode before loading the segment descriptors so
2452 * that the selectors are interpreted correctly.
2453 *
2454 * Need to get rflags to the vcpu struct immediately because it
2455 * influences the CPL which is checked at least when loading the segment
2456 * descriptors and when pushing an error code to the new kernel stack.
2457 *
2458 * TODO Introduce a separate ctxt->ops->set_cpl callback
2459 */
2460 if (ctxt->eflags & X86_EFLAGS_VM)
2461 ctxt->mode = X86EMUL_MODE_VM86;
2462 else
2463 ctxt->mode = X86EMUL_MODE_PROT32;
2464
2465 ctxt->ops->set_rflags(ctxt, ctxt->eflags);
2466
2467 /*
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002468 * Now load segment descriptors. If fault happenes at this stage
2469 * it is handled in a context of new task
2470 */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002471 ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002472 if (ret != X86EMUL_CONTINUE)
2473 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002474 ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002475 if (ret != X86EMUL_CONTINUE)
2476 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002477 ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002478 if (ret != X86EMUL_CONTINUE)
2479 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002480 ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002481 if (ret != X86EMUL_CONTINUE)
2482 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002483 ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002484 if (ret != X86EMUL_CONTINUE)
2485 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002486 ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002487 if (ret != X86EMUL_CONTINUE)
2488 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002489 ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002490 if (ret != X86EMUL_CONTINUE)
2491 return ret;
2492
2493 return X86EMUL_CONTINUE;
2494}
2495
2496static int task_switch_32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002497 u16 tss_selector, u16 old_tss_sel,
2498 ulong old_tss_base, struct desc_struct *new_desc)
2499{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002500 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002501 struct tss_segment_32 tss_seg;
2502 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002503 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002504
Avi Kivity0f65dd72011-04-20 13:37:53 +03002505 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002506 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002507 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002508 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002509 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002510
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002511 save_state_to_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002512
Avi Kivity0f65dd72011-04-20 13:37:53 +03002513 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002514 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002515 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002516 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002517 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002518
Avi Kivity0f65dd72011-04-20 13:37:53 +03002519 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002520 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002521 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002522 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002523 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002524
2525 if (old_tss_sel != 0xffff) {
2526 tss_seg.prev_task_link = old_tss_sel;
2527
Avi Kivity0f65dd72011-04-20 13:37:53 +03002528 ret = ops->write_std(ctxt, new_tss_base,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002529 &tss_seg.prev_task_link,
2530 sizeof tss_seg.prev_task_link,
Avi Kivity0f65dd72011-04-20 13:37:53 +03002531 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002532 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002533 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002534 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002535 }
2536
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002537 return load_state_from_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002538}
2539
2540static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002541 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002542 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002543{
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002544 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002545 struct desc_struct curr_tss_desc, next_tss_desc;
2546 int ret;
Avi Kivity1aa36612011-04-27 13:20:30 +03002547 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002548 ulong old_tss_base =
Avi Kivity4bff1e862011-04-20 13:37:53 +03002549 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
Gleb Natapovceffb452010-03-18 15:20:19 +02002550 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002551
2552 /* FIXME: old_tss_base == ~0 ? */
2553
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002554 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002555 if (ret != X86EMUL_CONTINUE)
2556 return ret;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002557 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002558 if (ret != X86EMUL_CONTINUE)
2559 return ret;
2560
2561 /* FIXME: check that next_tss_desc is tss */
2562
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002563 /*
2564 * Check privileges. The three cases are task switch caused by...
2565 *
2566 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2567 * 2. Exception/IRQ/iret: No check is performed
2568 * 3. jmp/call to TSS: Check agains DPL of the TSS
2569 */
2570 if (reason == TASK_SWITCH_GATE) {
2571 if (idt_index != -1) {
2572 /* Software interrupts */
2573 struct desc_struct task_gate_desc;
2574 int dpl;
2575
2576 ret = read_interrupt_descriptor(ctxt, idt_index,
2577 &task_gate_desc);
2578 if (ret != X86EMUL_CONTINUE)
2579 return ret;
2580
2581 dpl = task_gate_desc.dpl;
2582 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2583 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2584 }
2585 } else if (reason != TASK_SWITCH_IRET) {
2586 int dpl = next_tss_desc.dpl;
2587 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2588 return emulate_gp(ctxt, tss_selector);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002589 }
2590
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002591
Gleb Natapovceffb452010-03-18 15:20:19 +02002592 desc_limit = desc_limit_scaled(&next_tss_desc);
2593 if (!next_tss_desc.p ||
2594 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2595 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002596 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002597 return X86EMUL_PROPAGATE_FAULT;
2598 }
2599
2600 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2601 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002602 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002603 }
2604
2605 if (reason == TASK_SWITCH_IRET)
2606 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2607
2608 /* set back link to prev task only if NT bit is set in eflags
2609 note that old_tss_sel is not used afetr this point */
2610 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2611 old_tss_sel = 0xffff;
2612
2613 if (next_tss_desc.type & 8)
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002614 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002615 old_tss_base, &next_tss_desc);
2616 else
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002617 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002618 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002619 if (ret != X86EMUL_CONTINUE)
2620 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002621
2622 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2623 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2624
2625 if (reason != TASK_SWITCH_IRET) {
2626 next_tss_desc.type |= (1 << 1); /* set busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002627 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002628 }
2629
Avi Kivity717746e2011-04-20 13:37:53 +03002630 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
Avi Kivity1aa36612011-04-27 13:20:30 +03002631 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002632
Jan Kiszkae269fb22010-04-14 15:51:09 +02002633 if (has_error_code) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03002634 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2635 ctxt->lock_prefix = 0;
2636 ctxt->src.val = (unsigned long) error_code;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002637 ret = em_push(ctxt);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002638 }
2639
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002640 return ret;
2641}
2642
2643int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002644 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002645 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002646{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002647 int rc;
2648
Avi Kivity9dac77f2011-06-01 15:34:25 +03002649 ctxt->_eip = ctxt->eip;
2650 ctxt->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002651
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002652 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002653 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002654
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09002655 if (rc == X86EMUL_CONTINUE)
Avi Kivity9dac77f2011-06-01 15:34:25 +03002656 ctxt->eip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002657
Gleb Natapova0c0ab22011-03-28 16:57:49 +02002658 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002659}
2660
Avi Kivity90de84f2010-11-17 15:28:21 +02002661static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
Gleb Natapovd9271122010-03-18 15:20:22 +02002662 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002663{
Gleb Natapova682e352010-03-18 15:20:21 +02002664 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2665
Avi Kivity9dac77f2011-06-01 15:34:25 +03002666 register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
2667 op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
Avi Kivity90de84f2010-11-17 15:28:21 +02002668 op->addr.mem.seg = seg;
Gleb Natapova682e352010-03-18 15:20:21 +02002669}
2670
Avi Kivity7af04fc2010-08-18 14:16:35 +03002671static int em_das(struct x86_emulate_ctxt *ctxt)
2672{
Avi Kivity7af04fc2010-08-18 14:16:35 +03002673 u8 al, old_al;
2674 bool af, cf, old_cf;
2675
2676 cf = ctxt->eflags & X86_EFLAGS_CF;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002677 al = ctxt->dst.val;
Avi Kivity7af04fc2010-08-18 14:16:35 +03002678
2679 old_al = al;
2680 old_cf = cf;
2681 cf = false;
2682 af = ctxt->eflags & X86_EFLAGS_AF;
2683 if ((al & 0x0f) > 9 || af) {
2684 al -= 6;
2685 cf = old_cf | (al >= 250);
2686 af = true;
2687 } else {
2688 af = false;
2689 }
2690 if (old_al > 0x99 || old_cf) {
2691 al -= 0x60;
2692 cf = true;
2693 }
2694
Avi Kivity9dac77f2011-06-01 15:34:25 +03002695 ctxt->dst.val = al;
Avi Kivity7af04fc2010-08-18 14:16:35 +03002696 /* Set PF, ZF, SF */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002697 ctxt->src.type = OP_IMM;
2698 ctxt->src.val = 0;
2699 ctxt->src.bytes = 1;
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002700 emulate_2op_SrcV(ctxt, "or");
Avi Kivity7af04fc2010-08-18 14:16:35 +03002701 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2702 if (cf)
2703 ctxt->eflags |= X86_EFLAGS_CF;
2704 if (af)
2705 ctxt->eflags |= X86_EFLAGS_AF;
2706 return X86EMUL_CONTINUE;
2707}
2708
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09002709static int em_call(struct x86_emulate_ctxt *ctxt)
2710{
2711 long rel = ctxt->src.val;
2712
2713 ctxt->src.val = (unsigned long)ctxt->_eip;
2714 jmp_rel(ctxt, rel);
2715 return em_push(ctxt);
2716}
2717
Avi Kivity0ef753b2010-08-18 14:51:45 +03002718static int em_call_far(struct x86_emulate_ctxt *ctxt)
2719{
Avi Kivity0ef753b2010-08-18 14:51:45 +03002720 u16 sel, old_cs;
2721 ulong old_eip;
2722 int rc;
2723
Avi Kivity1aa36612011-04-27 13:20:30 +03002724 old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002725 old_eip = ctxt->_eip;
Avi Kivity0ef753b2010-08-18 14:51:45 +03002726
Avi Kivity9dac77f2011-06-01 15:34:25 +03002727 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002728 if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
Avi Kivity0ef753b2010-08-18 14:51:45 +03002729 return X86EMUL_CONTINUE;
2730
Avi Kivity9dac77f2011-06-01 15:34:25 +03002731 ctxt->_eip = 0;
2732 memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002733
Avi Kivity9dac77f2011-06-01 15:34:25 +03002734 ctxt->src.val = old_cs;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002735 rc = em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002736 if (rc != X86EMUL_CONTINUE)
2737 return rc;
2738
Avi Kivity9dac77f2011-06-01 15:34:25 +03002739 ctxt->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002740 return em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002741}
2742
Avi Kivity40ece7c2010-08-18 15:12:09 +03002743static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2744{
Avi Kivity40ece7c2010-08-18 15:12:09 +03002745 int rc;
2746
Avi Kivity9dac77f2011-06-01 15:34:25 +03002747 ctxt->dst.type = OP_REG;
2748 ctxt->dst.addr.reg = &ctxt->_eip;
2749 ctxt->dst.bytes = ctxt->op_bytes;
2750 rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Avi Kivity40ece7c2010-08-18 15:12:09 +03002751 if (rc != X86EMUL_CONTINUE)
2752 return rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002753 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
Avi Kivity40ece7c2010-08-18 15:12:09 +03002754 return X86EMUL_CONTINUE;
2755}
2756
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002757static int em_add(struct x86_emulate_ctxt *ctxt)
2758{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002759 emulate_2op_SrcV(ctxt, "add");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002760 return X86EMUL_CONTINUE;
2761}
2762
2763static int em_or(struct x86_emulate_ctxt *ctxt)
2764{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002765 emulate_2op_SrcV(ctxt, "or");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002766 return X86EMUL_CONTINUE;
2767}
2768
2769static int em_adc(struct x86_emulate_ctxt *ctxt)
2770{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002771 emulate_2op_SrcV(ctxt, "adc");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002772 return X86EMUL_CONTINUE;
2773}
2774
2775static int em_sbb(struct x86_emulate_ctxt *ctxt)
2776{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002777 emulate_2op_SrcV(ctxt, "sbb");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002778 return X86EMUL_CONTINUE;
2779}
2780
2781static int em_and(struct x86_emulate_ctxt *ctxt)
2782{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002783 emulate_2op_SrcV(ctxt, "and");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002784 return X86EMUL_CONTINUE;
2785}
2786
2787static int em_sub(struct x86_emulate_ctxt *ctxt)
2788{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002789 emulate_2op_SrcV(ctxt, "sub");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002790 return X86EMUL_CONTINUE;
2791}
2792
2793static int em_xor(struct x86_emulate_ctxt *ctxt)
2794{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002795 emulate_2op_SrcV(ctxt, "xor");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002796 return X86EMUL_CONTINUE;
2797}
2798
2799static int em_cmp(struct x86_emulate_ctxt *ctxt)
2800{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002801 emulate_2op_SrcV(ctxt, "cmp");
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002802 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002803 ctxt->dst.type = OP_NONE;
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09002804 return X86EMUL_CONTINUE;
2805}
2806
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09002807static int em_test(struct x86_emulate_ctxt *ctxt)
2808{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002809 emulate_2op_SrcV(ctxt, "test");
Avi Kivitycaa8a162011-09-11 11:23:02 +03002810 /* Disable writeback. */
2811 ctxt->dst.type = OP_NONE;
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09002812 return X86EMUL_CONTINUE;
2813}
2814
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002815static int em_xchg(struct x86_emulate_ctxt *ctxt)
2816{
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002817 /* Write back the register source. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002818 ctxt->src.val = ctxt->dst.val;
2819 write_register_operand(&ctxt->src);
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002820
2821 /* Write back the memory destination with implicit LOCK prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002822 ctxt->dst.val = ctxt->src.orig_val;
2823 ctxt->lock_prefix = 1;
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09002824 return X86EMUL_CONTINUE;
2825}
2826
Avi Kivity5c82aa22010-08-18 18:31:43 +03002827static int em_imul(struct x86_emulate_ctxt *ctxt)
2828{
Avi Kivitya31b9ce2011-09-07 16:41:35 +03002829 emulate_2op_SrcV_nobyte(ctxt, "imul");
Avi Kivity5c82aa22010-08-18 18:31:43 +03002830 return X86EMUL_CONTINUE;
2831}
2832
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002833static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2834{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002835 ctxt->dst.val = ctxt->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002836 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002837}
2838
Avi Kivity61429142010-08-19 15:13:00 +03002839static int em_cwd(struct x86_emulate_ctxt *ctxt)
2840{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002841 ctxt->dst.type = OP_REG;
2842 ctxt->dst.bytes = ctxt->src.bytes;
2843 ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
2844 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
Avi Kivity61429142010-08-19 15:13:00 +03002845
2846 return X86EMUL_CONTINUE;
2847}
2848
Avi Kivity48bb5d32010-08-18 18:54:34 +03002849static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2850{
Avi Kivity48bb5d32010-08-18 18:54:34 +03002851 u64 tsc = 0;
2852
Avi Kivity717746e2011-04-20 13:37:53 +03002853 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002854 ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
2855 ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
Avi Kivity48bb5d32010-08-18 18:54:34 +03002856 return X86EMUL_CONTINUE;
2857}
2858
Avi Kivity222d21a2011-11-10 14:57:30 +02002859static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
2860{
2861 u64 pmc;
2862
2863 if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
2864 return emulate_gp(ctxt, 0);
2865 ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
2866 ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
2867 return X86EMUL_CONTINUE;
2868}
2869
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002870static int em_mov(struct x86_emulate_ctxt *ctxt)
2871{
Stefan Hajnoczi49597d82012-04-09 18:40:00 +03002872 memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002873 return X86EMUL_CONTINUE;
2874}
2875
Takuya Yoshikawabc00f8d2011-11-22 15:19:19 +09002876static int em_cr_write(struct x86_emulate_ctxt *ctxt)
2877{
2878 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
2879 return emulate_gp(ctxt, 0);
2880
2881 /* Disable writeback. */
2882 ctxt->dst.type = OP_NONE;
2883 return X86EMUL_CONTINUE;
2884}
2885
2886static int em_dr_write(struct x86_emulate_ctxt *ctxt)
2887{
2888 unsigned long val;
2889
2890 if (ctxt->mode == X86EMUL_MODE_PROT64)
2891 val = ctxt->src.val & ~0ULL;
2892 else
2893 val = ctxt->src.val & ~0U;
2894
2895 /* #UD condition is already handled. */
2896 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
2897 return emulate_gp(ctxt, 0);
2898
2899 /* Disable writeback. */
2900 ctxt->dst.type = OP_NONE;
2901 return X86EMUL_CONTINUE;
2902}
2903
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09002904static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
2905{
2906 u64 msr_data;
2907
2908 msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
2909 | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
2910 if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
2911 return emulate_gp(ctxt, 0);
2912
2913 return X86EMUL_CONTINUE;
2914}
2915
2916static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
2917{
2918 u64 msr_data;
2919
2920 if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
2921 return emulate_gp(ctxt, 0);
2922
2923 ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
2924 ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
2925 return X86EMUL_CONTINUE;
2926}
2927
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002928static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
2929{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002930 if (ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002931 return emulate_ud(ctxt);
2932
Avi Kivity9dac77f2011-06-01 15:34:25 +03002933 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002934 return X86EMUL_CONTINUE;
2935}
2936
2937static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
2938{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002939 u16 sel = ctxt->src.val;
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002940
Avi Kivity9dac77f2011-06-01 15:34:25 +03002941 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002942 return emulate_ud(ctxt);
2943
Avi Kivity9dac77f2011-06-01 15:34:25 +03002944 if (ctxt->modrm_reg == VCPU_SREG_SS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002945 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2946
2947 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002948 ctxt->dst.type = OP_NONE;
2949 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09002950}
2951
Avi Kivity38503912011-03-31 18:48:09 +02002952static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2953{
Avi Kivity9fa088f2011-03-31 18:54:30 +02002954 int rc;
2955 ulong linear;
2956
Avi Kivity9dac77f2011-06-01 15:34:25 +03002957 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02002958 if (rc == X86EMUL_CONTINUE)
Avi Kivity3cb16fe2011-04-20 15:38:44 +03002959 ctxt->ops->invlpg(ctxt, linear);
Avi Kivity38503912011-03-31 18:48:09 +02002960 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002961 ctxt->dst.type = OP_NONE;
Avi Kivity38503912011-03-31 18:48:09 +02002962 return X86EMUL_CONTINUE;
2963}
2964
Avi Kivity2d04a052011-04-20 15:32:49 +03002965static int em_clts(struct x86_emulate_ctxt *ctxt)
2966{
2967 ulong cr0;
2968
2969 cr0 = ctxt->ops->get_cr(ctxt, 0);
2970 cr0 &= ~X86_CR0_TS;
2971 ctxt->ops->set_cr(ctxt, 0, cr0);
2972 return X86EMUL_CONTINUE;
2973}
2974
Avi Kivity26d05cc2011-04-21 12:07:59 +03002975static int em_vmcall(struct x86_emulate_ctxt *ctxt)
2976{
Avi Kivity26d05cc2011-04-21 12:07:59 +03002977 int rc;
2978
Avi Kivity9dac77f2011-06-01 15:34:25 +03002979 if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
Avi Kivity26d05cc2011-04-21 12:07:59 +03002980 return X86EMUL_UNHANDLEABLE;
2981
2982 rc = ctxt->ops->fix_hypercall(ctxt);
2983 if (rc != X86EMUL_CONTINUE)
2984 return rc;
2985
2986 /* Let the processor re-execute the fixed hypercall */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002987 ctxt->_eip = ctxt->eip;
Avi Kivity26d05cc2011-04-21 12:07:59 +03002988 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002989 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03002990 return X86EMUL_CONTINUE;
2991}
2992
2993static int em_lgdt(struct x86_emulate_ctxt *ctxt)
2994{
Avi Kivity26d05cc2011-04-21 12:07:59 +03002995 struct desc_ptr desc_ptr;
2996 int rc;
2997
Avi Kivity9dac77f2011-06-01 15:34:25 +03002998 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
Avi Kivity26d05cc2011-04-21 12:07:59 +03002999 &desc_ptr.size, &desc_ptr.address,
Avi Kivity9dac77f2011-06-01 15:34:25 +03003000 ctxt->op_bytes);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003001 if (rc != X86EMUL_CONTINUE)
3002 return rc;
3003 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3004 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003005 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003006 return X86EMUL_CONTINUE;
3007}
3008
Avi Kivity5ef39c72011-04-21 12:21:50 +03003009static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
Avi Kivity26d05cc2011-04-21 12:07:59 +03003010{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003011 int rc;
3012
Avi Kivity5ef39c72011-04-21 12:21:50 +03003013 rc = ctxt->ops->fix_hypercall(ctxt);
3014
Avi Kivity26d05cc2011-04-21 12:07:59 +03003015 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003016 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003017 return rc;
3018}
3019
3020static int em_lidt(struct x86_emulate_ctxt *ctxt)
3021{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003022 struct desc_ptr desc_ptr;
3023 int rc;
3024
Avi Kivity9dac77f2011-06-01 15:34:25 +03003025 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
Takuya Yoshikawa509cf9f2011-05-02 02:25:07 +09003026 &desc_ptr.size, &desc_ptr.address,
Avi Kivity9dac77f2011-06-01 15:34:25 +03003027 ctxt->op_bytes);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003028 if (rc != X86EMUL_CONTINUE)
3029 return rc;
3030 ctxt->ops->set_idt(ctxt, &desc_ptr);
3031 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003032 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003033 return X86EMUL_CONTINUE;
3034}
3035
3036static int em_smsw(struct x86_emulate_ctxt *ctxt)
3037{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003038 ctxt->dst.bytes = 2;
3039 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003040 return X86EMUL_CONTINUE;
3041}
3042
3043static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3044{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003045 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
Avi Kivity9dac77f2011-06-01 15:34:25 +03003046 | (ctxt->src.val & 0x0f));
3047 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003048 return X86EMUL_CONTINUE;
3049}
3050
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003051static int em_loop(struct x86_emulate_ctxt *ctxt)
3052{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003053 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
3054 if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
3055 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3056 jmp_rel(ctxt, ctxt->src.val);
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003057
3058 return X86EMUL_CONTINUE;
3059}
3060
3061static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3062{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003063 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
3064 jmp_rel(ctxt, ctxt->src.val);
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003065
3066 return X86EMUL_CONTINUE;
3067}
3068
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003069static int em_in(struct x86_emulate_ctxt *ctxt)
3070{
3071 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3072 &ctxt->dst.val))
3073 return X86EMUL_IO_NEEDED;
3074
3075 return X86EMUL_CONTINUE;
3076}
3077
3078static int em_out(struct x86_emulate_ctxt *ctxt)
3079{
3080 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3081 &ctxt->src.val, 1);
3082 /* Disable writeback. */
3083 ctxt->dst.type = OP_NONE;
3084 return X86EMUL_CONTINUE;
3085}
3086
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09003087static int em_cli(struct x86_emulate_ctxt *ctxt)
3088{
3089 if (emulator_bad_iopl(ctxt))
3090 return emulate_gp(ctxt, 0);
3091
3092 ctxt->eflags &= ~X86_EFLAGS_IF;
3093 return X86EMUL_CONTINUE;
3094}
3095
3096static int em_sti(struct x86_emulate_ctxt *ctxt)
3097{
3098 if (emulator_bad_iopl(ctxt))
3099 return emulate_gp(ctxt, 0);
3100
3101 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3102 ctxt->eflags |= X86_EFLAGS_IF;
3103 return X86EMUL_CONTINUE;
3104}
3105
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003106static int em_bt(struct x86_emulate_ctxt *ctxt)
3107{
3108 /* Disable writeback. */
3109 ctxt->dst.type = OP_NONE;
3110 /* only subword offset */
3111 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
3112
3113 emulate_2op_SrcV_nobyte(ctxt, "bt");
3114 return X86EMUL_CONTINUE;
3115}
3116
3117static int em_bts(struct x86_emulate_ctxt *ctxt)
3118{
3119 emulate_2op_SrcV_nobyte(ctxt, "bts");
3120 return X86EMUL_CONTINUE;
3121}
3122
3123static int em_btr(struct x86_emulate_ctxt *ctxt)
3124{
3125 emulate_2op_SrcV_nobyte(ctxt, "btr");
3126 return X86EMUL_CONTINUE;
3127}
3128
3129static int em_btc(struct x86_emulate_ctxt *ctxt)
3130{
3131 emulate_2op_SrcV_nobyte(ctxt, "btc");
3132 return X86EMUL_CONTINUE;
3133}
3134
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003135static int em_bsf(struct x86_emulate_ctxt *ctxt)
3136{
3137 u8 zf;
3138
3139 __asm__ ("bsf %2, %0; setz %1"
3140 : "=r"(ctxt->dst.val), "=q"(zf)
3141 : "r"(ctxt->src.val));
3142
3143 ctxt->eflags &= ~X86_EFLAGS_ZF;
3144 if (zf) {
3145 ctxt->eflags |= X86_EFLAGS_ZF;
3146 /* Disable writeback. */
3147 ctxt->dst.type = OP_NONE;
3148 }
3149 return X86EMUL_CONTINUE;
3150}
3151
3152static int em_bsr(struct x86_emulate_ctxt *ctxt)
3153{
3154 u8 zf;
3155
3156 __asm__ ("bsr %2, %0; setz %1"
3157 : "=r"(ctxt->dst.val), "=q"(zf)
3158 : "r"(ctxt->src.val));
3159
3160 ctxt->eflags &= ~X86_EFLAGS_ZF;
3161 if (zf) {
3162 ctxt->eflags |= X86_EFLAGS_ZF;
3163 /* Disable writeback. */
3164 ctxt->dst.type = OP_NONE;
3165 }
3166 return X86EMUL_CONTINUE;
3167}
3168
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003169static bool valid_cr(int nr)
3170{
3171 switch (nr) {
3172 case 0:
3173 case 2 ... 4:
3174 case 8:
3175 return true;
3176 default:
3177 return false;
3178 }
3179}
3180
3181static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3182{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003183 if (!valid_cr(ctxt->modrm_reg))
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003184 return emulate_ud(ctxt);
3185
3186 return X86EMUL_CONTINUE;
3187}
3188
3189static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3190{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003191 u64 new_val = ctxt->src.val64;
3192 int cr = ctxt->modrm_reg;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003193 u64 efer = 0;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003194
3195 static u64 cr_reserved_bits[] = {
3196 0xffffffff00000000ULL,
3197 0, 0, 0, /* CR3 checked later */
3198 CR4_RESERVED_BITS,
3199 0, 0, 0,
3200 CR8_RESERVED_BITS,
3201 };
3202
3203 if (!valid_cr(cr))
3204 return emulate_ud(ctxt);
3205
3206 if (new_val & cr_reserved_bits[cr])
3207 return emulate_gp(ctxt, 0);
3208
3209 switch (cr) {
3210 case 0: {
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003211 u64 cr4;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003212 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3213 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3214 return emulate_gp(ctxt, 0);
3215
Avi Kivity717746e2011-04-20 13:37:53 +03003216 cr4 = ctxt->ops->get_cr(ctxt, 4);
3217 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003218
3219 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3220 !(cr4 & X86_CR4_PAE))
3221 return emulate_gp(ctxt, 0);
3222
3223 break;
3224 }
3225 case 3: {
3226 u64 rsvd = 0;
3227
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03003228 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3229 if (efer & EFER_LMA)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003230 rsvd = CR3_L_MODE_RESERVED_BITS;
Avi Kivityfd72c412011-04-20 15:24:32 +03003231 else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003232 rsvd = CR3_PAE_RESERVED_BITS;
Avi Kivityfd72c412011-04-20 15:24:32 +03003233 else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003234 rsvd = CR3_NONPAE_RESERVED_BITS;
3235
3236 if (new_val & rsvd)
3237 return emulate_gp(ctxt, 0);
3238
3239 break;
3240 }
3241 case 4: {
Avi Kivity717746e2011-04-20 13:37:53 +03003242 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003243
3244 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3245 return emulate_gp(ctxt, 0);
3246
3247 break;
3248 }
3249 }
3250
3251 return X86EMUL_CONTINUE;
3252}
3253
Joerg Roedel3b88e412011-04-04 12:39:29 +02003254static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3255{
3256 unsigned long dr7;
3257
Avi Kivity717746e2011-04-20 13:37:53 +03003258 ctxt->ops->get_dr(ctxt, 7, &dr7);
Joerg Roedel3b88e412011-04-04 12:39:29 +02003259
3260 /* Check if DR7.Global_Enable is set */
3261 return dr7 & (1 << 13);
3262}
3263
3264static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3265{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003266 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02003267 u64 cr4;
3268
3269 if (dr > 7)
3270 return emulate_ud(ctxt);
3271
Avi Kivity717746e2011-04-20 13:37:53 +03003272 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedel3b88e412011-04-04 12:39:29 +02003273 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3274 return emulate_ud(ctxt);
3275
3276 if (check_dr7_gd(ctxt))
3277 return emulate_db(ctxt);
3278
3279 return X86EMUL_CONTINUE;
3280}
3281
3282static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3283{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003284 u64 new_val = ctxt->src.val64;
3285 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02003286
3287 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3288 return emulate_gp(ctxt, 0);
3289
3290 return check_dr_read(ctxt);
3291}
3292
Joerg Roedel01de8b02011-04-04 12:39:31 +02003293static int check_svme(struct x86_emulate_ctxt *ctxt)
3294{
3295 u64 efer;
3296
Avi Kivity717746e2011-04-20 13:37:53 +03003297 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedel01de8b02011-04-04 12:39:31 +02003298
3299 if (!(efer & EFER_SVME))
3300 return emulate_ud(ctxt);
3301
3302 return X86EMUL_CONTINUE;
3303}
3304
3305static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3306{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003307 u64 rax = ctxt->regs[VCPU_REGS_RAX];
Joerg Roedel01de8b02011-04-04 12:39:31 +02003308
3309 /* Valid physical address? */
Randy Dunlapd4224442011-04-21 09:09:22 -07003310 if (rax & 0xffff000000000000ULL)
Joerg Roedel01de8b02011-04-04 12:39:31 +02003311 return emulate_gp(ctxt, 0);
3312
3313 return check_svme(ctxt);
3314}
3315
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003316static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3317{
Avi Kivity717746e2011-04-20 13:37:53 +03003318 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003319
Avi Kivity717746e2011-04-20 13:37:53 +03003320 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003321 return emulate_ud(ctxt);
3322
3323 return X86EMUL_CONTINUE;
3324}
3325
Joerg Roedel80612522011-04-04 12:39:33 +02003326static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3327{
Avi Kivity717746e2011-04-20 13:37:53 +03003328 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003329 u64 rcx = ctxt->regs[VCPU_REGS_RCX];
Joerg Roedel80612522011-04-04 12:39:33 +02003330
Avi Kivity717746e2011-04-20 13:37:53 +03003331 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
Joerg Roedel80612522011-04-04 12:39:33 +02003332 (rcx > 3))
3333 return emulate_gp(ctxt, 0);
3334
3335 return X86EMUL_CONTINUE;
3336}
3337
Joerg Roedelf6511932011-04-04 12:39:35 +02003338static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3339{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003340 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3341 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02003342 return emulate_gp(ctxt, 0);
3343
3344 return X86EMUL_CONTINUE;
3345}
3346
3347static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3348{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003349 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3350 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02003351 return emulate_gp(ctxt, 0);
3352
3353 return X86EMUL_CONTINUE;
3354}
3355
Avi Kivity73fba5f2010-07-29 15:11:53 +03003356#define D(_y) { .flags = (_y) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02003357#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02003358#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
3359 .check_perm = (_p) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003360#define N D(0)
Joerg Roedel01de8b02011-04-04 12:39:31 +02003361#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003362#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
Avi Kivity46561642011-04-24 14:09:59 +03003363#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003364#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02003365#define II(_f, _e, _i) \
3366 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02003367#define IIP(_f, _e, _i, _p) \
3368 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
3369 .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02003370#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03003371
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003372#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02003373#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003374#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003375#define I2bvIP(_f, _e, _i, _p) \
3376 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003377
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003378#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
3379 I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
3380 I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
Avi Kivity6230f7f2010-08-26 18:34:55 +03003381
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003382static struct opcode group7_rm1[] = {
3383 DI(SrcNone | ModRM | Priv, monitor),
3384 DI(SrcNone | ModRM | Priv, mwait),
3385 N, N, N, N, N, N,
3386};
3387
Joerg Roedel01de8b02011-04-04 12:39:31 +02003388static struct opcode group7_rm3[] = {
3389 DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
Avi Kivity5ef39c72011-04-21 12:21:50 +03003390 II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
Joerg Roedel01de8b02011-04-04 12:39:31 +02003391 DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
3392 DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
3393 DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
3394 DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
3395 DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
3396 DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
3397};
Avi Kivity6230f7f2010-08-26 18:34:55 +03003398
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003399static struct opcode group7_rm7[] = {
3400 N,
3401 DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
3402 N, N, N, N, N, N,
3403};
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003404
Avi Kivity73fba5f2010-07-29 15:11:53 +03003405static struct opcode group1[] = {
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003406 I(Lock, em_add),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003407 I(Lock | PageTable, em_or),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003408 I(Lock, em_adc),
3409 I(Lock, em_sbb),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003410 I(Lock | PageTable, em_and),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003411 I(Lock, em_sub),
3412 I(Lock, em_xor),
3413 I(0, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003414};
3415
3416static struct opcode group1A[] = {
Takuya Yoshikawac15af352011-12-06 18:06:02 +09003417 I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003418};
3419
3420static struct opcode group3[] = {
Avi Kivity3329ece2011-09-13 10:45:39 +03003421 I(DstMem | SrcImm | ModRM, em_test),
3422 I(DstMem | SrcImm | ModRM, em_test),
3423 I(DstMem | SrcNone | ModRM | Lock, em_not),
3424 I(DstMem | SrcNone | ModRM | Lock, em_neg),
3425 I(SrcMem | ModRM, em_mul_ex),
3426 I(SrcMem | ModRM, em_imul_ex),
3427 I(SrcMem | ModRM, em_div_ex),
3428 I(SrcMem | ModRM, em_idiv_ex),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003429};
3430
3431static struct opcode group4[] = {
Takuya Yoshikawac04ec832011-12-06 18:06:44 +09003432 I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
3433 I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003434 N, N, N, N, N, N,
3435};
3436
3437static struct opcode group5[] = {
Takuya Yoshikawac04ec832011-12-06 18:06:44 +09003438 I(DstMem | SrcNone | ModRM | Lock, em_grp45),
3439 I(DstMem | SrcNone | ModRM | Lock, em_grp45),
3440 I(SrcMem | ModRM | Stack, em_grp45),
Avi Kivity0ef753b2010-08-18 14:51:45 +03003441 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Takuya Yoshikawac04ec832011-12-06 18:06:44 +09003442 I(SrcMem | ModRM | Stack, em_grp45),
3443 I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
3444 I(SrcMem | ModRM | Stack, em_grp45), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003445};
3446
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003447static struct opcode group6[] = {
3448 DI(ModRM | Prot, sldt),
3449 DI(ModRM | Prot, str),
3450 DI(ModRM | Prot | Priv, lldt),
3451 DI(ModRM | Prot | Priv, ltr),
3452 N, N, N, N,
3453};
3454
Avi Kivity73fba5f2010-07-29 15:11:53 +03003455static struct group_dual group7 = { {
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003456 DI(ModRM | Mov | DstMem | Priv, sgdt),
3457 DI(ModRM | Mov | DstMem | Priv, sidt),
Avi Kivity5ef39c72011-04-21 12:21:50 +03003458 II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
3459 II(ModRM | SrcMem | Priv, em_lidt, lidt),
3460 II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3461 II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
3462 II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003463}, {
Avi Kivity5ef39c72011-04-21 12:21:50 +03003464 I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
3465 EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02003466 N, EXT(0, group7_rm3),
Avi Kivity5ef39c72011-04-21 12:21:50 +03003467 II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3468 II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003469} };
3470
3471static struct opcode group8[] = {
3472 N, N, N, N,
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003473 I(DstMem | SrcImmByte | ModRM, em_bt),
3474 I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
3475 I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
3476 I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003477};
3478
3479static struct group_dual group9 = { {
Takuya Yoshikawae0dac402011-12-06 18:07:27 +09003480 N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003481}, {
3482 N, N, N, N, N, N, N, N,
3483} };
3484
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003485static struct opcode group11[] = {
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003486 I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
3487 X7(D(Undefined)),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003488};
3489
Avi Kivityaa97bb42010-01-20 18:09:23 +02003490static struct gprefix pfx_0f_6f_0f_7f = {
Avi Kivitye5971752012-04-09 18:40:03 +03003491 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
Avi Kivityaa97bb42010-01-20 18:09:23 +02003492};
3493
Avi Kivity3e114eb2012-04-09 18:40:01 +03003494static struct gprefix pfx_vmovntpx = {
3495 I(0, em_mov), N, N, N,
3496};
3497
Avi Kivity73fba5f2010-07-29 15:11:53 +03003498static struct opcode opcode_table[256] = {
3499 /* 0x00 - 0x07 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003500 I6ALU(Lock, em_add),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003501 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3502 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003503 /* 0x08 - 0x0F */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003504 I6ALU(Lock | PageTable, em_or),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003505 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
3506 N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003507 /* 0x10 - 0x17 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003508 I6ALU(Lock, em_adc),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003509 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
3510 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003511 /* 0x18 - 0x1F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003512 I6ALU(Lock, em_sbb),
Avi Kivity1cd196e2011-09-13 10:45:51 +03003513 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
3514 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003515 /* 0x20 - 0x27 */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003516 I6ALU(Lock | PageTable, em_and), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003517 /* 0x28 - 0x2F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003518 I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003519 /* 0x30 - 0x37 */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003520 I6ALU(Lock, em_xor), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003521 /* 0x38 - 0x3F */
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003522 I6ALU(0, em_cmp), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003523 /* 0x40 - 0x4F */
3524 X16(D(DstReg)),
3525 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03003526 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003527 /* 0x58 - 0x5F */
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09003528 X8(I(DstReg | Stack, em_pop)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003529 /* 0x60 - 0x67 */
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09003530 I(ImplicitOps | Stack | No64, em_pusha),
3531 I(ImplicitOps | Stack | No64, em_popa),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003532 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3533 N, N, N, N,
3534 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03003535 I(SrcImm | Mov | Stack, em_push),
3536 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03003537 I(SrcImmByte | Mov | Stack, em_push),
3538 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Takuya Yoshikawa2b5e97e2011-11-23 12:27:39 +09003539 I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
3540 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03003541 /* 0x70 - 0x7F */
3542 X16(D(SrcImmByte)),
3543 /* 0x80 - 0x87 */
3544 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
3545 G(DstMem | SrcImm | ModRM | Group, group1),
3546 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
3547 G(DstMem | SrcImmByte | ModRM | Group, group1),
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09003548 I2bv(DstMem | SrcReg | ModRM, em_test),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003549 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003550 /* 0x88 - 0x8F */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003551 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003552 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003553 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003554 D(ModRM | SrcMem | NoAccess | DstReg),
3555 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3556 G(0, group1A),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003557 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02003558 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003559 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03003560 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08003561 I(SrcImmFAddr | No64, em_call_far), N,
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09003562 II(ImplicitOps | Stack, em_pushf, pushf),
3563 II(ImplicitOps | Stack, em_popf, popf), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003564 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003565 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003566 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003567 I2bv(SrcSI | DstDI | Mov | String, em_mov),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003568 I2bv(SrcSI | DstDI | String, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003569 /* 0xA8 - 0xAF */
Takuya Yoshikawa9f21ca52011-05-29 21:57:53 +09003570 I2bv(DstAcc | SrcImm, em_test),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003571 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3572 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003573 I2bv(SrcAcc | DstDI | String, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003574 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003575 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003576 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003577 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003578 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03003579 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03003580 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09003581 I(ImplicitOps | Stack, em_ret),
Avi Kivityd4b43252011-09-13 10:45:50 +03003582 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
3583 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03003584 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003585 /* 0xC8 - 0xCF */
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003586 N, N, N, I(ImplicitOps | Stack, em_ret_far),
Avi Kivity3c6e2762011-04-04 12:39:23 +02003587 D(ImplicitOps), DI(SrcImmByte, intn),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003588 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003589 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03003590 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003591 N, N, N, N,
3592 /* 0xD8 - 0xDF */
3593 N, N, N, N, N, N, N, N,
3594 /* 0xE0 - 0xE7 */
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003595 X3(I(SrcImmByte, em_loop)),
3596 I(SrcImmByte, em_jcxz),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003597 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
3598 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003599 /* 0xE8 - 0xEF */
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09003600 I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003601 I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003602 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
3603 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003604 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02003605 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02003606 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
3607 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003608 /* 0xF8 - 0xFF */
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09003609 D(ImplicitOps), D(ImplicitOps),
3610 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003611 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
3612};
3613
3614static struct opcode twobyte_table[256] = {
3615 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003616 G(0, group6), GD(0, &group7), N, N,
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003617 N, I(ImplicitOps | VendorSpecific, em_syscall),
3618 II(ImplicitOps | Priv, em_clts, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02003619 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003620 N, D(ImplicitOps | ModRM), N, N,
3621 /* 0x10 - 0x1F */
3622 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3623 /* 0x20 - 0x2F */
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003624 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
Joerg Roedel3b88e412011-04-04 12:39:29 +02003625 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
Takuya Yoshikawabc00f8d2011-11-22 15:19:19 +09003626 IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
3627 IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003628 N, N, N, N,
Avi Kivity3e114eb2012-04-09 18:40:01 +03003629 N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3630 N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003631 /* 0x30 - 0x3F */
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003632 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
Joerg Roedel80612522011-04-04 12:39:33 +02003633 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003634 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
Avi Kivity222d21a2011-11-10 14:57:30 +02003635 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09003636 I(ImplicitOps | VendorSpecific, em_sysenter),
3637 I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
Avi Kivityd8671622011-02-01 16:32:03 +02003638 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03003639 N, N, N, N, N, N, N, N,
3640 /* 0x40 - 0x4F */
3641 X16(D(DstReg | SrcMem | ModRM | Mov)),
3642 /* 0x50 - 0x5F */
3643 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3644 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003645 N, N, N, N,
3646 N, N, N, N,
3647 N, N, N, N,
3648 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003649 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003650 N, N, N, N,
3651 N, N, N, N,
3652 N, N, N, N,
3653 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003654 /* 0x80 - 0x8F */
3655 X16(D(SrcImm)),
3656 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08003657 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003658 /* 0xA0 - 0xA7 */
Avi Kivity1cd196e2011-09-13 10:45:51 +03003659 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003660 DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003661 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3662 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3663 /* 0xA8 - 0xAF */
Avi Kivity1cd196e2011-09-13 10:45:51 +03003664 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08003665 DI(ImplicitOps, rsm),
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003666 I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003667 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3668 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03003669 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003670 /* 0xB0 - 0xB7 */
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09003671 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
Avi Kivityd4b43252011-09-13 10:45:50 +03003672 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003673 I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
Avi Kivityd4b43252011-09-13 10:45:50 +03003674 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
3675 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003676 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003677 /* 0xB8 - 0xBF */
3678 N, N,
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09003679 G(BitOp, group8),
3680 I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
Takuya Yoshikawaff227392011-11-22 15:21:33 +09003681 I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003682 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003683 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03003684 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08003685 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003686 N, N, N, GD(0, &group9),
3687 N, N, N, N, N, N, N, N,
3688 /* 0xD0 - 0xDF */
3689 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3690 /* 0xE0 - 0xEF */
3691 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3692 /* 0xF0 - 0xFF */
3693 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3694};
3695
3696#undef D
3697#undef N
3698#undef G
3699#undef GD
3700#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02003701#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02003702#undef EXT
Avi Kivity73fba5f2010-07-29 15:11:53 +03003703
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003704#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02003705#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003706#undef I2bv
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003707#undef I2bvIP
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09003708#undef I6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003709
Avi Kivity9dac77f2011-06-01 15:34:25 +03003710static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
Avi Kivity39f21ee2010-08-18 19:20:21 +03003711{
3712 unsigned size;
3713
Avi Kivity9dac77f2011-06-01 15:34:25 +03003714 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003715 if (size == 8)
3716 size = 4;
3717 return size;
3718}
3719
3720static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3721 unsigned size, bool sign_extension)
3722{
Avi Kivity39f21ee2010-08-18 19:20:21 +03003723 int rc = X86EMUL_CONTINUE;
3724
3725 op->type = OP_IMM;
3726 op->bytes = size;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003727 op->addr.mem.ea = ctxt->_eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003728 /* NB. Immediates are sign-extended as necessary. */
3729 switch (op->bytes) {
3730 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003731 op->val = insn_fetch(s8, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003732 break;
3733 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003734 op->val = insn_fetch(s16, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003735 break;
3736 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003737 op->val = insn_fetch(s32, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03003738 break;
3739 }
3740 if (!sign_extension) {
3741 switch (op->bytes) {
3742 case 1:
3743 op->val &= 0xff;
3744 break;
3745 case 2:
3746 op->val &= 0xffff;
3747 break;
3748 case 4:
3749 op->val &= 0xffffffff;
3750 break;
3751 }
3752 }
3753done:
3754 return rc;
3755}
3756
Avi Kivitya9945542011-09-13 10:45:41 +03003757static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
3758 unsigned d)
3759{
3760 int rc = X86EMUL_CONTINUE;
3761
3762 switch (d) {
3763 case OpReg:
Avi Kivity2adb5ad2012-01-16 15:08:45 +02003764 decode_register_operand(ctxt, op);
Avi Kivitya9945542011-09-13 10:45:41 +03003765 break;
3766 case OpImmUByte:
Avi Kivity608aabe2011-09-13 10:45:45 +03003767 rc = decode_imm(ctxt, op, 1, false);
Avi Kivitya9945542011-09-13 10:45:41 +03003768 break;
3769 case OpMem:
Avi Kivity41ddf972011-09-13 10:45:48 +03003770 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity0fe59122011-09-13 10:45:47 +03003771 mem_common:
Avi Kivitya9945542011-09-13 10:45:41 +03003772 *op = ctxt->memop;
3773 ctxt->memopp = op;
Avi Kivity0fe59122011-09-13 10:45:47 +03003774 if ((ctxt->d & BitOp) && op == &ctxt->dst)
Avi Kivitya9945542011-09-13 10:45:41 +03003775 fetch_bit_operand(ctxt);
3776 op->orig_val = op->val;
3777 break;
Avi Kivity41ddf972011-09-13 10:45:48 +03003778 case OpMem64:
3779 ctxt->memop.bytes = 8;
3780 goto mem_common;
Avi Kivitya9945542011-09-13 10:45:41 +03003781 case OpAcc:
3782 op->type = OP_REG;
3783 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3784 op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3785 fetch_register_operand(op);
3786 op->orig_val = op->val;
3787 break;
3788 case OpDI:
3789 op->type = OP_MEM;
3790 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3791 op->addr.mem.ea =
3792 register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
3793 op->addr.mem.seg = VCPU_SREG_ES;
3794 op->val = 0;
3795 break;
3796 case OpDX:
3797 op->type = OP_REG;
3798 op->bytes = 2;
3799 op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3800 fetch_register_operand(op);
3801 break;
Avi Kivity4dd6a572011-09-13 10:45:43 +03003802 case OpCL:
3803 op->bytes = 1;
3804 op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
3805 break;
3806 case OpImmByte:
3807 rc = decode_imm(ctxt, op, 1, true);
3808 break;
3809 case OpOne:
3810 op->bytes = 1;
3811 op->val = 1;
3812 break;
3813 case OpImm:
3814 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
3815 break;
Avi Kivity28867ce2012-01-16 15:08:44 +02003816 case OpMem8:
3817 ctxt->memop.bytes = 1;
3818 goto mem_common;
Avi Kivity0fe59122011-09-13 10:45:47 +03003819 case OpMem16:
3820 ctxt->memop.bytes = 2;
3821 goto mem_common;
3822 case OpMem32:
3823 ctxt->memop.bytes = 4;
3824 goto mem_common;
3825 case OpImmU16:
3826 rc = decode_imm(ctxt, op, 2, false);
3827 break;
3828 case OpImmU:
3829 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
3830 break;
3831 case OpSI:
3832 op->type = OP_MEM;
3833 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3834 op->addr.mem.ea =
3835 register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
3836 op->addr.mem.seg = seg_override(ctxt);
3837 op->val = 0;
3838 break;
3839 case OpImmFAddr:
3840 op->type = OP_IMM;
3841 op->addr.mem.ea = ctxt->_eip;
3842 op->bytes = ctxt->op_bytes + 2;
3843 insn_fetch_arr(op->valptr, op->bytes, ctxt);
3844 break;
3845 case OpMemFAddr:
3846 ctxt->memop.bytes = ctxt->op_bytes + 2;
3847 goto mem_common;
Avi Kivityc191a7a2011-09-13 10:45:49 +03003848 case OpES:
3849 op->val = VCPU_SREG_ES;
3850 break;
3851 case OpCS:
3852 op->val = VCPU_SREG_CS;
3853 break;
3854 case OpSS:
3855 op->val = VCPU_SREG_SS;
3856 break;
3857 case OpDS:
3858 op->val = VCPU_SREG_DS;
3859 break;
3860 case OpFS:
3861 op->val = VCPU_SREG_FS;
3862 break;
3863 case OpGS:
3864 op->val = VCPU_SREG_GS;
3865 break;
Avi Kivitya9945542011-09-13 10:45:41 +03003866 case OpImplicit:
3867 /* Special instructions do their own operand decoding. */
3868 default:
3869 op->type = OP_NONE; /* Disable writeback. */
3870 break;
3871 }
3872
3873done:
3874 return rc;
3875}
3876
Takuya Yoshikawaef5d75c2011-05-15 00:57:43 +09003877int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003878{
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003879 int rc = X86EMUL_CONTINUE;
3880 int mode = ctxt->mode;
Avi Kivity46561642011-04-24 14:09:59 +03003881 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003882 bool op_prefix = false;
Avi Kivity46561642011-04-24 14:09:59 +03003883 struct opcode opcode;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003884
Avi Kivityf09ed832011-09-13 10:45:40 +03003885 ctxt->memop.type = OP_NONE;
3886 ctxt->memopp = NULL;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003887 ctxt->_eip = ctxt->eip;
3888 ctxt->fetch.start = ctxt->_eip;
3889 ctxt->fetch.end = ctxt->fetch.start + insn_len;
Andre Przywaradc25e892010-12-21 11:12:07 +01003890 if (insn_len > 0)
Avi Kivity9dac77f2011-06-01 15:34:25 +03003891 memcpy(ctxt->fetch.data, insn, insn_len);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003892
3893 switch (mode) {
3894 case X86EMUL_MODE_REAL:
3895 case X86EMUL_MODE_VM86:
3896 case X86EMUL_MODE_PROT16:
3897 def_op_bytes = def_ad_bytes = 2;
3898 break;
3899 case X86EMUL_MODE_PROT32:
3900 def_op_bytes = def_ad_bytes = 4;
3901 break;
3902#ifdef CONFIG_X86_64
3903 case X86EMUL_MODE_PROT64:
3904 def_op_bytes = 4;
3905 def_ad_bytes = 8;
3906 break;
3907#endif
3908 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09003909 return EMULATION_FAILED;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003910 }
3911
Avi Kivity9dac77f2011-06-01 15:34:25 +03003912 ctxt->op_bytes = def_op_bytes;
3913 ctxt->ad_bytes = def_ad_bytes;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003914
3915 /* Legacy prefixes. */
3916 for (;;) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003917 switch (ctxt->b = insn_fetch(u8, ctxt)) {
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003918 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003919 op_prefix = true;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003920 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003921 ctxt->op_bytes = def_op_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003922 break;
3923 case 0x67: /* address-size override */
3924 if (mode == X86EMUL_MODE_PROT64)
3925 /* switch between 4/8 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003926 ctxt->ad_bytes = def_ad_bytes ^ 12;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003927 else
3928 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003929 ctxt->ad_bytes = def_ad_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003930 break;
3931 case 0x26: /* ES override */
3932 case 0x2e: /* CS override */
3933 case 0x36: /* SS override */
3934 case 0x3e: /* DS override */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003935 set_seg_override(ctxt, (ctxt->b >> 3) & 3);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003936 break;
3937 case 0x64: /* FS override */
3938 case 0x65: /* GS override */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003939 set_seg_override(ctxt, ctxt->b & 7);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003940 break;
3941 case 0x40 ... 0x4f: /* REX */
3942 if (mode != X86EMUL_MODE_PROT64)
3943 goto done_prefixes;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003944 ctxt->rex_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003945 continue;
3946 case 0xf0: /* LOCK */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003947 ctxt->lock_prefix = 1;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003948 break;
3949 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003950 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003951 ctxt->rep_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003952 break;
3953 default:
3954 goto done_prefixes;
3955 }
3956
3957 /* Any legacy prefix after a REX prefix nullifies its effect. */
3958
Avi Kivity9dac77f2011-06-01 15:34:25 +03003959 ctxt->rex_prefix = 0;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003960 }
3961
3962done_prefixes:
3963
3964 /* REX prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003965 if (ctxt->rex_prefix & 8)
3966 ctxt->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003967
3968 /* Opcode byte(s). */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003969 opcode = opcode_table[ctxt->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08003970 /* Two-byte opcode? */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003971 if (ctxt->b == 0x0f) {
3972 ctxt->twobyte = 1;
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003973 ctxt->b = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003974 opcode = twobyte_table[ctxt->b];
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003975 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03003976 ctxt->d = opcode.flags;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03003977
Avi Kivity9dac77f2011-06-01 15:34:25 +03003978 while (ctxt->d & GroupMask) {
3979 switch (ctxt->d & GroupMask) {
Avi Kivity46561642011-04-24 14:09:59 +03003980 case Group:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003981 ctxt->modrm = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003982 --ctxt->_eip;
3983 goffset = (ctxt->modrm >> 3) & 7;
Avi Kivity46561642011-04-24 14:09:59 +03003984 opcode = opcode.u.group[goffset];
3985 break;
3986 case GroupDual:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09003987 ctxt->modrm = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003988 --ctxt->_eip;
3989 goffset = (ctxt->modrm >> 3) & 7;
3990 if ((ctxt->modrm >> 6) == 3)
Avi Kivity46561642011-04-24 14:09:59 +03003991 opcode = opcode.u.gdual->mod3[goffset];
3992 else
3993 opcode = opcode.u.gdual->mod012[goffset];
3994 break;
3995 case RMExt:
Avi Kivity9dac77f2011-06-01 15:34:25 +03003996 goffset = ctxt->modrm & 7;
Joerg Roedel01de8b02011-04-04 12:39:31 +02003997 opcode = opcode.u.group[goffset];
Avi Kivity46561642011-04-24 14:09:59 +03003998 break;
3999 case Prefix:
Avi Kivity9dac77f2011-06-01 15:34:25 +03004000 if (ctxt->rep_prefix && op_prefix)
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004001 return EMULATION_FAILED;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004002 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
Avi Kivity46561642011-04-24 14:09:59 +03004003 switch (simd_prefix) {
4004 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
4005 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
4006 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
4007 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
4008 }
4009 break;
4010 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004011 return EMULATION_FAILED;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02004012 }
Avi Kivity46561642011-04-24 14:09:59 +03004013
Avi Kivityb1ea50b2011-09-13 10:45:42 +03004014 ctxt->d &= ~(u64)GroupMask;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004015 ctxt->d |= opcode.flags;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02004016 }
4017
Avi Kivity9dac77f2011-06-01 15:34:25 +03004018 ctxt->execute = opcode.u.execute;
4019 ctxt->check_perm = opcode.check_perm;
4020 ctxt->intercept = opcode.intercept;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004021
4022 /* Unrecognised? */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004023 if (ctxt->d == 0 || (ctxt->d & Undefined))
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004024 return EMULATION_FAILED;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004025
Avi Kivity9dac77f2011-06-01 15:34:25 +03004026 if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004027 return EMULATION_FAILED;
Avi Kivityd8671622011-02-01 16:32:03 +02004028
Avi Kivity9dac77f2011-06-01 15:34:25 +03004029 if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4030 ctxt->op_bytes = 8;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004031
Avi Kivity9dac77f2011-06-01 15:34:25 +03004032 if (ctxt->d & Op3264) {
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004033 if (mode == X86EMUL_MODE_PROT64)
Avi Kivity9dac77f2011-06-01 15:34:25 +03004034 ctxt->op_bytes = 8;
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004035 else
Avi Kivity9dac77f2011-06-01 15:34:25 +03004036 ctxt->op_bytes = 4;
Avi Kivity7f9b4b72010-08-01 14:46:54 +03004037 }
4038
Avi Kivity9dac77f2011-06-01 15:34:25 +03004039 if (ctxt->d & Sse)
4040 ctxt->op_bytes = 16;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004041 else if (ctxt->d & Mmx)
4042 ctxt->op_bytes = 8;
Avi Kivity12537912011-03-29 11:41:27 +02004043
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004044 /* ModRM and SIB bytes. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004045 if (ctxt->d & ModRM) {
Avi Kivityf09ed832011-09-13 10:45:40 +03004046 rc = decode_modrm(ctxt, &ctxt->memop);
Avi Kivity9dac77f2011-06-01 15:34:25 +03004047 if (!ctxt->has_seg_override)
4048 set_seg_override(ctxt, ctxt->modrm_seg);
4049 } else if (ctxt->d & MemAbs)
Avi Kivityf09ed832011-09-13 10:45:40 +03004050 rc = decode_abs(ctxt, &ctxt->memop);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004051 if (rc != X86EMUL_CONTINUE)
4052 goto done;
4053
Avi Kivity9dac77f2011-06-01 15:34:25 +03004054 if (!ctxt->has_seg_override)
4055 set_seg_override(ctxt, VCPU_SREG_DS);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004056
Avi Kivityf09ed832011-09-13 10:45:40 +03004057 ctxt->memop.addr.mem.seg = seg_override(ctxt);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004058
Avi Kivityf09ed832011-09-13 10:45:40 +03004059 if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
4060 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004061
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004062 /*
4063 * Decode and fetch the source operand: register, memory
4064 * or immediate.
4065 */
Avi Kivity0fe59122011-09-13 10:45:47 +03004066 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004067 if (rc != X86EMUL_CONTINUE)
4068 goto done;
4069
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004070 /*
4071 * Decode and fetch the second source operand: register, memory
4072 * or immediate.
4073 */
Avi Kivity4dd6a572011-09-13 10:45:43 +03004074 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004075 if (rc != X86EMUL_CONTINUE)
4076 goto done;
4077
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004078 /* Decode and fetch the destination operand: register or memory. */
Avi Kivitya9945542011-09-13 10:45:41 +03004079 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004080
4081done:
Avi Kivityf09ed832011-09-13 10:45:40 +03004082 if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
4083 ctxt->memopp->addr.mem.ea += ctxt->_eip;
Avi Kivitycb16c342011-06-19 19:21:11 +03004084
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09004085 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03004086}
4087
Xiao Guangrong1cb3f3a2011-09-22 17:02:48 +08004088bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4089{
4090 return ctxt->d & PageTable;
4091}
4092
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004093static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4094{
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004095 /* The second termination condition only applies for REPE
4096 * and REPNE. Test if the repeat string operation prefix is
4097 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4098 * corresponding termination condition according to:
4099 * - if REPE/REPZ and ZF = 0 then done
4100 * - if REPNE/REPNZ and ZF = 1 then done
4101 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004102 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4103 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4104 && (((ctxt->rep_prefix == REPE_PREFIX) &&
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004105 ((ctxt->eflags & EFLG_ZF) == 0))
Avi Kivity9dac77f2011-06-01 15:34:25 +03004106 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004107 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
4108 return true;
4109
4110 return false;
4111}
4112
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004113static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4114{
4115 bool fault = false;
4116
4117 ctxt->ops->get_fpu(ctxt);
4118 asm volatile("1: fwait \n\t"
4119 "2: \n\t"
4120 ".pushsection .fixup,\"ax\" \n\t"
4121 "3: \n\t"
4122 "movb $1, %[fault] \n\t"
4123 "jmp 2b \n\t"
4124 ".popsection \n\t"
4125 _ASM_EXTABLE(1b, 3b)
Avi Kivity38e8a2d2012-04-22 15:12:50 +03004126 : [fault]"+qm"(fault));
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004127 ctxt->ops->put_fpu(ctxt);
4128
4129 if (unlikely(fault))
4130 return emulate_exception(ctxt, MF_VECTOR, 0, false);
4131
4132 return X86EMUL_CONTINUE;
4133}
4134
4135static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4136 struct operand *op)
4137{
4138 if (op->type == OP_MM)
4139 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4140}
4141
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09004142int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004143{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03004144 struct x86_emulate_ops *ops = ctxt->ops;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004145 int rc = X86EMUL_CONTINUE;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004146 int saved_dst_type = ctxt->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004147
Avi Kivity9dac77f2011-06-01 15:34:25 +03004148 ctxt->mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04004149
Avi Kivity9dac77f2011-06-01 15:34:25 +03004150 if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004151 rc = emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02004152 goto done;
4153 }
4154
Gleb Natapovd380a5e2010-02-10 14:21:36 +02004155 /* LOCK prefix is allowed only with some instructions */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004156 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004157 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02004158 goto done;
4159 }
4160
Avi Kivity9dac77f2011-06-01 15:34:25 +03004161 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004162 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03004163 goto done;
4164 }
4165
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004166 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4167 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
Avi Kivity12537912011-03-29 11:41:27 +02004168 rc = emulate_ud(ctxt);
4169 goto done;
4170 }
4171
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004172 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
Avi Kivity12537912011-03-29 11:41:27 +02004173 rc = emulate_nm(ctxt);
4174 goto done;
4175 }
4176
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03004177 if (ctxt->d & Mmx) {
4178 rc = flush_pending_x87_faults(ctxt);
4179 if (rc != X86EMUL_CONTINUE)
4180 goto done;
4181 /*
4182 * Now that we know the fpu is exception safe, we can fetch
4183 * operands from it.
4184 */
4185 fetch_possible_mmx_operand(ctxt, &ctxt->src);
4186 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4187 if (!(ctxt->d & Mov))
4188 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4189 }
4190
Avi Kivity9dac77f2011-06-01 15:34:25 +03004191 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4192 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004193 X86_ICPT_PRE_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004194 if (rc != X86EMUL_CONTINUE)
4195 goto done;
4196 }
4197
Gleb Natapove92805a2010-02-10 14:21:35 +02004198 /* Privileged instruction can be executed only in CPL=0 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004199 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02004200 rc = emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02004201 goto done;
4202 }
4203
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02004204 /* Instruction can only be executed in protected mode */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004205 if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02004206 rc = emulate_ud(ctxt);
4207 goto done;
4208 }
4209
Joerg Roedeld09beab2011-04-04 12:39:25 +02004210 /* Do instruction specific permission checks */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004211 if (ctxt->check_perm) {
4212 rc = ctxt->check_perm(ctxt);
Joerg Roedeld09beab2011-04-04 12:39:25 +02004213 if (rc != X86EMUL_CONTINUE)
4214 goto done;
4215 }
4216
Avi Kivity9dac77f2011-06-01 15:34:25 +03004217 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4218 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004219 X86_ICPT_POST_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004220 if (rc != X86EMUL_CONTINUE)
4221 goto done;
4222 }
4223
Avi Kivity9dac77f2011-06-01 15:34:25 +03004224 if (ctxt->rep_prefix && (ctxt->d & String)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004225 /* All REP prefixes have the same first termination condition */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004226 if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
4227 ctxt->eip = ctxt->_eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004228 goto done;
4229 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02004230 }
4231
Avi Kivity9dac77f2011-06-01 15:34:25 +03004232 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4233 rc = segmented_read(ctxt, ctxt->src.addr.mem,
4234 ctxt->src.valptr, ctxt->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09004235 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004236 goto done;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004237 ctxt->src.orig_val64 = ctxt->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004238 }
4239
Avi Kivity9dac77f2011-06-01 15:34:25 +03004240 if (ctxt->src2.type == OP_MEM) {
4241 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4242 &ctxt->src2.val, ctxt->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02004243 if (rc != X86EMUL_CONTINUE)
4244 goto done;
4245 }
4246
Avi Kivity9dac77f2011-06-01 15:34:25 +03004247 if ((ctxt->d & DstMask) == ImplicitOps)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004248 goto special_insn;
4249
4250
Avi Kivity9dac77f2011-06-01 15:34:25 +03004251 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004252 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004253 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4254 &ctxt->dst.val, ctxt->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004255 if (rc != X86EMUL_CONTINUE)
4256 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08004257 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03004258 ctxt->dst.orig_val = ctxt->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08004259
Avi Kivity018a98d2007-11-27 19:30:56 +02004260special_insn:
4261
Avi Kivity9dac77f2011-06-01 15:34:25 +03004262 if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4263 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004264 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02004265 if (rc != X86EMUL_CONTINUE)
4266 goto done;
4267 }
4268
Avi Kivity9dac77f2011-06-01 15:34:25 +03004269 if (ctxt->execute) {
4270 rc = ctxt->execute(ctxt);
Avi Kivityef65c882010-07-29 15:11:51 +03004271 if (rc != X86EMUL_CONTINUE)
4272 goto done;
4273 goto writeback;
4274 }
4275
Avi Kivity9dac77f2011-06-01 15:34:25 +03004276 if (ctxt->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277 goto twobyte_insn;
4278
Avi Kivity9dac77f2011-06-01 15:34:25 +03004279 switch (ctxt->b) {
Avi Kivity33615aa2007-10-31 11:15:56 +02004280 case 0x40 ... 0x47: /* inc r16/r32 */
Avi Kivityd1eef452011-09-07 16:41:38 +03004281 emulate_1op(ctxt, "inc");
Avi Kivity33615aa2007-10-31 11:15:56 +02004282 break;
4283 case 0x48 ... 0x4f: /* dec r16/r32 */
Avi Kivityd1eef452011-09-07 16:41:38 +03004284 emulate_1op(ctxt, "dec");
Avi Kivity33615aa2007-10-31 11:15:56 +02004285 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004286 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02004287 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004288 goto cannot_emulate;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004289 ctxt->dst.val = (s32) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004290 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004291 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004292 if (test_cc(ctxt->b, ctxt->eflags))
4293 jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004294 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03004295 case 0x8d: /* lea r16/r32, m */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004296 ctxt->dst.val = ctxt->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03004297 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03004298 case 0x90 ... 0x97: /* nop / xchg reg, rax */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004299 if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03004300 break;
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09004301 rc = em_xchg(ctxt);
4302 break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08004303 case 0x98: /* cbw/cwde/cdqe */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004304 switch (ctxt->op_bytes) {
4305 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
4306 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
4307 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08004308 }
4309 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004310 case 0xc0 ... 0xc1:
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004311 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004312 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004313 case 0xcc: /* int3 */
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09004314 rc = emulate_int(ctxt, 3);
4315 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004316 case 0xcd: /* int n */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004317 rc = emulate_int(ctxt, ctxt->src.val);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004318 break;
4319 case 0xce: /* into */
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09004320 if (ctxt->eflags & EFLG_OF)
4321 rc = emulate_int(ctxt, 4);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03004322 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004323 case 0xd0 ... 0xd1: /* Grp2 */
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004324 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004325 break;
4326 case 0xd2 ... 0xd3: /* Grp2 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004327 ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
Takuya Yoshikawa51187682011-05-02 02:29:17 +09004328 rc = em_grp2(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02004329 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07004330 case 0xe9: /* jmp rel */
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09004331 case 0xeb: /* jmp rel short */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004332 jmp_rel(ctxt, ctxt->src.val);
4333 ctxt->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07004334 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02004335 case 0xf4: /* hlt */
Avi Kivity6c3287f2011-04-20 15:43:05 +03004336 ctxt->ops->halt(ctxt);
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03004337 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02004338 case 0xf5: /* cmc */
4339 /* complement carry flag from eflags reg */
4340 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02004341 break;
4342 case 0xf8: /* clc */
4343 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02004344 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03004345 case 0xf9: /* stc */
4346 ctxt->eflags |= EFLG_CF;
4347 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004348 case 0xfc: /* cld */
4349 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004350 break;
4351 case 0xfd: /* std */
4352 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03004353 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004354 default:
4355 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356 }
Avi Kivity018a98d2007-11-27 19:30:56 +02004357
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004358 if (rc != X86EMUL_CONTINUE)
4359 goto done;
4360
Avi Kivity018a98d2007-11-27 19:30:56 +02004361writeback:
Takuya Yoshikawaadddcec2011-05-02 02:26:23 +09004362 rc = writeback(ctxt);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004363 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02004364 goto done;
4365
Gleb Natapov5cd21912010-03-18 15:20:26 +02004366 /*
4367 * restore dst type in case the decoding will be reused
4368 * (happens for string instruction )
4369 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004370 ctxt->dst.type = saved_dst_type;
Gleb Natapov5cd21912010-03-18 15:20:26 +02004371
Avi Kivity9dac77f2011-06-01 15:34:25 +03004372 if ((ctxt->d & SrcMask) == SrcSI)
4373 string_addr_inc(ctxt, seg_override(ctxt),
4374 VCPU_REGS_RSI, &ctxt->src);
Gleb Natapova682e352010-03-18 15:20:21 +02004375
Avi Kivity9dac77f2011-06-01 15:34:25 +03004376 if ((ctxt->d & DstMask) == DstDI)
Avi Kivity90de84f2010-11-17 15:28:21 +02004377 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
Avi Kivity9dac77f2011-06-01 15:34:25 +03004378 &ctxt->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02004379
Avi Kivity9dac77f2011-06-01 15:34:25 +03004380 if (ctxt->rep_prefix && (ctxt->d & String)) {
4381 struct read_cache *r = &ctxt->io_read;
4382 register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03004383
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004384 if (!string_insn_completed(ctxt)) {
4385 /*
4386 * Re-enter guest when pio read ahead buffer is empty
4387 * or, if it is not used, after each 1024 iteration.
4388 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004389 if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004390 (r->end == 0 || r->end != r->pos)) {
4391 /*
4392 * Reset read cache. Usually happens before
4393 * decode, but since instruction is restarted
4394 * we have to do it here.
4395 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004396 ctxt->mem_read.end = 0;
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004397 return EMULATION_RESTART;
4398 }
4399 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03004400 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02004401 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004402
Avi Kivity9dac77f2011-06-01 15:34:25 +03004403 ctxt->eip = ctxt->_eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02004404
4405done:
Avi Kivityda9cb572010-11-22 17:53:21 +02004406 if (rc == X86EMUL_PROPAGATE_FAULT)
4407 ctxt->have_exception = true;
Joerg Roedel775fde82011-04-04 12:39:24 +02004408 if (rc == X86EMUL_INTERCEPTED)
4409 return EMULATION_INTERCEPTED;
4410
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03004411 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004412
4413twobyte_insn:
Avi Kivity9dac77f2011-06-01 15:34:25 +03004414 switch (ctxt->b) {
Avi Kivity018a98d2007-11-27 19:30:56 +02004415 case 0x09: /* wbinvd */
Clemens Nosscfb22372011-04-21 21:16:05 +02004416 (ctxt->ops->wbinvd)(ctxt);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004417 break;
4418 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02004419 case 0x0d: /* GrpP (prefetch) */
4420 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02004421 break;
4422 case 0x20: /* mov cr, reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004423 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
Avi Kivity018a98d2007-11-27 19:30:56 +02004424 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004425 case 0x21: /* mov from dr to reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004426 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004428 case 0x40 ... 0x4f: /* cmov */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004429 ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
4430 if (!test_cc(ctxt->b, ctxt->eflags))
4431 ctxt->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004432 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004433 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity9dac77f2011-06-01 15:34:25 +03004434 if (test_cc(ctxt->b, ctxt->eflags))
4435 jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004436 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08004437 case 0x90 ... 0x9f: /* setcc r/m8 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004438 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
Wei Yongjunee45b582010-08-06 17:10:07 +08004439 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004440 case 0xa4: /* shld imm8, r, r/m */
4441 case 0xa5: /* shld cl, r, r/m */
Avi Kivity761441b2011-09-07 16:41:36 +03004442 emulate_2op_cl(ctxt, "shld");
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004443 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004444 case 0xac: /* shrd imm8, r, r/m */
4445 case 0xad: /* shrd cl, r, r/m */
Avi Kivity761441b2011-09-07 16:41:36 +03004446 emulate_2op_cl(ctxt, "shrd");
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004447 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03004448 case 0xae: /* clflush */
4449 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004450 case 0xb6 ... 0xb7: /* movzx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004451 ctxt->dst.bytes = ctxt->op_bytes;
4452 ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
4453 : (u16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455 case 0xbe ... 0xbf: /* movsx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004456 ctxt->dst.bytes = ctxt->op_bytes;
4457 ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
4458 (s16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08004460 case 0xc0 ... 0xc1: /* xadd */
Avi Kivitya31b9ce2011-09-07 16:41:35 +03004461 emulate_2op_SrcV(ctxt, "add");
Wei Yongjun92f738a2010-08-17 09:19:34 +08004462 /* Write back the register source. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004463 ctxt->src.val = ctxt->dst.orig_val;
4464 write_register_operand(&ctxt->src);
Wei Yongjun92f738a2010-08-17 09:19:34 +08004465 break;
Sheng Yanga012e652007-10-15 14:24:20 +08004466 case 0xc3: /* movnti */
Avi Kivity9dac77f2011-06-01 15:34:25 +03004467 ctxt->dst.bytes = ctxt->op_bytes;
4468 ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
4469 (u64) ctxt->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08004470 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004471 default:
4472 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004474
4475 if (rc != X86EMUL_CONTINUE)
4476 goto done;
4477
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478 goto writeback;
4479
4480cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02004481 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004482}