Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 2 | |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 3 | #include <linux/errno.h> |
| 4 | #include <linux/kernel.h> |
| 5 | #include <linux/mm.h> |
| 6 | #include <linux/smp.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 7 | #include <linux/prctl.h> |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 8 | #include <linux/slab.h> |
| 9 | #include <linux/sched.h> |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 10 | #include <linux/module.h> |
| 11 | #include <linux/pm.h> |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 12 | #include <linux/clockchips.h> |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 13 | #include <linux/random.h> |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 14 | #include <linux/user-return-notifier.h> |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 15 | #include <linux/dmi.h> |
| 16 | #include <linux/utsname.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 17 | #include <linux/stackprotector.h> |
| 18 | #include <linux/tick.h> |
| 19 | #include <linux/cpuidle.h> |
Arjan van de Ven | 6161352 | 2009-09-17 16:11:28 +0200 | [diff] [blame] | 20 | #include <trace/events/power.h> |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 21 | #include <linux/hw_breakpoint.h> |
Borislav Petkov | 93789b3 | 2011-01-20 15:42:52 +0100 | [diff] [blame] | 22 | #include <asm/cpu.h> |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 23 | #include <asm/apic.h> |
Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 24 | #include <asm/syscalls.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 25 | #include <asm/idle.h> |
| 26 | #include <asm/uaccess.h> |
| 27 | #include <asm/i387.h> |
Linus Torvalds | 1361b83 | 2012-02-21 13:19:22 -0800 | [diff] [blame] | 28 | #include <asm/fpu-internal.h> |
K.Prasad | 66cb591 | 2009-06-01 23:44:55 +0530 | [diff] [blame] | 29 | #include <asm/debugreg.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 30 | #include <asm/nmi.h> |
| 31 | |
Thomas Gleixner | 4504689 | 2012-05-03 09:03:01 +0000 | [diff] [blame] | 32 | /* |
| 33 | * per-CPU TSS segments. Threads are completely 'soft' on Linux, |
| 34 | * no more per-task TSS's. The TSS size is kept cacheline-aligned |
| 35 | * so they are allowed to end up in the .data..cacheline_aligned |
| 36 | * section. Since TSS's are completely CPU-local, we want them |
| 37 | * on exact cacheline boundaries, to eliminate cacheline ping-pong. |
| 38 | */ |
Andi Kleen | 277d5b4 | 2013-08-05 15:02:43 -0700 | [diff] [blame] | 39 | __visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS; |
Thomas Gleixner | 4504689 | 2012-05-03 09:03:01 +0000 | [diff] [blame] | 40 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 41 | #ifdef CONFIG_X86_64 |
| 42 | static DEFINE_PER_CPU(unsigned char, is_idle); |
| 43 | static ATOMIC_NOTIFIER_HEAD(idle_notifier); |
| 44 | |
| 45 | void idle_notifier_register(struct notifier_block *n) |
| 46 | { |
| 47 | atomic_notifier_chain_register(&idle_notifier, n); |
| 48 | } |
| 49 | EXPORT_SYMBOL_GPL(idle_notifier_register); |
| 50 | |
| 51 | void idle_notifier_unregister(struct notifier_block *n) |
| 52 | { |
| 53 | atomic_notifier_chain_unregister(&idle_notifier, n); |
| 54 | } |
| 55 | EXPORT_SYMBOL_GPL(idle_notifier_unregister); |
| 56 | #endif |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 57 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 58 | struct kmem_cache *task_xstate_cachep; |
Sheng Yang | 5ee481d | 2010-05-17 17:22:23 +0800 | [diff] [blame] | 59 | EXPORT_SYMBOL_GPL(task_xstate_cachep); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 60 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 61 | /* |
| 62 | * this gets called so that we can store lazy state into memory and copy the |
| 63 | * current task into the new thread. |
| 64 | */ |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 65 | int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) |
| 66 | { |
| 67 | *dst = *src; |
Oleg Nesterov | f185350 | 2014-09-02 19:57:23 +0200 | [diff] [blame^] | 68 | |
| 69 | memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu)); |
| 70 | if (tsk_used_math(src)) { |
| 71 | int err = fpu_alloc(&dst->thread.fpu); |
| 72 | if (err) |
| 73 | return err; |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 74 | fpu_copy(dst, src); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 75 | } |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 76 | return 0; |
| 77 | } |
| 78 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 79 | void free_thread_xstate(struct task_struct *tsk) |
| 80 | { |
Avi Kivity | 8660328 | 2010-05-06 11:45:46 +0300 | [diff] [blame] | 81 | fpu_free(&tsk->thread.fpu); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 82 | } |
| 83 | |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 84 | void arch_release_task_struct(struct task_struct *tsk) |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 85 | { |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 86 | free_thread_xstate(tsk); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 87 | } |
| 88 | |
| 89 | void arch_task_cache_init(void) |
| 90 | { |
| 91 | task_xstate_cachep = |
| 92 | kmem_cache_create("task_xstate", xstate_size, |
| 93 | __alignof__(union thread_xstate), |
Vegard Nossum | 2dff440 | 2008-05-31 15:56:17 +0200 | [diff] [blame] | 94 | SLAB_PANIC | SLAB_NOTRACK, NULL); |
Fenghua Yu | 7496d64 | 2014-05-29 11:12:44 -0700 | [diff] [blame] | 95 | setup_xstate_comp(); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 96 | } |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 97 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 98 | /* |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 99 | * Free current thread data structures etc.. |
| 100 | */ |
| 101 | void exit_thread(void) |
| 102 | { |
| 103 | struct task_struct *me = current; |
| 104 | struct thread_struct *t = &me->thread; |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 105 | unsigned long *bp = t->io_bitmap_ptr; |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 106 | |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 107 | if (bp) { |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 108 | struct tss_struct *tss = &per_cpu(init_tss, get_cpu()); |
| 109 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 110 | t->io_bitmap_ptr = NULL; |
| 111 | clear_thread_flag(TIF_IO_BITMAP); |
| 112 | /* |
| 113 | * Careful, clear this in the TSS too: |
| 114 | */ |
| 115 | memset(tss->io_bitmap, 0xff, t->io_bitmap_max); |
| 116 | t->io_bitmap_max = 0; |
| 117 | put_cpu(); |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 118 | kfree(bp); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 119 | } |
Suresh Siddha | 1dcc8d7 | 2012-05-16 15:03:54 -0700 | [diff] [blame] | 120 | |
| 121 | drop_fpu(me); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | void flush_thread(void) |
| 125 | { |
| 126 | struct task_struct *tsk = current; |
| 127 | |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 128 | flush_ptrace_hw_breakpoint(tsk); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 129 | memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array)); |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 130 | drop_init_fpu(tsk); |
| 131 | /* |
| 132 | * Free the FPU state for non xsave platforms. They get reallocated |
| 133 | * lazily at the first use. |
| 134 | */ |
Suresh Siddha | 5d2bd70 | 2012-09-06 14:58:52 -0700 | [diff] [blame] | 135 | if (!use_eager_fpu()) |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 136 | free_thread_xstate(tsk); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | static void hard_disable_TSC(void) |
| 140 | { |
| 141 | write_cr4(read_cr4() | X86_CR4_TSD); |
| 142 | } |
| 143 | |
| 144 | void disable_TSC(void) |
| 145 | { |
| 146 | preempt_disable(); |
| 147 | if (!test_and_set_thread_flag(TIF_NOTSC)) |
| 148 | /* |
| 149 | * Must flip the CPU state synchronously with |
| 150 | * TIF_NOTSC in the current running context. |
| 151 | */ |
| 152 | hard_disable_TSC(); |
| 153 | preempt_enable(); |
| 154 | } |
| 155 | |
| 156 | static void hard_enable_TSC(void) |
| 157 | { |
| 158 | write_cr4(read_cr4() & ~X86_CR4_TSD); |
| 159 | } |
| 160 | |
| 161 | static void enable_TSC(void) |
| 162 | { |
| 163 | preempt_disable(); |
| 164 | if (test_and_clear_thread_flag(TIF_NOTSC)) |
| 165 | /* |
| 166 | * Must flip the CPU state synchronously with |
| 167 | * TIF_NOTSC in the current running context. |
| 168 | */ |
| 169 | hard_enable_TSC(); |
| 170 | preempt_enable(); |
| 171 | } |
| 172 | |
| 173 | int get_tsc_mode(unsigned long adr) |
| 174 | { |
| 175 | unsigned int val; |
| 176 | |
| 177 | if (test_thread_flag(TIF_NOTSC)) |
| 178 | val = PR_TSC_SIGSEGV; |
| 179 | else |
| 180 | val = PR_TSC_ENABLE; |
| 181 | |
| 182 | return put_user(val, (unsigned int __user *)adr); |
| 183 | } |
| 184 | |
| 185 | int set_tsc_mode(unsigned int val) |
| 186 | { |
| 187 | if (val == PR_TSC_SIGSEGV) |
| 188 | disable_TSC(); |
| 189 | else if (val == PR_TSC_ENABLE) |
| 190 | enable_TSC(); |
| 191 | else |
| 192 | return -EINVAL; |
| 193 | |
| 194 | return 0; |
| 195 | } |
| 196 | |
| 197 | void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p, |
| 198 | struct tss_struct *tss) |
| 199 | { |
| 200 | struct thread_struct *prev, *next; |
| 201 | |
| 202 | prev = &prev_p->thread; |
| 203 | next = &next_p->thread; |
| 204 | |
Peter Zijlstra | ea8e61b | 2010-03-25 14:51:51 +0100 | [diff] [blame] | 205 | if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^ |
| 206 | test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) { |
| 207 | unsigned long debugctl = get_debugctlmsr(); |
| 208 | |
| 209 | debugctl &= ~DEBUGCTLMSR_BTF; |
| 210 | if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) |
| 211 | debugctl |= DEBUGCTLMSR_BTF; |
| 212 | |
| 213 | update_debugctlmsr(debugctl); |
| 214 | } |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 215 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 216 | if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^ |
| 217 | test_tsk_thread_flag(next_p, TIF_NOTSC)) { |
| 218 | /* prev and next are different */ |
| 219 | if (test_tsk_thread_flag(next_p, TIF_NOTSC)) |
| 220 | hard_disable_TSC(); |
| 221 | else |
| 222 | hard_enable_TSC(); |
| 223 | } |
| 224 | |
| 225 | if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) { |
| 226 | /* |
| 227 | * Copy the relevant range of the IO bitmap. |
| 228 | * Normally this is 128 bytes or less: |
| 229 | */ |
| 230 | memcpy(tss->io_bitmap, next->io_bitmap_ptr, |
| 231 | max(prev->io_bitmap_max, next->io_bitmap_max)); |
| 232 | } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) { |
| 233 | /* |
| 234 | * Clear any possible leftover bits: |
| 235 | */ |
| 236 | memset(tss->io_bitmap, 0xff, prev->io_bitmap_max); |
| 237 | } |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 238 | propagate_user_return_notify(prev_p, next_p); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 239 | } |
| 240 | |
Brian Gerst | df59e7b | 2009-12-09 12:34:44 -0500 | [diff] [blame] | 241 | /* |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 242 | * Idle related variables and functions |
| 243 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 244 | unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE; |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 245 | EXPORT_SYMBOL(boot_option_idle_override); |
| 246 | |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 247 | static void (*x86_idle)(void); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 248 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 249 | #ifndef CONFIG_SMP |
| 250 | static inline void play_dead(void) |
| 251 | { |
| 252 | BUG(); |
| 253 | } |
| 254 | #endif |
| 255 | |
| 256 | #ifdef CONFIG_X86_64 |
| 257 | void enter_idle(void) |
| 258 | { |
Alex Shi | c6ae41e | 2012-05-11 15:35:27 +0800 | [diff] [blame] | 259 | this_cpu_write(is_idle, 1); |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 260 | atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL); |
| 261 | } |
| 262 | |
| 263 | static void __exit_idle(void) |
| 264 | { |
| 265 | if (x86_test_and_clear_bit_percpu(0, is_idle) == 0) |
| 266 | return; |
| 267 | atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL); |
| 268 | } |
| 269 | |
| 270 | /* Called from interrupts to signify idle end */ |
| 271 | void exit_idle(void) |
| 272 | { |
| 273 | /* idle loop has pid 0 */ |
| 274 | if (current->pid) |
| 275 | return; |
| 276 | __exit_idle(); |
| 277 | } |
| 278 | #endif |
| 279 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 280 | void arch_cpu_idle_enter(void) |
| 281 | { |
| 282 | local_touch_nmi(); |
| 283 | enter_idle(); |
| 284 | } |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 285 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 286 | void arch_cpu_idle_exit(void) |
| 287 | { |
| 288 | __exit_idle(); |
| 289 | } |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 290 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 291 | void arch_cpu_idle_dead(void) |
| 292 | { |
| 293 | play_dead(); |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 294 | } |
| 295 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 296 | /* |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 297 | * Called from the generic idle code. |
| 298 | */ |
| 299 | void arch_cpu_idle(void) |
| 300 | { |
Nicolas Pitre | 16f8b05 | 2014-01-29 12:45:12 -0500 | [diff] [blame] | 301 | x86_idle(); |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | /* |
| 305 | * We use this if we don't have any better idle routine.. |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 306 | */ |
| 307 | void default_idle(void) |
| 308 | { |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 309 | trace_cpu_idle_rcuidle(1, smp_processor_id()); |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 310 | safe_halt(); |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 311 | trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id()); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 312 | } |
Andy Whitcroft | 60b8b1d | 2011-06-14 12:45:10 -0700 | [diff] [blame] | 313 | #ifdef CONFIG_APM_MODULE |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 314 | EXPORT_SYMBOL(default_idle); |
| 315 | #endif |
| 316 | |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame] | 317 | #ifdef CONFIG_XEN |
| 318 | bool xen_set_default_idle(void) |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 319 | { |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 320 | bool ret = !!x86_idle; |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 321 | |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 322 | x86_idle = default_idle; |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 323 | |
| 324 | return ret; |
| 325 | } |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame] | 326 | #endif |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 327 | void stop_this_cpu(void *dummy) |
| 328 | { |
| 329 | local_irq_disable(); |
| 330 | /* |
| 331 | * Remove this CPU: |
| 332 | */ |
Rusty Russell | 4f06289 | 2009-03-13 14:49:54 +1030 | [diff] [blame] | 333 | set_cpu_online(smp_processor_id(), false); |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 334 | disable_local_APIC(); |
| 335 | |
Len Brown | 27be457 | 2013-02-10 02:28:46 -0500 | [diff] [blame] | 336 | for (;;) |
| 337 | halt(); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 338 | } |
| 339 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 340 | bool amd_e400_c1e_detected; |
| 341 | EXPORT_SYMBOL(amd_e400_c1e_detected); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 342 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 343 | static cpumask_var_t amd_e400_c1e_mask; |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 344 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 345 | void amd_e400_remove_cpu(int cpu) |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 346 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 347 | if (amd_e400_c1e_mask != NULL) |
| 348 | cpumask_clear_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 349 | } |
| 350 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 351 | /* |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 352 | * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 353 | * pending message MSR. If we detect C1E, then we handle it the same |
| 354 | * way as C3 power states (local apic timer and TSC stop) |
| 355 | */ |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 356 | static void amd_e400_idle(void) |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 357 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 358 | if (!amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 359 | u32 lo, hi; |
| 360 | |
| 361 | rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi); |
Michal Schmidt | e8c534e | 2010-07-27 18:53:35 +0200 | [diff] [blame] | 362 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 363 | if (lo & K8_INTP_C1E_ACTIVE_MASK) { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 364 | amd_e400_c1e_detected = true; |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 365 | if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC)) |
Andreas Herrmann | 09bfeea | 2008-09-18 21:12:10 +0200 | [diff] [blame] | 366 | mark_tsc_unstable("TSC halt in AMD C1E"); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 367 | pr_info("System has AMD C1E enabled\n"); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 368 | } |
| 369 | } |
| 370 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 371 | if (amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 372 | int cpu = smp_processor_id(); |
| 373 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 374 | if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) { |
| 375 | cpumask_set_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 376 | /* |
Suresh Siddha | f833bab | 2009-08-17 14:34:59 -0700 | [diff] [blame] | 377 | * Force broadcast so ACPI can not interfere. |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 378 | */ |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 379 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE, |
| 380 | &cpu); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 381 | pr_info("Switch to broadcast mode on CPU%d\n", cpu); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 382 | } |
| 383 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 384 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 385 | default_idle(); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 386 | |
| 387 | /* |
| 388 | * The switch back from broadcast mode needs to be |
| 389 | * called with interrupts disabled. |
| 390 | */ |
Peter Zijlstra | ea81174 | 2013-09-11 12:43:13 +0200 | [diff] [blame] | 391 | local_irq_disable(); |
| 392 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu); |
| 393 | local_irq_enable(); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 394 | } else |
| 395 | default_idle(); |
| 396 | } |
| 397 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 398 | void select_idle_routine(const struct cpuinfo_x86 *c) |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 399 | { |
Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 400 | #ifdef CONFIG_SMP |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 401 | if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 402 | pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n"); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 403 | #endif |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 404 | if (x86_idle || boot_option_idle_override == IDLE_POLL) |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 405 | return; |
| 406 | |
Borislav Petkov | 7d7dc11 | 2013-03-20 15:07:28 +0100 | [diff] [blame] | 407 | if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) { |
Hans Rosenfeld | 9d8888c | 2010-07-28 19:09:31 +0200 | [diff] [blame] | 408 | /* E400: APIC timer interrupt does not wake up CPU from C1e */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 409 | pr_info("using AMD E400 aware idle routine\n"); |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 410 | x86_idle = amd_e400_idle; |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 411 | } else |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 412 | x86_idle = default_idle; |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 413 | } |
| 414 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 415 | void __init init_amd_e400_c1e_mask(void) |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 416 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 417 | /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */ |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 418 | if (x86_idle == amd_e400_idle) |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 419 | zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL); |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 420 | } |
| 421 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 422 | static int __init idle_setup(char *str) |
| 423 | { |
Cyrill Gorcunov | ab6bc3e | 2008-07-05 15:53:36 +0400 | [diff] [blame] | 424 | if (!str) |
| 425 | return -EINVAL; |
| 426 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 427 | if (!strcmp(str, "poll")) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 428 | pr_info("using polling idle threads\n"); |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 429 | boot_option_idle_override = IDLE_POLL; |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 430 | cpu_idle_poll_ctrl(true); |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 431 | } else if (!strcmp(str, "halt")) { |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 432 | /* |
| 433 | * When the boot option of idle=halt is added, halt is |
| 434 | * forced to be used for CPU idle. In such case CPU C2/C3 |
| 435 | * won't be used again. |
| 436 | * To continue to load the CPU idle driver, don't touch |
| 437 | * the boot_option_idle_override. |
| 438 | */ |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 439 | x86_idle = default_idle; |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 440 | boot_option_idle_override = IDLE_HALT; |
Zhao Yakui | da5e09a | 2008-06-24 18:01:09 +0800 | [diff] [blame] | 441 | } else if (!strcmp(str, "nomwait")) { |
| 442 | /* |
| 443 | * If the boot option of "idle=nomwait" is added, |
| 444 | * it means that mwait will be disabled for CPU C2/C3 |
| 445 | * states. In such case it won't touch the variable |
| 446 | * of boot_option_idle_override. |
| 447 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 448 | boot_option_idle_override = IDLE_NOMWAIT; |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 449 | } else |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 450 | return -1; |
| 451 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 452 | return 0; |
| 453 | } |
| 454 | early_param("idle", idle_setup); |
| 455 | |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 456 | unsigned long arch_align_stack(unsigned long sp) |
| 457 | { |
| 458 | if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) |
| 459 | sp -= get_random_int() % 8192; |
| 460 | return sp & ~0xf; |
| 461 | } |
| 462 | |
| 463 | unsigned long arch_randomize_brk(struct mm_struct *mm) |
| 464 | { |
| 465 | unsigned long range_end = mm->brk + 0x02000000; |
| 466 | return randomize_range(mm->brk, range_end, 0) ? : mm->brk; |
| 467 | } |
| 468 | |