blob: f804dc935d2adffb37f587d34de9c4cd10ce70a3 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020012#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
27#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080028#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
31
Thomas Gleixner45046892012-05-03 09:03:01 +000032/*
33 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
34 * no more per-task TSS's. The TSS size is kept cacheline-aligned
35 * so they are allowed to end up in the .data..cacheline_aligned
36 * section. Since TSS's are completely CPU-local, we want them
37 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
38 */
Andi Kleen277d5b42013-08-05 15:02:43 -070039__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
Thomas Gleixner45046892012-05-03 09:03:01 +000040
Richard Weinberger90e24012012-03-25 23:00:04 +020041#ifdef CONFIG_X86_64
42static DEFINE_PER_CPU(unsigned char, is_idle);
43static ATOMIC_NOTIFIER_HEAD(idle_notifier);
44
45void idle_notifier_register(struct notifier_block *n)
46{
47 atomic_notifier_chain_register(&idle_notifier, n);
48}
49EXPORT_SYMBOL_GPL(idle_notifier_register);
50
51void idle_notifier_unregister(struct notifier_block *n)
52{
53 atomic_notifier_chain_unregister(&idle_notifier, n);
54}
55EXPORT_SYMBOL_GPL(idle_notifier_unregister);
56#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080057
Suresh Siddhaaa283f42008-03-10 15:28:05 -070058struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080059EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070060
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070061/*
62 * this gets called so that we can store lazy state into memory and copy the
63 * current task into the new thread.
64 */
Suresh Siddha61c46282008-03-10 15:28:04 -070065int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
66{
Avi Kivity86603282010-05-06 11:45:46 +030067 int ret;
68
Suresh Siddha61c46282008-03-10 15:28:04 -070069 *dst = *src;
Avi Kivity86603282010-05-06 11:45:46 +030070 if (fpu_allocated(&src->thread.fpu)) {
71 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
72 ret = fpu_alloc(&dst->thread.fpu);
73 if (ret)
74 return ret;
Suresh Siddha304bced2012-08-24 14:13:02 -070075 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070076 }
Suresh Siddha61c46282008-03-10 15:28:04 -070077 return 0;
78}
79
Suresh Siddhaaa283f42008-03-10 15:28:05 -070080void free_thread_xstate(struct task_struct *tsk)
81{
Avi Kivity86603282010-05-06 11:45:46 +030082 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070083}
84
Thomas Gleixner38e7c572012-05-05 15:05:42 +000085void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -070086{
Thomas Gleixner38e7c572012-05-05 15:05:42 +000087 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -070088}
89
90void arch_task_cache_init(void)
91{
92 task_xstate_cachep =
93 kmem_cache_create("task_xstate", xstate_size,
94 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020095 SLAB_PANIC | SLAB_NOTRACK, NULL);
Fenghua Yu7496d642014-05-29 11:12:44 -070096 setup_xstate_comp();
Suresh Siddha61c46282008-03-10 15:28:04 -070097}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020098
Thomas Gleixner00dba562008-06-09 18:35:28 +020099/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800100 * Free current thread data structures etc..
101 */
102void exit_thread(void)
103{
104 struct task_struct *me = current;
105 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100106 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800107
Thomas Gleixner250981e2009-03-16 13:07:21 +0100108 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800109 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
110
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800111 t->io_bitmap_ptr = NULL;
112 clear_thread_flag(TIF_IO_BITMAP);
113 /*
114 * Careful, clear this in the TSS too:
115 */
116 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
117 t->io_bitmap_max = 0;
118 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100119 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800120 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700121
122 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800123}
124
125void flush_thread(void)
126{
127 struct task_struct *tsk = current;
128
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200129 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800130 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Suresh Siddha304bced2012-08-24 14:13:02 -0700131 drop_init_fpu(tsk);
132 /*
133 * Free the FPU state for non xsave platforms. They get reallocated
134 * lazily at the first use.
135 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700136 if (!use_eager_fpu())
Suresh Siddha304bced2012-08-24 14:13:02 -0700137 free_thread_xstate(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800138}
139
140static void hard_disable_TSC(void)
141{
142 write_cr4(read_cr4() | X86_CR4_TSD);
143}
144
145void disable_TSC(void)
146{
147 preempt_disable();
148 if (!test_and_set_thread_flag(TIF_NOTSC))
149 /*
150 * Must flip the CPU state synchronously with
151 * TIF_NOTSC in the current running context.
152 */
153 hard_disable_TSC();
154 preempt_enable();
155}
156
157static void hard_enable_TSC(void)
158{
159 write_cr4(read_cr4() & ~X86_CR4_TSD);
160}
161
162static void enable_TSC(void)
163{
164 preempt_disable();
165 if (test_and_clear_thread_flag(TIF_NOTSC))
166 /*
167 * Must flip the CPU state synchronously with
168 * TIF_NOTSC in the current running context.
169 */
170 hard_enable_TSC();
171 preempt_enable();
172}
173
174int get_tsc_mode(unsigned long adr)
175{
176 unsigned int val;
177
178 if (test_thread_flag(TIF_NOTSC))
179 val = PR_TSC_SIGSEGV;
180 else
181 val = PR_TSC_ENABLE;
182
183 return put_user(val, (unsigned int __user *)adr);
184}
185
186int set_tsc_mode(unsigned int val)
187{
188 if (val == PR_TSC_SIGSEGV)
189 disable_TSC();
190 else if (val == PR_TSC_ENABLE)
191 enable_TSC();
192 else
193 return -EINVAL;
194
195 return 0;
196}
197
198void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
199 struct tss_struct *tss)
200{
201 struct thread_struct *prev, *next;
202
203 prev = &prev_p->thread;
204 next = &next_p->thread;
205
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100206 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
207 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
208 unsigned long debugctl = get_debugctlmsr();
209
210 debugctl &= ~DEBUGCTLMSR_BTF;
211 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
212 debugctl |= DEBUGCTLMSR_BTF;
213
214 update_debugctlmsr(debugctl);
215 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800216
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800217 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
218 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
219 /* prev and next are different */
220 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
221 hard_disable_TSC();
222 else
223 hard_enable_TSC();
224 }
225
226 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
227 /*
228 * Copy the relevant range of the IO bitmap.
229 * Normally this is 128 bytes or less:
230 */
231 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
232 max(prev->io_bitmap_max, next->io_bitmap_max));
233 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
234 /*
235 * Clear any possible leftover bits:
236 */
237 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
238 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300239 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800240}
241
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500242/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200243 * Idle related variables and functions
244 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100245unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200246EXPORT_SYMBOL(boot_option_idle_override);
247
Len Browna476bda2013-02-09 21:45:03 -0500248static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200249
Richard Weinberger90e24012012-03-25 23:00:04 +0200250#ifndef CONFIG_SMP
251static inline void play_dead(void)
252{
253 BUG();
254}
255#endif
256
257#ifdef CONFIG_X86_64
258void enter_idle(void)
259{
Alex Shic6ae41e2012-05-11 15:35:27 +0800260 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200261 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
262}
263
264static void __exit_idle(void)
265{
266 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
267 return;
268 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
269}
270
271/* Called from interrupts to signify idle end */
272void exit_idle(void)
273{
274 /* idle loop has pid 0 */
275 if (current->pid)
276 return;
277 __exit_idle();
278}
279#endif
280
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100281void arch_cpu_idle_enter(void)
282{
283 local_touch_nmi();
284 enter_idle();
285}
Richard Weinberger90e24012012-03-25 23:00:04 +0200286
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100287void arch_cpu_idle_exit(void)
288{
289 __exit_idle();
290}
Richard Weinberger90e24012012-03-25 23:00:04 +0200291
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100292void arch_cpu_idle_dead(void)
293{
294 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200295}
296
Thomas Gleixner00dba562008-06-09 18:35:28 +0200297/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100298 * Called from the generic idle code.
299 */
300void arch_cpu_idle(void)
301{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500302 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100303}
304
305/*
306 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200307 */
308void default_idle(void)
309{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200310 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100311 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200312 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200313}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700314#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200315EXPORT_SYMBOL(default_idle);
316#endif
317
Len Brown6a377dd2013-02-09 23:08:07 -0500318#ifdef CONFIG_XEN
319bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500320{
Len Browna476bda2013-02-09 21:45:03 -0500321 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500322
Len Browna476bda2013-02-09 21:45:03 -0500323 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500324
325 return ret;
326}
Len Brown6a377dd2013-02-09 23:08:07 -0500327#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100328void stop_this_cpu(void *dummy)
329{
330 local_irq_disable();
331 /*
332 * Remove this CPU:
333 */
Rusty Russell4f062892009-03-13 14:49:54 +1030334 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100335 disable_local_APIC();
336
Len Brown27be4572013-02-10 02:28:46 -0500337 for (;;)
338 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200339}
340
Len Brown02c68a02011-04-01 16:59:53 -0400341bool amd_e400_c1e_detected;
342EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200343
Len Brown02c68a02011-04-01 16:59:53 -0400344static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200345
Len Brown02c68a02011-04-01 16:59:53 -0400346void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200347{
Len Brown02c68a02011-04-01 16:59:53 -0400348 if (amd_e400_c1e_mask != NULL)
349 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200350}
351
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200352/*
Len Brown02c68a02011-04-01 16:59:53 -0400353 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200354 * pending message MSR. If we detect C1E, then we handle it the same
355 * way as C3 power states (local apic timer and TSC stop)
356 */
Len Brown02c68a02011-04-01 16:59:53 -0400357static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200358{
Len Brown02c68a02011-04-01 16:59:53 -0400359 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200360 u32 lo, hi;
361
362 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200363
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200364 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400365 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800366 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200367 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700368 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200369 }
370 }
371
Len Brown02c68a02011-04-01 16:59:53 -0400372 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200373 int cpu = smp_processor_id();
374
Len Brown02c68a02011-04-01 16:59:53 -0400375 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
376 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200377 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700378 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200379 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200380 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
381 &cpu);
Joe Perchesc767a542012-05-21 19:50:07 -0700382 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200383 }
384 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200385
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200386 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200387
388 /*
389 * The switch back from broadcast mode needs to be
390 * called with interrupts disabled.
391 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200392 local_irq_disable();
393 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
394 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200395 } else
396 default_idle();
397}
398
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400399void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200400{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100401#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100402 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700403 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200404#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100405 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200406 return;
407
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100408 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200409 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700410 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500411 x86_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200412 } else
Len Browna476bda2013-02-09 21:45:03 -0500413 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200414}
415
Len Brown02c68a02011-04-01 16:59:53 -0400416void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030417{
Len Brown02c68a02011-04-01 16:59:53 -0400418 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500419 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400420 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030421}
422
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200423static int __init idle_setup(char *str)
424{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400425 if (!str)
426 return -EINVAL;
427
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200428 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700429 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100430 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100431 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100432 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800433 /*
434 * When the boot option of idle=halt is added, halt is
435 * forced to be used for CPU idle. In such case CPU C2/C3
436 * won't be used again.
437 * To continue to load the CPU idle driver, don't touch
438 * the boot_option_idle_override.
439 */
Len Browna476bda2013-02-09 21:45:03 -0500440 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100441 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800442 } else if (!strcmp(str, "nomwait")) {
443 /*
444 * If the boot option of "idle=nomwait" is added,
445 * it means that mwait will be disabled for CPU C2/C3
446 * states. In such case it won't touch the variable
447 * of boot_option_idle_override.
448 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100449 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800450 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200451 return -1;
452
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200453 return 0;
454}
455early_param("idle", idle_setup);
456
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400457unsigned long arch_align_stack(unsigned long sp)
458{
459 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
460 sp -= get_random_int() % 8192;
461 return sp & ~0xf;
462}
463
464unsigned long arch_randomize_brk(struct mm_struct *mm)
465{
466 unsigned long range_end = mm->brk + 0x02000000;
467 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
468}
469