Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1 | /* |
| 2 | * adv7604 - Analog Devices ADV7604 video decoder driver |
| 3 | * |
| 4 | * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved. |
| 5 | * |
| 6 | * This program is free software; you may redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 11 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 12 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 13 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 14 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 15 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 16 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 17 | * SOFTWARE. |
| 18 | * |
| 19 | */ |
| 20 | |
| 21 | /* |
| 22 | * References (c = chapter, p = page): |
| 23 | * REF_01 - Analog devices, ADV7604, Register Settings Recommendations, |
| 24 | * Revision 2.5, June 2010 |
| 25 | * REF_02 - Analog devices, Register map documentation, Documentation of |
| 26 | * the register maps, Software manual, Rev. F, June 2010 |
| 27 | * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010 |
| 28 | */ |
| 29 | |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 30 | #include <linux/delay.h> |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 31 | #include <linux/gpio/consumer.h> |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 33 | #include <linux/i2c.h> |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 34 | #include <linux/kernel.h> |
| 35 | #include <linux/module.h> |
| 36 | #include <linux/slab.h> |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 37 | #include <linux/v4l2-dv-timings.h> |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 38 | #include <linux/videodev2.h> |
| 39 | #include <linux/workqueue.h> |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 40 | #include <linux/regmap.h> |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 41 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 42 | #include <media/adv7604.h> |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 43 | #include <media/v4l2-ctrls.h> |
| 44 | #include <media/v4l2-device.h> |
Lars-Peter Clausen | 0975626 | 2015-06-24 13:50:27 -0300 | [diff] [blame^] | 45 | #include <media/v4l2-event.h> |
Laurent Pinchart | c72a53c | 2014-01-30 19:18:34 -0300 | [diff] [blame] | 46 | #include <media/v4l2-dv-timings.h> |
Laurent Pinchart | 6fa8804 | 2014-02-04 20:23:16 -0300 | [diff] [blame] | 47 | #include <media/v4l2-of.h> |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 48 | |
| 49 | static int debug; |
| 50 | module_param(debug, int, 0644); |
| 51 | MODULE_PARM_DESC(debug, "debug level (0-2)"); |
| 52 | |
| 53 | MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver"); |
| 54 | MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>"); |
| 55 | MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>"); |
| 56 | MODULE_LICENSE("GPL"); |
| 57 | |
| 58 | /* ADV7604 system clock frequency */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 59 | #define ADV76XX_FSC (28636360) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 60 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 61 | #define ADV76XX_RGB_OUT (1 << 1) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 62 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 63 | #define ADV76XX_OP_FORMAT_SEL_8BIT (0 << 0) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 64 | #define ADV7604_OP_FORMAT_SEL_10BIT (1 << 0) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 65 | #define ADV76XX_OP_FORMAT_SEL_12BIT (2 << 0) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 66 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 67 | #define ADV76XX_OP_MODE_SEL_SDR_422 (0 << 5) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 68 | #define ADV7604_OP_MODE_SEL_DDR_422 (1 << 5) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 69 | #define ADV76XX_OP_MODE_SEL_SDR_444 (2 << 5) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 70 | #define ADV7604_OP_MODE_SEL_DDR_444 (3 << 5) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 71 | #define ADV76XX_OP_MODE_SEL_SDR_422_2X (4 << 5) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 72 | #define ADV7604_OP_MODE_SEL_ADI_CM (5 << 5) |
| 73 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 74 | #define ADV76XX_OP_CH_SEL_GBR (0 << 5) |
| 75 | #define ADV76XX_OP_CH_SEL_GRB (1 << 5) |
| 76 | #define ADV76XX_OP_CH_SEL_BGR (2 << 5) |
| 77 | #define ADV76XX_OP_CH_SEL_RGB (3 << 5) |
| 78 | #define ADV76XX_OP_CH_SEL_BRG (4 << 5) |
| 79 | #define ADV76XX_OP_CH_SEL_RBG (5 << 5) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 80 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 81 | #define ADV76XX_OP_SWAP_CB_CR (1 << 0) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 82 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 83 | enum adv76xx_type { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 84 | ADV7604, |
| 85 | ADV7611, |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 86 | ADV7612, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 87 | }; |
| 88 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 89 | struct adv76xx_reg_seq { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 90 | unsigned int reg; |
| 91 | u8 val; |
| 92 | }; |
| 93 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 94 | struct adv76xx_format_info { |
Boris BREZILLON | f5fe58f | 2014-11-10 14:28:29 -0300 | [diff] [blame] | 95 | u32 code; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 96 | u8 op_ch_sel; |
| 97 | bool rgb_out; |
| 98 | bool swap_cb_cr; |
| 99 | u8 op_format_sel; |
| 100 | }; |
| 101 | |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 102 | struct adv76xx_cfg_read_infoframe { |
| 103 | const char *desc; |
| 104 | u8 present_mask; |
| 105 | u8 head_addr; |
| 106 | u8 payload_addr; |
| 107 | }; |
| 108 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 109 | struct adv76xx_chip_info { |
| 110 | enum adv76xx_type type; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 111 | |
| 112 | bool has_afe; |
| 113 | unsigned int max_port; |
| 114 | unsigned int num_dv_ports; |
| 115 | |
| 116 | unsigned int edid_enable_reg; |
| 117 | unsigned int edid_status_reg; |
| 118 | unsigned int lcf_reg; |
| 119 | |
| 120 | unsigned int cable_det_mask; |
| 121 | unsigned int tdms_lock_mask; |
| 122 | unsigned int fmt_change_digital_mask; |
jean-michel.hautbois@vodalys.com | 80f4944 | 2015-02-04 11:16:00 -0300 | [diff] [blame] | 123 | unsigned int cp_csc; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 124 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 125 | const struct adv76xx_format_info *formats; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 126 | unsigned int nformats; |
| 127 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 128 | void (*set_termination)(struct v4l2_subdev *sd, bool enable); |
| 129 | void (*setup_irqs)(struct v4l2_subdev *sd); |
| 130 | unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd); |
| 131 | unsigned int (*read_cable_det)(struct v4l2_subdev *sd); |
| 132 | |
| 133 | /* 0 = AFE, 1 = HDMI */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 134 | const struct adv76xx_reg_seq *recommended_settings[2]; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 135 | unsigned int num_recommended_settings[2]; |
| 136 | |
| 137 | unsigned long page_mask; |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 138 | |
| 139 | /* Masks for timings */ |
| 140 | unsigned int linewidth_mask; |
| 141 | unsigned int field0_height_mask; |
| 142 | unsigned int field1_height_mask; |
| 143 | unsigned int hfrontporch_mask; |
| 144 | unsigned int hsync_mask; |
| 145 | unsigned int hbackporch_mask; |
| 146 | unsigned int field0_vfrontporch_mask; |
| 147 | unsigned int field1_vfrontporch_mask; |
| 148 | unsigned int field0_vsync_mask; |
| 149 | unsigned int field1_vsync_mask; |
| 150 | unsigned int field0_vbackporch_mask; |
| 151 | unsigned int field1_vbackporch_mask; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 152 | }; |
| 153 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 154 | /* |
| 155 | ********************************************************************** |
| 156 | * |
| 157 | * Arrays with configuration parameters for the ADV7604 |
| 158 | * |
| 159 | ********************************************************************** |
| 160 | */ |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 161 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 162 | struct adv76xx_state { |
| 163 | const struct adv76xx_chip_info *info; |
| 164 | struct adv76xx_platform_data pdata; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 165 | |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 166 | struct gpio_desc *hpd_gpio[4]; |
| 167 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 168 | struct v4l2_subdev sd; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 169 | struct media_pad pads[ADV76XX_PAD_MAX]; |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 170 | unsigned int source_pad; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 171 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 172 | struct v4l2_ctrl_handler hdl; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 173 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 174 | enum adv76xx_pad selected_input; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 175 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 176 | struct v4l2_dv_timings timings; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 177 | const struct adv76xx_format_info *format; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 178 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 179 | struct { |
| 180 | u8 edid[256]; |
| 181 | u32 present; |
| 182 | unsigned blocks; |
| 183 | } edid; |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 184 | u16 spa_port_a[2]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 185 | struct v4l2_fract aspect_ratio; |
| 186 | u32 rgb_quantization_range; |
| 187 | struct workqueue_struct *work_queues; |
| 188 | struct delayed_work delayed_work_enable_hotplug; |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 189 | bool restart_stdi_once; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 190 | |
| 191 | /* i2c clients */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 192 | struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 193 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 194 | /* Regmaps */ |
| 195 | struct regmap *regmap[ADV76XX_PAGE_MAX]; |
| 196 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 197 | /* controls */ |
| 198 | struct v4l2_ctrl *detect_tx_5v_ctrl; |
| 199 | struct v4l2_ctrl *analog_sampling_phase_ctrl; |
| 200 | struct v4l2_ctrl *free_run_color_manual_ctrl; |
| 201 | struct v4l2_ctrl *free_run_color_ctrl; |
| 202 | struct v4l2_ctrl *rgb_quantization_range_ctrl; |
| 203 | }; |
| 204 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 205 | static bool adv76xx_has_afe(struct adv76xx_state *state) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 206 | { |
| 207 | return state->info->has_afe; |
| 208 | } |
| 209 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 210 | /* Supported CEA and DMT timings */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 211 | static const struct v4l2_dv_timings adv76xx_timings[] = { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 212 | V4L2_DV_BT_CEA_720X480P59_94, |
| 213 | V4L2_DV_BT_CEA_720X576P50, |
| 214 | V4L2_DV_BT_CEA_1280X720P24, |
| 215 | V4L2_DV_BT_CEA_1280X720P25, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 216 | V4L2_DV_BT_CEA_1280X720P50, |
| 217 | V4L2_DV_BT_CEA_1280X720P60, |
| 218 | V4L2_DV_BT_CEA_1920X1080P24, |
| 219 | V4L2_DV_BT_CEA_1920X1080P25, |
| 220 | V4L2_DV_BT_CEA_1920X1080P30, |
| 221 | V4L2_DV_BT_CEA_1920X1080P50, |
| 222 | V4L2_DV_BT_CEA_1920X1080P60, |
| 223 | |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 224 | /* sorted by DMT ID */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 225 | V4L2_DV_BT_DMT_640X350P85, |
| 226 | V4L2_DV_BT_DMT_640X400P85, |
| 227 | V4L2_DV_BT_DMT_720X400P85, |
| 228 | V4L2_DV_BT_DMT_640X480P60, |
| 229 | V4L2_DV_BT_DMT_640X480P72, |
| 230 | V4L2_DV_BT_DMT_640X480P75, |
| 231 | V4L2_DV_BT_DMT_640X480P85, |
| 232 | V4L2_DV_BT_DMT_800X600P56, |
| 233 | V4L2_DV_BT_DMT_800X600P60, |
| 234 | V4L2_DV_BT_DMT_800X600P72, |
| 235 | V4L2_DV_BT_DMT_800X600P75, |
| 236 | V4L2_DV_BT_DMT_800X600P85, |
| 237 | V4L2_DV_BT_DMT_848X480P60, |
| 238 | V4L2_DV_BT_DMT_1024X768P60, |
| 239 | V4L2_DV_BT_DMT_1024X768P70, |
| 240 | V4L2_DV_BT_DMT_1024X768P75, |
| 241 | V4L2_DV_BT_DMT_1024X768P85, |
| 242 | V4L2_DV_BT_DMT_1152X864P75, |
| 243 | V4L2_DV_BT_DMT_1280X768P60_RB, |
| 244 | V4L2_DV_BT_DMT_1280X768P60, |
| 245 | V4L2_DV_BT_DMT_1280X768P75, |
| 246 | V4L2_DV_BT_DMT_1280X768P85, |
| 247 | V4L2_DV_BT_DMT_1280X800P60_RB, |
| 248 | V4L2_DV_BT_DMT_1280X800P60, |
| 249 | V4L2_DV_BT_DMT_1280X800P75, |
| 250 | V4L2_DV_BT_DMT_1280X800P85, |
| 251 | V4L2_DV_BT_DMT_1280X960P60, |
| 252 | V4L2_DV_BT_DMT_1280X960P85, |
| 253 | V4L2_DV_BT_DMT_1280X1024P60, |
| 254 | V4L2_DV_BT_DMT_1280X1024P75, |
| 255 | V4L2_DV_BT_DMT_1280X1024P85, |
| 256 | V4L2_DV_BT_DMT_1360X768P60, |
| 257 | V4L2_DV_BT_DMT_1400X1050P60_RB, |
| 258 | V4L2_DV_BT_DMT_1400X1050P60, |
| 259 | V4L2_DV_BT_DMT_1400X1050P75, |
| 260 | V4L2_DV_BT_DMT_1400X1050P85, |
| 261 | V4L2_DV_BT_DMT_1440X900P60_RB, |
| 262 | V4L2_DV_BT_DMT_1440X900P60, |
| 263 | V4L2_DV_BT_DMT_1600X1200P60, |
| 264 | V4L2_DV_BT_DMT_1680X1050P60_RB, |
| 265 | V4L2_DV_BT_DMT_1680X1050P60, |
| 266 | V4L2_DV_BT_DMT_1792X1344P60, |
| 267 | V4L2_DV_BT_DMT_1856X1392P60, |
| 268 | V4L2_DV_BT_DMT_1920X1200P60_RB, |
Martin Bugge | 547ed54 | 2013-12-05 10:01:17 -0300 | [diff] [blame] | 269 | V4L2_DV_BT_DMT_1366X768P60_RB, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 270 | V4L2_DV_BT_DMT_1366X768P60, |
| 271 | V4L2_DV_BT_DMT_1920X1080P60, |
| 272 | { }, |
| 273 | }; |
| 274 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 275 | struct adv76xx_video_standards { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 276 | struct v4l2_dv_timings timings; |
| 277 | u8 vid_std; |
| 278 | u8 v_freq; |
| 279 | }; |
| 280 | |
| 281 | /* sorted by number of lines */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 282 | static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 283 | /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */ |
| 284 | { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 }, |
| 285 | { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 }, |
| 286 | { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 }, |
| 287 | { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 }, |
| 288 | { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 }, |
| 289 | { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 }, |
| 290 | { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 }, |
| 291 | { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 }, |
| 292 | /* TODO add 1920x1080P60_RB (CVT timing) */ |
| 293 | { }, |
| 294 | }; |
| 295 | |
| 296 | /* sorted by number of lines */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 297 | static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 298 | { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 }, |
| 299 | { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 }, |
| 300 | { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 }, |
| 301 | { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 }, |
| 302 | { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 }, |
| 303 | { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 }, |
| 304 | { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 }, |
| 305 | { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 }, |
| 306 | { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 }, |
| 307 | { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 }, |
| 308 | { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 }, |
| 309 | { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 }, |
| 310 | { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 }, |
| 311 | { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 }, |
| 312 | { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 }, |
| 313 | { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 }, |
| 314 | { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 }, |
| 315 | { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 }, |
| 316 | { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 }, |
| 317 | { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */ |
| 318 | /* TODO add 1600X1200P60_RB (not a DMT timing) */ |
| 319 | { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 }, |
| 320 | { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */ |
| 321 | { }, |
| 322 | }; |
| 323 | |
| 324 | /* sorted by number of lines */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 325 | static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 326 | { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, |
| 327 | { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 }, |
| 328 | { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 }, |
| 329 | { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 }, |
| 330 | { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 }, |
| 331 | { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 }, |
| 332 | { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 }, |
| 333 | { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 }, |
| 334 | { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 }, |
| 335 | { }, |
| 336 | }; |
| 337 | |
| 338 | /* sorted by number of lines */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 339 | static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 340 | { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 }, |
| 341 | { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 }, |
| 342 | { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 }, |
| 343 | { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 }, |
| 344 | { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 }, |
| 345 | { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 }, |
| 346 | { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 }, |
| 347 | { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 }, |
| 348 | { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 }, |
| 349 | { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 }, |
| 350 | { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 }, |
| 351 | { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 }, |
| 352 | { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 }, |
| 353 | { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 }, |
| 354 | { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 }, |
| 355 | { }, |
| 356 | }; |
| 357 | |
Hans Verkuil | 4851983 | 2015-05-07 10:37:57 -0300 | [diff] [blame] | 358 | static const struct v4l2_event adv76xx_ev_fmt = { |
| 359 | .type = V4L2_EVENT_SOURCE_CHANGE, |
| 360 | .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION, |
| 361 | }; |
| 362 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 363 | /* ----------------------------------------------------------------------- */ |
| 364 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 365 | static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 366 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 367 | return container_of(sd, struct adv76xx_state, sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 368 | } |
| 369 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 370 | static inline unsigned htotal(const struct v4l2_bt_timings *t) |
| 371 | { |
Hans Verkuil | eacf8f9 | 2013-07-29 08:40:59 -0300 | [diff] [blame] | 372 | return V4L2_DV_BT_FRAME_WIDTH(t); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 373 | } |
| 374 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 375 | static inline unsigned vtotal(const struct v4l2_bt_timings *t) |
| 376 | { |
Hans Verkuil | eacf8f9 | 2013-07-29 08:40:59 -0300 | [diff] [blame] | 377 | return V4L2_DV_BT_FRAME_HEIGHT(t); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 378 | } |
| 379 | |
| 380 | /* ----------------------------------------------------------------------- */ |
| 381 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 382 | static int adv76xx_read_check(struct adv76xx_state *state, |
| 383 | int client_page, u8 reg) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 384 | { |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 385 | struct i2c_client *client = state->i2c_clients[client_page]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 386 | int err; |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 387 | unsigned int val; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 388 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 389 | err = regmap_read(state->regmap[client_page], reg, &val); |
| 390 | |
| 391 | if (err) { |
| 392 | v4l_err(client, "error reading %02x, %02x\n", |
| 393 | client->addr, reg); |
| 394 | return err; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 395 | } |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 396 | return val; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 397 | } |
| 398 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 399 | /* adv76xx_write_block(): Write raw data with a maximum of I2C_SMBUS_BLOCK_MAX |
| 400 | * size to one or more registers. |
| 401 | * |
| 402 | * A value of zero will be returned on success, a negative errno will |
| 403 | * be returned in error cases. |
| 404 | */ |
| 405 | static int adv76xx_write_block(struct adv76xx_state *state, int client_page, |
| 406 | unsigned int init_reg, const void *val, |
| 407 | size_t val_len) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 408 | { |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 409 | struct regmap *regmap = state->regmap[client_page]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 410 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 411 | if (val_len > I2C_SMBUS_BLOCK_MAX) |
| 412 | val_len = I2C_SMBUS_BLOCK_MAX; |
| 413 | |
| 414 | return regmap_raw_write(regmap, init_reg, val, val_len); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 415 | } |
| 416 | |
| 417 | /* ----------------------------------------------------------------------- */ |
| 418 | |
| 419 | static inline int io_read(struct v4l2_subdev *sd, u8 reg) |
| 420 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 421 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 422 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 423 | return adv76xx_read_check(state, ADV76XX_PAGE_IO, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 427 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 428 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 429 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 430 | return regmap_write(state->regmap[ADV76XX_PAGE_IO], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 431 | } |
| 432 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 433 | static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 434 | { |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 435 | return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | static inline int avlink_read(struct v4l2_subdev *sd, u8 reg) |
| 439 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 440 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 441 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 442 | return adv76xx_read_check(state, ADV7604_PAGE_AVLINK, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 443 | } |
| 444 | |
| 445 | static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 446 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 447 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 448 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 449 | return regmap_write(state->regmap[ADV7604_PAGE_AVLINK], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | static inline int cec_read(struct v4l2_subdev *sd, u8 reg) |
| 453 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 454 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 455 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 456 | return adv76xx_read_check(state, ADV76XX_PAGE_CEC, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 460 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 461 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 462 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 463 | return regmap_write(state->regmap[ADV76XX_PAGE_CEC], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 464 | } |
| 465 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 466 | static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg) |
| 467 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 468 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 469 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 470 | return adv76xx_read_check(state, ADV76XX_PAGE_INFOFRAME, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 474 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 475 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 476 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 477 | return regmap_write(state->regmap[ADV76XX_PAGE_INFOFRAME], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 478 | } |
| 479 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 480 | static inline int afe_read(struct v4l2_subdev *sd, u8 reg) |
| 481 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 482 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 483 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 484 | return adv76xx_read_check(state, ADV76XX_PAGE_AFE, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 488 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 489 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 490 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 491 | return regmap_write(state->regmap[ADV76XX_PAGE_AFE], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 492 | } |
| 493 | |
| 494 | static inline int rep_read(struct v4l2_subdev *sd, u8 reg) |
| 495 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 496 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 497 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 498 | return adv76xx_read_check(state, ADV76XX_PAGE_REP, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 499 | } |
| 500 | |
| 501 | static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 502 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 503 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 504 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 505 | return regmap_write(state->regmap[ADV76XX_PAGE_REP], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 506 | } |
| 507 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 508 | static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 509 | { |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 510 | return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | static inline int edid_read(struct v4l2_subdev *sd, u8 reg) |
| 514 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 515 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 516 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 517 | return adv76xx_read_check(state, ADV76XX_PAGE_EDID, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 518 | } |
| 519 | |
| 520 | static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 521 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 522 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 523 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 524 | return regmap_write(state->regmap[ADV76XX_PAGE_EDID], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 525 | } |
| 526 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 527 | static inline int edid_write_block(struct v4l2_subdev *sd, |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 528 | unsigned int total_len, const u8 *val) |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 529 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 530 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 531 | int err = 0; |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 532 | int i = 0; |
| 533 | int len = 0; |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 534 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 535 | v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n", |
| 536 | __func__, total_len); |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 537 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 538 | while (!err && i < total_len) { |
| 539 | len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ? |
| 540 | I2C_SMBUS_BLOCK_MAX : |
| 541 | (total_len - i); |
| 542 | |
| 543 | err = adv76xx_write_block(state, ADV76XX_PAGE_EDID, |
| 544 | i, val + i, len); |
| 545 | i += len; |
| 546 | } |
| 547 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 548 | return err; |
| 549 | } |
| 550 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 551 | static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd) |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 552 | { |
| 553 | unsigned int i; |
| 554 | |
Uwe Kleine-König | 269bd13 | 2015-03-02 04:00:44 -0300 | [diff] [blame] | 555 | for (i = 0; i < state->info->num_dv_ports; ++i) |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 556 | gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i)); |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 557 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 558 | v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd); |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 559 | } |
| 560 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 561 | static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 562 | { |
| 563 | struct delayed_work *dwork = to_delayed_work(work); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 564 | struct adv76xx_state *state = container_of(dwork, struct adv76xx_state, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 565 | delayed_work_enable_hotplug); |
| 566 | struct v4l2_subdev *sd = &state->sd; |
| 567 | |
| 568 | v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__); |
| 569 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 570 | adv76xx_set_hpd(state, state->edid.present); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 571 | } |
| 572 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 573 | static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg) |
| 574 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 575 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 576 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 577 | return adv76xx_read_check(state, ADV76XX_PAGE_HDMI, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 578 | } |
| 579 | |
Laurent Pinchart | 51182a9 | 2014-01-08 19:30:37 -0300 | [diff] [blame] | 580 | static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask) |
| 581 | { |
| 582 | return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask; |
| 583 | } |
| 584 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 585 | static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 586 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 587 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 588 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 589 | return regmap_write(state->regmap[ADV76XX_PAGE_HDMI], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 590 | } |
| 591 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 592 | static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 593 | { |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 594 | return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 595 | } |
| 596 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 597 | static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 598 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 599 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 600 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 601 | return regmap_write(state->regmap[ADV76XX_PAGE_TEST], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 602 | } |
| 603 | |
| 604 | static inline int cp_read(struct v4l2_subdev *sd, u8 reg) |
| 605 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 606 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 607 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 608 | return adv76xx_read_check(state, ADV76XX_PAGE_CP, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 609 | } |
| 610 | |
Laurent Pinchart | 51182a9 | 2014-01-08 19:30:37 -0300 | [diff] [blame] | 611 | static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask) |
| 612 | { |
| 613 | return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask; |
| 614 | } |
| 615 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 616 | static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 617 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 618 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 619 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 620 | return regmap_write(state->regmap[ADV76XX_PAGE_CP], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 621 | } |
| 622 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 623 | static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 624 | { |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 625 | return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 626 | } |
| 627 | |
| 628 | static inline int vdp_read(struct v4l2_subdev *sd, u8 reg) |
| 629 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 630 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 631 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 632 | return adv76xx_read_check(state, ADV7604_PAGE_VDP, reg); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 633 | } |
| 634 | |
| 635 | static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val) |
| 636 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 637 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 638 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 639 | return regmap_write(state->regmap[ADV7604_PAGE_VDP], reg, val); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 640 | } |
| 641 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 642 | #define ADV76XX_REG(page, offset) (((page) << 8) | (offset)) |
| 643 | #define ADV76XX_REG_SEQ_TERM 0xffff |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 644 | |
| 645 | #ifdef CONFIG_VIDEO_ADV_DEBUG |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 646 | static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 647 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 648 | struct adv76xx_state *state = to_state(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 649 | unsigned int page = reg >> 8; |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 650 | unsigned int val; |
| 651 | int err; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 652 | |
| 653 | if (!(BIT(page) & state->info->page_mask)) |
| 654 | return -EINVAL; |
| 655 | |
| 656 | reg &= 0xff; |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 657 | err = regmap_read(state->regmap[page], reg, &val); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 658 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 659 | return err ? err : val; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 660 | } |
| 661 | #endif |
| 662 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 663 | static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 664 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 665 | struct adv76xx_state *state = to_state(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 666 | unsigned int page = reg >> 8; |
| 667 | |
| 668 | if (!(BIT(page) & state->info->page_mask)) |
| 669 | return -EINVAL; |
| 670 | |
| 671 | reg &= 0xff; |
| 672 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 673 | return regmap_write(state->regmap[page], reg, val); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 674 | } |
| 675 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 676 | static void adv76xx_write_reg_seq(struct v4l2_subdev *sd, |
| 677 | const struct adv76xx_reg_seq *reg_seq) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 678 | { |
| 679 | unsigned int i; |
| 680 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 681 | for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++) |
| 682 | adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 683 | } |
| 684 | |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 685 | /* ----------------------------------------------------------------------------- |
| 686 | * Format helpers |
| 687 | */ |
| 688 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 689 | static const struct adv76xx_format_info adv7604_formats[] = { |
| 690 | { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false, |
| 691 | ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 692 | { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 693 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 694 | { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 695 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 696 | { MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 697 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 698 | { MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 699 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 700 | { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 701 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 702 | { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 703 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 704 | { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 705 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 706 | { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 707 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 708 | { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 709 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 710 | { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 711 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 712 | { MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 713 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 714 | { MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 715 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 716 | { MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 717 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 718 | { MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 719 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT }, |
| 720 | { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 721 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 722 | { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 723 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 724 | { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 725 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 726 | { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 727 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 728 | }; |
| 729 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 730 | static const struct adv76xx_format_info adv7611_formats[] = { |
| 731 | { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false, |
| 732 | ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 733 | { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 734 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 735 | { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 736 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 737 | { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 738 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 739 | { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 740 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 741 | { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 742 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 743 | { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 744 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 745 | { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 746 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 747 | { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 748 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 749 | { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 750 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 751 | { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 752 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 753 | { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 754 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
| 755 | { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 756 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT }, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 757 | }; |
| 758 | |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 759 | static const struct adv76xx_format_info adv7612_formats[] = { |
| 760 | { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false, |
| 761 | ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 762 | { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 763 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 764 | { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 765 | ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 766 | { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false, |
| 767 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 768 | { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true, |
| 769 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 770 | { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false, |
| 771 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 772 | { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true, |
| 773 | ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT }, |
| 774 | }; |
| 775 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 776 | static const struct adv76xx_format_info * |
| 777 | adv76xx_format_info(struct adv76xx_state *state, u32 code) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 778 | { |
| 779 | unsigned int i; |
| 780 | |
| 781 | for (i = 0; i < state->info->nformats; ++i) { |
| 782 | if (state->info->formats[i].code == code) |
| 783 | return &state->info->formats[i]; |
| 784 | } |
| 785 | |
| 786 | return NULL; |
| 787 | } |
| 788 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 789 | /* ----------------------------------------------------------------------- */ |
| 790 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 791 | static inline bool is_analog_input(struct v4l2_subdev *sd) |
| 792 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 793 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 794 | |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 795 | return state->selected_input == ADV7604_PAD_VGA_RGB || |
| 796 | state->selected_input == ADV7604_PAD_VGA_COMP; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 797 | } |
| 798 | |
| 799 | static inline bool is_digital_input(struct v4l2_subdev *sd) |
| 800 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 801 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 802 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 803 | return state->selected_input == ADV76XX_PAD_HDMI_PORT_A || |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 804 | state->selected_input == ADV7604_PAD_HDMI_PORT_B || |
| 805 | state->selected_input == ADV7604_PAD_HDMI_PORT_C || |
| 806 | state->selected_input == ADV7604_PAD_HDMI_PORT_D; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 807 | } |
| 808 | |
| 809 | /* ----------------------------------------------------------------------- */ |
| 810 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 811 | #ifdef CONFIG_VIDEO_ADV_DEBUG |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 812 | static void adv76xx_inv_register(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 813 | { |
| 814 | v4l2_info(sd, "0x000-0x0ff: IO Map\n"); |
| 815 | v4l2_info(sd, "0x100-0x1ff: AVLink Map\n"); |
| 816 | v4l2_info(sd, "0x200-0x2ff: CEC Map\n"); |
| 817 | v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n"); |
| 818 | v4l2_info(sd, "0x400-0x4ff: ESDP Map\n"); |
| 819 | v4l2_info(sd, "0x500-0x5ff: DPP Map\n"); |
| 820 | v4l2_info(sd, "0x600-0x6ff: AFE Map\n"); |
| 821 | v4l2_info(sd, "0x700-0x7ff: Repeater Map\n"); |
| 822 | v4l2_info(sd, "0x800-0x8ff: EDID Map\n"); |
| 823 | v4l2_info(sd, "0x900-0x9ff: HDMI Map\n"); |
| 824 | v4l2_info(sd, "0xa00-0xaff: Test Map\n"); |
| 825 | v4l2_info(sd, "0xb00-0xbff: CP Map\n"); |
| 826 | v4l2_info(sd, "0xc00-0xcff: VDP Map\n"); |
| 827 | } |
| 828 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 829 | static int adv76xx_g_register(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 830 | struct v4l2_dbg_register *reg) |
| 831 | { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 832 | int ret; |
| 833 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 834 | ret = adv76xx_read_reg(sd, reg->reg); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 835 | if (ret < 0) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 836 | v4l2_info(sd, "Register %03llx not supported\n", reg->reg); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 837 | adv76xx_inv_register(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 838 | return ret; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 839 | } |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 840 | |
| 841 | reg->size = 1; |
| 842 | reg->val = ret; |
| 843 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 844 | return 0; |
| 845 | } |
| 846 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 847 | static int adv76xx_s_register(struct v4l2_subdev *sd, |
Hans Verkuil | 977ba3b | 2013-03-24 08:28:46 -0300 | [diff] [blame] | 848 | const struct v4l2_dbg_register *reg) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 849 | { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 850 | int ret; |
Hans Verkuil | 1577461 | 2013-12-10 10:02:43 -0300 | [diff] [blame] | 851 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 852 | ret = adv76xx_write_reg(sd, reg->reg, reg->val); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 853 | if (ret < 0) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 854 | v4l2_info(sd, "Register %03llx not supported\n", reg->reg); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 855 | adv76xx_inv_register(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 856 | return ret; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 857 | } |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 858 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 859 | return 0; |
| 860 | } |
| 861 | #endif |
| 862 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 863 | static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd) |
| 864 | { |
| 865 | u8 value = io_read(sd, 0x6f); |
| 866 | |
| 867 | return ((value & 0x10) >> 4) |
| 868 | | ((value & 0x08) >> 2) |
| 869 | | ((value & 0x04) << 0) |
| 870 | | ((value & 0x02) << 2); |
| 871 | } |
| 872 | |
| 873 | static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd) |
| 874 | { |
| 875 | u8 value = io_read(sd, 0x6f); |
| 876 | |
| 877 | return value & 1; |
| 878 | } |
| 879 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 880 | static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 881 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 882 | struct adv76xx_state *state = to_state(sd); |
| 883 | const struct adv76xx_chip_info *info = state->info; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 884 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 885 | return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 886 | info->read_cable_det(sd)); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 887 | } |
| 888 | |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 889 | static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd, |
| 890 | u8 prim_mode, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 891 | const struct adv76xx_video_standards *predef_vid_timings, |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 892 | const struct v4l2_dv_timings *timings) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 893 | { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 894 | int i; |
| 895 | |
| 896 | for (i = 0; predef_vid_timings[i].timings.bt.width; i++) { |
Hans Verkuil | ef1ed8f | 2013-08-15 08:28:47 -0300 | [diff] [blame] | 897 | if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings, |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 898 | is_digital_input(sd) ? 250000 : 1000000)) |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 899 | continue; |
| 900 | io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */ |
| 901 | io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + |
| 902 | prim_mode); /* v_freq and prim mode */ |
| 903 | return 0; |
| 904 | } |
| 905 | |
| 906 | return -1; |
| 907 | } |
| 908 | |
| 909 | static int configure_predefined_video_timings(struct v4l2_subdev *sd, |
| 910 | struct v4l2_dv_timings *timings) |
| 911 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 912 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 913 | int err; |
| 914 | |
| 915 | v4l2_dbg(1, debug, sd, "%s", __func__); |
| 916 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 917 | if (adv76xx_has_afe(state)) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 918 | /* reset to default values */ |
| 919 | io_write(sd, 0x16, 0x43); |
| 920 | io_write(sd, 0x17, 0x5a); |
| 921 | } |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 922 | /* disable embedded syncs for auto graphics mode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 923 | cp_write_clr_set(sd, 0x81, 0x10, 0x00); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 924 | cp_write(sd, 0x8f, 0x00); |
| 925 | cp_write(sd, 0x90, 0x00); |
| 926 | cp_write(sd, 0xa2, 0x00); |
| 927 | cp_write(sd, 0xa3, 0x00); |
| 928 | cp_write(sd, 0xa4, 0x00); |
| 929 | cp_write(sd, 0xa5, 0x00); |
| 930 | cp_write(sd, 0xa6, 0x00); |
| 931 | cp_write(sd, 0xa7, 0x00); |
| 932 | cp_write(sd, 0xab, 0x00); |
| 933 | cp_write(sd, 0xac, 0x00); |
| 934 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 935 | if (is_analog_input(sd)) { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 936 | err = find_and_set_predefined_video_timings(sd, |
| 937 | 0x01, adv7604_prim_mode_comp, timings); |
| 938 | if (err) |
| 939 | err = find_and_set_predefined_video_timings(sd, |
| 940 | 0x02, adv7604_prim_mode_gr, timings); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 941 | } else if (is_digital_input(sd)) { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 942 | err = find_and_set_predefined_video_timings(sd, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 943 | 0x05, adv76xx_prim_mode_hdmi_comp, timings); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 944 | if (err) |
| 945 | err = find_and_set_predefined_video_timings(sd, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 946 | 0x06, adv76xx_prim_mode_hdmi_gr, timings); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 947 | } else { |
| 948 | v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n", |
| 949 | __func__, state->selected_input); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 950 | err = -1; |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 951 | } |
| 952 | |
| 953 | |
| 954 | return err; |
| 955 | } |
| 956 | |
| 957 | static void configure_custom_video_timings(struct v4l2_subdev *sd, |
| 958 | const struct v4l2_bt_timings *bt) |
| 959 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 960 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 961 | u32 width = htotal(bt); |
| 962 | u32 height = vtotal(bt); |
| 963 | u16 cp_start_sav = bt->hsync + bt->hbackporch - 4; |
| 964 | u16 cp_start_eav = width - bt->hfrontporch; |
| 965 | u16 cp_start_vbi = height - bt->vfrontporch; |
| 966 | u16 cp_end_vbi = bt->vsync + bt->vbackporch; |
| 967 | u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ? |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 968 | ((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0; |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 969 | const u8 pll[2] = { |
| 970 | 0xc0 | ((width >> 8) & 0x1f), |
| 971 | width & 0xff |
| 972 | }; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 973 | |
| 974 | v4l2_dbg(2, debug, sd, "%s\n", __func__); |
| 975 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 976 | if (is_analog_input(sd)) { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 977 | /* auto graphics */ |
| 978 | io_write(sd, 0x00, 0x07); /* video std */ |
| 979 | io_write(sd, 0x01, 0x02); /* prim mode */ |
| 980 | /* enable embedded syncs for auto graphics mode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 981 | cp_write_clr_set(sd, 0x81, 0x10, 0x10); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 982 | |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 983 | /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 984 | /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */ |
| 985 | /* IO-map reg. 0x16 and 0x17 should be written in sequence */ |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 986 | if (regmap_raw_write(state->regmap[ADV76XX_PAGE_IO], |
| 987 | 0x16, pll, 2)) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 988 | v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n"); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 989 | |
| 990 | /* active video - horizontal timing */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 991 | cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 992 | cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 993 | ((cp_start_eav >> 8) & 0x0f)); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 994 | cp_write(sd, 0xa4, cp_start_eav & 0xff); |
| 995 | |
| 996 | /* active video - vertical timing */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 997 | cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 998 | cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 999 | ((cp_end_vbi >> 8) & 0xf)); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1000 | cp_write(sd, 0xa7, cp_end_vbi & 0xff); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1001 | } else if (is_digital_input(sd)) { |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1002 | /* set default prim_mode/vid_std for HDMI |
Jonathan McCrohan | 39c1cb2 | 2013-10-20 21:34:01 -0300 | [diff] [blame] | 1003 | according to [REF_03, c. 4.2] */ |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1004 | io_write(sd, 0x00, 0x02); /* video std */ |
| 1005 | io_write(sd, 0x01, 0x06); /* prim mode */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1006 | } else { |
| 1007 | v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n", |
| 1008 | __func__, state->selected_input); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1009 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1010 | |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1011 | cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7); |
| 1012 | cp_write(sd, 0x90, ch1_fr_ll & 0xff); |
| 1013 | cp_write(sd, 0xab, (height >> 4) & 0xff); |
| 1014 | cp_write(sd, 0xac, (height & 0x0f) << 4); |
| 1015 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1016 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1017 | static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c) |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1018 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1019 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1020 | u8 offset_buf[4]; |
| 1021 | |
| 1022 | if (auto_offset) { |
| 1023 | offset_a = 0x3ff; |
| 1024 | offset_b = 0x3ff; |
| 1025 | offset_c = 0x3ff; |
| 1026 | } |
| 1027 | |
| 1028 | v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n", |
| 1029 | __func__, auto_offset ? "Auto" : "Manual", |
| 1030 | offset_a, offset_b, offset_c); |
| 1031 | |
| 1032 | offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4); |
| 1033 | offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6); |
| 1034 | offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8); |
| 1035 | offset_buf[3] = offset_c & 0x0ff; |
| 1036 | |
| 1037 | /* Registers must be written in this order with no i2c access in between */ |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 1038 | if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP], |
| 1039 | 0x77, offset_buf, 4)) |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1040 | v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__); |
| 1041 | } |
| 1042 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1043 | static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c) |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1044 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1045 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1046 | u8 gain_buf[4]; |
| 1047 | u8 gain_man = 1; |
| 1048 | u8 agc_mode_man = 1; |
| 1049 | |
| 1050 | if (auto_gain) { |
| 1051 | gain_man = 0; |
| 1052 | agc_mode_man = 0; |
| 1053 | gain_a = 0x100; |
| 1054 | gain_b = 0x100; |
| 1055 | gain_c = 0x100; |
| 1056 | } |
| 1057 | |
| 1058 | v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n", |
| 1059 | __func__, auto_gain ? "Auto" : "Manual", |
| 1060 | gain_a, gain_b, gain_c); |
| 1061 | |
| 1062 | gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4)); |
| 1063 | gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6)); |
| 1064 | gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8)); |
| 1065 | gain_buf[3] = ((gain_c & 0x0ff)); |
| 1066 | |
| 1067 | /* Registers must be written in this order with no i2c access in between */ |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 1068 | if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP], |
| 1069 | 0x73, gain_buf, 4)) |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1070 | v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__); |
| 1071 | } |
| 1072 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1073 | static void set_rgb_quantization_range(struct v4l2_subdev *sd) |
| 1074 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1075 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1076 | bool rgb_output = io_read(sd, 0x02) & 0x02; |
| 1077 | bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1078 | |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1079 | v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n", |
| 1080 | __func__, state->rgb_quantization_range, |
| 1081 | rgb_output, hdmi_signal); |
| 1082 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1083 | adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0); |
| 1084 | adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0); |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1085 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1086 | switch (state->rgb_quantization_range) { |
| 1087 | case V4L2_DV_RGB_RANGE_AUTO: |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 1088 | if (state->selected_input == ADV7604_PAD_VGA_RGB) { |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1089 | /* Receiving analog RGB signal |
| 1090 | * Set RGB full range (0-255) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1091 | io_write_clr_set(sd, 0x02, 0xf0, 0x10); |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1092 | break; |
| 1093 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1094 | |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 1095 | if (state->selected_input == ADV7604_PAD_VGA_COMP) { |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1096 | /* Receiving analog YPbPr signal |
| 1097 | * Set automode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1098 | io_write_clr_set(sd, 0x02, 0xf0, 0xf0); |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1099 | break; |
| 1100 | } |
| 1101 | |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1102 | if (hdmi_signal) { |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1103 | /* Receiving HDMI signal |
| 1104 | * Set automode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1105 | io_write_clr_set(sd, 0x02, 0xf0, 0xf0); |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1106 | break; |
| 1107 | } |
| 1108 | |
| 1109 | /* Receiving DVI-D signal |
| 1110 | * ADV7604 selects RGB limited range regardless of |
| 1111 | * input format (CE/IT) in automatic mode */ |
Hans Verkuil | 680fee0 | 2015-03-20 14:05:05 -0300 | [diff] [blame] | 1112 | if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) { |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1113 | /* RGB limited range (16-235) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1114 | io_write_clr_set(sd, 0x02, 0xf0, 0x00); |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 1115 | } else { |
| 1116 | /* RGB full range (0-255) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1117 | io_write_clr_set(sd, 0x02, 0xf0, 0x10); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1118 | |
| 1119 | if (is_digital_input(sd) && rgb_output) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1120 | adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1121 | } else { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1122 | adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0); |
| 1123 | adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1124 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1125 | } |
| 1126 | break; |
| 1127 | case V4L2_DV_RGB_RANGE_LIMITED: |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 1128 | if (state->selected_input == ADV7604_PAD_VGA_COMP) { |
Mats Randgaard | d261e84 | 2013-12-05 10:17:15 -0300 | [diff] [blame] | 1129 | /* YCrCb limited range (16-235) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1130 | io_write_clr_set(sd, 0x02, 0xf0, 0x20); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1131 | break; |
Mats Randgaard | d261e84 | 2013-12-05 10:17:15 -0300 | [diff] [blame] | 1132 | } |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1133 | |
| 1134 | /* RGB limited range (16-235) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1135 | io_write_clr_set(sd, 0x02, 0xf0, 0x00); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1136 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1137 | break; |
| 1138 | case V4L2_DV_RGB_RANGE_FULL: |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 1139 | if (state->selected_input == ADV7604_PAD_VGA_COMP) { |
Mats Randgaard | d261e84 | 2013-12-05 10:17:15 -0300 | [diff] [blame] | 1140 | /* YCrCb full range (0-255) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1141 | io_write_clr_set(sd, 0x02, 0xf0, 0x60); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1142 | break; |
| 1143 | } |
| 1144 | |
| 1145 | /* RGB full range (0-255) */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1146 | io_write_clr_set(sd, 0x02, 0xf0, 0x10); |
Mats Randgaard | 5c6c634 | 2013-12-05 10:39:04 -0300 | [diff] [blame] | 1147 | |
| 1148 | if (is_analog_input(sd) || hdmi_signal) |
| 1149 | break; |
| 1150 | |
| 1151 | /* Adjust gain/offset for DVI-D signals only */ |
| 1152 | if (rgb_output) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1153 | adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40); |
Mats Randgaard | d261e84 | 2013-12-05 10:17:15 -0300 | [diff] [blame] | 1154 | } else { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1155 | adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0); |
| 1156 | adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70); |
Mats Randgaard | d261e84 | 2013-12-05 10:17:15 -0300 | [diff] [blame] | 1157 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1158 | break; |
| 1159 | } |
| 1160 | } |
| 1161 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1162 | static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1163 | { |
Laurent Pinchart | c269887 | 2014-01-30 15:16:03 -0300 | [diff] [blame] | 1164 | struct v4l2_subdev *sd = |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1165 | &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd; |
Laurent Pinchart | c269887 | 2014-01-30 15:16:03 -0300 | [diff] [blame] | 1166 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1167 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1168 | |
| 1169 | switch (ctrl->id) { |
| 1170 | case V4L2_CID_BRIGHTNESS: |
| 1171 | cp_write(sd, 0x3c, ctrl->val); |
| 1172 | return 0; |
| 1173 | case V4L2_CID_CONTRAST: |
| 1174 | cp_write(sd, 0x3a, ctrl->val); |
| 1175 | return 0; |
| 1176 | case V4L2_CID_SATURATION: |
| 1177 | cp_write(sd, 0x3b, ctrl->val); |
| 1178 | return 0; |
| 1179 | case V4L2_CID_HUE: |
| 1180 | cp_write(sd, 0x3d, ctrl->val); |
| 1181 | return 0; |
| 1182 | case V4L2_CID_DV_RX_RGB_RANGE: |
| 1183 | state->rgb_quantization_range = ctrl->val; |
| 1184 | set_rgb_quantization_range(sd); |
| 1185 | return 0; |
| 1186 | case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE: |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1187 | if (!adv76xx_has_afe(state)) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1188 | return -EINVAL; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1189 | /* Set the analog sampling phase. This is needed to find the |
| 1190 | best sampling phase for analog video: an application or |
| 1191 | driver has to try a number of phases and analyze the picture |
| 1192 | quality before settling on the best performing phase. */ |
| 1193 | afe_write(sd, 0xc8, ctrl->val); |
| 1194 | return 0; |
| 1195 | case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL: |
| 1196 | /* Use the default blue color for free running mode, |
| 1197 | or supply your own. */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1198 | cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1199 | return 0; |
| 1200 | case V4L2_CID_ADV_RX_FREE_RUN_COLOR: |
| 1201 | cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16); |
| 1202 | cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8); |
| 1203 | cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff)); |
| 1204 | return 0; |
| 1205 | } |
| 1206 | return -EINVAL; |
| 1207 | } |
| 1208 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1209 | /* ----------------------------------------------------------------------- */ |
| 1210 | |
| 1211 | static inline bool no_power(struct v4l2_subdev *sd) |
| 1212 | { |
| 1213 | /* Entire chip or CP powered off */ |
| 1214 | return io_read(sd, 0x0c) & 0x24; |
| 1215 | } |
| 1216 | |
| 1217 | static inline bool no_signal_tmds(struct v4l2_subdev *sd) |
| 1218 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1219 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1220 | |
| 1221 | return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input)); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | static inline bool no_lock_tmds(struct v4l2_subdev *sd) |
| 1225 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1226 | struct adv76xx_state *state = to_state(sd); |
| 1227 | const struct adv76xx_chip_info *info = state->info; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1228 | |
| 1229 | return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1230 | } |
| 1231 | |
Martin Bugge | bb88f32 | 2013-08-14 08:52:46 -0300 | [diff] [blame] | 1232 | static inline bool is_hdmi(struct v4l2_subdev *sd) |
| 1233 | { |
| 1234 | return hdmi_read(sd, 0x05) & 0x80; |
| 1235 | } |
| 1236 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1237 | static inline bool no_lock_sspd(struct v4l2_subdev *sd) |
| 1238 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1239 | struct adv76xx_state *state = to_state(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1240 | |
| 1241 | /* |
| 1242 | * Chips without a AFE don't expose registers for the SSPD, so just assume |
| 1243 | * that we have a lock. |
| 1244 | */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1245 | if (adv76xx_has_afe(state)) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1246 | return false; |
| 1247 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1248 | /* TODO channel 2 */ |
| 1249 | return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0); |
| 1250 | } |
| 1251 | |
| 1252 | static inline bool no_lock_stdi(struct v4l2_subdev *sd) |
| 1253 | { |
| 1254 | /* TODO channel 2 */ |
| 1255 | return !(cp_read(sd, 0xb1) & 0x80); |
| 1256 | } |
| 1257 | |
| 1258 | static inline bool no_signal(struct v4l2_subdev *sd) |
| 1259 | { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1260 | bool ret; |
| 1261 | |
| 1262 | ret = no_power(sd); |
| 1263 | |
| 1264 | ret |= no_lock_stdi(sd); |
| 1265 | ret |= no_lock_sspd(sd); |
| 1266 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1267 | if (is_digital_input(sd)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1268 | ret |= no_lock_tmds(sd); |
| 1269 | ret |= no_signal_tmds(sd); |
| 1270 | } |
| 1271 | |
| 1272 | return ret; |
| 1273 | } |
| 1274 | |
| 1275 | static inline bool no_lock_cp(struct v4l2_subdev *sd) |
| 1276 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1277 | struct adv76xx_state *state = to_state(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1278 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1279 | if (!adv76xx_has_afe(state)) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1280 | return false; |
| 1281 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1282 | /* CP has detected a non standard number of lines on the incoming |
| 1283 | video compared to what it is configured to receive by s_dv_timings */ |
| 1284 | return io_read(sd, 0x12) & 0x01; |
| 1285 | } |
| 1286 | |
jean-michel.hautbois@vodalys.com | 5851462 | 2015-02-06 11:37:58 -0300 | [diff] [blame] | 1287 | static inline bool in_free_run(struct v4l2_subdev *sd) |
| 1288 | { |
| 1289 | return cp_read(sd, 0xff) & 0x10; |
| 1290 | } |
| 1291 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1292 | static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1293 | { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1294 | *status = 0; |
| 1295 | *status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0; |
| 1296 | *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0; |
jean-michel.hautbois@vodalys.com | 5851462 | 2015-02-06 11:37:58 -0300 | [diff] [blame] | 1297 | if (!in_free_run(sd) && no_lock_cp(sd)) |
| 1298 | *status |= is_digital_input(sd) ? |
| 1299 | V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1300 | |
| 1301 | v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status); |
| 1302 | |
| 1303 | return 0; |
| 1304 | } |
| 1305 | |
| 1306 | /* ----------------------------------------------------------------------- */ |
| 1307 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1308 | struct stdi_readback { |
| 1309 | u16 bl, lcf, lcvs; |
| 1310 | u8 hs_pol, vs_pol; |
| 1311 | bool interlaced; |
| 1312 | }; |
| 1313 | |
| 1314 | static int stdi2dv_timings(struct v4l2_subdev *sd, |
| 1315 | struct stdi_readback *stdi, |
| 1316 | struct v4l2_dv_timings *timings) |
| 1317 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1318 | struct adv76xx_state *state = to_state(sd); |
| 1319 | u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1320 | u32 pix_clk; |
| 1321 | int i; |
| 1322 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1323 | for (i = 0; adv76xx_timings[i].bt.height; i++) { |
| 1324 | if (vtotal(&adv76xx_timings[i].bt) != stdi->lcf + 1) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1325 | continue; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1326 | if (adv76xx_timings[i].bt.vsync != stdi->lcvs) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1327 | continue; |
| 1328 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1329 | pix_clk = hfreq * htotal(&adv76xx_timings[i].bt); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1330 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1331 | if ((pix_clk < adv76xx_timings[i].bt.pixelclock + 1000000) && |
| 1332 | (pix_clk > adv76xx_timings[i].bt.pixelclock - 1000000)) { |
| 1333 | *timings = adv76xx_timings[i]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1334 | return 0; |
| 1335 | } |
| 1336 | } |
| 1337 | |
Prashant Laddha | 5fea1bb | 2015-06-10 13:51:42 -0300 | [diff] [blame] | 1338 | if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1339 | (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) | |
| 1340 | (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0), |
Prashant Laddha | 061ddda | 2015-05-22 02:27:34 -0300 | [diff] [blame] | 1341 | false, timings)) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1342 | return 0; |
| 1343 | if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs, |
| 1344 | (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) | |
| 1345 | (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0), |
Prashant Laddha | 061ddda | 2015-05-22 02:27:34 -0300 | [diff] [blame] | 1346 | false, state->aspect_ratio, timings)) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1347 | return 0; |
| 1348 | |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1349 | v4l2_dbg(2, debug, sd, |
| 1350 | "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n", |
| 1351 | __func__, stdi->lcvs, stdi->lcf, stdi->bl, |
| 1352 | stdi->hs_pol, stdi->vs_pol); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1353 | return -1; |
| 1354 | } |
| 1355 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1356 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1357 | static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi) |
| 1358 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1359 | struct adv76xx_state *state = to_state(sd); |
| 1360 | const struct adv76xx_chip_info *info = state->info; |
Laurent Pinchart | 4a2ccdd | 2014-01-08 20:26:55 -0300 | [diff] [blame] | 1361 | u8 polarity; |
| 1362 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1363 | if (no_lock_stdi(sd) || no_lock_sspd(sd)) { |
| 1364 | v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__); |
| 1365 | return -1; |
| 1366 | } |
| 1367 | |
| 1368 | /* read STDI */ |
Laurent Pinchart | 51182a9 | 2014-01-08 19:30:37 -0300 | [diff] [blame] | 1369 | stdi->bl = cp_read16(sd, 0xb1, 0x3fff); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1370 | stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1371 | stdi->lcvs = cp_read(sd, 0xb3) >> 3; |
| 1372 | stdi->interlaced = io_read(sd, 0x12) & 0x10; |
| 1373 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1374 | if (adv76xx_has_afe(state)) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1375 | /* read SSPD */ |
| 1376 | polarity = cp_read(sd, 0xb5); |
| 1377 | if ((polarity & 0x03) == 0x01) { |
| 1378 | stdi->hs_pol = polarity & 0x10 |
| 1379 | ? (polarity & 0x08 ? '+' : '-') : 'x'; |
| 1380 | stdi->vs_pol = polarity & 0x40 |
| 1381 | ? (polarity & 0x20 ? '+' : '-') : 'x'; |
| 1382 | } else { |
| 1383 | stdi->hs_pol = 'x'; |
| 1384 | stdi->vs_pol = 'x'; |
| 1385 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1386 | } else { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1387 | polarity = hdmi_read(sd, 0x05); |
| 1388 | stdi->hs_pol = polarity & 0x20 ? '+' : '-'; |
| 1389 | stdi->vs_pol = polarity & 0x10 ? '+' : '-'; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1390 | } |
| 1391 | |
| 1392 | if (no_lock_stdi(sd) || no_lock_sspd(sd)) { |
| 1393 | v4l2_dbg(2, debug, sd, |
| 1394 | "%s: signal lost during readout of STDI/SSPD\n", __func__); |
| 1395 | return -1; |
| 1396 | } |
| 1397 | |
| 1398 | if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) { |
| 1399 | v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__); |
| 1400 | memset(stdi, 0, sizeof(struct stdi_readback)); |
| 1401 | return -1; |
| 1402 | } |
| 1403 | |
| 1404 | v4l2_dbg(2, debug, sd, |
| 1405 | "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n", |
| 1406 | __func__, stdi->lcf, stdi->bl, stdi->lcvs, |
| 1407 | stdi->hs_pol, stdi->vs_pol, |
| 1408 | stdi->interlaced ? "interlaced" : "progressive"); |
| 1409 | |
| 1410 | return 0; |
| 1411 | } |
| 1412 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1413 | static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1414 | struct v4l2_enum_dv_timings *timings) |
| 1415 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1416 | struct adv76xx_state *state = to_state(sd); |
Laurent Pinchart | afec559 | 2014-01-29 10:09:41 -0300 | [diff] [blame] | 1417 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1418 | if (timings->index >= ARRAY_SIZE(adv76xx_timings) - 1) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1419 | return -EINVAL; |
Laurent Pinchart | afec559 | 2014-01-29 10:09:41 -0300 | [diff] [blame] | 1420 | |
| 1421 | if (timings->pad >= state->source_pad) |
| 1422 | return -EINVAL; |
| 1423 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1424 | memset(timings->reserved, 0, sizeof(timings->reserved)); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1425 | timings->timings = adv76xx_timings[timings->index]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1426 | return 0; |
| 1427 | } |
| 1428 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1429 | static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd, |
Laurent Pinchart | 7515e09 | 2014-01-31 08:51:18 -0300 | [diff] [blame] | 1430 | struct v4l2_dv_timings_cap *cap) |
Laurent Pinchart | afec559 | 2014-01-29 10:09:41 -0300 | [diff] [blame] | 1431 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1432 | struct adv76xx_state *state = to_state(sd); |
Laurent Pinchart | 7515e09 | 2014-01-31 08:51:18 -0300 | [diff] [blame] | 1433 | |
| 1434 | if (cap->pad >= state->source_pad) |
| 1435 | return -EINVAL; |
| 1436 | |
Laurent Pinchart | afec559 | 2014-01-29 10:09:41 -0300 | [diff] [blame] | 1437 | cap->type = V4L2_DV_BT_656_1120; |
| 1438 | cap->bt.max_width = 1920; |
| 1439 | cap->bt.max_height = 1200; |
| 1440 | cap->bt.min_pixelclock = 25000000; |
| 1441 | |
Laurent Pinchart | 7515e09 | 2014-01-31 08:51:18 -0300 | [diff] [blame] | 1442 | switch (cap->pad) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1443 | case ADV76XX_PAD_HDMI_PORT_A: |
Laurent Pinchart | afec559 | 2014-01-29 10:09:41 -0300 | [diff] [blame] | 1444 | case ADV7604_PAD_HDMI_PORT_B: |
| 1445 | case ADV7604_PAD_HDMI_PORT_C: |
| 1446 | case ADV7604_PAD_HDMI_PORT_D: |
| 1447 | cap->bt.max_pixelclock = 225000000; |
| 1448 | break; |
| 1449 | case ADV7604_PAD_VGA_RGB: |
| 1450 | case ADV7604_PAD_VGA_COMP: |
| 1451 | default: |
| 1452 | cap->bt.max_pixelclock = 170000000; |
| 1453 | break; |
| 1454 | } |
| 1455 | |
| 1456 | cap->bt.standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT | |
| 1457 | V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT; |
| 1458 | cap->bt.capabilities = V4L2_DV_BT_CAP_PROGRESSIVE | |
| 1459 | V4L2_DV_BT_CAP_REDUCED_BLANKING | V4L2_DV_BT_CAP_CUSTOM; |
| 1460 | return 0; |
| 1461 | } |
| 1462 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1463 | /* Fill the optional fields .standards and .flags in struct v4l2_dv_timings |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1464 | if the format is listed in adv76xx_timings[] */ |
| 1465 | static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1466 | struct v4l2_dv_timings *timings) |
| 1467 | { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1468 | int i; |
| 1469 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1470 | for (i = 0; adv76xx_timings[i].bt.width; i++) { |
| 1471 | if (v4l2_match_dv_timings(timings, &adv76xx_timings[i], |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1472 | is_digital_input(sd) ? 250000 : 1000000)) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1473 | *timings = adv76xx_timings[i]; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1474 | break; |
| 1475 | } |
| 1476 | } |
| 1477 | } |
| 1478 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1479 | static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd) |
| 1480 | { |
| 1481 | unsigned int freq; |
| 1482 | int a, b; |
| 1483 | |
| 1484 | a = hdmi_read(sd, 0x06); |
| 1485 | b = hdmi_read(sd, 0x3b); |
| 1486 | if (a < 0 || b < 0) |
| 1487 | return 0; |
| 1488 | freq = a * 1000000 + ((b & 0x30) >> 4) * 250000; |
| 1489 | |
| 1490 | if (is_hdmi(sd)) { |
| 1491 | /* adjust for deep color mode */ |
| 1492 | unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8; |
| 1493 | |
| 1494 | freq = freq * 8 / bits_per_channel; |
| 1495 | } |
| 1496 | |
| 1497 | return freq; |
| 1498 | } |
| 1499 | |
| 1500 | static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd) |
| 1501 | { |
| 1502 | int a, b; |
| 1503 | |
| 1504 | a = hdmi_read(sd, 0x51); |
| 1505 | b = hdmi_read(sd, 0x52); |
| 1506 | if (a < 0 || b < 0) |
| 1507 | return 0; |
| 1508 | return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128; |
| 1509 | } |
| 1510 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1511 | static int adv76xx_query_dv_timings(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1512 | struct v4l2_dv_timings *timings) |
| 1513 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1514 | struct adv76xx_state *state = to_state(sd); |
| 1515 | const struct adv76xx_chip_info *info = state->info; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1516 | struct v4l2_bt_timings *bt = &timings->bt; |
| 1517 | struct stdi_readback stdi; |
| 1518 | |
| 1519 | if (!timings) |
| 1520 | return -EINVAL; |
| 1521 | |
| 1522 | memset(timings, 0, sizeof(struct v4l2_dv_timings)); |
| 1523 | |
| 1524 | if (no_signal(sd)) { |
Martin Bugge | 1e0b915 | 2013-12-05 10:34:46 -0300 | [diff] [blame] | 1525 | state->restart_stdi_once = true; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1526 | v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__); |
| 1527 | return -ENOLINK; |
| 1528 | } |
| 1529 | |
| 1530 | /* read STDI */ |
| 1531 | if (read_stdi(sd, &stdi)) { |
| 1532 | v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__); |
| 1533 | return -ENOLINK; |
| 1534 | } |
| 1535 | bt->interlaced = stdi.interlaced ? |
| 1536 | V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE; |
| 1537 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1538 | if (is_digital_input(sd)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1539 | timings->type = V4L2_DV_BT_656_1120; |
| 1540 | |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 1541 | bt->width = hdmi_read16(sd, 0x07, info->linewidth_mask); |
| 1542 | bt->height = hdmi_read16(sd, 0x09, info->field0_height_mask); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1543 | bt->pixelclock = info->read_hdmi_pixelclock(sd); |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 1544 | bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask); |
| 1545 | bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask); |
| 1546 | bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask); |
| 1547 | bt->vfrontporch = hdmi_read16(sd, 0x2a, |
| 1548 | info->field0_vfrontporch_mask) / 2; |
| 1549 | bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2; |
| 1550 | bt->vbackporch = hdmi_read16(sd, 0x32, |
| 1551 | info->field0_vbackporch_mask) / 2; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1552 | bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) | |
| 1553 | ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0); |
| 1554 | if (bt->interlaced == V4L2_DV_INTERLACED) { |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 1555 | bt->height += hdmi_read16(sd, 0x0b, |
| 1556 | info->field1_height_mask); |
| 1557 | bt->il_vfrontporch = hdmi_read16(sd, 0x2c, |
| 1558 | info->field1_vfrontporch_mask) / 2; |
| 1559 | bt->il_vsync = hdmi_read16(sd, 0x30, |
| 1560 | info->field1_vsync_mask) / 2; |
| 1561 | bt->il_vbackporch = hdmi_read16(sd, 0x34, |
| 1562 | info->field1_vbackporch_mask) / 2; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1563 | } |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1564 | adv76xx_fill_optional_dv_timings_fields(sd, timings); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1565 | } else { |
| 1566 | /* find format |
Hans Verkuil | 8093964 | 2012-10-16 05:46:21 -0300 | [diff] [blame] | 1567 | * Since LCVS values are inaccurate [REF_03, p. 275-276], |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1568 | * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails. |
| 1569 | */ |
| 1570 | if (!stdi2dv_timings(sd, &stdi, timings)) |
| 1571 | goto found; |
| 1572 | stdi.lcvs += 1; |
| 1573 | v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs); |
| 1574 | if (!stdi2dv_timings(sd, &stdi, timings)) |
| 1575 | goto found; |
| 1576 | stdi.lcvs -= 2; |
| 1577 | v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs); |
| 1578 | if (stdi2dv_timings(sd, &stdi, timings)) { |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 1579 | /* |
| 1580 | * The STDI block may measure wrong values, especially |
| 1581 | * for lcvs and lcf. If the driver can not find any |
| 1582 | * valid timing, the STDI block is restarted to measure |
| 1583 | * the video timings again. The function will return an |
| 1584 | * error, but the restart of STDI will generate a new |
| 1585 | * STDI interrupt and the format detection process will |
| 1586 | * restart. |
| 1587 | */ |
| 1588 | if (state->restart_stdi_once) { |
| 1589 | v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__); |
| 1590 | /* TODO restart STDI for Sync Channel 2 */ |
| 1591 | /* enter one-shot mode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1592 | cp_write_clr_set(sd, 0x86, 0x06, 0x00); |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 1593 | /* trigger STDI restart */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1594 | cp_write_clr_set(sd, 0x86, 0x06, 0x04); |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 1595 | /* reset to continuous mode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1596 | cp_write_clr_set(sd, 0x86, 0x06, 0x02); |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 1597 | state->restart_stdi_once = false; |
| 1598 | return -ENOLINK; |
| 1599 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1600 | v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__); |
| 1601 | return -ERANGE; |
| 1602 | } |
Hans Verkuil | cf9afb1 | 2012-10-16 10:12:55 -0300 | [diff] [blame] | 1603 | state->restart_stdi_once = true; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1604 | } |
| 1605 | found: |
| 1606 | |
| 1607 | if (no_signal(sd)) { |
| 1608 | v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__); |
| 1609 | memset(timings, 0, sizeof(struct v4l2_dv_timings)); |
| 1610 | return -ENOLINK; |
| 1611 | } |
| 1612 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1613 | if ((is_analog_input(sd) && bt->pixelclock > 170000000) || |
| 1614 | (is_digital_input(sd) && bt->pixelclock > 225000000)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1615 | v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n", |
| 1616 | __func__, (u32)bt->pixelclock); |
| 1617 | return -ERANGE; |
| 1618 | } |
| 1619 | |
| 1620 | if (debug > 1) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1621 | v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ", |
Hans Verkuil | 11d034c | 2013-08-15 08:05:59 -0300 | [diff] [blame] | 1622 | timings, true); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1623 | |
| 1624 | return 0; |
| 1625 | } |
| 1626 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1627 | static int adv76xx_s_dv_timings(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1628 | struct v4l2_dv_timings *timings) |
| 1629 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1630 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1631 | struct v4l2_bt_timings *bt; |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1632 | int err; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1633 | |
| 1634 | if (!timings) |
| 1635 | return -EINVAL; |
| 1636 | |
Mats Randgaard | d48eb48 | 2013-12-12 10:13:35 -0300 | [diff] [blame] | 1637 | if (v4l2_match_dv_timings(&state->timings, timings, 0)) { |
| 1638 | v4l2_dbg(1, debug, sd, "%s: no change\n", __func__); |
| 1639 | return 0; |
| 1640 | } |
| 1641 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1642 | bt = &timings->bt; |
| 1643 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1644 | if ((is_analog_input(sd) && bt->pixelclock > 170000000) || |
| 1645 | (is_digital_input(sd) && bt->pixelclock > 225000000)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1646 | v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n", |
| 1647 | __func__, (u32)bt->pixelclock); |
| 1648 | return -ERANGE; |
| 1649 | } |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1650 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1651 | adv76xx_fill_optional_dv_timings_fields(sd, timings); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1652 | |
| 1653 | state->timings = *timings; |
| 1654 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1655 | cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 1656 | |
| 1657 | /* Use prim_mode and vid_std when available */ |
| 1658 | err = configure_predefined_video_timings(sd, timings); |
| 1659 | if (err) { |
| 1660 | /* custom settings when the video format |
| 1661 | does not have prim_mode/vid_std */ |
| 1662 | configure_custom_video_timings(sd, bt); |
| 1663 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1664 | |
| 1665 | set_rgb_quantization_range(sd); |
| 1666 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1667 | if (debug > 1) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1668 | v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ", |
Hans Verkuil | 11d034c | 2013-08-15 08:05:59 -0300 | [diff] [blame] | 1669 | timings, true); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1670 | return 0; |
| 1671 | } |
| 1672 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1673 | static int adv76xx_g_dv_timings(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1674 | struct v4l2_dv_timings *timings) |
| 1675 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1676 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1677 | |
| 1678 | *timings = state->timings; |
| 1679 | return 0; |
| 1680 | } |
| 1681 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1682 | static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable) |
| 1683 | { |
| 1684 | hdmi_write(sd, 0x01, enable ? 0x00 : 0x78); |
| 1685 | } |
| 1686 | |
| 1687 | static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable) |
| 1688 | { |
| 1689 | hdmi_write(sd, 0x83, enable ? 0xfe : 0xff); |
| 1690 | } |
| 1691 | |
Hans Verkuil | 6b0d5d3 | 2012-10-16 06:40:45 -0300 | [diff] [blame] | 1692 | static void enable_input(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1693 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1694 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 6b0d5d3 | 2012-10-16 06:40:45 -0300 | [diff] [blame] | 1695 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1696 | if (is_analog_input(sd)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1697 | io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1698 | } else if (is_digital_input(sd)) { |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1699 | hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1700 | state->info->set_termination(sd, true); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1701 | io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1702 | hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1703 | } else { |
| 1704 | v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n", |
| 1705 | __func__, state->selected_input); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1706 | } |
| 1707 | } |
| 1708 | |
| 1709 | static void disable_input(struct v4l2_subdev *sd) |
| 1710 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1711 | struct adv76xx_state *state = to_state(sd); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1712 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1713 | hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */ |
Mats Randgaard | 5474b98 | 2013-12-05 10:33:41 -0300 | [diff] [blame] | 1714 | msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1715 | io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1716 | state->info->set_termination(sd, false); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1717 | } |
| 1718 | |
Hans Verkuil | 6b0d5d3 | 2012-10-16 06:40:45 -0300 | [diff] [blame] | 1719 | static void select_input(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1720 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1721 | struct adv76xx_state *state = to_state(sd); |
| 1722 | const struct adv76xx_chip_info *info = state->info; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1723 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1724 | if (is_analog_input(sd)) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1725 | adv76xx_write_reg_seq(sd, info->recommended_settings[0]); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1726 | |
| 1727 | afe_write(sd, 0x00, 0x08); /* power up ADC */ |
| 1728 | afe_write(sd, 0x01, 0x06); /* power up Analog Front End */ |
| 1729 | afe_write(sd, 0xc8, 0x00); /* phase control */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1730 | } else if (is_digital_input(sd)) { |
| 1731 | hdmi_write(sd, 0x00, state->selected_input & 0x03); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1732 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1733 | adv76xx_write_reg_seq(sd, info->recommended_settings[1]); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1734 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1735 | if (adv76xx_has_afe(state)) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1736 | afe_write(sd, 0x00, 0xff); /* power down ADC */ |
| 1737 | afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */ |
| 1738 | afe_write(sd, 0xc8, 0x40); /* phase control */ |
| 1739 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1740 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1741 | cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */ |
| 1742 | cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */ |
| 1743 | cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1744 | } else { |
| 1745 | v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n", |
| 1746 | __func__, state->selected_input); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1747 | } |
| 1748 | } |
| 1749 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1750 | static int adv76xx_s_routing(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1751 | u32 input, u32 output, u32 config) |
| 1752 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1753 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1754 | |
Mats Randgaard | ff4f80f | 2013-12-05 10:24:05 -0300 | [diff] [blame] | 1755 | v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d", |
| 1756 | __func__, input, state->selected_input); |
| 1757 | |
| 1758 | if (input == state->selected_input) |
| 1759 | return 0; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1760 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1761 | if (input > state->info->max_port) |
| 1762 | return -EINVAL; |
| 1763 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1764 | state->selected_input = input; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1765 | |
| 1766 | disable_input(sd); |
Hans Verkuil | 6b0d5d3 | 2012-10-16 06:40:45 -0300 | [diff] [blame] | 1767 | select_input(sd); |
Hans Verkuil | 6b0d5d3 | 2012-10-16 06:40:45 -0300 | [diff] [blame] | 1768 | enable_input(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1769 | |
Hans Verkuil | 4851983 | 2015-05-07 10:37:57 -0300 | [diff] [blame] | 1770 | v4l2_subdev_notify(sd, V4L2_DEVICE_NOTIFY_EVENT, |
| 1771 | (void *)&adv76xx_ev_fmt); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1772 | return 0; |
| 1773 | } |
| 1774 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1775 | static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd, |
Hans Verkuil | f723413 | 2015-03-04 01:47:54 -0800 | [diff] [blame] | 1776 | struct v4l2_subdev_pad_config *cfg, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1777 | struct v4l2_subdev_mbus_code_enum *code) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1778 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1779 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1780 | |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1781 | if (code->index >= state->info->nformats) |
| 1782 | return -EINVAL; |
| 1783 | |
| 1784 | code->code = state->info->formats[code->index].code; |
| 1785 | |
| 1786 | return 0; |
| 1787 | } |
| 1788 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1789 | static void adv76xx_fill_format(struct adv76xx_state *state, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1790 | struct v4l2_mbus_framefmt *format) |
| 1791 | { |
| 1792 | memset(format, 0, sizeof(*format)); |
| 1793 | |
| 1794 | format->width = state->timings.bt.width; |
| 1795 | format->height = state->timings.bt.height; |
| 1796 | format->field = V4L2_FIELD_NONE; |
Hans Verkuil | 680fee0 | 2015-03-20 14:05:05 -0300 | [diff] [blame] | 1797 | format->colorspace = V4L2_COLORSPACE_SRGB; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1798 | |
Hans Verkuil | 680fee0 | 2015-03-20 14:05:05 -0300 | [diff] [blame] | 1799 | if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1800 | format->colorspace = (state->timings.bt.height <= 576) ? |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1801 | V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1802 | } |
| 1803 | |
| 1804 | /* |
| 1805 | * Compute the op_ch_sel value required to obtain on the bus the component order |
| 1806 | * corresponding to the selected format taking into account bus reordering |
| 1807 | * applied by the board at the output of the device. |
| 1808 | * |
| 1809 | * The following table gives the op_ch_value from the format component order |
| 1810 | * (expressed as op_ch_sel value in column) and the bus reordering (expressed as |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1811 | * adv76xx_bus_order value in row). |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1812 | * |
| 1813 | * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5) |
| 1814 | * ----------+------------------------------------------------- |
| 1815 | * RGB (NOP) | GBR GRB BGR RGB BRG RBG |
| 1816 | * GRB (1-2) | BGR RGB GBR GRB RBG BRG |
| 1817 | * RBG (2-3) | GRB GBR BRG RBG BGR RGB |
| 1818 | * BGR (1-3) | RBG BRG RGB BGR GRB GBR |
| 1819 | * BRG (ROR) | BRG RBG GRB GBR RGB BGR |
| 1820 | * GBR (ROL) | RGB BGR RBG BRG GBR GRB |
| 1821 | */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1822 | static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1823 | { |
| 1824 | #define _SEL(a,b,c,d,e,f) { \ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1825 | ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \ |
| 1826 | ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f } |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1827 | #define _BUS(x) [ADV7604_BUS_ORDER_##x] |
| 1828 | |
| 1829 | static const unsigned int op_ch_sel[6][6] = { |
| 1830 | _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG), |
| 1831 | _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG), |
| 1832 | _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB), |
| 1833 | _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR), |
| 1834 | _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR), |
| 1835 | _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB), |
| 1836 | }; |
| 1837 | |
| 1838 | return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5]; |
| 1839 | } |
| 1840 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1841 | static void adv76xx_setup_format(struct adv76xx_state *state) |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1842 | { |
| 1843 | struct v4l2_subdev *sd = &state->sd; |
| 1844 | |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1845 | io_write_clr_set(sd, 0x02, 0x02, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1846 | state->format->rgb_out ? ADV76XX_RGB_OUT : 0); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1847 | io_write(sd, 0x03, state->format->op_format_sel | |
| 1848 | state->pdata.op_format_mode_sel); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1849 | io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state)); |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 1850 | io_write_clr_set(sd, 0x05, 0x01, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1851 | state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1852 | } |
| 1853 | |
Hans Verkuil | f723413 | 2015-03-04 01:47:54 -0800 | [diff] [blame] | 1854 | static int adv76xx_get_format(struct v4l2_subdev *sd, |
| 1855 | struct v4l2_subdev_pad_config *cfg, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1856 | struct v4l2_subdev_format *format) |
| 1857 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1858 | struct adv76xx_state *state = to_state(sd); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1859 | |
| 1860 | if (format->pad != state->source_pad) |
| 1861 | return -EINVAL; |
| 1862 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1863 | adv76xx_fill_format(state, &format->format); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1864 | |
| 1865 | if (format->which == V4L2_SUBDEV_FORMAT_TRY) { |
| 1866 | struct v4l2_mbus_framefmt *fmt; |
| 1867 | |
Hans Verkuil | f723413 | 2015-03-04 01:47:54 -0800 | [diff] [blame] | 1868 | fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1869 | format->format.code = fmt->code; |
| 1870 | } else { |
| 1871 | format->format.code = state->format->code; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1872 | } |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1873 | |
| 1874 | return 0; |
| 1875 | } |
| 1876 | |
Hans Verkuil | f723413 | 2015-03-04 01:47:54 -0800 | [diff] [blame] | 1877 | static int adv76xx_set_format(struct v4l2_subdev *sd, |
| 1878 | struct v4l2_subdev_pad_config *cfg, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1879 | struct v4l2_subdev_format *format) |
| 1880 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1881 | struct adv76xx_state *state = to_state(sd); |
| 1882 | const struct adv76xx_format_info *info; |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1883 | |
| 1884 | if (format->pad != state->source_pad) |
| 1885 | return -EINVAL; |
| 1886 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1887 | info = adv76xx_format_info(state, format->format.code); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1888 | if (info == NULL) |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1889 | info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1890 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1891 | adv76xx_fill_format(state, &format->format); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1892 | format->format.code = info->code; |
| 1893 | |
| 1894 | if (format->which == V4L2_SUBDEV_FORMAT_TRY) { |
| 1895 | struct v4l2_mbus_framefmt *fmt; |
| 1896 | |
Hans Verkuil | f723413 | 2015-03-04 01:47:54 -0800 | [diff] [blame] | 1897 | fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1898 | fmt->code = format->format.code; |
| 1899 | } else { |
| 1900 | state->format = info; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1901 | adv76xx_setup_format(state); |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 1902 | } |
| 1903 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1904 | return 0; |
| 1905 | } |
| 1906 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1907 | static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1908 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1909 | struct adv76xx_state *state = to_state(sd); |
| 1910 | const struct adv76xx_chip_info *info = state->info; |
Mats Randgaard | f24d229 | 2013-12-10 10:15:13 -0300 | [diff] [blame] | 1911 | const u8 irq_reg_0x43 = io_read(sd, 0x43); |
| 1912 | const u8 irq_reg_0x6b = io_read(sd, 0x6b); |
| 1913 | const u8 irq_reg_0x70 = io_read(sd, 0x70); |
| 1914 | u8 fmt_change_digital; |
| 1915 | u8 fmt_change; |
| 1916 | u8 tx_5v; |
| 1917 | |
| 1918 | if (irq_reg_0x43) |
| 1919 | io_write(sd, 0x44, irq_reg_0x43); |
| 1920 | if (irq_reg_0x70) |
| 1921 | io_write(sd, 0x71, irq_reg_0x70); |
| 1922 | if (irq_reg_0x6b) |
| 1923 | io_write(sd, 0x6c, irq_reg_0x6b); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1924 | |
Mats Randgaard | ff4f80f | 2013-12-05 10:24:05 -0300 | [diff] [blame] | 1925 | v4l2_dbg(2, debug, sd, "%s: ", __func__); |
| 1926 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1927 | /* format change */ |
Mats Randgaard | f24d229 | 2013-12-10 10:15:13 -0300 | [diff] [blame] | 1928 | fmt_change = irq_reg_0x43 & 0x98; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1929 | fmt_change_digital = is_digital_input(sd) |
| 1930 | ? irq_reg_0x6b & info->fmt_change_digital_mask |
| 1931 | : 0; |
Mats Randgaard | 14d0323 | 2013-12-05 10:26:11 -0300 | [diff] [blame] | 1932 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1933 | if (fmt_change || fmt_change_digital) { |
| 1934 | v4l2_dbg(1, debug, sd, |
Mats Randgaard | 25a64ac | 2013-08-14 07:58:45 -0300 | [diff] [blame] | 1935 | "%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n", |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1936 | __func__, fmt_change, fmt_change_digital); |
Mats Randgaard | 25a64ac | 2013-08-14 07:58:45 -0300 | [diff] [blame] | 1937 | |
Hans Verkuil | 4851983 | 2015-05-07 10:37:57 -0300 | [diff] [blame] | 1938 | v4l2_subdev_notify(sd, V4L2_DEVICE_NOTIFY_EVENT, |
| 1939 | (void *)&adv76xx_ev_fmt); |
Mats Randgaard | 25a64ac | 2013-08-14 07:58:45 -0300 | [diff] [blame] | 1940 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1941 | if (handled) |
| 1942 | *handled = true; |
| 1943 | } |
Mats Randgaard | f24d229 | 2013-12-10 10:15:13 -0300 | [diff] [blame] | 1944 | /* HDMI/DVI mode */ |
| 1945 | if (irq_reg_0x6b & 0x01) { |
| 1946 | v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__, |
| 1947 | (io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI"); |
| 1948 | set_rgb_quantization_range(sd); |
| 1949 | if (handled) |
| 1950 | *handled = true; |
| 1951 | } |
| 1952 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1953 | /* tx 5v detect */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 1954 | tx_5v = io_read(sd, 0x70) & info->cable_det_mask; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1955 | if (tx_5v) { |
| 1956 | v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v); |
| 1957 | io_write(sd, 0x71, tx_5v); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1958 | adv76xx_s_detect_tx_5v_ctrl(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1959 | if (handled) |
| 1960 | *handled = true; |
| 1961 | } |
| 1962 | return 0; |
| 1963 | } |
| 1964 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1965 | static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1966 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1967 | struct adv76xx_state *state = to_state(sd); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1968 | u8 *data = NULL; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 1969 | |
Hans Verkuil | dd9ac11 | 2014-11-07 09:34:57 -0300 | [diff] [blame] | 1970 | memset(edid->reserved, 0, sizeof(edid->reserved)); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1971 | |
| 1972 | switch (edid->pad) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 1973 | case ADV76XX_PAD_HDMI_PORT_A: |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 1974 | case ADV7604_PAD_HDMI_PORT_B: |
| 1975 | case ADV7604_PAD_HDMI_PORT_C: |
| 1976 | case ADV7604_PAD_HDMI_PORT_D: |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1977 | if (state->edid.present & (1 << edid->pad)) |
| 1978 | data = state->edid.edid; |
| 1979 | break; |
| 1980 | default: |
| 1981 | return -EINVAL; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1982 | } |
Hans Verkuil | dd9ac11 | 2014-11-07 09:34:57 -0300 | [diff] [blame] | 1983 | |
| 1984 | if (edid->start_block == 0 && edid->blocks == 0) { |
| 1985 | edid->blocks = data ? state->edid.blocks : 0; |
| 1986 | return 0; |
| 1987 | } |
| 1988 | |
| 1989 | if (data == NULL) |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 1990 | return -ENODATA; |
| 1991 | |
Hans Verkuil | dd9ac11 | 2014-11-07 09:34:57 -0300 | [diff] [blame] | 1992 | if (edid->start_block >= state->edid.blocks) |
| 1993 | return -EINVAL; |
| 1994 | |
| 1995 | if (edid->start_block + edid->blocks > state->edid.blocks) |
| 1996 | edid->blocks = state->edid.blocks - edid->start_block; |
| 1997 | |
| 1998 | memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128); |
| 1999 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2000 | return 0; |
| 2001 | } |
| 2002 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2003 | static int get_edid_spa_location(const u8 *edid) |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2004 | { |
| 2005 | u8 d; |
| 2006 | |
| 2007 | if ((edid[0x7e] != 1) || |
| 2008 | (edid[0x80] != 0x02) || |
| 2009 | (edid[0x81] != 0x03)) { |
| 2010 | return -1; |
| 2011 | } |
| 2012 | |
| 2013 | /* search Vendor Specific Data Block (tag 3) */ |
| 2014 | d = edid[0x82] & 0x7f; |
| 2015 | if (d > 4) { |
| 2016 | int i = 0x84; |
| 2017 | int end = 0x80 + d; |
| 2018 | |
| 2019 | do { |
| 2020 | u8 tag = edid[i] >> 5; |
| 2021 | u8 len = edid[i] & 0x1f; |
| 2022 | |
| 2023 | if ((tag == 3) && (len >= 5)) |
| 2024 | return i + 4; |
| 2025 | i += len + 1; |
| 2026 | } while (i < end); |
| 2027 | } |
| 2028 | return -1; |
| 2029 | } |
| 2030 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2031 | static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2032 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2033 | struct adv76xx_state *state = to_state(sd); |
| 2034 | const struct adv76xx_chip_info *info = state->info; |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2035 | int spa_loc; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2036 | int err; |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2037 | int i; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2038 | |
Hans Verkuil | dd9ac11 | 2014-11-07 09:34:57 -0300 | [diff] [blame] | 2039 | memset(edid->reserved, 0, sizeof(edid->reserved)); |
| 2040 | |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2041 | if (edid->pad > ADV7604_PAD_HDMI_PORT_D) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2042 | return -EINVAL; |
| 2043 | if (edid->start_block != 0) |
| 2044 | return -EINVAL; |
| 2045 | if (edid->blocks == 0) { |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2046 | /* Disable hotplug and I2C access to EDID RAM from DDC port */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2047 | state->edid.present &= ~(1 << edid->pad); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2048 | adv76xx_set_hpd(state, state->edid.present); |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2049 | rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2050 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2051 | /* Fall back to a 16:9 aspect ratio */ |
| 2052 | state->aspect_ratio.numerator = 16; |
| 2053 | state->aspect_ratio.denominator = 9; |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2054 | |
| 2055 | if (!state->edid.present) |
| 2056 | state->edid.blocks = 0; |
| 2057 | |
| 2058 | v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n", |
| 2059 | __func__, edid->pad, state->edid.present); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2060 | return 0; |
| 2061 | } |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2062 | if (edid->blocks > 2) { |
| 2063 | edid->blocks = 2; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2064 | return -E2BIG; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2065 | } |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2066 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2067 | v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n", |
| 2068 | __func__, edid->pad, state->edid.present); |
| 2069 | |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2070 | /* Disable hotplug and I2C access to EDID RAM from DDC port */ |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2071 | cancel_delayed_work_sync(&state->delayed_work_enable_hotplug); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2072 | adv76xx_set_hpd(state, 0); |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2073 | rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2074 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2075 | spa_loc = get_edid_spa_location(edid->edid); |
| 2076 | if (spa_loc < 0) |
| 2077 | spa_loc = 0xc0; /* Default value [REF_02, p. 116] */ |
| 2078 | |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2079 | switch (edid->pad) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2080 | case ADV76XX_PAD_HDMI_PORT_A: |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2081 | state->spa_port_a[0] = edid->edid[spa_loc]; |
| 2082 | state->spa_port_a[1] = edid->edid[spa_loc + 1]; |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2083 | break; |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2084 | case ADV7604_PAD_HDMI_PORT_B: |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2085 | rep_write(sd, 0x70, edid->edid[spa_loc]); |
| 2086 | rep_write(sd, 0x71, edid->edid[spa_loc + 1]); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2087 | break; |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2088 | case ADV7604_PAD_HDMI_PORT_C: |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2089 | rep_write(sd, 0x72, edid->edid[spa_loc]); |
| 2090 | rep_write(sd, 0x73, edid->edid[spa_loc + 1]); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2091 | break; |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2092 | case ADV7604_PAD_HDMI_PORT_D: |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2093 | rep_write(sd, 0x74, edid->edid[spa_loc]); |
| 2094 | rep_write(sd, 0x75, edid->edid[spa_loc + 1]); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2095 | break; |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2096 | default: |
| 2097 | return -EINVAL; |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2098 | } |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2099 | |
| 2100 | if (info->type == ADV7604) { |
| 2101 | rep_write(sd, 0x76, spa_loc & 0xff); |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2102 | rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2103 | } else { |
| 2104 | /* FIXME: Where is the SPA location LSB register ? */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2105 | rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2106 | } |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2107 | |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2108 | edid->edid[spa_loc] = state->spa_port_a[0]; |
| 2109 | edid->edid[spa_loc + 1] = state->spa_port_a[1]; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2110 | |
| 2111 | memcpy(state->edid.edid, edid->edid, 128 * edid->blocks); |
| 2112 | state->edid.blocks = edid->blocks; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2113 | state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15], |
| 2114 | edid->edid[0x16]); |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2115 | state->edid.present |= 1 << edid->pad; |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2116 | |
| 2117 | err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid); |
| 2118 | if (err < 0) { |
Mats Randgaard | 3e86aa8 | 2013-12-10 09:55:18 -0300 | [diff] [blame] | 2119 | v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2120 | return err; |
| 2121 | } |
| 2122 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2123 | /* adv76xx calculates the checksums and enables I2C access to internal |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2124 | EDID RAM from DDC port. */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2125 | rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present); |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2126 | |
| 2127 | for (i = 0; i < 1000; i++) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2128 | if (rep_read(sd, info->edid_status_reg) & state->edid.present) |
Mats Randgaard | dd08beb | 2013-12-10 09:57:09 -0300 | [diff] [blame] | 2129 | break; |
| 2130 | mdelay(1); |
| 2131 | } |
| 2132 | if (i == 1000) { |
| 2133 | v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present); |
| 2134 | return -EIO; |
| 2135 | } |
| 2136 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2137 | /* enable hotplug after 100 ms */ |
| 2138 | queue_delayed_work(state->work_queues, |
| 2139 | &state->delayed_work_enable_hotplug, HZ / 10); |
| 2140 | return 0; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2141 | } |
| 2142 | |
| 2143 | /*********** avi info frame CEA-861-E **************/ |
| 2144 | |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 2145 | static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = { |
| 2146 | { "AVI", 0x01, 0xe0, 0x00 }, |
| 2147 | { "Audio", 0x02, 0xe3, 0x1c }, |
| 2148 | { "SDP", 0x04, 0xe6, 0x2a }, |
| 2149 | { "Vendor", 0x10, 0xec, 0x54 } |
| 2150 | }; |
| 2151 | |
| 2152 | static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index, |
| 2153 | union hdmi_infoframe *frame) |
| 2154 | { |
| 2155 | uint8_t buffer[32]; |
| 2156 | u8 len; |
| 2157 | int i; |
| 2158 | |
| 2159 | if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) { |
| 2160 | v4l2_info(sd, "%s infoframe not received\n", |
| 2161 | adv76xx_cri[index].desc); |
| 2162 | return -ENOENT; |
| 2163 | } |
| 2164 | |
| 2165 | for (i = 0; i < 3; i++) |
| 2166 | buffer[i] = infoframe_read(sd, |
| 2167 | adv76xx_cri[index].head_addr + i); |
| 2168 | |
| 2169 | len = buffer[2] + 1; |
| 2170 | |
| 2171 | if (len + 3 > sizeof(buffer)) { |
| 2172 | v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__, |
| 2173 | adv76xx_cri[index].desc, len); |
| 2174 | return -ENOENT; |
| 2175 | } |
| 2176 | |
| 2177 | for (i = 0; i < len; i++) |
| 2178 | buffer[i + 3] = infoframe_read(sd, |
| 2179 | adv76xx_cri[index].payload_addr + i); |
| 2180 | |
| 2181 | if (hdmi_infoframe_unpack(frame, buffer) < 0) { |
| 2182 | v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__, |
| 2183 | adv76xx_cri[index].desc); |
| 2184 | return -ENOENT; |
| 2185 | } |
| 2186 | return 0; |
| 2187 | } |
| 2188 | |
| 2189 | static void adv76xx_log_infoframes(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2190 | { |
| 2191 | int i; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2192 | |
Martin Bugge | bb88f32 | 2013-08-14 08:52:46 -0300 | [diff] [blame] | 2193 | if (!is_hdmi(sd)) { |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 2194 | v4l2_info(sd, "receive DVI-D signal, no infoframes\n"); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2195 | return; |
| 2196 | } |
| 2197 | |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 2198 | for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) { |
| 2199 | union hdmi_infoframe frame; |
| 2200 | struct i2c_client *client = v4l2_get_subdevdata(sd); |
| 2201 | |
| 2202 | if (adv76xx_read_infoframe(sd, i, &frame)) |
| 2203 | return; |
| 2204 | hdmi_infoframe_log(KERN_INFO, &client->dev, &frame); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2205 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2206 | } |
| 2207 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2208 | static int adv76xx_log_status(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2209 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2210 | struct adv76xx_state *state = to_state(sd); |
| 2211 | const struct adv76xx_chip_info *info = state->info; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2212 | struct v4l2_dv_timings timings; |
| 2213 | struct stdi_readback stdi; |
| 2214 | u8 reg_io_0x02 = io_read(sd, 0x02); |
Laurent Pinchart | 4a2ccdd | 2014-01-08 20:26:55 -0300 | [diff] [blame] | 2215 | u8 edid_enabled; |
| 2216 | u8 cable_det; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2217 | |
Lars-Peter Clausen | f216ccb | 2013-11-25 16:15:29 -0300 | [diff] [blame] | 2218 | static const char * const csc_coeff_sel_rb[16] = { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2219 | "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB", |
| 2220 | "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709", |
| 2221 | "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709", |
| 2222 | "reserved", "reserved", "reserved", "reserved", "manual" |
| 2223 | }; |
Lars-Peter Clausen | f216ccb | 2013-11-25 16:15:29 -0300 | [diff] [blame] | 2224 | static const char * const input_color_space_txt[16] = { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2225 | "RGB limited range (16-235)", "RGB full range (0-255)", |
| 2226 | "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)", |
Mats Randgaard | 9833239 | 2013-12-05 10:05:58 -0300 | [diff] [blame] | 2227 | "xvYCC Bt.601", "xvYCC Bt.709", |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2228 | "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)", |
| 2229 | "invalid", "invalid", "invalid", "invalid", "invalid", |
| 2230 | "invalid", "invalid", "automatic" |
| 2231 | }; |
Hans Verkuil | 7a5d99e | 2015-06-07 07:32:35 -0300 | [diff] [blame] | 2232 | static const char * const hdmi_color_space_txt[16] = { |
| 2233 | "RGB limited range (16-235)", "RGB full range (0-255)", |
| 2234 | "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)", |
| 2235 | "xvYCC Bt.601", "xvYCC Bt.709", |
| 2236 | "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)", |
| 2237 | "sYCC", "Adobe YCC 601", "AdobeRGB", "invalid", "invalid", |
| 2238 | "invalid", "invalid", "invalid" |
| 2239 | }; |
Lars-Peter Clausen | f216ccb | 2013-11-25 16:15:29 -0300 | [diff] [blame] | 2240 | static const char * const rgb_quantization_range_txt[] = { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2241 | "Automatic", |
| 2242 | "RGB limited range (16-235)", |
| 2243 | "RGB full range (0-255)", |
| 2244 | }; |
Lars-Peter Clausen | f216ccb | 2013-11-25 16:15:29 -0300 | [diff] [blame] | 2245 | static const char * const deep_color_mode_txt[4] = { |
Martin Bugge | bb88f32 | 2013-08-14 08:52:46 -0300 | [diff] [blame] | 2246 | "8-bits per channel", |
| 2247 | "10-bits per channel", |
| 2248 | "12-bits per channel", |
| 2249 | "16-bits per channel (not supported)" |
| 2250 | }; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2251 | |
| 2252 | v4l2_info(sd, "-----Chip status-----\n"); |
| 2253 | v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on"); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2254 | edid_enabled = rep_read(sd, info->edid_status_reg); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2255 | v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n", |
Laurent Pinchart | 4a2ccdd | 2014-01-08 20:26:55 -0300 | [diff] [blame] | 2256 | ((edid_enabled & 0x01) ? "Yes" : "No"), |
| 2257 | ((edid_enabled & 0x02) ? "Yes" : "No"), |
| 2258 | ((edid_enabled & 0x04) ? "Yes" : "No"), |
| 2259 | ((edid_enabled & 0x08) ? "Yes" : "No")); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2260 | v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ? |
| 2261 | "enabled" : "disabled"); |
| 2262 | |
| 2263 | v4l2_info(sd, "-----Signal status-----\n"); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2264 | cable_det = info->read_cable_det(sd); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2265 | v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n", |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2266 | ((cable_det & 0x01) ? "Yes" : "No"), |
| 2267 | ((cable_det & 0x02) ? "Yes" : "No"), |
Laurent Pinchart | 4a2ccdd | 2014-01-08 20:26:55 -0300 | [diff] [blame] | 2268 | ((cable_det & 0x04) ? "Yes" : "No"), |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2269 | ((cable_det & 0x08) ? "Yes" : "No")); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2270 | v4l2_info(sd, "TMDS signal detected: %s\n", |
| 2271 | no_signal_tmds(sd) ? "false" : "true"); |
| 2272 | v4l2_info(sd, "TMDS signal locked: %s\n", |
| 2273 | no_lock_tmds(sd) ? "false" : "true"); |
| 2274 | v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true"); |
| 2275 | v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true"); |
| 2276 | v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true"); |
| 2277 | v4l2_info(sd, "CP free run: %s\n", |
jean-michel.hautbois@vodalys.com | 5851462 | 2015-02-06 11:37:58 -0300 | [diff] [blame] | 2278 | (in_free_run(sd)) ? "on" : "off"); |
Hans Verkuil | ccbd5bc | 2012-10-16 10:02:05 -0300 | [diff] [blame] | 2279 | v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n", |
| 2280 | io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f, |
| 2281 | (io_read(sd, 0x01) & 0x70) >> 4); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2282 | |
| 2283 | v4l2_info(sd, "-----Video Timings-----\n"); |
| 2284 | if (read_stdi(sd, &stdi)) |
| 2285 | v4l2_info(sd, "STDI: not locked\n"); |
| 2286 | else |
| 2287 | v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n", |
| 2288 | stdi.lcf, stdi.bl, stdi.lcvs, |
| 2289 | stdi.interlaced ? "interlaced" : "progressive", |
| 2290 | stdi.hs_pol, stdi.vs_pol); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2291 | if (adv76xx_query_dv_timings(sd, &timings)) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2292 | v4l2_info(sd, "No video detected\n"); |
| 2293 | else |
Hans Verkuil | 11d034c | 2013-08-15 08:05:59 -0300 | [diff] [blame] | 2294 | v4l2_print_dv_timings(sd->name, "Detected format: ", |
| 2295 | &timings, true); |
| 2296 | v4l2_print_dv_timings(sd->name, "Configured format: ", |
| 2297 | &state->timings, true); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2298 | |
Mats Randgaard | 76eb2d3 | 2013-08-14 08:56:57 -0300 | [diff] [blame] | 2299 | if (no_signal(sd)) |
| 2300 | return 0; |
| 2301 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2302 | v4l2_info(sd, "-----Color space-----\n"); |
| 2303 | v4l2_info(sd, "RGB quantization range ctrl: %s\n", |
| 2304 | rgb_quantization_range_txt[state->rgb_quantization_range]); |
| 2305 | v4l2_info(sd, "Input color space: %s\n", |
| 2306 | input_color_space_txt[reg_io_0x02 >> 4]); |
Hans Verkuil | 7a5d99e | 2015-06-07 07:32:35 -0300 | [diff] [blame] | 2307 | v4l2_info(sd, "Output color space: %s %s, saturator %s, alt-gamma %s\n", |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2308 | (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr", |
| 2309 | (reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)", |
Hans Verkuil | 5dd7d88 | 2015-06-07 07:32:34 -0300 | [diff] [blame] | 2310 | (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ? |
Hans Verkuil | 7a5d99e | 2015-06-07 07:32:35 -0300 | [diff] [blame] | 2311 | "enabled" : "disabled", |
| 2312 | (reg_io_0x02 & 0x08) ? "enabled" : "disabled"); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2313 | v4l2_info(sd, "Color space conversion: %s\n", |
jean-michel.hautbois@vodalys.com | 80f4944 | 2015-02-04 11:16:00 -0300 | [diff] [blame] | 2314 | csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2315 | |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2316 | if (!is_digital_input(sd)) |
Mats Randgaard | 76eb2d3 | 2013-08-14 08:56:57 -0300 | [diff] [blame] | 2317 | return 0; |
| 2318 | |
| 2319 | v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D"); |
Mats Randgaard | 4a31a93 | 2013-12-10 09:45:00 -0300 | [diff] [blame] | 2320 | v4l2_info(sd, "Digital video port selected: %c\n", |
| 2321 | (hdmi_read(sd, 0x00) & 0x03) + 'A'); |
| 2322 | v4l2_info(sd, "HDCP encrypted content: %s\n", |
| 2323 | (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false"); |
Mats Randgaard | 76eb2d3 | 2013-08-14 08:56:57 -0300 | [diff] [blame] | 2324 | v4l2_info(sd, "HDCP keys read: %s%s\n", |
| 2325 | (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no", |
| 2326 | (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : ""); |
Hans Verkuil | 77639ff | 2014-09-12 06:02:02 -0300 | [diff] [blame] | 2327 | if (is_hdmi(sd)) { |
Mats Randgaard | 76eb2d3 | 2013-08-14 08:56:57 -0300 | [diff] [blame] | 2328 | bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01; |
| 2329 | bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01; |
| 2330 | bool audio_mute = io_read(sd, 0x65) & 0x40; |
| 2331 | |
| 2332 | v4l2_info(sd, "Audio: pll %s, samples %s, %s\n", |
| 2333 | audio_pll_locked ? "locked" : "not locked", |
| 2334 | audio_sample_packet_detect ? "detected" : "not detected", |
| 2335 | audio_mute ? "muted" : "enabled"); |
| 2336 | if (audio_pll_locked && audio_sample_packet_detect) { |
| 2337 | v4l2_info(sd, "Audio format: %s\n", |
| 2338 | (hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo"); |
| 2339 | } |
| 2340 | v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) + |
| 2341 | (hdmi_read(sd, 0x5c) << 8) + |
| 2342 | (hdmi_read(sd, 0x5d) & 0xf0)); |
| 2343 | v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) + |
| 2344 | (hdmi_read(sd, 0x5e) << 8) + |
| 2345 | hdmi_read(sd, 0x5f)); |
| 2346 | v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off"); |
| 2347 | |
| 2348 | v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]); |
Hans Verkuil | 7a5d99e | 2015-06-07 07:32:35 -0300 | [diff] [blame] | 2349 | v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]); |
Mats Randgaard | 76eb2d3 | 2013-08-14 08:56:57 -0300 | [diff] [blame] | 2350 | |
Hans Verkuil | 516613c | 2015-06-07 07:32:33 -0300 | [diff] [blame] | 2351 | adv76xx_log_infoframes(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2352 | } |
| 2353 | |
| 2354 | return 0; |
| 2355 | } |
| 2356 | |
| 2357 | /* ----------------------------------------------------------------------- */ |
| 2358 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2359 | static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = { |
| 2360 | .s_ctrl = adv76xx_s_ctrl, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2361 | }; |
| 2362 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2363 | static const struct v4l2_subdev_core_ops adv76xx_core_ops = { |
| 2364 | .log_status = adv76xx_log_status, |
| 2365 | .interrupt_service_routine = adv76xx_isr, |
Lars-Peter Clausen | 0975626 | 2015-06-24 13:50:27 -0300 | [diff] [blame^] | 2366 | .subscribe_event = v4l2_ctrl_subdev_subscribe_event, |
| 2367 | .unsubscribe_event = v4l2_event_subdev_unsubscribe, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2368 | #ifdef CONFIG_VIDEO_ADV_DEBUG |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2369 | .g_register = adv76xx_g_register, |
| 2370 | .s_register = adv76xx_s_register, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2371 | #endif |
| 2372 | }; |
| 2373 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2374 | static const struct v4l2_subdev_video_ops adv76xx_video_ops = { |
| 2375 | .s_routing = adv76xx_s_routing, |
| 2376 | .g_input_status = adv76xx_g_input_status, |
| 2377 | .s_dv_timings = adv76xx_s_dv_timings, |
| 2378 | .g_dv_timings = adv76xx_g_dv_timings, |
| 2379 | .query_dv_timings = adv76xx_query_dv_timings, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2380 | }; |
| 2381 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2382 | static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = { |
| 2383 | .enum_mbus_code = adv76xx_enum_mbus_code, |
| 2384 | .get_fmt = adv76xx_get_format, |
| 2385 | .set_fmt = adv76xx_set_format, |
| 2386 | .get_edid = adv76xx_get_edid, |
| 2387 | .set_edid = adv76xx_set_edid, |
| 2388 | .dv_timings_cap = adv76xx_dv_timings_cap, |
| 2389 | .enum_dv_timings = adv76xx_enum_dv_timings, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2390 | }; |
| 2391 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2392 | static const struct v4l2_subdev_ops adv76xx_ops = { |
| 2393 | .core = &adv76xx_core_ops, |
| 2394 | .video = &adv76xx_video_ops, |
| 2395 | .pad = &adv76xx_pad_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2396 | }; |
| 2397 | |
| 2398 | /* -------------------------- custom ctrls ---------------------------------- */ |
| 2399 | |
| 2400 | static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2401 | .ops = &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2402 | .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE, |
| 2403 | .name = "Analog Sampling Phase", |
| 2404 | .type = V4L2_CTRL_TYPE_INTEGER, |
| 2405 | .min = 0, |
| 2406 | .max = 0x1f, |
| 2407 | .step = 1, |
| 2408 | .def = 0, |
| 2409 | }; |
| 2410 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2411 | static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = { |
| 2412 | .ops = &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2413 | .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL, |
| 2414 | .name = "Free Running Color, Manual", |
| 2415 | .type = V4L2_CTRL_TYPE_BOOLEAN, |
| 2416 | .min = false, |
| 2417 | .max = true, |
| 2418 | .step = 1, |
| 2419 | .def = false, |
| 2420 | }; |
| 2421 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2422 | static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = { |
| 2423 | .ops = &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2424 | .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR, |
| 2425 | .name = "Free Running Color", |
| 2426 | .type = V4L2_CTRL_TYPE_INTEGER, |
| 2427 | .min = 0x0, |
| 2428 | .max = 0xffffff, |
| 2429 | .step = 0x1, |
| 2430 | .def = 0x0, |
| 2431 | }; |
| 2432 | |
| 2433 | /* ----------------------------------------------------------------------- */ |
| 2434 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2435 | static int adv76xx_core_init(struct v4l2_subdev *sd) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2436 | { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2437 | struct adv76xx_state *state = to_state(sd); |
| 2438 | const struct adv76xx_chip_info *info = state->info; |
| 2439 | struct adv76xx_platform_data *pdata = &state->pdata; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2440 | |
| 2441 | hdmi_write(sd, 0x48, |
| 2442 | (pdata->disable_pwrdnb ? 0x80 : 0) | |
| 2443 | (pdata->disable_cable_det_rst ? 0x40 : 0)); |
| 2444 | |
| 2445 | disable_input(sd); |
| 2446 | |
Laurent Pinchart | 5ef54b5 | 2014-01-31 10:57:27 -0300 | [diff] [blame] | 2447 | if (pdata->default_input >= 0 && |
| 2448 | pdata->default_input < state->source_pad) { |
| 2449 | state->selected_input = pdata->default_input; |
| 2450 | select_input(sd); |
| 2451 | enable_input(sd); |
| 2452 | } |
| 2453 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2454 | /* power */ |
| 2455 | io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */ |
| 2456 | io_write(sd, 0x0b, 0x44); /* Power down ESDP block */ |
| 2457 | cp_write(sd, 0xcf, 0x01); /* Power down macrovision */ |
| 2458 | |
| 2459 | /* video format */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2460 | io_write_clr_set(sd, 0x02, 0x0f, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2461 | pdata->alt_gamma << 3 | |
| 2462 | pdata->op_656_range << 2 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2463 | pdata->alt_data_sat << 0); |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2464 | io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 | |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 2465 | pdata->insert_av_codes << 2 | |
| 2466 | pdata->replicate_av_codes << 1); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2467 | adv76xx_setup_format(state); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2468 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2469 | cp_write(sd, 0x69, 0x30); /* Enable CP CSC */ |
Martin Bugge | 9890869 | 2013-12-20 05:14:57 -0300 | [diff] [blame] | 2470 | |
| 2471 | /* VS, HS polarities */ |
Laurent Pinchart | 1b5ab87 | 2014-02-04 19:57:56 -0300 | [diff] [blame] | 2472 | io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 | |
| 2473 | pdata->inv_hs_pol << 1 | pdata->inv_llc_pol); |
Mikhail Khelik | f31b62e | 2013-12-20 05:12:00 -0300 | [diff] [blame] | 2474 | |
| 2475 | /* Adjust drive strength */ |
| 2476 | io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 | |
| 2477 | pdata->dr_str_clk << 2 | |
| 2478 | pdata->dr_str_sync); |
| 2479 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2480 | cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */ |
| 2481 | cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */ |
| 2482 | cp_write(sd, 0xf9, 0x23); /* STDI ch. 1 - LCVS change threshold - |
Hans Verkuil | 8093964 | 2012-10-16 05:46:21 -0300 | [diff] [blame] | 2483 | ADI recommended setting [REF_01, c. 2.3.3] */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2484 | cp_write(sd, 0x45, 0x23); /* STDI ch. 2 - LCVS change threshold - |
Hans Verkuil | 8093964 | 2012-10-16 05:46:21 -0300 | [diff] [blame] | 2485 | ADI recommended setting [REF_01, c. 2.3.3] */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2486 | cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution |
| 2487 | for digital formats */ |
| 2488 | |
Mats Randgaard | 5474b98 | 2013-12-05 10:33:41 -0300 | [diff] [blame] | 2489 | /* HDMI audio */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2490 | hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */ |
| 2491 | hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */ |
| 2492 | hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */ |
Mats Randgaard | 5474b98 | 2013-12-05 10:33:41 -0300 | [diff] [blame] | 2493 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2494 | /* TODO from platform data */ |
| 2495 | afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */ |
| 2496 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2497 | if (adv76xx_has_afe(state)) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2498 | afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */ |
Laurent Pinchart | 22d97e5 | 2014-01-30 17:17:42 -0300 | [diff] [blame] | 2499 | io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2500 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2501 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2502 | /* interrupts */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2503 | io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */ |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2504 | io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2505 | io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */ |
| 2506 | io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */ |
| 2507 | info->setup_irqs(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2508 | |
| 2509 | return v4l2_ctrl_handler_setup(sd->ctrl_handler); |
| 2510 | } |
| 2511 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2512 | static void adv7604_setup_irqs(struct v4l2_subdev *sd) |
| 2513 | { |
| 2514 | io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */ |
| 2515 | } |
| 2516 | |
| 2517 | static void adv7611_setup_irqs(struct v4l2_subdev *sd) |
| 2518 | { |
| 2519 | io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */ |
| 2520 | } |
| 2521 | |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 2522 | static void adv7612_setup_irqs(struct v4l2_subdev *sd) |
| 2523 | { |
| 2524 | io_write(sd, 0x41, 0xd0); /* disable INT2 */ |
| 2525 | } |
| 2526 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2527 | static void adv76xx_unregister_clients(struct adv76xx_state *state) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2528 | { |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 2529 | unsigned int i; |
| 2530 | |
| 2531 | for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) { |
| 2532 | if (state->i2c_clients[i]) |
| 2533 | i2c_unregister_device(state->i2c_clients[i]); |
| 2534 | } |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2535 | } |
| 2536 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2537 | static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2538 | u8 addr, u8 io_reg) |
| 2539 | { |
| 2540 | struct i2c_client *client = v4l2_get_subdevdata(sd); |
| 2541 | |
| 2542 | if (addr) |
| 2543 | io_write(sd, io_reg, addr << 1); |
| 2544 | return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1); |
| 2545 | } |
| 2546 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2547 | static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2548 | /* reset ADI recommended settings for HDMI: */ |
| 2549 | /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2550 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */ |
| 2551 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */ |
| 2552 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */ |
| 2553 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */ |
| 2554 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */ |
| 2555 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */ |
| 2556 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */ |
| 2557 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */ |
| 2558 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */ |
| 2559 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */ |
| 2560 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */ |
| 2561 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2562 | |
| 2563 | /* set ADI recommended settings for digitizer */ |
| 2564 | /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2565 | { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */ |
| 2566 | { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */ |
| 2567 | { ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */ |
| 2568 | { ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */ |
| 2569 | { ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2570 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2571 | { ADV76XX_REG_SEQ_TERM, 0 }, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2572 | }; |
| 2573 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2574 | static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2575 | /* set ADI recommended settings for HDMI: */ |
| 2576 | /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2577 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */ |
| 2578 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */ |
| 2579 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */ |
| 2580 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */ |
| 2581 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */ |
| 2582 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */ |
| 2583 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */ |
| 2584 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */ |
| 2585 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */ |
| 2586 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */ |
| 2587 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2588 | |
| 2589 | /* reset ADI recommended settings for digitizer */ |
| 2590 | /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2591 | { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */ |
| 2592 | { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */ |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2593 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2594 | { ADV76XX_REG_SEQ_TERM, 0 }, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2595 | }; |
| 2596 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2597 | static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = { |
Lars-Peter Clausen | c41ad9c | 2014-06-17 08:52:24 -0300 | [diff] [blame] | 2598 | /* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2599 | { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 }, |
| 2600 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 }, |
| 2601 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 }, |
| 2602 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f }, |
| 2603 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 }, |
| 2604 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda }, |
| 2605 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 }, |
| 2606 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 }, |
| 2607 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 }, |
| 2608 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 }, |
| 2609 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e }, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2610 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2611 | { ADV76XX_REG_SEQ_TERM, 0 }, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2612 | }; |
| 2613 | |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 2614 | static const struct adv76xx_reg_seq adv7612_recommended_settings_hdmi[] = { |
| 2615 | { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 }, |
| 2616 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 }, |
| 2617 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 }, |
| 2618 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f }, |
| 2619 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 }, |
| 2620 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda }, |
| 2621 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 }, |
| 2622 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 }, |
| 2623 | { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 }, |
| 2624 | { ADV76XX_REG_SEQ_TERM, 0 }, |
| 2625 | }; |
| 2626 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2627 | static const struct adv76xx_chip_info adv76xx_chip_info[] = { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2628 | [ADV7604] = { |
| 2629 | .type = ADV7604, |
| 2630 | .has_afe = true, |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2631 | .max_port = ADV7604_PAD_VGA_COMP, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2632 | .num_dv_ports = 4, |
| 2633 | .edid_enable_reg = 0x77, |
| 2634 | .edid_status_reg = 0x7d, |
| 2635 | .lcf_reg = 0xb3, |
| 2636 | .tdms_lock_mask = 0xe0, |
| 2637 | .cable_det_mask = 0x1e, |
| 2638 | .fmt_change_digital_mask = 0xc1, |
jean-michel.hautbois@vodalys.com | 80f4944 | 2015-02-04 11:16:00 -0300 | [diff] [blame] | 2639 | .cp_csc = 0xfc, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 2640 | .formats = adv7604_formats, |
| 2641 | .nformats = ARRAY_SIZE(adv7604_formats), |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2642 | .set_termination = adv7604_set_termination, |
| 2643 | .setup_irqs = adv7604_setup_irqs, |
| 2644 | .read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock, |
| 2645 | .read_cable_det = adv7604_read_cable_det, |
| 2646 | .recommended_settings = { |
| 2647 | [0] = adv7604_recommended_settings_afe, |
| 2648 | [1] = adv7604_recommended_settings_hdmi, |
| 2649 | }, |
| 2650 | .num_recommended_settings = { |
| 2651 | [0] = ARRAY_SIZE(adv7604_recommended_settings_afe), |
| 2652 | [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi), |
| 2653 | }, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2654 | .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) | |
| 2655 | BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2656 | BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2657 | BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) | |
| 2658 | BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) | |
| 2659 | BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2660 | BIT(ADV7604_PAGE_VDP), |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 2661 | .linewidth_mask = 0xfff, |
| 2662 | .field0_height_mask = 0xfff, |
| 2663 | .field1_height_mask = 0xfff, |
| 2664 | .hfrontporch_mask = 0x3ff, |
| 2665 | .hsync_mask = 0x3ff, |
| 2666 | .hbackporch_mask = 0x3ff, |
| 2667 | .field0_vfrontporch_mask = 0x1fff, |
| 2668 | .field0_vsync_mask = 0x1fff, |
| 2669 | .field0_vbackporch_mask = 0x1fff, |
| 2670 | .field1_vfrontporch_mask = 0x1fff, |
| 2671 | .field1_vsync_mask = 0x1fff, |
| 2672 | .field1_vbackporch_mask = 0x1fff, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2673 | }, |
| 2674 | [ADV7611] = { |
| 2675 | .type = ADV7611, |
| 2676 | .has_afe = false, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2677 | .max_port = ADV76XX_PAD_HDMI_PORT_A, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2678 | .num_dv_ports = 1, |
| 2679 | .edid_enable_reg = 0x74, |
| 2680 | .edid_status_reg = 0x76, |
| 2681 | .lcf_reg = 0xa3, |
| 2682 | .tdms_lock_mask = 0x43, |
| 2683 | .cable_det_mask = 0x01, |
| 2684 | .fmt_change_digital_mask = 0x03, |
jean-michel.hautbois@vodalys.com | 80f4944 | 2015-02-04 11:16:00 -0300 | [diff] [blame] | 2685 | .cp_csc = 0xf4, |
Laurent Pinchart | 539b33b | 2014-01-26 18:42:37 -0300 | [diff] [blame] | 2686 | .formats = adv7611_formats, |
| 2687 | .nformats = ARRAY_SIZE(adv7611_formats), |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2688 | .set_termination = adv7611_set_termination, |
| 2689 | .setup_irqs = adv7611_setup_irqs, |
| 2690 | .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock, |
| 2691 | .read_cable_det = adv7611_read_cable_det, |
| 2692 | .recommended_settings = { |
| 2693 | [1] = adv7611_recommended_settings_hdmi, |
| 2694 | }, |
| 2695 | .num_recommended_settings = { |
| 2696 | [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi), |
| 2697 | }, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2698 | .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) | |
| 2699 | BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) | |
| 2700 | BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) | |
| 2701 | BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP), |
jean-michel.hautbois@vodalys.com | 5380baa | 2015-04-09 05:25:46 -0300 | [diff] [blame] | 2702 | .linewidth_mask = 0x1fff, |
| 2703 | .field0_height_mask = 0x1fff, |
| 2704 | .field1_height_mask = 0x1fff, |
| 2705 | .hfrontporch_mask = 0x1fff, |
| 2706 | .hsync_mask = 0x1fff, |
| 2707 | .hbackporch_mask = 0x1fff, |
| 2708 | .field0_vfrontporch_mask = 0x3fff, |
| 2709 | .field0_vsync_mask = 0x3fff, |
| 2710 | .field0_vbackporch_mask = 0x3fff, |
| 2711 | .field1_vfrontporch_mask = 0x3fff, |
| 2712 | .field1_vsync_mask = 0x3fff, |
| 2713 | .field1_vbackporch_mask = 0x3fff, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2714 | }, |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 2715 | [ADV7612] = { |
| 2716 | .type = ADV7612, |
| 2717 | .has_afe = false, |
| 2718 | .max_port = ADV7604_PAD_HDMI_PORT_B, |
| 2719 | .num_dv_ports = 2, |
| 2720 | .edid_enable_reg = 0x74, |
| 2721 | .edid_status_reg = 0x76, |
| 2722 | .lcf_reg = 0xa3, |
| 2723 | .tdms_lock_mask = 0x43, |
| 2724 | .cable_det_mask = 0x01, |
| 2725 | .fmt_change_digital_mask = 0x03, |
| 2726 | .formats = adv7612_formats, |
| 2727 | .nformats = ARRAY_SIZE(adv7612_formats), |
| 2728 | .set_termination = adv7611_set_termination, |
| 2729 | .setup_irqs = adv7612_setup_irqs, |
| 2730 | .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock, |
| 2731 | .read_cable_det = adv7611_read_cable_det, |
| 2732 | .recommended_settings = { |
| 2733 | [1] = adv7612_recommended_settings_hdmi, |
| 2734 | }, |
| 2735 | .num_recommended_settings = { |
| 2736 | [1] = ARRAY_SIZE(adv7612_recommended_settings_hdmi), |
| 2737 | }, |
| 2738 | .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) | |
| 2739 | BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) | |
| 2740 | BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) | |
| 2741 | BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP), |
| 2742 | .linewidth_mask = 0x1fff, |
| 2743 | .field0_height_mask = 0x1fff, |
| 2744 | .field1_height_mask = 0x1fff, |
| 2745 | .hfrontporch_mask = 0x1fff, |
| 2746 | .hsync_mask = 0x1fff, |
| 2747 | .hbackporch_mask = 0x1fff, |
| 2748 | .field0_vfrontporch_mask = 0x3fff, |
| 2749 | .field0_vsync_mask = 0x3fff, |
| 2750 | .field0_vbackporch_mask = 0x3fff, |
| 2751 | .field1_vfrontporch_mask = 0x3fff, |
| 2752 | .field1_vsync_mask = 0x3fff, |
| 2753 | .field1_vbackporch_mask = 0x3fff, |
| 2754 | }, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 2755 | }; |
| 2756 | |
Fabian Frederick | 7f099a7 | 2015-03-16 16:54:33 -0300 | [diff] [blame] | 2757 | static const struct i2c_device_id adv76xx_i2c_id[] = { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2758 | { "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] }, |
| 2759 | { "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] }, |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 2760 | { "adv7612", (kernel_ulong_t)&adv76xx_chip_info[ADV7612] }, |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2761 | { } |
| 2762 | }; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2763 | MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id); |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2764 | |
Fabian Frederick | 7f099a7 | 2015-03-16 16:54:33 -0300 | [diff] [blame] | 2765 | static const struct of_device_id adv76xx_of_id[] __maybe_unused = { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2766 | { .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] }, |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 2767 | { .compatible = "adi,adv7612", .data = &adv76xx_chip_info[ADV7612] }, |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2768 | { } |
| 2769 | }; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2770 | MODULE_DEVICE_TABLE(of, adv76xx_of_id); |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2771 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2772 | static int adv76xx_parse_dt(struct adv76xx_state *state) |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2773 | { |
Laurent Pinchart | 6fa8804 | 2014-02-04 20:23:16 -0300 | [diff] [blame] | 2774 | struct v4l2_of_endpoint bus_cfg; |
| 2775 | struct device_node *endpoint; |
| 2776 | struct device_node *np; |
| 2777 | unsigned int flags; |
Ian Molton | bf9c822 | 2015-06-03 10:59:53 -0300 | [diff] [blame] | 2778 | u32 v; |
Laurent Pinchart | 6fa8804 | 2014-02-04 20:23:16 -0300 | [diff] [blame] | 2779 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2780 | np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node; |
Laurent Pinchart | 6fa8804 | 2014-02-04 20:23:16 -0300 | [diff] [blame] | 2781 | |
| 2782 | /* Parse the endpoint. */ |
| 2783 | endpoint = of_graph_get_next_endpoint(np, NULL); |
| 2784 | if (!endpoint) |
| 2785 | return -EINVAL; |
| 2786 | |
| 2787 | v4l2_of_parse_endpoint(endpoint, &bus_cfg); |
Ian Molton | bf9c822 | 2015-06-03 10:59:53 -0300 | [diff] [blame] | 2788 | |
| 2789 | if (!of_property_read_u32(endpoint, "default-input", &v)) |
| 2790 | state->pdata.default_input = v; |
| 2791 | else |
| 2792 | state->pdata.default_input = -1; |
| 2793 | |
Laurent Pinchart | 6fa8804 | 2014-02-04 20:23:16 -0300 | [diff] [blame] | 2794 | of_node_put(endpoint); |
| 2795 | |
| 2796 | flags = bus_cfg.bus.parallel.flags; |
| 2797 | |
| 2798 | if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) |
| 2799 | state->pdata.inv_hs_pol = 1; |
| 2800 | |
| 2801 | if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) |
| 2802 | state->pdata.inv_vs_pol = 1; |
| 2803 | |
| 2804 | if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING) |
| 2805 | state->pdata.inv_llc_pol = 1; |
| 2806 | |
| 2807 | if (bus_cfg.bus_type == V4L2_MBUS_BT656) { |
| 2808 | state->pdata.insert_av_codes = 1; |
| 2809 | state->pdata.op_656_range = 1; |
| 2810 | } |
| 2811 | |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2812 | /* Disable the interrupt for now as no DT-based board uses it. */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2813 | state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2814 | |
| 2815 | /* Use the default I2C addresses. */ |
| 2816 | state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2817 | state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40; |
| 2818 | state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2819 | state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38; |
| 2820 | state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2821 | state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26; |
| 2822 | state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32; |
| 2823 | state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36; |
| 2824 | state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34; |
| 2825 | state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30; |
| 2826 | state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2827 | state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24; |
| 2828 | |
| 2829 | /* Hardcode the remaining platform data fields. */ |
| 2830 | state->pdata.disable_pwrdnb = 0; |
| 2831 | state->pdata.disable_cable_det_rst = 0; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2832 | state->pdata.blank_data = 1; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2833 | state->pdata.alt_data_sat = 1; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 2834 | state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0; |
| 2835 | state->pdata.bus_order = ADV7604_BUS_ORDER_RGB; |
| 2836 | |
| 2837 | return 0; |
| 2838 | } |
| 2839 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 2840 | static const struct regmap_config adv76xx_regmap_cnf[] = { |
| 2841 | { |
| 2842 | .name = "io", |
| 2843 | .reg_bits = 8, |
| 2844 | .val_bits = 8, |
| 2845 | |
| 2846 | .max_register = 0xff, |
| 2847 | .cache_type = REGCACHE_NONE, |
| 2848 | }, |
| 2849 | { |
| 2850 | .name = "avlink", |
| 2851 | .reg_bits = 8, |
| 2852 | .val_bits = 8, |
| 2853 | |
| 2854 | .max_register = 0xff, |
| 2855 | .cache_type = REGCACHE_NONE, |
| 2856 | }, |
| 2857 | { |
| 2858 | .name = "cec", |
| 2859 | .reg_bits = 8, |
| 2860 | .val_bits = 8, |
| 2861 | |
| 2862 | .max_register = 0xff, |
| 2863 | .cache_type = REGCACHE_NONE, |
| 2864 | }, |
| 2865 | { |
| 2866 | .name = "infoframe", |
| 2867 | .reg_bits = 8, |
| 2868 | .val_bits = 8, |
| 2869 | |
| 2870 | .max_register = 0xff, |
| 2871 | .cache_type = REGCACHE_NONE, |
| 2872 | }, |
| 2873 | { |
| 2874 | .name = "esdp", |
| 2875 | .reg_bits = 8, |
| 2876 | .val_bits = 8, |
| 2877 | |
| 2878 | .max_register = 0xff, |
| 2879 | .cache_type = REGCACHE_NONE, |
| 2880 | }, |
| 2881 | { |
| 2882 | .name = "epp", |
| 2883 | .reg_bits = 8, |
| 2884 | .val_bits = 8, |
| 2885 | |
| 2886 | .max_register = 0xff, |
| 2887 | .cache_type = REGCACHE_NONE, |
| 2888 | }, |
| 2889 | { |
| 2890 | .name = "afe", |
| 2891 | .reg_bits = 8, |
| 2892 | .val_bits = 8, |
| 2893 | |
| 2894 | .max_register = 0xff, |
| 2895 | .cache_type = REGCACHE_NONE, |
| 2896 | }, |
| 2897 | { |
| 2898 | .name = "rep", |
| 2899 | .reg_bits = 8, |
| 2900 | .val_bits = 8, |
| 2901 | |
| 2902 | .max_register = 0xff, |
| 2903 | .cache_type = REGCACHE_NONE, |
| 2904 | }, |
| 2905 | { |
| 2906 | .name = "edid", |
| 2907 | .reg_bits = 8, |
| 2908 | .val_bits = 8, |
| 2909 | |
| 2910 | .max_register = 0xff, |
| 2911 | .cache_type = REGCACHE_NONE, |
| 2912 | }, |
| 2913 | |
| 2914 | { |
| 2915 | .name = "hdmi", |
| 2916 | .reg_bits = 8, |
| 2917 | .val_bits = 8, |
| 2918 | |
| 2919 | .max_register = 0xff, |
| 2920 | .cache_type = REGCACHE_NONE, |
| 2921 | }, |
| 2922 | { |
| 2923 | .name = "test", |
| 2924 | .reg_bits = 8, |
| 2925 | .val_bits = 8, |
| 2926 | |
| 2927 | .max_register = 0xff, |
| 2928 | .cache_type = REGCACHE_NONE, |
| 2929 | }, |
| 2930 | { |
| 2931 | .name = "cp", |
| 2932 | .reg_bits = 8, |
| 2933 | .val_bits = 8, |
| 2934 | |
| 2935 | .max_register = 0xff, |
| 2936 | .cache_type = REGCACHE_NONE, |
| 2937 | }, |
| 2938 | { |
| 2939 | .name = "vdp", |
| 2940 | .reg_bits = 8, |
| 2941 | .val_bits = 8, |
| 2942 | |
| 2943 | .max_register = 0xff, |
| 2944 | .cache_type = REGCACHE_NONE, |
| 2945 | }, |
| 2946 | }; |
| 2947 | |
| 2948 | static int configure_regmap(struct adv76xx_state *state, int region) |
| 2949 | { |
| 2950 | int err; |
| 2951 | |
| 2952 | if (!state->i2c_clients[region]) |
| 2953 | return -ENODEV; |
| 2954 | |
| 2955 | state->regmap[region] = |
| 2956 | devm_regmap_init_i2c(state->i2c_clients[region], |
| 2957 | &adv76xx_regmap_cnf[region]); |
| 2958 | |
| 2959 | if (IS_ERR(state->regmap[region])) { |
| 2960 | err = PTR_ERR(state->regmap[region]); |
| 2961 | v4l_err(state->i2c_clients[region], |
| 2962 | "Error initializing regmap %d with error %d\n", |
| 2963 | region, err); |
| 2964 | return -EINVAL; |
| 2965 | } |
| 2966 | |
| 2967 | return 0; |
| 2968 | } |
| 2969 | |
| 2970 | static int configure_regmaps(struct adv76xx_state *state) |
| 2971 | { |
| 2972 | int i, err; |
| 2973 | |
| 2974 | for (i = ADV7604_PAGE_AVLINK ; i < ADV76XX_PAGE_MAX; i++) { |
| 2975 | err = configure_regmap(state, i); |
| 2976 | if (err && (err != -ENODEV)) |
| 2977 | return err; |
| 2978 | } |
| 2979 | return 0; |
| 2980 | } |
| 2981 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2982 | static int adv76xx_probe(struct i2c_client *client, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2983 | const struct i2c_device_id *id) |
| 2984 | { |
Hans Verkuil | 591b72f | 2013-12-17 10:05:13 -0300 | [diff] [blame] | 2985 | static const struct v4l2_dv_timings cea640x480 = |
| 2986 | V4L2_DV_BT_CEA_640X480P59_94; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2987 | struct adv76xx_state *state; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2988 | struct v4l2_ctrl_handler *hdl; |
| 2989 | struct v4l2_subdev *sd; |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 2990 | unsigned int i; |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 2991 | unsigned int val, val2; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2992 | int err; |
| 2993 | |
| 2994 | /* Check if the adapter supports the needed features */ |
| 2995 | if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA)) |
| 2996 | return -EIO; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 2997 | v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n", |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 2998 | client->addr << 1); |
| 2999 | |
Laurent Pinchart | c02b211 | 2013-05-02 08:29:43 -0300 | [diff] [blame] | 3000 | state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3001 | if (!state) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3002 | v4l_err(client, "Could not allocate adv76xx_state memory!\n"); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3003 | return -ENOMEM; |
| 3004 | } |
| 3005 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3006 | state->i2c_clients[ADV76XX_PAGE_IO] = client; |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3007 | |
Mats Randgaard | 25a64ac | 2013-08-14 07:58:45 -0300 | [diff] [blame] | 3008 | /* initialize variables */ |
| 3009 | state->restart_stdi_once = true; |
Mats Randgaard | ff4f80f | 2013-12-05 10:24:05 -0300 | [diff] [blame] | 3010 | state->selected_input = ~0; |
Mats Randgaard | 25a64ac | 2013-08-14 07:58:45 -0300 | [diff] [blame] | 3011 | |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 3012 | if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) { |
| 3013 | const struct of_device_id *oid; |
| 3014 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3015 | oid = of_match_node(adv76xx_of_id, client->dev.of_node); |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 3016 | state->info = oid->data; |
| 3017 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3018 | err = adv76xx_parse_dt(state); |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 3019 | if (err < 0) { |
| 3020 | v4l_err(client, "DT parsing error\n"); |
| 3021 | return err; |
| 3022 | } |
| 3023 | } else if (client->dev.platform_data) { |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3024 | struct adv76xx_platform_data *pdata = client->dev.platform_data; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 3025 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3026 | state->info = (const struct adv76xx_chip_info *)id->driver_data; |
Laurent Pinchart | f82f313 | 2013-11-25 16:19:08 -0300 | [diff] [blame] | 3027 | state->pdata = *pdata; |
| 3028 | } else { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3029 | v4l_err(client, "No platform data!\n"); |
Laurent Pinchart | c02b211 | 2013-05-02 08:29:43 -0300 | [diff] [blame] | 3030 | return -ENODEV; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3031 | } |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 3032 | |
| 3033 | /* Request GPIOs. */ |
| 3034 | for (i = 0; i < state->info->num_dv_ports; ++i) { |
| 3035 | state->hpd_gpio[i] = |
Uwe Kleine-König | 269bd13 | 2015-03-02 04:00:44 -0300 | [diff] [blame] | 3036 | devm_gpiod_get_index_optional(&client->dev, "hpd", i, |
| 3037 | GPIOD_OUT_LOW); |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 3038 | if (IS_ERR(state->hpd_gpio[i])) |
Uwe Kleine-König | 269bd13 | 2015-03-02 04:00:44 -0300 | [diff] [blame] | 3039 | return PTR_ERR(state->hpd_gpio[i]); |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 3040 | |
Uwe Kleine-König | 269bd13 | 2015-03-02 04:00:44 -0300 | [diff] [blame] | 3041 | if (state->hpd_gpio[i]) |
| 3042 | v4l_info(client, "Handling HPD %u GPIO\n", i); |
Laurent Pinchart | e9d50e9 | 2014-01-30 18:37:08 -0300 | [diff] [blame] | 3043 | } |
| 3044 | |
Hans Verkuil | 591b72f | 2013-12-17 10:05:13 -0300 | [diff] [blame] | 3045 | state->timings = cea640x480; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3046 | state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3047 | |
| 3048 | sd = &state->sd; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3049 | v4l2_i2c_subdev_init(sd, client, &adv76xx_ops); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3050 | snprintf(sd->name, sizeof(sd->name), "%s %d-%04x", |
| 3051 | id->name, i2c_adapter_id(client->adapter), |
| 3052 | client->addr); |
Lars-Peter Clausen | 0975626 | 2015-06-24 13:50:27 -0300 | [diff] [blame^] | 3053 | sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3054 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 3055 | /* Configure IO Regmap region */ |
| 3056 | err = configure_regmap(state, ADV76XX_PAGE_IO); |
| 3057 | |
| 3058 | if (err) { |
| 3059 | v4l2_err(sd, "Error configuring IO regmap region\n"); |
| 3060 | return -ENODEV; |
| 3061 | } |
| 3062 | |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3063 | /* |
| 3064 | * Verify that the chip is present. On ADV7604 the RD_INFO register only |
| 3065 | * identifies the revision, while on ADV7611 it identifies the model as |
| 3066 | * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611. |
| 3067 | */ |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 3068 | switch (state->info->type) { |
| 3069 | case ADV7604: |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 3070 | err = regmap_read(state->regmap[ADV76XX_PAGE_IO], 0xfb, &val); |
| 3071 | if (err) { |
| 3072 | v4l2_err(sd, "Error %d reading IO Regmap\n", err); |
| 3073 | return -ENODEV; |
| 3074 | } |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3075 | if (val != 0x68) { |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 3076 | v4l2_err(sd, "not an adv7604 on address 0x%x\n", |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3077 | client->addr << 1); |
| 3078 | return -ENODEV; |
| 3079 | } |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 3080 | break; |
| 3081 | case ADV7611: |
| 3082 | case ADV7612: |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 3083 | err = regmap_read(state->regmap[ADV76XX_PAGE_IO], |
| 3084 | 0xea, |
| 3085 | &val); |
| 3086 | if (err) { |
| 3087 | v4l2_err(sd, "Error %d reading IO Regmap\n", err); |
| 3088 | return -ENODEV; |
| 3089 | } |
| 3090 | val2 = val << 8; |
| 3091 | err = regmap_read(state->regmap[ADV76XX_PAGE_IO], |
| 3092 | 0xeb, |
| 3093 | &val); |
| 3094 | if (err) { |
| 3095 | v4l2_err(sd, "Error %d reading IO Regmap\n", err); |
| 3096 | return -ENODEV; |
| 3097 | } |
| 3098 | val2 |= val; |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 3099 | if ((state->info->type == ADV7611 && val != 0x2051) || |
| 3100 | (state->info->type == ADV7612 && val != 0x2041)) { |
| 3101 | v4l2_err(sd, "not an adv761x on address 0x%x\n", |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3102 | client->addr << 1); |
| 3103 | return -ENODEV; |
| 3104 | } |
William Towle | 8331d30 | 2015-06-03 10:59:51 -0300 | [diff] [blame] | 3105 | break; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3106 | } |
| 3107 | |
| 3108 | /* control handlers */ |
| 3109 | hdl = &state->hdl; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3110 | v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3111 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3112 | v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3113 | V4L2_CID_BRIGHTNESS, -128, 127, 1, 0); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3114 | v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3115 | V4L2_CID_CONTRAST, 0, 255, 1, 128); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3116 | v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3117 | V4L2_CID_SATURATION, 0, 255, 1, 128); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3118 | v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3119 | V4L2_CID_HUE, 0, 128, 1, 0); |
| 3120 | |
| 3121 | /* private controls */ |
| 3122 | state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL, |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3123 | V4L2_CID_DV_RX_POWER_PRESENT, 0, |
| 3124 | (1 << state->info->num_dv_ports) - 1, 0, 0); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3125 | state->rgb_quantization_range_ctrl = |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3126 | v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3127 | V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL, |
| 3128 | 0, V4L2_DV_RGB_RANGE_AUTO); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3129 | |
| 3130 | /* custom controls */ |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3131 | if (adv76xx_has_afe(state)) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3132 | state->analog_sampling_phase_ctrl = |
| 3133 | v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3134 | state->free_run_color_manual_ctrl = |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3135 | v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3136 | state->free_run_color_ctrl = |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3137 | v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3138 | |
| 3139 | sd->ctrl_handler = hdl; |
| 3140 | if (hdl->error) { |
| 3141 | err = hdl->error; |
| 3142 | goto err_hdl; |
| 3143 | } |
Hans Verkuil | 8c0eadb | 2013-08-22 06:11:17 -0300 | [diff] [blame] | 3144 | state->detect_tx_5v_ctrl->is_private = true; |
| 3145 | state->rgb_quantization_range_ctrl->is_private = true; |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3146 | if (adv76xx_has_afe(state)) |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3147 | state->analog_sampling_phase_ctrl->is_private = true; |
Hans Verkuil | 8c0eadb | 2013-08-22 06:11:17 -0300 | [diff] [blame] | 3148 | state->free_run_color_manual_ctrl->is_private = true; |
| 3149 | state->free_run_color_ctrl->is_private = true; |
| 3150 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3151 | if (adv76xx_s_detect_tx_5v_ctrl(sd)) { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3152 | err = -ENODEV; |
| 3153 | goto err_hdl; |
| 3154 | } |
| 3155 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3156 | for (i = 1; i < ADV76XX_PAGE_MAX; ++i) { |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 3157 | if (!(BIT(i) & state->info->page_mask)) |
| 3158 | continue; |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3159 | |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 3160 | state->i2c_clients[i] = |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3161 | adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i], |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 3162 | 0xf2 + i); |
| 3163 | if (state->i2c_clients[i] == NULL) { |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3164 | err = -ENOMEM; |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 3165 | v4l2_err(sd, "failed to create i2c client %u\n", i); |
Lars-Peter Clausen | d42010a | 2013-11-25 15:45:07 -0300 | [diff] [blame] | 3166 | goto err_i2c; |
| 3167 | } |
| 3168 | } |
Laurent Pinchart | 05cacb1 | 2014-01-30 16:32:21 -0300 | [diff] [blame] | 3169 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3170 | /* work queues */ |
| 3171 | state->work_queues = create_singlethread_workqueue(client->name); |
| 3172 | if (!state->work_queues) { |
| 3173 | v4l2_err(sd, "Could not create work queue\n"); |
| 3174 | err = -ENOMEM; |
| 3175 | goto err_i2c; |
| 3176 | } |
| 3177 | |
| 3178 | INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3179 | adv76xx_delayed_work_enable_hotplug); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3180 | |
Laurent Pinchart | c784b1e | 2014-01-29 10:08:58 -0300 | [diff] [blame] | 3181 | state->source_pad = state->info->num_dv_ports |
| 3182 | + (state->info->has_afe ? 2 : 0); |
| 3183 | for (i = 0; i < state->source_pad; ++i) |
| 3184 | state->pads[i].flags = MEDIA_PAD_FL_SINK; |
| 3185 | state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE; |
| 3186 | |
| 3187 | err = media_entity_init(&sd->entity, state->source_pad + 1, |
| 3188 | state->pads, 0); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3189 | if (err) |
| 3190 | goto err_work_queues; |
| 3191 | |
Pablo Anton | f862f57d | 2015-06-19 10:23:06 -0300 | [diff] [blame] | 3192 | /* Configure regmaps */ |
| 3193 | err = configure_regmaps(state); |
| 3194 | if (err) |
| 3195 | goto err_entity; |
| 3196 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3197 | err = adv76xx_core_init(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3198 | if (err) |
| 3199 | goto err_entity; |
| 3200 | v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name, |
| 3201 | client->addr << 1, client->adapter->name); |
Lars-Peter Clausen | bedc393 | 2013-11-25 16:18:02 -0300 | [diff] [blame] | 3202 | |
| 3203 | err = v4l2_async_register_subdev(sd); |
| 3204 | if (err) |
| 3205 | goto err_entity; |
| 3206 | |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3207 | return 0; |
| 3208 | |
| 3209 | err_entity: |
| 3210 | media_entity_cleanup(&sd->entity); |
| 3211 | err_work_queues: |
| 3212 | cancel_delayed_work(&state->delayed_work_enable_hotplug); |
| 3213 | destroy_workqueue(state->work_queues); |
| 3214 | err_i2c: |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3215 | adv76xx_unregister_clients(state); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3216 | err_hdl: |
| 3217 | v4l2_ctrl_handler_free(hdl); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3218 | return err; |
| 3219 | } |
| 3220 | |
| 3221 | /* ----------------------------------------------------------------------- */ |
| 3222 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3223 | static int adv76xx_remove(struct i2c_client *client) |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3224 | { |
| 3225 | struct v4l2_subdev *sd = i2c_get_clientdata(client); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3226 | struct adv76xx_state *state = to_state(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3227 | |
| 3228 | cancel_delayed_work(&state->delayed_work_enable_hotplug); |
| 3229 | destroy_workqueue(state->work_queues); |
Lars-Peter Clausen | bedc393 | 2013-11-25 16:18:02 -0300 | [diff] [blame] | 3230 | v4l2_async_unregister_subdev(sd); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3231 | media_entity_cleanup(&sd->entity); |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3232 | adv76xx_unregister_clients(to_state(sd)); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3233 | v4l2_ctrl_handler_free(sd->ctrl_handler); |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3234 | return 0; |
| 3235 | } |
| 3236 | |
| 3237 | /* ----------------------------------------------------------------------- */ |
| 3238 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3239 | static struct i2c_driver adv76xx_driver = { |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3240 | .driver = { |
| 3241 | .owner = THIS_MODULE, |
| 3242 | .name = "adv7604", |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3243 | .of_match_table = of_match_ptr(adv76xx_of_id), |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3244 | }, |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3245 | .probe = adv76xx_probe, |
| 3246 | .remove = adv76xx_remove, |
| 3247 | .id_table = adv76xx_i2c_id, |
Hans Verkuil | 54450f5 | 2012-07-18 05:45:16 -0300 | [diff] [blame] | 3248 | }; |
| 3249 | |
Pablo Anton | b44b2e0 | 2015-02-03 14:13:18 -0300 | [diff] [blame] | 3250 | module_i2c_driver(adv76xx_driver); |