blob: c0763b8377455fba802441a65901649668f18846 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/plat-s3c24xx/cpu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
Heiko Stuebner4a9f52f2012-05-12 16:22:17 +09007 * Common code for S3C24XX machines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/interrupt.h>
28#include <linux/ioport.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010029#include <linux/serial_core.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090030#include <linux/serial_s3c.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020031#include <clocksource/samsung_pwm.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010032#include <linux/platform_device.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010033#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010034#include <linux/io.h>
Heiko Stuebnerf2dda072013-10-08 06:42:10 +090035#include <linux/platform_data/dma-s3c24xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/hardware.h>
Nicolas Pitre92311272011-08-03 11:34:59 -040038#include <mach/regs-clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/irq.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010040#include <asm/cacheflush.h>
David Howells9f97da72012-03-28 18:30:01 +010041#include <asm/system_info.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070042#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include <asm/mach/arch.h>
45#include <asm/mach/map.h>
46
Russell Kinga09e64f2008-08-05 16:14:15 +010047#include <mach/regs-gpio.h>
Heiko Stuebnerf2dda072013-10-08 06:42:10 +090048#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Dooksa2b7ba92008-10-07 22:26:09 +010050#include <plat/cpu.h>
51#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/clock.h>
Heiko Stuebner2473f712012-05-12 16:22:18 +090053#include <plat/cpu-freq.h>
54#include <plat/pll.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020055#include <plat/pwm-core.h>
Heiko Stuebner4659c532014-05-09 05:49:14 +090056#include <plat/watchdog-reset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Heiko Stuebnere1a621d2013-02-08 10:31:28 -080058#include "common.h"
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/* table of supported CPUs */
61
62static const char name_s3c2410[] = "S3C2410";
Ben Dooks68d9ab32006-06-24 21:21:27 +010063static const char name_s3c2412[] = "S3C2412";
Ben Dooks63b1f512010-04-30 16:32:26 +090064static const char name_s3c2416[] = "S3C2416/S3C2450";
Linus Torvalds1da177e2005-04-16 15:20:36 -070065static const char name_s3c2440[] = "S3C2440";
Ben Dooks96ce2382006-06-18 23:06:41 +010066static const char name_s3c2442[] = "S3C2442";
Harald Weltef5fb9b12009-09-22 21:40:39 +010067static const char name_s3c2442b[] = "S3C2442B";
Ben Dookse4d06e32007-02-16 12:12:31 +010068static const char name_s3c2443[] = "S3C2443";
Linus Torvalds1da177e2005-04-16 15:20:36 -070069static const char name_s3c2410a[] = "S3C2410A";
70static const char name_s3c2440a[] = "S3C2440A";
71
72static struct cpu_table cpu_ids[] __initdata = {
73 {
74 .idcode = 0x32410000,
75 .idmask = 0xffffffff,
76 .map_io = s3c2410_map_io,
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 .init_uarts = s3c2410_init_uarts,
78 .init = s3c2410_init,
79 .name = name_s3c2410
80 },
81 {
82 .idcode = 0x32410002,
83 .idmask = 0xffffffff,
84 .map_io = s3c2410_map_io,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 .init_uarts = s3c2410_init_uarts,
Ben Dooksf0176792009-07-30 23:23:38 +010086 .init = s3c2410a_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 .name = name_s3c2410a
88 },
89 {
90 .idcode = 0x32440000,
91 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +020092 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +010093 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 .init = s3c2440_init,
95 .name = name_s3c2440
96 },
97 {
98 .idcode = 0x32440001,
99 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200100 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100101 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 .init = s3c2440_init,
103 .name = name_s3c2440a
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000104 },
105 {
Ben Dooks96ce2382006-06-18 23:06:41 +0100106 .idcode = 0x32440aaa,
107 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200108 .map_io = s3c2442_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100109 .init_uarts = s3c244x_init_uarts,
110 .init = s3c2442_init,
111 .name = name_s3c2442
112 },
113 {
Harald Weltef5fb9b12009-09-22 21:40:39 +0100114 .idcode = 0x32440aab,
115 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200116 .map_io = s3c2442_map_io,
Harald Weltef5fb9b12009-09-22 21:40:39 +0100117 .init_uarts = s3c244x_init_uarts,
118 .init = s3c2442_init,
119 .name = name_s3c2442b
120 },
121 {
Ben Dooks68d9ab32006-06-24 21:21:27 +0100122 .idcode = 0x32412001,
123 .idmask = 0xffffffff,
124 .map_io = s3c2412_map_io,
Ben Dooks68d9ab32006-06-24 21:21:27 +0100125 .init_uarts = s3c2412_init_uarts,
126 .init = s3c2412_init,
127 .name = name_s3c2412,
128 },
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100129 { /* a newer version of the s3c2412 */
130 .idcode = 0x32412003,
131 .idmask = 0xffffffff,
132 .map_io = s3c2412_map_io,
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100133 .init_uarts = s3c2412_init_uarts,
134 .init = s3c2412_init,
135 .name = name_s3c2412,
136 },
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900137 { /* a strange version of the s3c2416 */
138 .idcode = 0x32450003,
139 .idmask = 0xffffffff,
140 .map_io = s3c2416_map_io,
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900141 .init_uarts = s3c2416_init_uarts,
142 .init = s3c2416_init,
143 .name = name_s3c2416,
144 },
Ben Dooks68d9ab32006-06-24 21:21:27 +0100145 {
Ben Dookse4d06e32007-02-16 12:12:31 +0100146 .idcode = 0x32443001,
147 .idmask = 0xffffffff,
148 .map_io = s3c2443_map_io,
Ben Dookse4d06e32007-02-16 12:12:31 +0100149 .init_uarts = s3c2443_init_uarts,
150 .init = s3c2443_init,
151 .name = name_s3c2443,
152 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
155/* minimal IO mapping */
156
157static struct map_desc s3c_iodesc[] __initdata = {
158 IODESC_ENT(GPIO),
159 IODESC_ENT(IRQ),
160 IODESC_ENT(MEMCTRL),
161 IODESC_ENT(UART)
162};
163
Ben Dooks74b265d2008-10-21 14:06:31 +0100164/* read cpu identificaiton code */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Ben Dooks68d9ab32006-06-24 21:21:27 +0100166static unsigned long s3c24xx_read_idcode_v5(void)
167{
Ben Dooksd11a7d72010-04-28 18:00:07 +0900168#if defined(CONFIG_CPU_S3C2416)
169 /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
170
171 u32 gs = __raw_readl(S3C24XX_GSTATUS1);
172
173 /* test for s3c2416 or similar device */
174 if ((gs >> 16) == 0x3245)
175 return gs;
176#endif
177
Ben Dooks68d9ab32006-06-24 21:21:27 +0100178#if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
179 return __raw_readl(S3C2412_GSTATUS1);
180#else
181 return 1UL; /* don't look like an 2400 */
182#endif
183}
184
185static unsigned long s3c24xx_read_idcode_v4(void)
186{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100187 return __raw_readl(S3C2410_GSTATUS1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100188}
189
Nicolas Pitre92311272011-08-03 11:34:59 -0400190static void s3c24xx_default_idle(void)
191{
Cong Ding813f13e2013-01-18 08:58:23 -0800192 unsigned long tmp = 0;
Nicolas Pitre92311272011-08-03 11:34:59 -0400193 int i;
194
195 /* idle the system by using the idle mode which will wait for an
196 * interrupt to happen before restarting the system.
197 */
198
199 /* Warning: going into idle state upsets jtag scanning */
200
201 __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
202 S3C2410_CLKCON);
203
204 /* the samsung port seems to do a loop and then unset idle.. */
205 for (i = 0; i < 50; i++)
206 tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
207
208 /* this bit is not cleared on re-start... */
209
210 __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
211 S3C2410_CLKCON);
212}
213
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200214static struct samsung_pwm_variant s3c24xx_pwm_variant = {
215 .bits = 16,
216 .div_base = 1,
217 .has_tint_cstat = false,
218 .tclk_mask = (1 << 4),
219};
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
222{
Nicolas Pitre92311272011-08-03 11:34:59 -0400223 arm_pm_idle = s3c24xx_default_idle;
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 /* initialise the io descriptors we need for initialisation */
Ben Dooks74b265d2008-10-21 14:06:31 +0100226 iotable_init(mach_desc, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
228
Ben Dooks68d9ab32006-06-24 21:21:27 +0100229 if (cpu_architecture() >= CPU_ARCH_ARMv5) {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900230 samsung_cpu_id = s3c24xx_read_idcode_v5();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100231 } else {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900232 samsung_cpu_id = s3c24xx_read_idcode_v4();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100233 }
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000234
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900235 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200236
237 samsung_pwm_set_platdata(&s3c24xx_pwm_variant);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238}
Heiko Stuebner618ae082012-05-12 16:22:17 +0900239
Tomasz Figa42805062013-04-28 02:25:01 +0200240void __init samsung_set_timer_source(unsigned int event, unsigned int source)
241{
242 s3c24xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
243 s3c24xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
244}
245
246void __init samsung_timer_init(void)
247{
248 unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
249 IRQ_TIMER0, IRQ_TIMER1, IRQ_TIMER2, IRQ_TIMER3, IRQ_TIMER4,
250 };
251
252 samsung_pwm_clocksource_init(S3C_VA_TIMER,
253 timer_irqs, &s3c24xx_pwm_variant);
254}
255
Heiko Stuebner618ae082012-05-12 16:22:17 +0900256/* Serial port registrations */
257
Arnd Bergmann9ee51f02013-04-11 02:04:48 +0200258#define S3C2410_PA_UART0 (S3C24XX_PA_UART)
259#define S3C2410_PA_UART1 (S3C24XX_PA_UART + 0x4000 )
260#define S3C2410_PA_UART2 (S3C24XX_PA_UART + 0x8000 )
261#define S3C2443_PA_UART3 (S3C24XX_PA_UART + 0xC000 )
262
Heiko Stuebner618ae082012-05-12 16:22:17 +0900263static struct resource s3c2410_uart0_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900264 [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
265 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
266 IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
267 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900268};
269
270static struct resource s3c2410_uart1_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900271 [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
272 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
273 IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
274 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900275};
276
277static struct resource s3c2410_uart2_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900278 [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
279 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
280 IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
281 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900282};
283
284static struct resource s3c2410_uart3_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900285 [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
286 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
287 IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
288 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900289};
290
291struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
292 [0] = {
293 .resources = s3c2410_uart0_resource,
294 .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
295 },
296 [1] = {
297 .resources = s3c2410_uart1_resource,
298 .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
299 },
300 [2] = {
301 .resources = s3c2410_uart2_resource,
302 .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
303 },
304 [3] = {
305 .resources = s3c2410_uart3_resource,
306 .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
307 },
308};
Heiko Stuebner2473f712012-05-12 16:22:18 +0900309
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900310#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2412) || \
311 defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2442)
312static struct resource s3c2410_dma_resource[] = {
313 [0] = DEFINE_RES_MEM(S3C24XX_PA_DMA, S3C24XX_SZ_DMA),
314 [1] = DEFINE_RES_IRQ(IRQ_DMA0),
315 [2] = DEFINE_RES_IRQ(IRQ_DMA1),
316 [3] = DEFINE_RES_IRQ(IRQ_DMA2),
317 [4] = DEFINE_RES_IRQ(IRQ_DMA3),
318};
319#endif
320
Heiko Stuebner1fecf892013-10-21 05:32:48 +0900321#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2442)
322static struct s3c24xx_dma_channel s3c2410_dma_channels[DMACH_MAX] = {
323 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 0), },
324 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 1), },
325 [DMACH_SDI] = { S3C24XX_DMA_APB, false, S3C24XX_DMA_CHANREQ(2, 0) |
326 S3C24XX_DMA_CHANREQ(2, 2) |
327 S3C24XX_DMA_CHANREQ(1, 3),
328 },
329 [DMACH_SPI0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 1), },
330 [DMACH_SPI1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 3), },
331 [DMACH_UART0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 0), },
332 [DMACH_UART1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 1), },
333 [DMACH_UART2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 3), },
334 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 0) |
335 S3C24XX_DMA_CHANREQ(3, 2) |
336 S3C24XX_DMA_CHANREQ(3, 3),
337 },
338 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 1) |
339 S3C24XX_DMA_CHANREQ(1, 2),
340 },
341 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 2), },
342 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 0), },
343 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 1), },
344 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 2), },
345 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 3), },
346};
347
348static struct s3c24xx_dma_platdata s3c2410_dma_platdata = {
349 .num_phy_channels = 4,
350 .channels = s3c2410_dma_channels,
351 .num_channels = DMACH_MAX,
352};
353
354struct platform_device s3c2410_device_dma = {
355 .name = "s3c2410-dma",
356 .id = 0,
357 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
358 .resource = s3c2410_dma_resource,
359 .dev = {
360 .platform_data = &s3c2410_dma_platdata,
361 },
362};
363#endif
364
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900365#ifdef CONFIG_CPU_S3C2412
366static struct s3c24xx_dma_channel s3c2412_dma_channels[DMACH_MAX] = {
367 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, 17 },
368 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, 18 },
369 [DMACH_SDI] = { S3C24XX_DMA_APB, false, 10 },
370 [DMACH_SPI0_RX] = { S3C24XX_DMA_APB, true, 1 },
371 [DMACH_SPI0_TX] = { S3C24XX_DMA_APB, true, 0 },
372 [DMACH_SPI1_RX] = { S3C24XX_DMA_APB, true, 3 },
373 [DMACH_SPI1_TX] = { S3C24XX_DMA_APB, true, 2 },
374 [DMACH_UART0] = { S3C24XX_DMA_APB, true, 19 },
375 [DMACH_UART1] = { S3C24XX_DMA_APB, true, 21 },
376 [DMACH_UART2] = { S3C24XX_DMA_APB, true, 23 },
377 [DMACH_UART0_SRC2] = { S3C24XX_DMA_APB, true, 20 },
378 [DMACH_UART1_SRC2] = { S3C24XX_DMA_APB, true, 22 },
379 [DMACH_UART2_SRC2] = { S3C24XX_DMA_APB, true, 24 },
380 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, 9 },
381 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, 5 },
382 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, 4 },
383 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, 13 },
384 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, 14 },
385 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, 15 },
386 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, 16 },
387};
388
389static struct s3c24xx_dma_platdata s3c2412_dma_platdata = {
390 .num_phy_channels = 4,
391 .channels = s3c2412_dma_channels,
392 .num_channels = DMACH_MAX,
393};
394
395struct platform_device s3c2412_device_dma = {
396 .name = "s3c2412-dma",
397 .id = 0,
398 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
399 .resource = s3c2410_dma_resource,
400 .dev = {
401 .platform_data = &s3c2412_dma_platdata,
402 },
403};
404#endif
405
Heiko Stuebner1fecf892013-10-21 05:32:48 +0900406#if defined(CONFIG_CPU_S3C2440)
407static struct s3c24xx_dma_channel s3c2440_dma_channels[DMACH_MAX] = {
408 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 0), },
409 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 1), },
410 [DMACH_SDI] = { S3C24XX_DMA_APB, false, S3C24XX_DMA_CHANREQ(2, 0) |
411 S3C24XX_DMA_CHANREQ(6, 1) |
412 S3C24XX_DMA_CHANREQ(2, 2) |
413 S3C24XX_DMA_CHANREQ(1, 3),
414 },
415 [DMACH_SPI0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 1), },
416 [DMACH_SPI1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 3), },
417 [DMACH_UART0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 0), },
418 [DMACH_UART1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 1), },
419 [DMACH_UART2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 3), },
420 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 0) |
421 S3C24XX_DMA_CHANREQ(3, 2) |
422 S3C24XX_DMA_CHANREQ(3, 3),
423 },
424 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 1) |
425 S3C24XX_DMA_CHANREQ(1, 2),
426 },
427 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(5, 0) |
428 S3C24XX_DMA_CHANREQ(0, 2),
429 },
430 [DMACH_PCM_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(6, 0) |
431 S3C24XX_DMA_CHANREQ(5, 2),
432 },
433 [DMACH_PCM_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(5, 1) |
434 S3C24XX_DMA_CHANREQ(6, 3),
435 },
436 [DMACH_MIC_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(6, 2) |
437 S3C24XX_DMA_CHANREQ(5, 3),
438 },
439 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 0), },
440 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 1), },
441 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 2), },
442 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 3), },
443};
444
445static struct s3c24xx_dma_platdata s3c2440_dma_platdata = {
446 .num_phy_channels = 4,
447 .channels = s3c2440_dma_channels,
448 .num_channels = DMACH_MAX,
449};
450
451struct platform_device s3c2440_device_dma = {
452 .name = "s3c2410-dma",
453 .id = 0,
454 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
455 .resource = s3c2410_dma_resource,
456 .dev = {
457 .platform_data = &s3c2440_dma_platdata,
458 },
459};
460#endif
461
Paul Bolle469641c2014-02-14 07:35:12 +0900462#if defined(CONFIG_CPU_S3C2443) || defined(CONFIG_CPU_S3C2416)
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900463static struct resource s3c2443_dma_resource[] = {
464 [0] = DEFINE_RES_MEM(S3C24XX_PA_DMA, S3C24XX_SZ_DMA),
465 [1] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA0),
466 [2] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA1),
467 [3] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA2),
468 [4] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA3),
469 [5] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA4),
470 [6] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA5),
471};
472
473static struct s3c24xx_dma_channel s3c2443_dma_channels[DMACH_MAX] = {
474 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, 17 },
475 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, 18 },
476 [DMACH_SDI] = { S3C24XX_DMA_APB, false, 10 },
477 [DMACH_SPI0_RX] = { S3C24XX_DMA_APB, true, 1 },
478 [DMACH_SPI0_TX] = { S3C24XX_DMA_APB, true, 0 },
479 [DMACH_SPI1_RX] = { S3C24XX_DMA_APB, true, 3 },
480 [DMACH_SPI1_TX] = { S3C24XX_DMA_APB, true, 2 },
481 [DMACH_UART0] = { S3C24XX_DMA_APB, true, 19 },
482 [DMACH_UART1] = { S3C24XX_DMA_APB, true, 21 },
483 [DMACH_UART2] = { S3C24XX_DMA_APB, true, 23 },
484 [DMACH_UART3] = { S3C24XX_DMA_APB, true, 25 },
485 [DMACH_UART0_SRC2] = { S3C24XX_DMA_APB, true, 20 },
486 [DMACH_UART1_SRC2] = { S3C24XX_DMA_APB, true, 22 },
487 [DMACH_UART2_SRC2] = { S3C24XX_DMA_APB, true, 24 },
488 [DMACH_UART3_SRC2] = { S3C24XX_DMA_APB, true, 26 },
489 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, 9 },
490 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, 5 },
491 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, 4 },
492 [DMACH_PCM_IN] = { S3C24XX_DMA_APB, true, 28 },
493 [DMACH_PCM_OUT] = { S3C24XX_DMA_APB, true, 27 },
494 [DMACH_MIC_IN] = { S3C24XX_DMA_APB, true, 29 },
495};
496
497static struct s3c24xx_dma_platdata s3c2443_dma_platdata = {
498 .num_phy_channels = 6,
499 .channels = s3c2443_dma_channels,
500 .num_channels = DMACH_MAX,
501};
502
503struct platform_device s3c2443_device_dma = {
504 .name = "s3c2443-dma",
505 .id = 0,
506 .num_resources = ARRAY_SIZE(s3c2443_dma_resource),
507 .resource = s3c2443_dma_resource,
508 .dev = {
509 .platform_data = &s3c2443_dma_platdata,
510 },
511};
512#endif
Heiko Stuebnerdfc0f502014-02-19 09:26:21 +0900513
Heiko Stuebner4659c532014-05-09 05:49:14 +0900514#if defined(CONFIG_COMMON_CLK) && defined(CONFIG_CPU_S3C2410)
515void __init s3c2410_init_clocks(int xtal)
516{
517 s3c2410_common_clk_init(NULL, xtal, 0, S3C24XX_VA_CLKPWR);
518 samsung_wdt_reset_init(S3C24XX_VA_WATCHDOG);
519}
520#endif
521
Heiko Stuebner3c27f312014-02-25 09:50:44 +0900522#ifdef CONFIG_CPU_S3C2412
523void __init s3c2412_init_clocks(int xtal)
524{
525 s3c2412_common_clk_init(NULL, xtal, 0, S3C24XX_VA_CLKPWR);
526}
527#endif
528
Heiko Stuebnerdfc0f502014-02-19 09:26:21 +0900529#ifdef CONFIG_CPU_S3C2416
530void __init s3c2416_init_clocks(int xtal)
531{
532 s3c2443_common_clk_init(NULL, xtal, 0, S3C24XX_VA_CLKPWR);
533}
534#endif
535
Heiko Stuebner4659c532014-05-09 05:49:14 +0900536#if defined(CONFIG_COMMON_CLK) && defined(CONFIG_CPU_S3C2440)
537void __init s3c2440_init_clocks(int xtal)
538{
539 s3c2410_common_clk_init(NULL, xtal, 1, S3C24XX_VA_CLKPWR);
540 samsung_wdt_reset_init(S3C24XX_VA_WATCHDOG);
541}
542#endif
543
544#if defined(CONFIG_COMMON_CLK) && defined(CONFIG_CPU_S3C2442)
545void __init s3c2442_init_clocks(int xtal)
546{
547 s3c2410_common_clk_init(NULL, xtal, 2, S3C24XX_VA_CLKPWR);
548 samsung_wdt_reset_init(S3C24XX_VA_WATCHDOG);
549}
550#endif
551
Heiko Stuebnerdfc0f502014-02-19 09:26:21 +0900552#ifdef CONFIG_CPU_S3C2443
553void __init s3c2443_init_clocks(int xtal)
554{
555 s3c2443_common_clk_init(NULL, xtal, 1, S3C24XX_VA_CLKPWR);
556}
557#endif
Heiko Stuebner51cb1282014-05-09 05:48:57 +0900558
559#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2440) || \
560 defined(CONFIG_CPU_S3C2442)
561static struct resource s3c2410_dclk_resource[] = {
562 [0] = DEFINE_RES_MEM(0x56000084, 0x4),
563};
564
565struct platform_device s3c2410_device_dclk = {
566 .name = "s3c2410-dclk",
567 .id = 0,
568 .num_resources = ARRAY_SIZE(s3c2410_dclk_resource),
569 .resource = s3c2410_dclk_resource,
570};
571#endif