blob: 7cc6d944c8200a676cf702511a30373c11360622 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/plat-s3c24xx/cpu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
Heiko Stuebner4a9f52f2012-05-12 16:22:17 +09007 * Common code for S3C24XX machines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/interrupt.h>
28#include <linux/ioport.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010029#include <linux/serial_core.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090030#include <linux/serial_s3c.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020031#include <clocksource/samsung_pwm.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010032#include <linux/platform_device.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010033#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010034#include <linux/io.h>
Heiko Stuebnerf2dda072013-10-08 06:42:10 +090035#include <linux/platform_data/dma-s3c24xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/hardware.h>
Nicolas Pitre92311272011-08-03 11:34:59 -040038#include <mach/regs-clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/irq.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010040#include <asm/cacheflush.h>
David Howells9f97da72012-03-28 18:30:01 +010041#include <asm/system_info.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070042#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include <asm/mach/arch.h>
45#include <asm/mach/map.h>
46
Russell Kinga09e64f2008-08-05 16:14:15 +010047#include <mach/regs-gpio.h>
Heiko Stuebnerf2dda072013-10-08 06:42:10 +090048#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Dooksa2b7ba92008-10-07 22:26:09 +010050#include <plat/cpu.h>
51#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/clock.h>
Heiko Stuebner2473f712012-05-12 16:22:18 +090053#include <plat/cpu-freq.h>
54#include <plat/pll.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020055#include <plat/pwm-core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Heiko Stuebnere1a621d2013-02-08 10:31:28 -080057#include "common.h"
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* table of supported CPUs */
60
61static const char name_s3c2410[] = "S3C2410";
Ben Dooks68d9ab32006-06-24 21:21:27 +010062static const char name_s3c2412[] = "S3C2412";
Ben Dooks63b1f512010-04-30 16:32:26 +090063static const char name_s3c2416[] = "S3C2416/S3C2450";
Linus Torvalds1da177e2005-04-16 15:20:36 -070064static const char name_s3c2440[] = "S3C2440";
Ben Dooks96ce2382006-06-18 23:06:41 +010065static const char name_s3c2442[] = "S3C2442";
Harald Weltef5fb9b12009-09-22 21:40:39 +010066static const char name_s3c2442b[] = "S3C2442B";
Ben Dookse4d06e32007-02-16 12:12:31 +010067static const char name_s3c2443[] = "S3C2443";
Linus Torvalds1da177e2005-04-16 15:20:36 -070068static const char name_s3c2410a[] = "S3C2410A";
69static const char name_s3c2440a[] = "S3C2440A";
70
71static struct cpu_table cpu_ids[] __initdata = {
72 {
73 .idcode = 0x32410000,
74 .idmask = 0xffffffff,
75 .map_io = s3c2410_map_io,
76 .init_clocks = s3c2410_init_clocks,
77 .init_uarts = s3c2410_init_uarts,
78 .init = s3c2410_init,
79 .name = name_s3c2410
80 },
81 {
82 .idcode = 0x32410002,
83 .idmask = 0xffffffff,
84 .map_io = s3c2410_map_io,
85 .init_clocks = s3c2410_init_clocks,
86 .init_uarts = s3c2410_init_uarts,
Ben Dooksf0176792009-07-30 23:23:38 +010087 .init = s3c2410a_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 .name = name_s3c2410a
89 },
90 {
91 .idcode = 0x32440000,
92 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +020093 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +010094 .init_clocks = s3c244x_init_clocks,
95 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 .init = s3c2440_init,
97 .name = name_s3c2440
98 },
99 {
100 .idcode = 0x32440001,
101 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200102 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100103 .init_clocks = s3c244x_init_clocks,
104 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 .init = s3c2440_init,
106 .name = name_s3c2440a
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000107 },
108 {
Ben Dooks96ce2382006-06-18 23:06:41 +0100109 .idcode = 0x32440aaa,
110 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200111 .map_io = s3c2442_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100112 .init_clocks = s3c244x_init_clocks,
113 .init_uarts = s3c244x_init_uarts,
114 .init = s3c2442_init,
115 .name = name_s3c2442
116 },
117 {
Harald Weltef5fb9b12009-09-22 21:40:39 +0100118 .idcode = 0x32440aab,
119 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200120 .map_io = s3c2442_map_io,
Harald Weltef5fb9b12009-09-22 21:40:39 +0100121 .init_clocks = s3c244x_init_clocks,
122 .init_uarts = s3c244x_init_uarts,
123 .init = s3c2442_init,
124 .name = name_s3c2442b
125 },
126 {
Ben Dooks68d9ab32006-06-24 21:21:27 +0100127 .idcode = 0x32412001,
128 .idmask = 0xffffffff,
129 .map_io = s3c2412_map_io,
Ben Dooks68d9ab32006-06-24 21:21:27 +0100130 .init_uarts = s3c2412_init_uarts,
131 .init = s3c2412_init,
132 .name = name_s3c2412,
133 },
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100134 { /* a newer version of the s3c2412 */
135 .idcode = 0x32412003,
136 .idmask = 0xffffffff,
137 .map_io = s3c2412_map_io,
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100138 .init_uarts = s3c2412_init_uarts,
139 .init = s3c2412_init,
140 .name = name_s3c2412,
141 },
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900142 { /* a strange version of the s3c2416 */
143 .idcode = 0x32450003,
144 .idmask = 0xffffffff,
145 .map_io = s3c2416_map_io,
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900146 .init_uarts = s3c2416_init_uarts,
147 .init = s3c2416_init,
148 .name = name_s3c2416,
149 },
Ben Dooks68d9ab32006-06-24 21:21:27 +0100150 {
Ben Dookse4d06e32007-02-16 12:12:31 +0100151 .idcode = 0x32443001,
152 .idmask = 0xffffffff,
153 .map_io = s3c2443_map_io,
Ben Dookse4d06e32007-02-16 12:12:31 +0100154 .init_uarts = s3c2443_init_uarts,
155 .init = s3c2443_init,
156 .name = name_s3c2443,
157 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158};
159
160/* minimal IO mapping */
161
162static struct map_desc s3c_iodesc[] __initdata = {
163 IODESC_ENT(GPIO),
164 IODESC_ENT(IRQ),
165 IODESC_ENT(MEMCTRL),
166 IODESC_ENT(UART)
167};
168
Ben Dooks74b265d2008-10-21 14:06:31 +0100169/* read cpu identificaiton code */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Ben Dooks68d9ab32006-06-24 21:21:27 +0100171static unsigned long s3c24xx_read_idcode_v5(void)
172{
Ben Dooksd11a7d72010-04-28 18:00:07 +0900173#if defined(CONFIG_CPU_S3C2416)
174 /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
175
176 u32 gs = __raw_readl(S3C24XX_GSTATUS1);
177
178 /* test for s3c2416 or similar device */
179 if ((gs >> 16) == 0x3245)
180 return gs;
181#endif
182
Ben Dooks68d9ab32006-06-24 21:21:27 +0100183#if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
184 return __raw_readl(S3C2412_GSTATUS1);
185#else
186 return 1UL; /* don't look like an 2400 */
187#endif
188}
189
190static unsigned long s3c24xx_read_idcode_v4(void)
191{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100192 return __raw_readl(S3C2410_GSTATUS1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100193}
194
Nicolas Pitre92311272011-08-03 11:34:59 -0400195static void s3c24xx_default_idle(void)
196{
Cong Ding813f13e2013-01-18 08:58:23 -0800197 unsigned long tmp = 0;
Nicolas Pitre92311272011-08-03 11:34:59 -0400198 int i;
199
200 /* idle the system by using the idle mode which will wait for an
201 * interrupt to happen before restarting the system.
202 */
203
204 /* Warning: going into idle state upsets jtag scanning */
205
206 __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
207 S3C2410_CLKCON);
208
209 /* the samsung port seems to do a loop and then unset idle.. */
210 for (i = 0; i < 50; i++)
211 tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
212
213 /* this bit is not cleared on re-start... */
214
215 __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
216 S3C2410_CLKCON);
217}
218
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200219static struct samsung_pwm_variant s3c24xx_pwm_variant = {
220 .bits = 16,
221 .div_base = 1,
222 .has_tint_cstat = false,
223 .tclk_mask = (1 << 4),
224};
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
227{
Nicolas Pitre92311272011-08-03 11:34:59 -0400228 arm_pm_idle = s3c24xx_default_idle;
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 /* initialise the io descriptors we need for initialisation */
Ben Dooks74b265d2008-10-21 14:06:31 +0100231 iotable_init(mach_desc, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
233
Ben Dooks68d9ab32006-06-24 21:21:27 +0100234 if (cpu_architecture() >= CPU_ARCH_ARMv5) {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900235 samsung_cpu_id = s3c24xx_read_idcode_v5();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100236 } else {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900237 samsung_cpu_id = s3c24xx_read_idcode_v4();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100238 }
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000239
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900240 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200241
242 samsung_pwm_set_platdata(&s3c24xx_pwm_variant);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
Heiko Stuebner618ae082012-05-12 16:22:17 +0900244
Tomasz Figa42805062013-04-28 02:25:01 +0200245void __init samsung_set_timer_source(unsigned int event, unsigned int source)
246{
247 s3c24xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
248 s3c24xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
249}
250
251void __init samsung_timer_init(void)
252{
253 unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
254 IRQ_TIMER0, IRQ_TIMER1, IRQ_TIMER2, IRQ_TIMER3, IRQ_TIMER4,
255 };
256
257 samsung_pwm_clocksource_init(S3C_VA_TIMER,
258 timer_irqs, &s3c24xx_pwm_variant);
259}
260
Heiko Stuebner618ae082012-05-12 16:22:17 +0900261/* Serial port registrations */
262
Arnd Bergmann9ee51f02013-04-11 02:04:48 +0200263#define S3C2410_PA_UART0 (S3C24XX_PA_UART)
264#define S3C2410_PA_UART1 (S3C24XX_PA_UART + 0x4000 )
265#define S3C2410_PA_UART2 (S3C24XX_PA_UART + 0x8000 )
266#define S3C2443_PA_UART3 (S3C24XX_PA_UART + 0xC000 )
267
Heiko Stuebner618ae082012-05-12 16:22:17 +0900268static struct resource s3c2410_uart0_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900269 [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
270 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
271 IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
272 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900273};
274
275static struct resource s3c2410_uart1_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900276 [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
277 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
278 IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
279 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900280};
281
282static struct resource s3c2410_uart2_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900283 [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
284 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
285 IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
286 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900287};
288
289static struct resource s3c2410_uart3_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900290 [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
291 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
292 IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
293 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900294};
295
296struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
297 [0] = {
298 .resources = s3c2410_uart0_resource,
299 .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
300 },
301 [1] = {
302 .resources = s3c2410_uart1_resource,
303 .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
304 },
305 [2] = {
306 .resources = s3c2410_uart2_resource,
307 .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
308 },
309 [3] = {
310 .resources = s3c2410_uart3_resource,
311 .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
312 },
313};
Heiko Stuebner2473f712012-05-12 16:22:18 +0900314
315/* initialise all the clocks */
316
Heiko Stuebner5ab9a422014-02-19 09:25:54 +0900317#ifdef CONFIG_SAMSUNG_CLOCK
Heiko Stuebner2473f712012-05-12 16:22:18 +0900318void __init_or_cpufreq s3c24xx_setup_clocks(unsigned long fclk,
319 unsigned long hclk,
320 unsigned long pclk)
321{
322 clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON),
323 clk_xtal.rate);
324
325 clk_mpll.rate = fclk;
326 clk_h.rate = hclk;
327 clk_p.rate = pclk;
328 clk_f.rate = fclk;
329}
Heiko Stuebner5ab9a422014-02-19 09:25:54 +0900330#endif
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900331
332#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2412) || \
333 defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2442)
334static struct resource s3c2410_dma_resource[] = {
335 [0] = DEFINE_RES_MEM(S3C24XX_PA_DMA, S3C24XX_SZ_DMA),
336 [1] = DEFINE_RES_IRQ(IRQ_DMA0),
337 [2] = DEFINE_RES_IRQ(IRQ_DMA1),
338 [3] = DEFINE_RES_IRQ(IRQ_DMA2),
339 [4] = DEFINE_RES_IRQ(IRQ_DMA3),
340};
341#endif
342
Heiko Stuebner1fecf892013-10-21 05:32:48 +0900343#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2442)
344static struct s3c24xx_dma_channel s3c2410_dma_channels[DMACH_MAX] = {
345 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 0), },
346 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 1), },
347 [DMACH_SDI] = { S3C24XX_DMA_APB, false, S3C24XX_DMA_CHANREQ(2, 0) |
348 S3C24XX_DMA_CHANREQ(2, 2) |
349 S3C24XX_DMA_CHANREQ(1, 3),
350 },
351 [DMACH_SPI0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 1), },
352 [DMACH_SPI1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 3), },
353 [DMACH_UART0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 0), },
354 [DMACH_UART1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 1), },
355 [DMACH_UART2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 3), },
356 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 0) |
357 S3C24XX_DMA_CHANREQ(3, 2) |
358 S3C24XX_DMA_CHANREQ(3, 3),
359 },
360 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 1) |
361 S3C24XX_DMA_CHANREQ(1, 2),
362 },
363 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 2), },
364 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 0), },
365 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 1), },
366 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 2), },
367 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 3), },
368};
369
370static struct s3c24xx_dma_platdata s3c2410_dma_platdata = {
371 .num_phy_channels = 4,
372 .channels = s3c2410_dma_channels,
373 .num_channels = DMACH_MAX,
374};
375
376struct platform_device s3c2410_device_dma = {
377 .name = "s3c2410-dma",
378 .id = 0,
379 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
380 .resource = s3c2410_dma_resource,
381 .dev = {
382 .platform_data = &s3c2410_dma_platdata,
383 },
384};
385#endif
386
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900387#ifdef CONFIG_CPU_S3C2412
388static struct s3c24xx_dma_channel s3c2412_dma_channels[DMACH_MAX] = {
389 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, 17 },
390 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, 18 },
391 [DMACH_SDI] = { S3C24XX_DMA_APB, false, 10 },
392 [DMACH_SPI0_RX] = { S3C24XX_DMA_APB, true, 1 },
393 [DMACH_SPI0_TX] = { S3C24XX_DMA_APB, true, 0 },
394 [DMACH_SPI1_RX] = { S3C24XX_DMA_APB, true, 3 },
395 [DMACH_SPI1_TX] = { S3C24XX_DMA_APB, true, 2 },
396 [DMACH_UART0] = { S3C24XX_DMA_APB, true, 19 },
397 [DMACH_UART1] = { S3C24XX_DMA_APB, true, 21 },
398 [DMACH_UART2] = { S3C24XX_DMA_APB, true, 23 },
399 [DMACH_UART0_SRC2] = { S3C24XX_DMA_APB, true, 20 },
400 [DMACH_UART1_SRC2] = { S3C24XX_DMA_APB, true, 22 },
401 [DMACH_UART2_SRC2] = { S3C24XX_DMA_APB, true, 24 },
402 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, 9 },
403 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, 5 },
404 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, 4 },
405 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, 13 },
406 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, 14 },
407 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, 15 },
408 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, 16 },
409};
410
411static struct s3c24xx_dma_platdata s3c2412_dma_platdata = {
412 .num_phy_channels = 4,
413 .channels = s3c2412_dma_channels,
414 .num_channels = DMACH_MAX,
415};
416
417struct platform_device s3c2412_device_dma = {
418 .name = "s3c2412-dma",
419 .id = 0,
420 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
421 .resource = s3c2410_dma_resource,
422 .dev = {
423 .platform_data = &s3c2412_dma_platdata,
424 },
425};
426#endif
427
Heiko Stuebner1fecf892013-10-21 05:32:48 +0900428#if defined(CONFIG_CPU_S3C2440)
429static struct s3c24xx_dma_channel s3c2440_dma_channels[DMACH_MAX] = {
430 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 0), },
431 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, S3C24XX_DMA_CHANREQ(0, 1), },
432 [DMACH_SDI] = { S3C24XX_DMA_APB, false, S3C24XX_DMA_CHANREQ(2, 0) |
433 S3C24XX_DMA_CHANREQ(6, 1) |
434 S3C24XX_DMA_CHANREQ(2, 2) |
435 S3C24XX_DMA_CHANREQ(1, 3),
436 },
437 [DMACH_SPI0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 1), },
438 [DMACH_SPI1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 3), },
439 [DMACH_UART0] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 0), },
440 [DMACH_UART1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(1, 1), },
441 [DMACH_UART2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(0, 3), },
442 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(3, 0) |
443 S3C24XX_DMA_CHANREQ(3, 2) |
444 S3C24XX_DMA_CHANREQ(3, 3),
445 },
446 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(2, 1) |
447 S3C24XX_DMA_CHANREQ(1, 2),
448 },
449 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(5, 0) |
450 S3C24XX_DMA_CHANREQ(0, 2),
451 },
452 [DMACH_PCM_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(6, 0) |
453 S3C24XX_DMA_CHANREQ(5, 2),
454 },
455 [DMACH_PCM_OUT] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(5, 1) |
456 S3C24XX_DMA_CHANREQ(6, 3),
457 },
458 [DMACH_MIC_IN] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(6, 2) |
459 S3C24XX_DMA_CHANREQ(5, 3),
460 },
461 [DMACH_USB_EP1] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 0), },
462 [DMACH_USB_EP2] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 1), },
463 [DMACH_USB_EP3] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 2), },
464 [DMACH_USB_EP4] = { S3C24XX_DMA_APB, true, S3C24XX_DMA_CHANREQ(4, 3), },
465};
466
467static struct s3c24xx_dma_platdata s3c2440_dma_platdata = {
468 .num_phy_channels = 4,
469 .channels = s3c2440_dma_channels,
470 .num_channels = DMACH_MAX,
471};
472
473struct platform_device s3c2440_device_dma = {
474 .name = "s3c2410-dma",
475 .id = 0,
476 .num_resources = ARRAY_SIZE(s3c2410_dma_resource),
477 .resource = s3c2410_dma_resource,
478 .dev = {
479 .platform_data = &s3c2440_dma_platdata,
480 },
481};
482#endif
483
Paul Bolle469641c2014-02-14 07:35:12 +0900484#if defined(CONFIG_CPU_S3C2443) || defined(CONFIG_CPU_S3C2416)
Heiko Stuebnerf2dda072013-10-08 06:42:10 +0900485static struct resource s3c2443_dma_resource[] = {
486 [0] = DEFINE_RES_MEM(S3C24XX_PA_DMA, S3C24XX_SZ_DMA),
487 [1] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA0),
488 [2] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA1),
489 [3] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA2),
490 [4] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA3),
491 [5] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA4),
492 [6] = DEFINE_RES_IRQ(IRQ_S3C2443_DMA5),
493};
494
495static struct s3c24xx_dma_channel s3c2443_dma_channels[DMACH_MAX] = {
496 [DMACH_XD0] = { S3C24XX_DMA_AHB, true, 17 },
497 [DMACH_XD1] = { S3C24XX_DMA_AHB, true, 18 },
498 [DMACH_SDI] = { S3C24XX_DMA_APB, false, 10 },
499 [DMACH_SPI0_RX] = { S3C24XX_DMA_APB, true, 1 },
500 [DMACH_SPI0_TX] = { S3C24XX_DMA_APB, true, 0 },
501 [DMACH_SPI1_RX] = { S3C24XX_DMA_APB, true, 3 },
502 [DMACH_SPI1_TX] = { S3C24XX_DMA_APB, true, 2 },
503 [DMACH_UART0] = { S3C24XX_DMA_APB, true, 19 },
504 [DMACH_UART1] = { S3C24XX_DMA_APB, true, 21 },
505 [DMACH_UART2] = { S3C24XX_DMA_APB, true, 23 },
506 [DMACH_UART3] = { S3C24XX_DMA_APB, true, 25 },
507 [DMACH_UART0_SRC2] = { S3C24XX_DMA_APB, true, 20 },
508 [DMACH_UART1_SRC2] = { S3C24XX_DMA_APB, true, 22 },
509 [DMACH_UART2_SRC2] = { S3C24XX_DMA_APB, true, 24 },
510 [DMACH_UART3_SRC2] = { S3C24XX_DMA_APB, true, 26 },
511 [DMACH_TIMER] = { S3C24XX_DMA_APB, true, 9 },
512 [DMACH_I2S_IN] = { S3C24XX_DMA_APB, true, 5 },
513 [DMACH_I2S_OUT] = { S3C24XX_DMA_APB, true, 4 },
514 [DMACH_PCM_IN] = { S3C24XX_DMA_APB, true, 28 },
515 [DMACH_PCM_OUT] = { S3C24XX_DMA_APB, true, 27 },
516 [DMACH_MIC_IN] = { S3C24XX_DMA_APB, true, 29 },
517};
518
519static struct s3c24xx_dma_platdata s3c2443_dma_platdata = {
520 .num_phy_channels = 6,
521 .channels = s3c2443_dma_channels,
522 .num_channels = DMACH_MAX,
523};
524
525struct platform_device s3c2443_device_dma = {
526 .name = "s3c2443-dma",
527 .id = 0,
528 .num_resources = ARRAY_SIZE(s3c2443_dma_resource),
529 .resource = s3c2443_dma_resource,
530 .dev = {
531 .platform_data = &s3c2443_dma_platdata,
532 },
533};
534#endif
Heiko Stuebnerdfc0f502014-02-19 09:26:21 +0900535
Heiko Stuebner3c27f312014-02-25 09:50:44 +0900536#ifdef CONFIG_CPU_S3C2412
537void __init s3c2412_init_clocks(int xtal)
538{
539 s3c2412_common_clk_init(NULL, xtal, 0, S3C24XX_VA_CLKPWR);
540}
541#endif
542
Heiko Stuebnerdfc0f502014-02-19 09:26:21 +0900543#ifdef CONFIG_CPU_S3C2416
544void __init s3c2416_init_clocks(int xtal)
545{
546 s3c2443_common_clk_init(NULL, xtal, 0, S3C24XX_VA_CLKPWR);
547}
548#endif
549
550#ifdef CONFIG_CPU_S3C2443
551void __init s3c2443_init_clocks(int xtal)
552{
553 s3c2443_common_clk_init(NULL, xtal, 1, S3C24XX_VA_CLKPWR);
554}
555#endif
Heiko Stuebner51cb1282014-05-09 05:48:57 +0900556
557#if defined(CONFIG_CPU_S3C2410) || defined(CONFIG_CPU_S3C2440) || \
558 defined(CONFIG_CPU_S3C2442)
559static struct resource s3c2410_dclk_resource[] = {
560 [0] = DEFINE_RES_MEM(0x56000084, 0x4),
561};
562
563struct platform_device s3c2410_device_dclk = {
564 .name = "s3c2410-dclk",
565 .id = 0,
566 .num_resources = ARRAY_SIZE(s3c2410_dclk_resource),
567 .resource = s3c2410_dclk_resource,
568};
569#endif