blob: 5038122aa8dee544b4a6edd6574053c78178e870 [file] [log] [blame]
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08001/*
2 * An rtc driver for the Dallas/Maxim DS1685/DS1687 and related real-time
3 * chips.
4 *
5 * Copyright (C) 2011-2014 Joshua Kinard <kumba@gentoo.org>.
6 * Copyright (C) 2009 Matthias Fuchs <matthias.fuchs@esd-electronics.com>.
7 *
8 * References:
9 * DS1685/DS1687 3V/5V Real-Time Clocks, 19-5215, Rev 4/10.
10 * DS17x85/DS17x87 3V/5V Real-Time Clocks, 19-5222, Rev 4/10.
11 * DS1689/DS1693 3V/5V Serialized Real-Time Clocks, Rev 112105.
12 * Application Note 90, Using the Multiplex Bus RTC Extended Features.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18
Joe Perchesa737e832015-04-16 12:46:14 -070019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -080021#include <linux/bcd.h>
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/module.h>
25#include <linux/platform_device.h>
26#include <linux/rtc.h>
27#include <linux/workqueue.h>
28
29#include <linux/rtc/ds1685.h>
30
31#ifdef CONFIG_PROC_FS
32#include <linux/proc_fs.h>
33#endif
34
35#define DRV_VERSION "0.42.0"
36
37
38/* ----------------------------------------------------------------------- */
39/* Standard read/write functions if platform does not provide overrides */
40
41/**
42 * ds1685_read - read a value from an rtc register.
43 * @rtc: pointer to the ds1685 rtc structure.
44 * @reg: the register address to read.
45 */
46static u8
47ds1685_read(struct ds1685_priv *rtc, int reg)
48{
49 return readb((u8 __iomem *)rtc->regs +
50 (reg * rtc->regstep));
51}
52
53/**
54 * ds1685_write - write a value to an rtc register.
55 * @rtc: pointer to the ds1685 rtc structure.
56 * @reg: the register address to write.
57 * @value: value to write to the register.
58 */
59static void
60ds1685_write(struct ds1685_priv *rtc, int reg, u8 value)
61{
62 writeb(value, ((u8 __iomem *)rtc->regs +
63 (reg * rtc->regstep)));
64}
65/* ----------------------------------------------------------------------- */
66
67
68/* ----------------------------------------------------------------------- */
69/* Inlined functions */
70
71/**
72 * ds1685_rtc_bcd2bin - bcd2bin wrapper in case platform doesn't support BCD.
73 * @rtc: pointer to the ds1685 rtc structure.
74 * @val: u8 time value to consider converting.
75 * @bcd_mask: u8 mask value if BCD mode is used.
76 * @bin_mask: u8 mask value if BIN mode is used.
77 *
78 * Returns the value, converted to BIN if originally in BCD and bcd_mode TRUE.
79 */
80static inline u8
81ds1685_rtc_bcd2bin(struct ds1685_priv *rtc, u8 val, u8 bcd_mask, u8 bin_mask)
82{
83 if (rtc->bcd_mode)
84 return (bcd2bin(val) & bcd_mask);
85
86 return (val & bin_mask);
87}
88
89/**
90 * ds1685_rtc_bin2bcd - bin2bcd wrapper in case platform doesn't support BCD.
91 * @rtc: pointer to the ds1685 rtc structure.
92 * @val: u8 time value to consider converting.
93 * @bin_mask: u8 mask value if BIN mode is used.
94 * @bcd_mask: u8 mask value if BCD mode is used.
95 *
96 * Returns the value, converted to BCD if originally in BIN and bcd_mode TRUE.
97 */
98static inline u8
99ds1685_rtc_bin2bcd(struct ds1685_priv *rtc, u8 val, u8 bin_mask, u8 bcd_mask)
100{
101 if (rtc->bcd_mode)
102 return (bin2bcd(val) & bcd_mask);
103
104 return (val & bin_mask);
105}
106
107/**
108 * ds1685_rtc_switch_to_bank0 - switch the rtc to bank 0.
109 * @rtc: pointer to the ds1685 rtc structure.
110 */
111static inline void
112ds1685_rtc_switch_to_bank0(struct ds1685_priv *rtc)
113{
114 rtc->write(rtc, RTC_CTRL_A,
115 (rtc->read(rtc, RTC_CTRL_A) & ~(RTC_CTRL_A_DV0)));
116}
117
118/**
119 * ds1685_rtc_switch_to_bank1 - switch the rtc to bank 1.
120 * @rtc: pointer to the ds1685 rtc structure.
121 */
122static inline void
123ds1685_rtc_switch_to_bank1(struct ds1685_priv *rtc)
124{
125 rtc->write(rtc, RTC_CTRL_A,
126 (rtc->read(rtc, RTC_CTRL_A) | RTC_CTRL_A_DV0));
127}
128
129/**
130 * ds1685_rtc_begin_data_access - prepare the rtc for data access.
131 * @rtc: pointer to the ds1685 rtc structure.
132 *
133 * This takes several steps to prepare the rtc for access to get/set time
134 * and alarm values from the rtc registers:
135 * - Sets the SET bit in Control Register B.
136 * - Reads Ext Control Register 4A and checks the INCR bit.
137 * - If INCR is active, a short delay is added before Ext Control Register 4A
138 * is read again in a loop until INCR is inactive.
139 * - Switches the rtc to bank 1. This allows access to all relevant
140 * data for normal rtc operation, as bank 0 contains only the nvram.
141 */
142static inline void
143ds1685_rtc_begin_data_access(struct ds1685_priv *rtc)
144{
145 /* Set the SET bit in Ctrl B */
146 rtc->write(rtc, RTC_CTRL_B,
147 (rtc->read(rtc, RTC_CTRL_B) | RTC_CTRL_B_SET));
148
149 /* Read Ext Ctrl 4A and check the INCR bit to avoid a lockout. */
150 while (rtc->read(rtc, RTC_EXT_CTRL_4A) & RTC_CTRL_4A_INCR)
151 cpu_relax();
152
153 /* Switch to Bank 1 */
154 ds1685_rtc_switch_to_bank1(rtc);
155}
156
157/**
158 * ds1685_rtc_end_data_access - end data access on the rtc.
159 * @rtc: pointer to the ds1685 rtc structure.
160 *
161 * This ends what was started by ds1685_rtc_begin_data_access:
162 * - Switches the rtc back to bank 0.
163 * - Clears the SET bit in Control Register B.
164 */
165static inline void
166ds1685_rtc_end_data_access(struct ds1685_priv *rtc)
167{
168 /* Switch back to Bank 0 */
169 ds1685_rtc_switch_to_bank1(rtc);
170
171 /* Clear the SET bit in Ctrl B */
172 rtc->write(rtc, RTC_CTRL_B,
173 (rtc->read(rtc, RTC_CTRL_B) & ~(RTC_CTRL_B_SET)));
174}
175
176/**
177 * ds1685_rtc_begin_ctrl_access - prepare the rtc for ctrl access.
178 * @rtc: pointer to the ds1685 rtc structure.
179 * @flags: irq flags variable for spin_lock_irqsave.
180 *
181 * This takes several steps to prepare the rtc for access to read just the
182 * control registers:
183 * - Sets a spinlock on the rtc IRQ.
184 * - Switches the rtc to bank 1. This allows access to the two extended
185 * control registers.
186 *
187 * Only use this where you are certain another lock will not be held.
188 */
189static inline void
190ds1685_rtc_begin_ctrl_access(struct ds1685_priv *rtc, unsigned long flags)
191{
192 spin_lock_irqsave(&rtc->lock, flags);
193 ds1685_rtc_switch_to_bank1(rtc);
194}
195
196/**
197 * ds1685_rtc_end_ctrl_access - end ctrl access on the rtc.
198 * @rtc: pointer to the ds1685 rtc structure.
199 * @flags: irq flags variable for spin_unlock_irqrestore.
200 *
201 * This ends what was started by ds1685_rtc_begin_ctrl_access:
202 * - Switches the rtc back to bank 0.
203 * - Unsets the spinlock on the rtc IRQ.
204 */
205static inline void
206ds1685_rtc_end_ctrl_access(struct ds1685_priv *rtc, unsigned long flags)
207{
208 ds1685_rtc_switch_to_bank0(rtc);
209 spin_unlock_irqrestore(&rtc->lock, flags);
210}
211
212/**
213 * ds1685_rtc_get_ssn - retrieve the silicon serial number.
214 * @rtc: pointer to the ds1685 rtc structure.
215 * @ssn: u8 array to hold the bits of the silicon serial number.
216 *
217 * This number starts at 0x40, and is 8-bytes long, ending at 0x47. The
218 * first byte is the model number, the next six bytes are the serial number
219 * digits, and the final byte is a CRC check byte. Together, they form the
220 * silicon serial number.
221 *
222 * These values are stored in bank1, so ds1685_rtc_switch_to_bank1 must be
223 * called first before calling this function, else data will be read out of
224 * the bank0 NVRAM. Be sure to call ds1685_rtc_switch_to_bank0 when done.
225 */
226static inline void
227ds1685_rtc_get_ssn(struct ds1685_priv *rtc, u8 *ssn)
228{
229 ssn[0] = rtc->read(rtc, RTC_BANK1_SSN_MODEL);
230 ssn[1] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_1);
231 ssn[2] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_2);
232 ssn[3] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_3);
233 ssn[4] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_4);
234 ssn[5] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_5);
235 ssn[6] = rtc->read(rtc, RTC_BANK1_SSN_BYTE_6);
236 ssn[7] = rtc->read(rtc, RTC_BANK1_SSN_CRC);
237}
238/* ----------------------------------------------------------------------- */
239
240
241/* ----------------------------------------------------------------------- */
242/* Read/Set Time & Alarm functions */
243
244/**
245 * ds1685_rtc_read_time - reads the time registers.
246 * @dev: pointer to device structure.
247 * @tm: pointer to rtc_time structure.
248 */
249static int
250ds1685_rtc_read_time(struct device *dev, struct rtc_time *tm)
251{
252 struct platform_device *pdev = to_platform_device(dev);
253 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
254 u8 ctrlb, century;
255 u8 seconds, minutes, hours, wday, mday, month, years;
256
257 /* Fetch the time info from the RTC registers. */
258 ds1685_rtc_begin_data_access(rtc);
259 seconds = rtc->read(rtc, RTC_SECS);
260 minutes = rtc->read(rtc, RTC_MINS);
261 hours = rtc->read(rtc, RTC_HRS);
262 wday = rtc->read(rtc, RTC_WDAY);
263 mday = rtc->read(rtc, RTC_MDAY);
264 month = rtc->read(rtc, RTC_MONTH);
265 years = rtc->read(rtc, RTC_YEAR);
266 century = rtc->read(rtc, RTC_CENTURY);
267 ctrlb = rtc->read(rtc, RTC_CTRL_B);
268 ds1685_rtc_end_data_access(rtc);
269
270 /* bcd2bin if needed, perform fixups, and store to rtc_time. */
271 years = ds1685_rtc_bcd2bin(rtc, years, RTC_YEAR_BCD_MASK,
272 RTC_YEAR_BIN_MASK);
273 century = ds1685_rtc_bcd2bin(rtc, century, RTC_CENTURY_MASK,
274 RTC_CENTURY_MASK);
275 tm->tm_sec = ds1685_rtc_bcd2bin(rtc, seconds, RTC_SECS_BCD_MASK,
276 RTC_SECS_BIN_MASK);
277 tm->tm_min = ds1685_rtc_bcd2bin(rtc, minutes, RTC_MINS_BCD_MASK,
278 RTC_MINS_BIN_MASK);
279 tm->tm_hour = ds1685_rtc_bcd2bin(rtc, hours, RTC_HRS_24_BCD_MASK,
280 RTC_HRS_24_BIN_MASK);
281 tm->tm_wday = (ds1685_rtc_bcd2bin(rtc, wday, RTC_WDAY_MASK,
282 RTC_WDAY_MASK) - 1);
283 tm->tm_mday = ds1685_rtc_bcd2bin(rtc, mday, RTC_MDAY_BCD_MASK,
284 RTC_MDAY_BIN_MASK);
285 tm->tm_mon = (ds1685_rtc_bcd2bin(rtc, month, RTC_MONTH_BCD_MASK,
286 RTC_MONTH_BIN_MASK) - 1);
287 tm->tm_year = ((years + (century * 100)) - 1900);
288 tm->tm_yday = rtc_year_days(tm->tm_mday, tm->tm_mon, tm->tm_year);
289 tm->tm_isdst = 0; /* RTC has hardcoded timezone, so don't use. */
290
291 return rtc_valid_tm(tm);
292}
293
294/**
295 * ds1685_rtc_set_time - sets the time registers.
296 * @dev: pointer to device structure.
297 * @tm: pointer to rtc_time structure.
298 */
299static int
300ds1685_rtc_set_time(struct device *dev, struct rtc_time *tm)
301{
302 struct platform_device *pdev = to_platform_device(dev);
303 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
304 u8 ctrlb, seconds, minutes, hours, wday, mday, month, years, century;
305
306 /* Fetch the time info from rtc_time. */
307 seconds = ds1685_rtc_bin2bcd(rtc, tm->tm_sec, RTC_SECS_BIN_MASK,
308 RTC_SECS_BCD_MASK);
309 minutes = ds1685_rtc_bin2bcd(rtc, tm->tm_min, RTC_MINS_BIN_MASK,
310 RTC_MINS_BCD_MASK);
311 hours = ds1685_rtc_bin2bcd(rtc, tm->tm_hour, RTC_HRS_24_BIN_MASK,
312 RTC_HRS_24_BCD_MASK);
313 wday = ds1685_rtc_bin2bcd(rtc, (tm->tm_wday + 1), RTC_WDAY_MASK,
314 RTC_WDAY_MASK);
315 mday = ds1685_rtc_bin2bcd(rtc, tm->tm_mday, RTC_MDAY_BIN_MASK,
316 RTC_MDAY_BCD_MASK);
317 month = ds1685_rtc_bin2bcd(rtc, (tm->tm_mon + 1), RTC_MONTH_BIN_MASK,
318 RTC_MONTH_BCD_MASK);
319 years = ds1685_rtc_bin2bcd(rtc, (tm->tm_year % 100),
320 RTC_YEAR_BIN_MASK, RTC_YEAR_BCD_MASK);
321 century = ds1685_rtc_bin2bcd(rtc, ((tm->tm_year + 1900) / 100),
322 RTC_CENTURY_MASK, RTC_CENTURY_MASK);
323
324 /*
325 * Perform Sanity Checks:
326 * - Months: !> 12, Month Day != 0.
327 * - Month Day !> Max days in current month.
328 * - Hours !>= 24, Mins !>= 60, Secs !>= 60, & Weekday !> 7.
329 */
330 if ((tm->tm_mon > 11) || (mday == 0))
331 return -EDOM;
332
333 if (tm->tm_mday > rtc_month_days(tm->tm_mon, tm->tm_year))
334 return -EDOM;
335
336 if ((tm->tm_hour >= 24) || (tm->tm_min >= 60) ||
337 (tm->tm_sec >= 60) || (wday > 7))
338 return -EDOM;
339
340 /*
341 * Set the data mode to use and store the time values in the
342 * RTC registers.
343 */
344 ds1685_rtc_begin_data_access(rtc);
345 ctrlb = rtc->read(rtc, RTC_CTRL_B);
346 if (rtc->bcd_mode)
347 ctrlb &= ~(RTC_CTRL_B_DM);
348 else
349 ctrlb |= RTC_CTRL_B_DM;
350 rtc->write(rtc, RTC_CTRL_B, ctrlb);
351 rtc->write(rtc, RTC_SECS, seconds);
352 rtc->write(rtc, RTC_MINS, minutes);
353 rtc->write(rtc, RTC_HRS, hours);
354 rtc->write(rtc, RTC_WDAY, wday);
355 rtc->write(rtc, RTC_MDAY, mday);
356 rtc->write(rtc, RTC_MONTH, month);
357 rtc->write(rtc, RTC_YEAR, years);
358 rtc->write(rtc, RTC_CENTURY, century);
359 ds1685_rtc_end_data_access(rtc);
360
361 return 0;
362}
363
364/**
365 * ds1685_rtc_read_alarm - reads the alarm registers.
366 * @dev: pointer to device structure.
367 * @alrm: pointer to rtc_wkalrm structure.
368 *
369 * There are three primary alarm registers: seconds, minutes, and hours.
370 * A fourth alarm register for the month date is also available in bank1 for
371 * kickstart/wakeup features. The DS1685/DS1687 manual states that a
372 * "don't care" value ranging from 0xc0 to 0xff may be written into one or
373 * more of the three alarm bytes to act as a wildcard value. The fourth
374 * byte doesn't support a "don't care" value.
375 */
376static int
377ds1685_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
378{
379 struct platform_device *pdev = to_platform_device(dev);
380 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
381 u8 seconds, minutes, hours, mday, ctrlb, ctrlc;
382
383 /* Fetch the alarm info from the RTC alarm registers. */
384 ds1685_rtc_begin_data_access(rtc);
385 seconds = rtc->read(rtc, RTC_SECS_ALARM);
386 minutes = rtc->read(rtc, RTC_MINS_ALARM);
387 hours = rtc->read(rtc, RTC_HRS_ALARM);
388 mday = rtc->read(rtc, RTC_MDAY_ALARM);
389 ctrlb = rtc->read(rtc, RTC_CTRL_B);
390 ctrlc = rtc->read(rtc, RTC_CTRL_C);
391 ds1685_rtc_end_data_access(rtc);
392
393 /* Check month date. */
394 if (!(mday >= 1) && (mday <= 31))
395 return -EDOM;
396
397 /*
398 * Check the three alarm bytes.
399 *
400 * The Linux RTC system doesn't support the "don't care" capability
401 * of this RTC chip. We check for it anyways in case support is
402 * added in the future.
403 */
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800404 if (unlikely(seconds >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800405 alrm->time.tm_sec = -1;
406 else
407 alrm->time.tm_sec = ds1685_rtc_bcd2bin(rtc, seconds,
408 RTC_SECS_BCD_MASK,
409 RTC_SECS_BIN_MASK);
410
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800411 if (unlikely(minutes >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800412 alrm->time.tm_min = -1;
413 else
414 alrm->time.tm_min = ds1685_rtc_bcd2bin(rtc, minutes,
415 RTC_MINS_BCD_MASK,
416 RTC_MINS_BIN_MASK);
417
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800418 if (unlikely(hours >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800419 alrm->time.tm_hour = -1;
420 else
421 alrm->time.tm_hour = ds1685_rtc_bcd2bin(rtc, hours,
422 RTC_HRS_24_BCD_MASK,
423 RTC_HRS_24_BIN_MASK);
424
425 /* Write the data to rtc_wkalrm. */
426 alrm->time.tm_mday = ds1685_rtc_bcd2bin(rtc, mday, RTC_MDAY_BCD_MASK,
427 RTC_MDAY_BIN_MASK);
428 alrm->time.tm_mon = -1;
429 alrm->time.tm_year = -1;
430 alrm->time.tm_wday = -1;
431 alrm->time.tm_yday = -1;
432 alrm->time.tm_isdst = -1;
433 alrm->enabled = !!(ctrlb & RTC_CTRL_B_AIE);
434 alrm->pending = !!(ctrlc & RTC_CTRL_C_AF);
435
436 return 0;
437}
438
439/**
440 * ds1685_rtc_set_alarm - sets the alarm in registers.
441 * @dev: pointer to device structure.
442 * @alrm: pointer to rtc_wkalrm structure.
443 */
444static int
445ds1685_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
446{
447 struct platform_device *pdev = to_platform_device(dev);
448 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
449 u8 ctrlb, seconds, minutes, hours, mday;
450
451 /* Fetch the alarm info and convert to BCD. */
452 seconds = ds1685_rtc_bin2bcd(rtc, alrm->time.tm_sec,
453 RTC_SECS_BIN_MASK,
454 RTC_SECS_BCD_MASK);
455 minutes = ds1685_rtc_bin2bcd(rtc, alrm->time.tm_min,
456 RTC_MINS_BIN_MASK,
457 RTC_MINS_BCD_MASK);
458 hours = ds1685_rtc_bin2bcd(rtc, alrm->time.tm_hour,
459 RTC_HRS_24_BIN_MASK,
460 RTC_HRS_24_BCD_MASK);
461 mday = ds1685_rtc_bin2bcd(rtc, alrm->time.tm_mday,
462 RTC_MDAY_BIN_MASK,
463 RTC_MDAY_BCD_MASK);
464
465 /* Check the month date for validity. */
466 if (!(mday >= 1) && (mday <= 31))
467 return -EDOM;
468
469 /*
470 * Check the three alarm bytes.
471 *
472 * The Linux RTC system doesn't support the "don't care" capability
473 * of this RTC chip because rtc_valid_tm tries to validate every
474 * field, and we only support four fields. We put the support
475 * here anyways for the future.
476 */
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800477 if (unlikely(seconds >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800478 seconds = 0xff;
479
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800480 if (unlikely(minutes >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800481 minutes = 0xff;
482
Geert Uytterhoeven39ea34c2015-02-27 15:51:51 -0800483 if (unlikely(hours >= 0xc0))
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800484 hours = 0xff;
485
486 alrm->time.tm_mon = -1;
487 alrm->time.tm_year = -1;
488 alrm->time.tm_wday = -1;
489 alrm->time.tm_yday = -1;
490 alrm->time.tm_isdst = -1;
491
492 /* Disable the alarm interrupt first. */
493 ds1685_rtc_begin_data_access(rtc);
494 ctrlb = rtc->read(rtc, RTC_CTRL_B);
495 rtc->write(rtc, RTC_CTRL_B, (ctrlb & ~(RTC_CTRL_B_AIE)));
496
497 /* Read ctrlc to clear RTC_CTRL_C_AF. */
498 rtc->read(rtc, RTC_CTRL_C);
499
500 /*
501 * Set the data mode to use and store the time values in the
502 * RTC registers.
503 */
504 ctrlb = rtc->read(rtc, RTC_CTRL_B);
505 if (rtc->bcd_mode)
506 ctrlb &= ~(RTC_CTRL_B_DM);
507 else
508 ctrlb |= RTC_CTRL_B_DM;
509 rtc->write(rtc, RTC_CTRL_B, ctrlb);
510 rtc->write(rtc, RTC_SECS_ALARM, seconds);
511 rtc->write(rtc, RTC_MINS_ALARM, minutes);
512 rtc->write(rtc, RTC_HRS_ALARM, hours);
513 rtc->write(rtc, RTC_MDAY_ALARM, mday);
514
515 /* Re-enable the alarm if needed. */
516 if (alrm->enabled) {
517 ctrlb = rtc->read(rtc, RTC_CTRL_B);
518 ctrlb |= RTC_CTRL_B_AIE;
519 rtc->write(rtc, RTC_CTRL_B, ctrlb);
520 }
521
522 /* Done! */
523 ds1685_rtc_end_data_access(rtc);
524
525 return 0;
526}
527/* ----------------------------------------------------------------------- */
528
529
530/* ----------------------------------------------------------------------- */
531/* /dev/rtcX Interface functions */
532
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800533/**
534 * ds1685_rtc_alarm_irq_enable - replaces ioctl() RTC_AIE on/off.
535 * @dev: pointer to device structure.
536 * @enabled: flag indicating whether to enable or disable.
537 */
538static int
539ds1685_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
540{
541 struct ds1685_priv *rtc = dev_get_drvdata(dev);
542 unsigned long flags = 0;
543
544 /* Enable/disable the Alarm IRQ-Enable flag. */
545 spin_lock_irqsave(&rtc->lock, flags);
546
547 /* Flip the requisite interrupt-enable bit. */
548 if (enabled)
549 rtc->write(rtc, RTC_CTRL_B, (rtc->read(rtc, RTC_CTRL_B) |
550 RTC_CTRL_B_AIE));
551 else
552 rtc->write(rtc, RTC_CTRL_B, (rtc->read(rtc, RTC_CTRL_B) &
553 ~(RTC_CTRL_B_AIE)));
554
555 /* Read Control C to clear all the flag bits. */
556 rtc->read(rtc, RTC_CTRL_C);
557 spin_unlock_irqrestore(&rtc->lock, flags);
558
559 return 0;
560}
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800561/* ----------------------------------------------------------------------- */
562
563
564/* ----------------------------------------------------------------------- */
565/* IRQ handler & workqueue. */
566
567/**
568 * ds1685_rtc_irq_handler - IRQ handler.
569 * @irq: IRQ number.
570 * @dev_id: platform device pointer.
571 */
572static irqreturn_t
573ds1685_rtc_irq_handler(int irq, void *dev_id)
574{
575 struct platform_device *pdev = dev_id;
576 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
577 u8 ctrlb, ctrlc;
578 unsigned long events = 0;
579 u8 num_irqs = 0;
580
581 /* Abort early if the device isn't ready yet (i.e., DEBUG_SHIRQ). */
582 if (unlikely(!rtc))
583 return IRQ_HANDLED;
584
585 /* Ctrlb holds the interrupt-enable bits and ctrlc the flag bits. */
586 spin_lock(&rtc->lock);
587 ctrlb = rtc->read(rtc, RTC_CTRL_B);
588 ctrlc = rtc->read(rtc, RTC_CTRL_C);
589
590 /* Is the IRQF bit set? */
591 if (likely(ctrlc & RTC_CTRL_C_IRQF)) {
592 /*
593 * We need to determine if it was one of the standard
594 * events: PF, AF, or UF. If so, we handle them and
595 * update the RTC core.
596 */
597 if (likely(ctrlc & RTC_CTRL_B_PAU_MASK)) {
598 events = RTC_IRQF;
599
600 /* Check for a periodic interrupt. */
601 if ((ctrlb & RTC_CTRL_B_PIE) &&
602 (ctrlc & RTC_CTRL_C_PF)) {
603 events |= RTC_PF;
604 num_irqs++;
605 }
606
607 /* Check for an alarm interrupt. */
608 if ((ctrlb & RTC_CTRL_B_AIE) &&
609 (ctrlc & RTC_CTRL_C_AF)) {
610 events |= RTC_AF;
611 num_irqs++;
612 }
613
614 /* Check for an update interrupt. */
615 if ((ctrlb & RTC_CTRL_B_UIE) &&
616 (ctrlc & RTC_CTRL_C_UF)) {
617 events |= RTC_UF;
618 num_irqs++;
619 }
620
621 rtc_update_irq(rtc->dev, num_irqs, events);
622 } else {
623 /*
624 * One of the "extended" interrupts was received that
625 * is not recognized by the RTC core. These need to
626 * be handled in task context as they can call other
627 * functions and the time spent in irq context needs
628 * to be minimized. Schedule them into a workqueue
629 * and inform the RTC core that the IRQs were handled.
630 */
631 spin_unlock(&rtc->lock);
632 schedule_work(&rtc->work);
633 rtc_update_irq(rtc->dev, 0, 0);
634 return IRQ_HANDLED;
635 }
636 }
637 spin_unlock(&rtc->lock);
638
639 return events ? IRQ_HANDLED : IRQ_NONE;
640}
641
642/**
643 * ds1685_rtc_work_queue - work queue handler.
644 * @work: work_struct containing data to work on in task context.
645 */
646static void
647ds1685_rtc_work_queue(struct work_struct *work)
648{
649 struct ds1685_priv *rtc = container_of(work,
650 struct ds1685_priv, work);
651 struct platform_device *pdev = to_platform_device(&rtc->dev->dev);
652 struct mutex *rtc_mutex = &rtc->dev->ops_lock;
653 u8 ctrl4a, ctrl4b;
654
655 mutex_lock(rtc_mutex);
656
657 ds1685_rtc_switch_to_bank1(rtc);
658 ctrl4a = rtc->read(rtc, RTC_EXT_CTRL_4A);
659 ctrl4b = rtc->read(rtc, RTC_EXT_CTRL_4B);
660
661 /*
662 * Check for a kickstart interrupt. With Vcc applied, this
663 * typically means that the power button was pressed, so we
664 * begin the shutdown sequence.
665 */
666 if ((ctrl4b & RTC_CTRL_4B_KSE) && (ctrl4a & RTC_CTRL_4A_KF)) {
667 /* Briefly disable kickstarts to debounce button presses. */
668 rtc->write(rtc, RTC_EXT_CTRL_4B,
669 (rtc->read(rtc, RTC_EXT_CTRL_4B) &
670 ~(RTC_CTRL_4B_KSE)));
671
672 /* Clear the kickstart flag. */
673 rtc->write(rtc, RTC_EXT_CTRL_4A,
674 (ctrl4a & ~(RTC_CTRL_4A_KF)));
675
676
677 /*
678 * Sleep 500ms before re-enabling kickstarts. This allows
679 * adequate time to avoid reading signal jitter as additional
680 * button presses.
681 */
682 msleep(500);
683 rtc->write(rtc, RTC_EXT_CTRL_4B,
684 (rtc->read(rtc, RTC_EXT_CTRL_4B) |
685 RTC_CTRL_4B_KSE));
686
687 /* Call the platform pre-poweroff function. Else, shutdown. */
688 if (rtc->prepare_poweroff != NULL)
689 rtc->prepare_poweroff();
690 else
691 ds1685_rtc_poweroff(pdev);
692 }
693
694 /*
695 * Check for a wake-up interrupt. With Vcc applied, this is
696 * essentially a second alarm interrupt, except it takes into
697 * account the 'date' register in bank1 in addition to the
698 * standard three alarm registers.
699 */
700 if ((ctrl4b & RTC_CTRL_4B_WIE) && (ctrl4a & RTC_CTRL_4A_WF)) {
701 rtc->write(rtc, RTC_EXT_CTRL_4A,
702 (ctrl4a & ~(RTC_CTRL_4A_WF)));
703
704 /* Call the platform wake_alarm function if defined. */
705 if (rtc->wake_alarm != NULL)
706 rtc->wake_alarm();
707 else
708 dev_warn(&pdev->dev,
709 "Wake Alarm IRQ just occurred!\n");
710 }
711
712 /*
713 * Check for a ram-clear interrupt. This happens if RIE=1 and RF=0
714 * when RCE=1 in 4B. This clears all NVRAM bytes in bank0 by setting
715 * each byte to a logic 1. This has no effect on any extended
716 * NV-SRAM that might be present, nor on the time/calendar/alarm
717 * registers. After a ram-clear is completed, there is a minimum
718 * recovery time of ~150ms in which all reads/writes are locked out.
719 * NOTE: A ram-clear can still occur if RCE=1 and RIE=0. We cannot
720 * catch this scenario.
721 */
722 if ((ctrl4b & RTC_CTRL_4B_RIE) && (ctrl4a & RTC_CTRL_4A_RF)) {
723 rtc->write(rtc, RTC_EXT_CTRL_4A,
724 (ctrl4a & ~(RTC_CTRL_4A_RF)));
725 msleep(150);
726
727 /* Call the platform post_ram_clear function if defined. */
728 if (rtc->post_ram_clear != NULL)
729 rtc->post_ram_clear();
730 else
731 dev_warn(&pdev->dev,
732 "RAM-Clear IRQ just occurred!\n");
733 }
734 ds1685_rtc_switch_to_bank0(rtc);
735
736 mutex_unlock(rtc_mutex);
737}
738/* ----------------------------------------------------------------------- */
739
740
741/* ----------------------------------------------------------------------- */
742/* ProcFS interface */
743
744#ifdef CONFIG_PROC_FS
745#define NUM_REGS 6 /* Num of control registers. */
746#define NUM_BITS 8 /* Num bits per register. */
747#define NUM_SPACES 4 /* Num spaces between each bit. */
748
749/*
750 * Periodic Interrupt Rates.
751 */
752static const char *ds1685_rtc_pirq_rate[16] = {
753 "none", "3.90625ms", "7.8125ms", "0.122070ms", "0.244141ms",
754 "0.488281ms", "0.9765625ms", "1.953125ms", "3.90625ms", "7.8125ms",
755 "15.625ms", "31.25ms", "62.5ms", "125ms", "250ms", "500ms"
756};
757
758/*
759 * Square-Wave Output Frequencies.
760 */
761static const char *ds1685_rtc_sqw_freq[16] = {
762 "none", "256Hz", "128Hz", "8192Hz", "4096Hz", "2048Hz", "1024Hz",
763 "512Hz", "256Hz", "128Hz", "64Hz", "32Hz", "16Hz", "8Hz", "4Hz", "2Hz"
764};
765
766#ifdef CONFIG_RTC_DS1685_PROC_REGS
767/**
768 * ds1685_rtc_print_regs - helper function to print register values.
769 * @hex: hex byte to convert into binary bits.
770 * @dest: destination char array.
771 *
772 * This is basically a hex->binary function, just with extra spacing between
773 * the digits. It only works on 1-byte values (8 bits).
774 */
775static char*
776ds1685_rtc_print_regs(u8 hex, char *dest)
777{
778 u32 i, j;
779 char *tmp = dest;
780
781 for (i = 0; i < NUM_BITS; i++) {
782 *tmp++ = ((hex & 0x80) != 0 ? '1' : '0');
783 for (j = 0; j < NUM_SPACES; j++)
784 *tmp++ = ' ';
785 hex <<= 1;
786 }
787 *tmp++ = '\0';
788
789 return dest;
790}
791#endif
792
793/**
794 * ds1685_rtc_proc - procfs access function.
795 * @dev: pointer to device structure.
796 * @seq: pointer to seq_file structure.
797 */
798static int
799ds1685_rtc_proc(struct device *dev, struct seq_file *seq)
800{
801 struct platform_device *pdev = to_platform_device(dev);
802 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
803 u8 ctrla, ctrlb, ctrlc, ctrld, ctrl4a, ctrl4b, ssn[8];
Joshua Kinard52ef84d2015-04-16 12:45:23 -0700804 char *model;
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800805#ifdef CONFIG_RTC_DS1685_PROC_REGS
806 char bits[NUM_REGS][(NUM_BITS * NUM_SPACES) + NUM_BITS + 1];
807#endif
808
809 /* Read all the relevant data from the control registers. */
810 ds1685_rtc_switch_to_bank1(rtc);
811 ds1685_rtc_get_ssn(rtc, ssn);
812 ctrla = rtc->read(rtc, RTC_CTRL_A);
813 ctrlb = rtc->read(rtc, RTC_CTRL_B);
814 ctrlc = rtc->read(rtc, RTC_CTRL_C);
815 ctrld = rtc->read(rtc, RTC_CTRL_D);
816 ctrl4a = rtc->read(rtc, RTC_EXT_CTRL_4A);
817 ctrl4b = rtc->read(rtc, RTC_EXT_CTRL_4B);
818 ds1685_rtc_switch_to_bank0(rtc);
819
820 /* Determine the RTC model. */
821 switch (ssn[0]) {
822 case RTC_MODEL_DS1685:
823 model = "DS1685/DS1687\0";
824 break;
825 case RTC_MODEL_DS1689:
826 model = "DS1689/DS1693\0";
827 break;
828 case RTC_MODEL_DS17285:
829 model = "DS17285/DS17287\0";
830 break;
831 case RTC_MODEL_DS17485:
832 model = "DS17485/DS17487\0";
833 break;
834 case RTC_MODEL_DS17885:
835 model = "DS17885/DS17887\0";
836 break;
837 default:
838 model = "Unknown\0";
839 break;
840 }
841
842 /* Print out the information. */
843 seq_printf(seq,
844 "Model\t\t: %s\n"
845 "Oscillator\t: %s\n"
846 "12/24hr\t\t: %s\n"
847 "DST\t\t: %s\n"
848 "Data mode\t: %s\n"
849 "Battery\t\t: %s\n"
850 "Aux batt\t: %s\n"
851 "Update IRQ\t: %s\n"
852 "Periodic IRQ\t: %s\n"
853 "Periodic Rate\t: %s\n"
854 "SQW Freq\t: %s\n"
855#ifdef CONFIG_RTC_DS1685_PROC_REGS
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100856 "Serial #\t: %8phC\n"
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800857 "Register Status\t:\n"
858 " Ctrl A\t: UIP DV2 DV1 DV0 RS3 RS2 RS1 RS0\n"
859 "\t\t: %s\n"
860 " Ctrl B\t: SET PIE AIE UIE SQWE DM 2412 DSE\n"
861 "\t\t: %s\n"
862 " Ctrl C\t: IRQF PF AF UF --- --- --- ---\n"
863 "\t\t: %s\n"
864 " Ctrl D\t: VRT --- --- --- --- --- --- ---\n"
865 "\t\t: %s\n"
866#if !defined(CONFIG_RTC_DRV_DS1685) && !defined(CONFIG_RTC_DRV_DS1689)
867 " Ctrl 4A\t: VRT2 INCR BME --- PAB RF WF KF\n"
868#else
869 " Ctrl 4A\t: VRT2 INCR --- --- PAB RF WF KF\n"
870#endif
871 "\t\t: %s\n"
872 " Ctrl 4B\t: ABE E32k CS RCE PRS RIE WIE KSE\n"
873 "\t\t: %s\n",
874#else
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100875 "Serial #\t: %8phC\n",
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800876#endif
877 model,
878 ((ctrla & RTC_CTRL_A_DV1) ? "enabled" : "disabled"),
879 ((ctrlb & RTC_CTRL_B_2412) ? "24-hour" : "12-hour"),
880 ((ctrlb & RTC_CTRL_B_DSE) ? "enabled" : "disabled"),
881 ((ctrlb & RTC_CTRL_B_DM) ? "binary" : "BCD"),
882 ((ctrld & RTC_CTRL_D_VRT) ? "ok" : "exhausted or n/a"),
883 ((ctrl4a & RTC_CTRL_4A_VRT2) ? "ok" : "exhausted or n/a"),
884 ((ctrlb & RTC_CTRL_B_UIE) ? "yes" : "no"),
885 ((ctrlb & RTC_CTRL_B_PIE) ? "yes" : "no"),
886 (!(ctrl4b & RTC_CTRL_4B_E32K) ?
887 ds1685_rtc_pirq_rate[(ctrla & RTC_CTRL_A_RS_MASK)] : "none"),
888 (!((ctrl4b & RTC_CTRL_4B_E32K)) ?
889 ds1685_rtc_sqw_freq[(ctrla & RTC_CTRL_A_RS_MASK)] : "32768Hz"),
890#ifdef CONFIG_RTC_DS1685_PROC_REGS
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100891 ssn,
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800892 ds1685_rtc_print_regs(ctrla, bits[0]),
893 ds1685_rtc_print_regs(ctrlb, bits[1]),
894 ds1685_rtc_print_regs(ctrlc, bits[2]),
895 ds1685_rtc_print_regs(ctrld, bits[3]),
896 ds1685_rtc_print_regs(ctrl4a, bits[4]),
897 ds1685_rtc_print_regs(ctrl4b, bits[5]));
898#else
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100899 ssn);
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -0800900#endif
901 return 0;
902}
903#else
904#define ds1685_rtc_proc NULL
905#endif /* CONFIG_PROC_FS */
906/* ----------------------------------------------------------------------- */
907
908
909/* ----------------------------------------------------------------------- */
910/* RTC Class operations */
911
912static const struct rtc_class_ops
913ds1685_rtc_ops = {
914 .proc = ds1685_rtc_proc,
915 .read_time = ds1685_rtc_read_time,
916 .set_time = ds1685_rtc_set_time,
917 .read_alarm = ds1685_rtc_read_alarm,
918 .set_alarm = ds1685_rtc_set_alarm,
919 .alarm_irq_enable = ds1685_rtc_alarm_irq_enable,
920};
921/* ----------------------------------------------------------------------- */
922
923
924/* ----------------------------------------------------------------------- */
925/* SysFS interface */
926
927#ifdef CONFIG_SYSFS
928/**
929 * ds1685_rtc_sysfs_nvram_read - reads rtc nvram via sysfs.
930 * @file: pointer to file structure.
931 * @kobj: pointer to kobject structure.
932 * @bin_attr: pointer to bin_attribute structure.
933 * @buf: pointer to char array to hold the output.
934 * @pos: current file position pointer.
935 * @size: size of the data to read.
936 */
937static ssize_t
938ds1685_rtc_sysfs_nvram_read(struct file *filp, struct kobject *kobj,
939 struct bin_attribute *bin_attr, char *buf,
940 loff_t pos, size_t size)
941{
942 struct platform_device *pdev =
943 to_platform_device(container_of(kobj, struct device, kobj));
944 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
945 ssize_t count;
946 unsigned long flags = 0;
947
948 spin_lock_irqsave(&rtc->lock, flags);
949 ds1685_rtc_switch_to_bank0(rtc);
950
951 /* Read NVRAM in time and bank0 registers. */
952 for (count = 0; size > 0 && pos < NVRAM_TOTAL_SZ_BANK0;
953 count++, size--) {
954 if (count < NVRAM_SZ_TIME)
955 *buf++ = rtc->read(rtc, (NVRAM_TIME_BASE + pos++));
956 else
957 *buf++ = rtc->read(rtc, (NVRAM_BANK0_BASE + pos++));
958 }
959
960#ifndef CONFIG_RTC_DRV_DS1689
961 if (size > 0) {
962 ds1685_rtc_switch_to_bank1(rtc);
963
964#ifndef CONFIG_RTC_DRV_DS1685
965 /* Enable burst-mode on DS17x85/DS17x87 */
966 rtc->write(rtc, RTC_EXT_CTRL_4A,
967 (rtc->read(rtc, RTC_EXT_CTRL_4A) |
968 RTC_CTRL_4A_BME));
969
970 /* We need one write to RTC_BANK1_RAM_ADDR_LSB to start
971 * reading with burst-mode */
972 rtc->write(rtc, RTC_BANK1_RAM_ADDR_LSB,
973 (pos - NVRAM_TOTAL_SZ_BANK0));
974#endif
975
976 /* Read NVRAM in bank1 registers. */
977 for (count = 0; size > 0 && pos < NVRAM_TOTAL_SZ;
978 count++, size--) {
979#ifdef CONFIG_RTC_DRV_DS1685
980 /* DS1685/DS1687 has to write to RTC_BANK1_RAM_ADDR
981 * before each read. */
982 rtc->write(rtc, RTC_BANK1_RAM_ADDR,
983 (pos - NVRAM_TOTAL_SZ_BANK0));
984#endif
985 *buf++ = rtc->read(rtc, RTC_BANK1_RAM_DATA_PORT);
986 pos++;
987 }
988
989#ifndef CONFIG_RTC_DRV_DS1685
990 /* Disable burst-mode on DS17x85/DS17x87 */
991 rtc->write(rtc, RTC_EXT_CTRL_4A,
992 (rtc->read(rtc, RTC_EXT_CTRL_4A) &
993 ~(RTC_CTRL_4A_BME)));
994#endif
995 ds1685_rtc_switch_to_bank0(rtc);
996 }
997#endif /* !CONFIG_RTC_DRV_DS1689 */
998 spin_unlock_irqrestore(&rtc->lock, flags);
999
1000 /*
1001 * XXX: Bug? this appears to cause the function to get executed
1002 * several times in succession. But it's the only way to actually get
1003 * data written out to a file.
1004 */
1005 return count;
1006}
1007
1008/**
1009 * ds1685_rtc_sysfs_nvram_write - writes rtc nvram via sysfs.
1010 * @file: pointer to file structure.
1011 * @kobj: pointer to kobject structure.
1012 * @bin_attr: pointer to bin_attribute structure.
1013 * @buf: pointer to char array to hold the input.
1014 * @pos: current file position pointer.
1015 * @size: size of the data to write.
1016 */
1017static ssize_t
1018ds1685_rtc_sysfs_nvram_write(struct file *filp, struct kobject *kobj,
1019 struct bin_attribute *bin_attr, char *buf,
1020 loff_t pos, size_t size)
1021{
1022 struct platform_device *pdev =
1023 to_platform_device(container_of(kobj, struct device, kobj));
1024 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
1025 ssize_t count;
1026 unsigned long flags = 0;
1027
1028 spin_lock_irqsave(&rtc->lock, flags);
1029 ds1685_rtc_switch_to_bank0(rtc);
1030
1031 /* Write NVRAM in time and bank0 registers. */
1032 for (count = 0; size > 0 && pos < NVRAM_TOTAL_SZ_BANK0;
1033 count++, size--)
1034 if (count < NVRAM_SZ_TIME)
1035 rtc->write(rtc, (NVRAM_TIME_BASE + pos++),
1036 *buf++);
1037 else
1038 rtc->write(rtc, (NVRAM_BANK0_BASE), *buf++);
1039
1040#ifndef CONFIG_RTC_DRV_DS1689
1041 if (size > 0) {
1042 ds1685_rtc_switch_to_bank1(rtc);
1043
1044#ifndef CONFIG_RTC_DRV_DS1685
1045 /* Enable burst-mode on DS17x85/DS17x87 */
1046 rtc->write(rtc, RTC_EXT_CTRL_4A,
1047 (rtc->read(rtc, RTC_EXT_CTRL_4A) |
1048 RTC_CTRL_4A_BME));
1049
1050 /* We need one write to RTC_BANK1_RAM_ADDR_LSB to start
1051 * writing with burst-mode */
1052 rtc->write(rtc, RTC_BANK1_RAM_ADDR_LSB,
1053 (pos - NVRAM_TOTAL_SZ_BANK0));
1054#endif
1055
1056 /* Write NVRAM in bank1 registers. */
1057 for (count = 0; size > 0 && pos < NVRAM_TOTAL_SZ;
1058 count++, size--) {
1059#ifdef CONFIG_RTC_DRV_DS1685
1060 /* DS1685/DS1687 has to write to RTC_BANK1_RAM_ADDR
1061 * before each read. */
1062 rtc->write(rtc, RTC_BANK1_RAM_ADDR,
1063 (pos - NVRAM_TOTAL_SZ_BANK0));
1064#endif
1065 rtc->write(rtc, RTC_BANK1_RAM_DATA_PORT, *buf++);
1066 pos++;
1067 }
1068
1069#ifndef CONFIG_RTC_DRV_DS1685
1070 /* Disable burst-mode on DS17x85/DS17x87 */
1071 rtc->write(rtc, RTC_EXT_CTRL_4A,
1072 (rtc->read(rtc, RTC_EXT_CTRL_4A) &
1073 ~(RTC_CTRL_4A_BME)));
1074#endif
1075 ds1685_rtc_switch_to_bank0(rtc);
1076 }
1077#endif /* !CONFIG_RTC_DRV_DS1689 */
1078 spin_unlock_irqrestore(&rtc->lock, flags);
1079
1080 return count;
1081}
1082
1083/**
1084 * struct ds1685_rtc_sysfs_nvram_attr - sysfs attributes for rtc nvram.
1085 * @attr: nvram attributes.
1086 * @read: nvram read function.
1087 * @write: nvram write function.
1088 * @size: nvram total size (bank0 + extended).
1089 */
1090static struct bin_attribute
1091ds1685_rtc_sysfs_nvram_attr = {
1092 .attr = {
1093 .name = "nvram",
1094 .mode = S_IRUGO | S_IWUSR,
1095 },
1096 .read = ds1685_rtc_sysfs_nvram_read,
1097 .write = ds1685_rtc_sysfs_nvram_write,
1098 .size = NVRAM_TOTAL_SZ
1099};
1100
1101/**
1102 * ds1685_rtc_sysfs_battery_show - sysfs file for main battery status.
1103 * @dev: pointer to device structure.
1104 * @attr: pointer to device_attribute structure.
1105 * @buf: pointer to char array to hold the output.
1106 */
1107static ssize_t
1108ds1685_rtc_sysfs_battery_show(struct device *dev,
1109 struct device_attribute *attr, char *buf)
1110{
1111 struct platform_device *pdev = to_platform_device(dev);
1112 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
1113 u8 ctrld;
1114
1115 ctrld = rtc->read(rtc, RTC_CTRL_D);
1116
1117 return snprintf(buf, 13, "%s\n",
1118 (ctrld & RTC_CTRL_D_VRT) ? "ok" : "not ok or N/A");
1119}
1120static DEVICE_ATTR(battery, S_IRUGO, ds1685_rtc_sysfs_battery_show, NULL);
1121
1122/**
1123 * ds1685_rtc_sysfs_auxbatt_show - sysfs file for aux battery status.
1124 * @dev: pointer to device structure.
1125 * @attr: pointer to device_attribute structure.
1126 * @buf: pointer to char array to hold the output.
1127 */
1128static ssize_t
1129ds1685_rtc_sysfs_auxbatt_show(struct device *dev,
1130 struct device_attribute *attr, char *buf)
1131{
1132 struct platform_device *pdev = to_platform_device(dev);
1133 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
1134 u8 ctrl4a;
1135
1136 ds1685_rtc_switch_to_bank1(rtc);
1137 ctrl4a = rtc->read(rtc, RTC_EXT_CTRL_4A);
1138 ds1685_rtc_switch_to_bank0(rtc);
1139
1140 return snprintf(buf, 13, "%s\n",
1141 (ctrl4a & RTC_CTRL_4A_VRT2) ? "ok" : "not ok or N/A");
1142}
1143static DEVICE_ATTR(auxbatt, S_IRUGO, ds1685_rtc_sysfs_auxbatt_show, NULL);
1144
1145/**
1146 * ds1685_rtc_sysfs_serial_show - sysfs file for silicon serial number.
1147 * @dev: pointer to device structure.
1148 * @attr: pointer to device_attribute structure.
1149 * @buf: pointer to char array to hold the output.
1150 */
1151static ssize_t
1152ds1685_rtc_sysfs_serial_show(struct device *dev,
1153 struct device_attribute *attr, char *buf)
1154{
1155 struct platform_device *pdev = to_platform_device(dev);
1156 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
1157 u8 ssn[8];
1158
1159 ds1685_rtc_switch_to_bank1(rtc);
1160 ds1685_rtc_get_ssn(rtc, ssn);
1161 ds1685_rtc_switch_to_bank0(rtc);
1162
Rasmus Villemoesff67abd2015-11-24 14:51:23 +01001163 return snprintf(buf, 24, "%8phC\n", ssn);
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08001164
1165 return 0;
1166}
1167static DEVICE_ATTR(serial, S_IRUGO, ds1685_rtc_sysfs_serial_show, NULL);
1168
1169/**
1170 * struct ds1685_rtc_sysfs_misc_attrs - list for misc RTC features.
1171 */
1172static struct attribute*
1173ds1685_rtc_sysfs_misc_attrs[] = {
1174 &dev_attr_battery.attr,
1175 &dev_attr_auxbatt.attr,
1176 &dev_attr_serial.attr,
1177 NULL,
1178};
1179
1180/**
1181 * struct ds1685_rtc_sysfs_misc_grp - attr group for misc RTC features.
1182 */
1183static const struct attribute_group
1184ds1685_rtc_sysfs_misc_grp = {
1185 .name = "misc",
1186 .attrs = ds1685_rtc_sysfs_misc_attrs,
1187};
1188
1189#ifdef CONFIG_RTC_DS1685_SYSFS_REGS
1190/**
1191 * struct ds1685_rtc_ctrl_regs.
1192 * @name: char pointer for the bit name.
1193 * @reg: control register the bit is in.
1194 * @bit: the bit's offset in the register.
1195 */
1196struct ds1685_rtc_ctrl_regs {
1197 const char *name;
1198 const u8 reg;
1199 const u8 bit;
1200};
1201
1202/*
1203 * Ctrl register bit lookup table.
1204 */
1205static const struct ds1685_rtc_ctrl_regs
1206ds1685_ctrl_regs_table[] = {
1207 { "uip", RTC_CTRL_A, RTC_CTRL_A_UIP },
1208 { "dv2", RTC_CTRL_A, RTC_CTRL_A_DV2 },
1209 { "dv1", RTC_CTRL_A, RTC_CTRL_A_DV1 },
1210 { "dv0", RTC_CTRL_A, RTC_CTRL_A_DV0 },
1211 { "rs3", RTC_CTRL_A, RTC_CTRL_A_RS3 },
1212 { "rs2", RTC_CTRL_A, RTC_CTRL_A_RS2 },
1213 { "rs1", RTC_CTRL_A, RTC_CTRL_A_RS1 },
1214 { "rs0", RTC_CTRL_A, RTC_CTRL_A_RS0 },
1215 { "set", RTC_CTRL_B, RTC_CTRL_B_SET },
1216 { "pie", RTC_CTRL_B, RTC_CTRL_B_PIE },
1217 { "aie", RTC_CTRL_B, RTC_CTRL_B_AIE },
1218 { "uie", RTC_CTRL_B, RTC_CTRL_B_UIE },
1219 { "sqwe", RTC_CTRL_B, RTC_CTRL_B_SQWE },
1220 { "dm", RTC_CTRL_B, RTC_CTRL_B_DM },
1221 { "2412", RTC_CTRL_B, RTC_CTRL_B_2412 },
1222 { "dse", RTC_CTRL_B, RTC_CTRL_B_DSE },
1223 { "irqf", RTC_CTRL_C, RTC_CTRL_C_IRQF },
1224 { "pf", RTC_CTRL_C, RTC_CTRL_C_PF },
1225 { "af", RTC_CTRL_C, RTC_CTRL_C_AF },
1226 { "uf", RTC_CTRL_C, RTC_CTRL_C_UF },
1227 { "vrt", RTC_CTRL_D, RTC_CTRL_D_VRT },
1228 { "vrt2", RTC_EXT_CTRL_4A, RTC_CTRL_4A_VRT2 },
1229 { "incr", RTC_EXT_CTRL_4A, RTC_CTRL_4A_INCR },
1230 { "pab", RTC_EXT_CTRL_4A, RTC_CTRL_4A_PAB },
1231 { "rf", RTC_EXT_CTRL_4A, RTC_CTRL_4A_RF },
1232 { "wf", RTC_EXT_CTRL_4A, RTC_CTRL_4A_WF },
1233 { "kf", RTC_EXT_CTRL_4A, RTC_CTRL_4A_KF },
1234#if !defined(CONFIG_RTC_DRV_DS1685) && !defined(CONFIG_RTC_DRV_DS1689)
1235 { "bme", RTC_EXT_CTRL_4A, RTC_CTRL_4A_BME },
1236#endif
1237 { "abe", RTC_EXT_CTRL_4B, RTC_CTRL_4B_ABE },
1238 { "e32k", RTC_EXT_CTRL_4B, RTC_CTRL_4B_E32K },
1239 { "cs", RTC_EXT_CTRL_4B, RTC_CTRL_4B_CS },
1240 { "rce", RTC_EXT_CTRL_4B, RTC_CTRL_4B_RCE },
1241 { "prs", RTC_EXT_CTRL_4B, RTC_CTRL_4B_PRS },
1242 { "rie", RTC_EXT_CTRL_4B, RTC_CTRL_4B_RIE },
1243 { "wie", RTC_EXT_CTRL_4B, RTC_CTRL_4B_WIE },
1244 { "kse", RTC_EXT_CTRL_4B, RTC_CTRL_4B_KSE },
1245 { NULL, 0, 0 },
1246};
1247
1248/**
1249 * ds1685_rtc_sysfs_ctrl_regs_lookup - ctrl register bit lookup function.
1250 * @name: ctrl register bit to look up in ds1685_ctrl_regs_table.
1251 */
1252static const struct ds1685_rtc_ctrl_regs*
1253ds1685_rtc_sysfs_ctrl_regs_lookup(const char *name)
1254{
1255 const struct ds1685_rtc_ctrl_regs *p = ds1685_ctrl_regs_table;
1256
1257 for (; p->name != NULL; ++p)
1258 if (strcmp(p->name, name) == 0)
1259 return p;
1260
1261 return NULL;
1262}
1263
1264/**
1265 * ds1685_rtc_sysfs_ctrl_regs_show - reads a ctrl register bit via sysfs.
1266 * @dev: pointer to device structure.
1267 * @attr: pointer to device_attribute structure.
1268 * @buf: pointer to char array to hold the output.
1269 */
1270static ssize_t
1271ds1685_rtc_sysfs_ctrl_regs_show(struct device *dev,
1272 struct device_attribute *attr, char *buf)
1273{
1274 u8 tmp;
1275 struct ds1685_priv *rtc = dev_get_drvdata(dev);
1276 const struct ds1685_rtc_ctrl_regs *reg_info =
1277 ds1685_rtc_sysfs_ctrl_regs_lookup(attr->attr.name);
1278
1279 /* Make sure we actually matched something. */
1280 if (!reg_info)
1281 return -EINVAL;
1282
1283 /* No spinlock during a read -- mutex is already held. */
1284 ds1685_rtc_switch_to_bank1(rtc);
1285 tmp = rtc->read(rtc, reg_info->reg) & reg_info->bit;
1286 ds1685_rtc_switch_to_bank0(rtc);
1287
1288 return snprintf(buf, 2, "%d\n", (tmp ? 1 : 0));
1289}
1290
1291/**
1292 * ds1685_rtc_sysfs_ctrl_regs_store - writes a ctrl register bit via sysfs.
1293 * @dev: pointer to device structure.
1294 * @attr: pointer to device_attribute structure.
1295 * @buf: pointer to char array to hold the output.
1296 * @count: number of bytes written.
1297 */
1298static ssize_t
1299ds1685_rtc_sysfs_ctrl_regs_store(struct device *dev,
1300 struct device_attribute *attr,
1301 const char *buf, size_t count)
1302{
1303 struct ds1685_priv *rtc = dev_get_drvdata(dev);
1304 u8 reg = 0, bit = 0, tmp;
1305 unsigned long flags = 0;
1306 long int val = 0;
1307 const struct ds1685_rtc_ctrl_regs *reg_info =
1308 ds1685_rtc_sysfs_ctrl_regs_lookup(attr->attr.name);
1309
1310 /* We only accept numbers. */
1311 if (kstrtol(buf, 10, &val) < 0)
1312 return -EINVAL;
1313
1314 /* bits are binary, 0 or 1 only. */
1315 if ((val != 0) && (val != 1))
1316 return -ERANGE;
1317
1318 /* Make sure we actually matched something. */
1319 if (!reg_info)
1320 return -EINVAL;
1321
1322 reg = reg_info->reg;
1323 bit = reg_info->bit;
1324
1325 /* Safe to spinlock during a write. */
1326 ds1685_rtc_begin_ctrl_access(rtc, flags);
1327 tmp = rtc->read(rtc, reg);
1328 rtc->write(rtc, reg, (val ? (tmp | bit) : (tmp & ~(bit))));
1329 ds1685_rtc_end_ctrl_access(rtc, flags);
1330
1331 return count;
1332}
1333
1334/**
1335 * DS1685_RTC_SYSFS_CTRL_REG_RO - device_attribute for read-only register bit.
1336 * @bit: bit to read.
1337 */
1338#define DS1685_RTC_SYSFS_CTRL_REG_RO(bit) \
1339 static DEVICE_ATTR(bit, S_IRUGO, \
1340 ds1685_rtc_sysfs_ctrl_regs_show, NULL)
1341
1342/**
1343 * DS1685_RTC_SYSFS_CTRL_REG_RW - device_attribute for read-write register bit.
1344 * @bit: bit to read or write.
1345 */
1346#define DS1685_RTC_SYSFS_CTRL_REG_RW(bit) \
1347 static DEVICE_ATTR(bit, S_IRUGO | S_IWUSR, \
1348 ds1685_rtc_sysfs_ctrl_regs_show, \
1349 ds1685_rtc_sysfs_ctrl_regs_store)
1350
1351/*
1352 * Control Register A bits.
1353 */
1354DS1685_RTC_SYSFS_CTRL_REG_RO(uip);
1355DS1685_RTC_SYSFS_CTRL_REG_RW(dv2);
1356DS1685_RTC_SYSFS_CTRL_REG_RW(dv1);
1357DS1685_RTC_SYSFS_CTRL_REG_RO(dv0);
1358DS1685_RTC_SYSFS_CTRL_REG_RW(rs3);
1359DS1685_RTC_SYSFS_CTRL_REG_RW(rs2);
1360DS1685_RTC_SYSFS_CTRL_REG_RW(rs1);
1361DS1685_RTC_SYSFS_CTRL_REG_RW(rs0);
1362
1363static struct attribute*
1364ds1685_rtc_sysfs_ctrla_attrs[] = {
1365 &dev_attr_uip.attr,
1366 &dev_attr_dv2.attr,
1367 &dev_attr_dv1.attr,
1368 &dev_attr_dv0.attr,
1369 &dev_attr_rs3.attr,
1370 &dev_attr_rs2.attr,
1371 &dev_attr_rs1.attr,
1372 &dev_attr_rs0.attr,
1373 NULL,
1374};
1375
1376static const struct attribute_group
1377ds1685_rtc_sysfs_ctrla_grp = {
1378 .name = "ctrla",
1379 .attrs = ds1685_rtc_sysfs_ctrla_attrs,
1380};
1381
1382
1383/*
1384 * Control Register B bits.
1385 */
1386DS1685_RTC_SYSFS_CTRL_REG_RO(set);
1387DS1685_RTC_SYSFS_CTRL_REG_RW(pie);
1388DS1685_RTC_SYSFS_CTRL_REG_RW(aie);
1389DS1685_RTC_SYSFS_CTRL_REG_RW(uie);
1390DS1685_RTC_SYSFS_CTRL_REG_RW(sqwe);
1391DS1685_RTC_SYSFS_CTRL_REG_RO(dm);
1392DS1685_RTC_SYSFS_CTRL_REG_RO(2412);
1393DS1685_RTC_SYSFS_CTRL_REG_RO(dse);
1394
1395static struct attribute*
1396ds1685_rtc_sysfs_ctrlb_attrs[] = {
1397 &dev_attr_set.attr,
1398 &dev_attr_pie.attr,
1399 &dev_attr_aie.attr,
1400 &dev_attr_uie.attr,
1401 &dev_attr_sqwe.attr,
1402 &dev_attr_dm.attr,
1403 &dev_attr_2412.attr,
1404 &dev_attr_dse.attr,
1405 NULL,
1406};
1407
1408static const struct attribute_group
1409ds1685_rtc_sysfs_ctrlb_grp = {
1410 .name = "ctrlb",
1411 .attrs = ds1685_rtc_sysfs_ctrlb_attrs,
1412};
1413
1414/*
1415 * Control Register C bits.
1416 *
1417 * Reading Control C clears these bits! Reading them individually can
1418 * possibly cause an interrupt to be missed. Use the /proc interface
1419 * to see all the bits in this register simultaneously.
1420 */
1421DS1685_RTC_SYSFS_CTRL_REG_RO(irqf);
1422DS1685_RTC_SYSFS_CTRL_REG_RO(pf);
1423DS1685_RTC_SYSFS_CTRL_REG_RO(af);
1424DS1685_RTC_SYSFS_CTRL_REG_RO(uf);
1425
1426static struct attribute*
1427ds1685_rtc_sysfs_ctrlc_attrs[] = {
1428 &dev_attr_irqf.attr,
1429 &dev_attr_pf.attr,
1430 &dev_attr_af.attr,
1431 &dev_attr_uf.attr,
1432 NULL,
1433};
1434
1435static const struct attribute_group
1436ds1685_rtc_sysfs_ctrlc_grp = {
1437 .name = "ctrlc",
1438 .attrs = ds1685_rtc_sysfs_ctrlc_attrs,
1439};
1440
1441/*
1442 * Control Register D bits.
1443 */
1444DS1685_RTC_SYSFS_CTRL_REG_RO(vrt);
1445
1446static struct attribute*
1447ds1685_rtc_sysfs_ctrld_attrs[] = {
1448 &dev_attr_vrt.attr,
1449 NULL,
1450};
1451
1452static const struct attribute_group
1453ds1685_rtc_sysfs_ctrld_grp = {
1454 .name = "ctrld",
1455 .attrs = ds1685_rtc_sysfs_ctrld_attrs,
1456};
1457
1458/*
1459 * Control Register 4A bits.
1460 */
1461DS1685_RTC_SYSFS_CTRL_REG_RO(vrt2);
1462DS1685_RTC_SYSFS_CTRL_REG_RO(incr);
1463DS1685_RTC_SYSFS_CTRL_REG_RW(pab);
1464DS1685_RTC_SYSFS_CTRL_REG_RW(rf);
1465DS1685_RTC_SYSFS_CTRL_REG_RW(wf);
1466DS1685_RTC_SYSFS_CTRL_REG_RW(kf);
1467#if !defined(CONFIG_RTC_DRV_DS1685) && !defined(CONFIG_RTC_DRV_DS1689)
1468DS1685_RTC_SYSFS_CTRL_REG_RO(bme);
1469#endif
1470
1471static struct attribute*
1472ds1685_rtc_sysfs_ctrl4a_attrs[] = {
1473 &dev_attr_vrt2.attr,
1474 &dev_attr_incr.attr,
1475 &dev_attr_pab.attr,
1476 &dev_attr_rf.attr,
1477 &dev_attr_wf.attr,
1478 &dev_attr_kf.attr,
1479#if !defined(CONFIG_RTC_DRV_DS1685) && !defined(CONFIG_RTC_DRV_DS1689)
1480 &dev_attr_bme.attr,
1481#endif
1482 NULL,
1483};
1484
1485static const struct attribute_group
1486ds1685_rtc_sysfs_ctrl4a_grp = {
1487 .name = "ctrl4a",
1488 .attrs = ds1685_rtc_sysfs_ctrl4a_attrs,
1489};
1490
1491/*
1492 * Control Register 4B bits.
1493 */
1494DS1685_RTC_SYSFS_CTRL_REG_RW(abe);
1495DS1685_RTC_SYSFS_CTRL_REG_RW(e32k);
1496DS1685_RTC_SYSFS_CTRL_REG_RO(cs);
1497DS1685_RTC_SYSFS_CTRL_REG_RW(rce);
1498DS1685_RTC_SYSFS_CTRL_REG_RW(prs);
1499DS1685_RTC_SYSFS_CTRL_REG_RW(rie);
1500DS1685_RTC_SYSFS_CTRL_REG_RW(wie);
1501DS1685_RTC_SYSFS_CTRL_REG_RW(kse);
1502
1503static struct attribute*
1504ds1685_rtc_sysfs_ctrl4b_attrs[] = {
1505 &dev_attr_abe.attr,
1506 &dev_attr_e32k.attr,
1507 &dev_attr_cs.attr,
1508 &dev_attr_rce.attr,
1509 &dev_attr_prs.attr,
1510 &dev_attr_rie.attr,
1511 &dev_attr_wie.attr,
1512 &dev_attr_kse.attr,
1513 NULL,
1514};
1515
1516static const struct attribute_group
1517ds1685_rtc_sysfs_ctrl4b_grp = {
1518 .name = "ctrl4b",
1519 .attrs = ds1685_rtc_sysfs_ctrl4b_attrs,
1520};
1521
1522
1523/**
1524 * struct ds1685_rtc_ctrl_regs.
1525 * @name: char pointer for the bit name.
1526 * @reg: control register the bit is in.
1527 * @bit: the bit's offset in the register.
1528 */
1529struct ds1685_rtc_time_regs {
1530 const char *name;
1531 const u8 reg;
1532 const u8 mask;
1533 const u8 min;
1534 const u8 max;
1535};
1536
1537/*
1538 * Time/Date register lookup tables.
1539 */
1540static const struct ds1685_rtc_time_regs
1541ds1685_time_regs_bcd_table[] = {
1542 { "seconds", RTC_SECS, RTC_SECS_BCD_MASK, 0, 59 },
1543 { "minutes", RTC_MINS, RTC_MINS_BCD_MASK, 0, 59 },
1544 { "hours", RTC_HRS, RTC_HRS_24_BCD_MASK, 0, 23 },
1545 { "wday", RTC_WDAY, RTC_WDAY_MASK, 1, 7 },
1546 { "mday", RTC_MDAY, RTC_MDAY_BCD_MASK, 1, 31 },
1547 { "month", RTC_MONTH, RTC_MONTH_BCD_MASK, 1, 12 },
1548 { "year", RTC_YEAR, RTC_YEAR_BCD_MASK, 0, 99 },
1549 { "century", RTC_CENTURY, RTC_CENTURY_MASK, 0, 99 },
1550 { "alarm_seconds", RTC_SECS_ALARM, RTC_SECS_BCD_MASK, 0, 59 },
1551 { "alarm_minutes", RTC_MINS_ALARM, RTC_MINS_BCD_MASK, 0, 59 },
1552 { "alarm_hours", RTC_HRS_ALARM, RTC_HRS_24_BCD_MASK, 0, 23 },
1553 { "alarm_mday", RTC_MDAY_ALARM, RTC_MDAY_ALARM_MASK, 1, 31 },
1554 { NULL, 0, 0, 0, 0 },
1555};
1556
1557static const struct ds1685_rtc_time_regs
1558ds1685_time_regs_bin_table[] = {
1559 { "seconds", RTC_SECS, RTC_SECS_BIN_MASK, 0x00, 0x3b },
1560 { "minutes", RTC_MINS, RTC_MINS_BIN_MASK, 0x00, 0x3b },
1561 { "hours", RTC_HRS, RTC_HRS_24_BIN_MASK, 0x00, 0x17 },
1562 { "wday", RTC_WDAY, RTC_WDAY_MASK, 0x01, 0x07 },
1563 { "mday", RTC_MDAY, RTC_MDAY_BIN_MASK, 0x01, 0x1f },
1564 { "month", RTC_MONTH, RTC_MONTH_BIN_MASK, 0x01, 0x0c },
1565 { "year", RTC_YEAR, RTC_YEAR_BIN_MASK, 0x00, 0x63 },
1566 { "century", RTC_CENTURY, RTC_CENTURY_MASK, 0x00, 0x63 },
1567 { "alarm_seconds", RTC_SECS_ALARM, RTC_SECS_BIN_MASK, 0x00, 0x3b },
1568 { "alarm_minutes", RTC_MINS_ALARM, RTC_MINS_BIN_MASK, 0x00, 0x3b },
1569 { "alarm_hours", RTC_HRS_ALARM, RTC_HRS_24_BIN_MASK, 0x00, 0x17 },
1570 { "alarm_mday", RTC_MDAY_ALARM, RTC_MDAY_ALARM_MASK, 0x01, 0x1f },
1571 { NULL, 0, 0, 0x00, 0x00 },
1572};
1573
1574/**
1575 * ds1685_rtc_sysfs_time_regs_bcd_lookup - time/date reg bit lookup function.
1576 * @name: register bit to look up in ds1685_time_regs_bcd_table.
1577 */
1578static const struct ds1685_rtc_time_regs*
1579ds1685_rtc_sysfs_time_regs_lookup(const char *name, bool bcd_mode)
1580{
1581 const struct ds1685_rtc_time_regs *p;
1582
1583 if (bcd_mode)
1584 p = ds1685_time_regs_bcd_table;
1585 else
1586 p = ds1685_time_regs_bin_table;
1587
1588 for (; p->name != NULL; ++p)
1589 if (strcmp(p->name, name) == 0)
1590 return p;
1591
1592 return NULL;
1593}
1594
1595/**
1596 * ds1685_rtc_sysfs_time_regs_show - reads a time/date register via sysfs.
1597 * @dev: pointer to device structure.
1598 * @attr: pointer to device_attribute structure.
1599 * @buf: pointer to char array to hold the output.
1600 */
1601static ssize_t
1602ds1685_rtc_sysfs_time_regs_show(struct device *dev,
1603 struct device_attribute *attr, char *buf)
1604{
1605 u8 tmp;
1606 struct ds1685_priv *rtc = dev_get_drvdata(dev);
1607 const struct ds1685_rtc_time_regs *bcd_reg_info =
1608 ds1685_rtc_sysfs_time_regs_lookup(attr->attr.name, true);
1609 const struct ds1685_rtc_time_regs *bin_reg_info =
1610 ds1685_rtc_sysfs_time_regs_lookup(attr->attr.name, false);
1611
1612 /* Make sure we actually matched something. */
Joshua Kinardb00eeae2015-02-27 15:51:59 -08001613 if (!bcd_reg_info || !bin_reg_info)
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08001614 return -EINVAL;
1615
1616 /* bcd_reg_info->reg == bin_reg_info->reg. */
1617 ds1685_rtc_begin_data_access(rtc);
1618 tmp = rtc->read(rtc, bcd_reg_info->reg);
1619 ds1685_rtc_end_data_access(rtc);
1620
1621 tmp = ds1685_rtc_bcd2bin(rtc, tmp, bcd_reg_info->mask,
1622 bin_reg_info->mask);
1623
1624 return snprintf(buf, 4, "%d\n", tmp);
1625}
1626
1627/**
1628 * ds1685_rtc_sysfs_time_regs_store - writes a time/date register via sysfs.
1629 * @dev: pointer to device structure.
1630 * @attr: pointer to device_attribute structure.
1631 * @buf: pointer to char array to hold the output.
1632 * @count: number of bytes written.
1633 */
1634static ssize_t
1635ds1685_rtc_sysfs_time_regs_store(struct device *dev,
1636 struct device_attribute *attr,
1637 const char *buf, size_t count)
1638{
1639 long int val = 0;
1640 struct ds1685_priv *rtc = dev_get_drvdata(dev);
1641 const struct ds1685_rtc_time_regs *bcd_reg_info =
1642 ds1685_rtc_sysfs_time_regs_lookup(attr->attr.name, true);
1643 const struct ds1685_rtc_time_regs *bin_reg_info =
1644 ds1685_rtc_sysfs_time_regs_lookup(attr->attr.name, false);
1645
1646 /* We only accept numbers. */
1647 if (kstrtol(buf, 10, &val) < 0)
1648 return -EINVAL;
1649
1650 /* Make sure we actually matched something. */
Joshua Kinardb00eeae2015-02-27 15:51:59 -08001651 if (!bcd_reg_info || !bin_reg_info)
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08001652 return -EINVAL;
1653
1654 /* Check for a valid range. */
1655 if (rtc->bcd_mode) {
1656 if ((val < bcd_reg_info->min) || (val > bcd_reg_info->max))
1657 return -ERANGE;
1658 } else {
1659 if ((val < bin_reg_info->min) || (val > bin_reg_info->max))
1660 return -ERANGE;
1661 }
1662
1663 val = ds1685_rtc_bin2bcd(rtc, val, bin_reg_info->mask,
1664 bcd_reg_info->mask);
1665
1666 /* bcd_reg_info->reg == bin_reg_info->reg. */
1667 ds1685_rtc_begin_data_access(rtc);
1668 rtc->write(rtc, bcd_reg_info->reg, val);
1669 ds1685_rtc_end_data_access(rtc);
1670
1671 return count;
1672}
1673
1674/**
1675 * DS1685_RTC_SYSFS_REG_RW - device_attribute for a read-write time register.
1676 * @reg: time/date register to read or write.
1677 */
1678#define DS1685_RTC_SYSFS_TIME_REG_RW(reg) \
1679 static DEVICE_ATTR(reg, S_IRUGO | S_IWUSR, \
1680 ds1685_rtc_sysfs_time_regs_show, \
1681 ds1685_rtc_sysfs_time_regs_store)
1682
1683/*
1684 * Time/Date Register bits.
1685 */
1686DS1685_RTC_SYSFS_TIME_REG_RW(seconds);
1687DS1685_RTC_SYSFS_TIME_REG_RW(minutes);
1688DS1685_RTC_SYSFS_TIME_REG_RW(hours);
1689DS1685_RTC_SYSFS_TIME_REG_RW(wday);
1690DS1685_RTC_SYSFS_TIME_REG_RW(mday);
1691DS1685_RTC_SYSFS_TIME_REG_RW(month);
1692DS1685_RTC_SYSFS_TIME_REG_RW(year);
1693DS1685_RTC_SYSFS_TIME_REG_RW(century);
1694DS1685_RTC_SYSFS_TIME_REG_RW(alarm_seconds);
1695DS1685_RTC_SYSFS_TIME_REG_RW(alarm_minutes);
1696DS1685_RTC_SYSFS_TIME_REG_RW(alarm_hours);
1697DS1685_RTC_SYSFS_TIME_REG_RW(alarm_mday);
1698
1699static struct attribute*
1700ds1685_rtc_sysfs_time_attrs[] = {
1701 &dev_attr_seconds.attr,
1702 &dev_attr_minutes.attr,
1703 &dev_attr_hours.attr,
1704 &dev_attr_wday.attr,
1705 &dev_attr_mday.attr,
1706 &dev_attr_month.attr,
1707 &dev_attr_year.attr,
1708 &dev_attr_century.attr,
1709 NULL,
1710};
1711
1712static const struct attribute_group
1713ds1685_rtc_sysfs_time_grp = {
1714 .name = "datetime",
1715 .attrs = ds1685_rtc_sysfs_time_attrs,
1716};
1717
1718static struct attribute*
1719ds1685_rtc_sysfs_alarm_attrs[] = {
1720 &dev_attr_alarm_seconds.attr,
1721 &dev_attr_alarm_minutes.attr,
1722 &dev_attr_alarm_hours.attr,
1723 &dev_attr_alarm_mday.attr,
1724 NULL,
1725};
1726
1727static const struct attribute_group
1728ds1685_rtc_sysfs_alarm_grp = {
1729 .name = "alarm",
1730 .attrs = ds1685_rtc_sysfs_alarm_attrs,
1731};
1732#endif /* CONFIG_RTC_DS1685_SYSFS_REGS */
1733
1734
1735/**
1736 * ds1685_rtc_sysfs_register - register sysfs files.
1737 * @dev: pointer to device structure.
1738 */
1739static int
1740ds1685_rtc_sysfs_register(struct device *dev)
1741{
1742 int ret = 0;
1743
1744 sysfs_bin_attr_init(&ds1685_rtc_sysfs_nvram_attr);
1745 ret = sysfs_create_bin_file(&dev->kobj, &ds1685_rtc_sysfs_nvram_attr);
1746 if (ret)
1747 return ret;
1748
1749 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_misc_grp);
1750 if (ret)
1751 return ret;
1752
1753#ifdef CONFIG_RTC_DS1685_SYSFS_REGS
1754 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrla_grp);
1755 if (ret)
1756 return ret;
1757
1758 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrlb_grp);
1759 if (ret)
1760 return ret;
1761
1762 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrlc_grp);
1763 if (ret)
1764 return ret;
1765
1766 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrld_grp);
1767 if (ret)
1768 return ret;
1769
1770 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrl4a_grp);
1771 if (ret)
1772 return ret;
1773
1774 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_ctrl4b_grp);
1775 if (ret)
1776 return ret;
1777
1778 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_time_grp);
1779 if (ret)
1780 return ret;
1781
1782 ret = sysfs_create_group(&dev->kobj, &ds1685_rtc_sysfs_alarm_grp);
1783 if (ret)
1784 return ret;
1785#endif
1786 return 0;
1787}
1788
1789/**
1790 * ds1685_rtc_sysfs_unregister - unregister sysfs files.
1791 * @dev: pointer to device structure.
1792 */
1793static int
1794ds1685_rtc_sysfs_unregister(struct device *dev)
1795{
1796 sysfs_remove_bin_file(&dev->kobj, &ds1685_rtc_sysfs_nvram_attr);
1797 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_misc_grp);
1798
1799#ifdef CONFIG_RTC_DS1685_SYSFS_REGS
1800 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrla_grp);
1801 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrlb_grp);
1802 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrlc_grp);
1803 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrld_grp);
1804 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrl4a_grp);
1805 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_ctrl4b_grp);
1806 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_time_grp);
1807 sysfs_remove_group(&dev->kobj, &ds1685_rtc_sysfs_alarm_grp);
1808#endif
1809
1810 return 0;
1811}
1812#endif /* CONFIG_SYSFS */
1813
1814
1815
1816/* ----------------------------------------------------------------------- */
1817/* Driver Probe/Removal */
1818
1819/**
1820 * ds1685_rtc_probe - initializes rtc driver.
1821 * @pdev: pointer to platform_device structure.
1822 */
1823static int
1824ds1685_rtc_probe(struct platform_device *pdev)
1825{
1826 struct rtc_device *rtc_dev;
1827 struct resource *res;
1828 struct ds1685_priv *rtc;
1829 struct ds1685_rtc_platform_data *pdata;
1830 u8 ctrla, ctrlb, hours;
1831 unsigned char am_pm;
1832 int ret = 0;
1833
1834 /* Get the platform data. */
1835 pdata = (struct ds1685_rtc_platform_data *) pdev->dev.platform_data;
1836 if (!pdata)
1837 return -ENODEV;
1838
1839 /* Allocate memory for the rtc device. */
1840 rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
1841 if (!rtc)
1842 return -ENOMEM;
1843
1844 /*
1845 * Allocate/setup any IORESOURCE_MEM resources, if required. Not all
1846 * platforms put the RTC in an easy-access place. Like the SGI Octane,
1847 * which attaches the RTC to a "ByteBus", hooked to a SuperIO chip
1848 * that sits behind the IOC3 PCI metadevice.
1849 */
1850 if (pdata->alloc_io_resources) {
1851 /* Get the platform resources. */
1852 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1853 if (!res)
1854 return -ENXIO;
1855 rtc->size = resource_size(res);
1856
1857 /* Request a memory region. */
1858 /* XXX: mmio-only for now. */
1859 if (!devm_request_mem_region(&pdev->dev, res->start, rtc->size,
1860 pdev->name))
1861 return -EBUSY;
1862
1863 /*
1864 * Set the base address for the rtc, and ioremap its
1865 * registers.
1866 */
1867 rtc->baseaddr = res->start;
1868 rtc->regs = devm_ioremap(&pdev->dev, res->start, rtc->size);
1869 if (!rtc->regs)
1870 return -ENOMEM;
1871 }
1872 rtc->alloc_io_resources = pdata->alloc_io_resources;
1873
1874 /* Get the register step size. */
1875 if (pdata->regstep > 0)
1876 rtc->regstep = pdata->regstep;
1877 else
1878 rtc->regstep = 1;
1879
1880 /* Platform read function, else default if mmio setup */
1881 if (pdata->plat_read)
1882 rtc->read = pdata->plat_read;
1883 else
1884 if (pdata->alloc_io_resources)
1885 rtc->read = ds1685_read;
1886 else
1887 return -ENXIO;
1888
1889 /* Platform write function, else default if mmio setup */
1890 if (pdata->plat_write)
1891 rtc->write = pdata->plat_write;
1892 else
1893 if (pdata->alloc_io_resources)
1894 rtc->write = ds1685_write;
1895 else
1896 return -ENXIO;
1897
1898 /* Platform pre-shutdown function, if defined. */
1899 if (pdata->plat_prepare_poweroff)
1900 rtc->prepare_poweroff = pdata->plat_prepare_poweroff;
1901
1902 /* Platform wake_alarm function, if defined. */
1903 if (pdata->plat_wake_alarm)
1904 rtc->wake_alarm = pdata->plat_wake_alarm;
1905
1906 /* Platform post_ram_clear function, if defined. */
1907 if (pdata->plat_post_ram_clear)
1908 rtc->post_ram_clear = pdata->plat_post_ram_clear;
1909
1910 /* Init the spinlock, workqueue, & set the driver data. */
1911 spin_lock_init(&rtc->lock);
1912 INIT_WORK(&rtc->work, ds1685_rtc_work_queue);
1913 platform_set_drvdata(pdev, rtc);
1914
1915 /* Turn the oscillator on if is not already on (DV1 = 1). */
1916 ctrla = rtc->read(rtc, RTC_CTRL_A);
1917 if (!(ctrla & RTC_CTRL_A_DV1))
1918 ctrla |= RTC_CTRL_A_DV1;
1919
1920 /* Enable the countdown chain (DV2 = 0) */
1921 ctrla &= ~(RTC_CTRL_A_DV2);
1922
1923 /* Clear RS3-RS0 in Control A. */
1924 ctrla &= ~(RTC_CTRL_A_RS_MASK);
1925
1926 /*
1927 * All done with Control A. Switch to Bank 1 for the remainder of
1928 * the RTC setup so we have access to the extended functions.
1929 */
1930 ctrla |= RTC_CTRL_A_DV0;
1931 rtc->write(rtc, RTC_CTRL_A, ctrla);
1932
1933 /* Default to 32768kHz output. */
1934 rtc->write(rtc, RTC_EXT_CTRL_4B,
1935 (rtc->read(rtc, RTC_EXT_CTRL_4B) | RTC_CTRL_4B_E32K));
1936
1937 /* Set the SET bit in Control B so we can do some housekeeping. */
1938 rtc->write(rtc, RTC_CTRL_B,
1939 (rtc->read(rtc, RTC_CTRL_B) | RTC_CTRL_B_SET));
1940
1941 /* Read Ext Ctrl 4A and check the INCR bit to avoid a lockout. */
1942 while (rtc->read(rtc, RTC_EXT_CTRL_4A) & RTC_CTRL_4A_INCR)
1943 cpu_relax();
1944
1945 /*
1946 * If the platform supports BCD mode, then set DM=0 in Control B.
1947 * Otherwise, set DM=1 for BIN mode.
1948 */
1949 ctrlb = rtc->read(rtc, RTC_CTRL_B);
1950 if (pdata->bcd_mode)
1951 ctrlb &= ~(RTC_CTRL_B_DM);
1952 else
1953 ctrlb |= RTC_CTRL_B_DM;
1954 rtc->bcd_mode = pdata->bcd_mode;
1955
1956 /*
1957 * Disable Daylight Savings Time (DSE = 0).
1958 * The RTC has hardcoded timezone information that is rendered
1959 * obselete. We'll let the OS deal with DST settings instead.
1960 */
1961 if (ctrlb & RTC_CTRL_B_DSE)
1962 ctrlb &= ~(RTC_CTRL_B_DSE);
1963
1964 /* Force 24-hour mode (2412 = 1). */
1965 if (!(ctrlb & RTC_CTRL_B_2412)) {
1966 /* Reinitialize the time hours. */
1967 hours = rtc->read(rtc, RTC_HRS);
1968 am_pm = hours & RTC_HRS_AMPM_MASK;
1969 hours = ds1685_rtc_bcd2bin(rtc, hours, RTC_HRS_12_BCD_MASK,
1970 RTC_HRS_12_BIN_MASK);
1971 hours = ((hours == 12) ? 0 : ((am_pm) ? hours + 12 : hours));
1972
1973 /* Enable 24-hour mode. */
1974 ctrlb |= RTC_CTRL_B_2412;
1975
1976 /* Write back to Control B, including DM & DSE bits. */
1977 rtc->write(rtc, RTC_CTRL_B, ctrlb);
1978
1979 /* Write the time hours back. */
1980 rtc->write(rtc, RTC_HRS,
1981 ds1685_rtc_bin2bcd(rtc, hours,
1982 RTC_HRS_24_BIN_MASK,
1983 RTC_HRS_24_BCD_MASK));
1984
1985 /* Reinitialize the alarm hours. */
1986 hours = rtc->read(rtc, RTC_HRS_ALARM);
1987 am_pm = hours & RTC_HRS_AMPM_MASK;
1988 hours = ds1685_rtc_bcd2bin(rtc, hours, RTC_HRS_12_BCD_MASK,
1989 RTC_HRS_12_BIN_MASK);
1990 hours = ((hours == 12) ? 0 : ((am_pm) ? hours + 12 : hours));
1991
1992 /* Write the alarm hours back. */
1993 rtc->write(rtc, RTC_HRS_ALARM,
1994 ds1685_rtc_bin2bcd(rtc, hours,
1995 RTC_HRS_24_BIN_MASK,
1996 RTC_HRS_24_BCD_MASK));
1997 } else {
1998 /* 24-hour mode is already set, so write Control B back. */
1999 rtc->write(rtc, RTC_CTRL_B, ctrlb);
2000 }
2001
2002 /* Unset the SET bit in Control B so the RTC can update. */
2003 rtc->write(rtc, RTC_CTRL_B,
2004 (rtc->read(rtc, RTC_CTRL_B) & ~(RTC_CTRL_B_SET)));
2005
2006 /* Check the main battery. */
2007 if (!(rtc->read(rtc, RTC_CTRL_D) & RTC_CTRL_D_VRT))
2008 dev_warn(&pdev->dev,
2009 "Main battery is exhausted! RTC may be invalid!\n");
2010
2011 /* Check the auxillary battery. It is optional. */
2012 if (!(rtc->read(rtc, RTC_EXT_CTRL_4A) & RTC_CTRL_4A_VRT2))
2013 dev_warn(&pdev->dev,
2014 "Aux battery is exhausted or not available.\n");
2015
2016 /* Read Ctrl B and clear PIE/AIE/UIE. */
2017 rtc->write(rtc, RTC_CTRL_B,
2018 (rtc->read(rtc, RTC_CTRL_B) & ~(RTC_CTRL_B_PAU_MASK)));
2019
2020 /* Reading Ctrl C auto-clears PF/AF/UF. */
2021 rtc->read(rtc, RTC_CTRL_C);
2022
2023 /* Read Ctrl 4B and clear RIE/WIE/KSE. */
2024 rtc->write(rtc, RTC_EXT_CTRL_4B,
2025 (rtc->read(rtc, RTC_EXT_CTRL_4B) & ~(RTC_CTRL_4B_RWK_MASK)));
2026
2027 /* Clear RF/WF/KF in Ctrl 4A. */
2028 rtc->write(rtc, RTC_EXT_CTRL_4A,
2029 (rtc->read(rtc, RTC_EXT_CTRL_4A) & ~(RTC_CTRL_4A_RWK_MASK)));
2030
2031 /*
2032 * Re-enable KSE to handle power button events. We do not enable
2033 * WIE or RIE by default.
2034 */
2035 rtc->write(rtc, RTC_EXT_CTRL_4B,
2036 (rtc->read(rtc, RTC_EXT_CTRL_4B) | RTC_CTRL_4B_KSE));
2037
2038 /*
2039 * Fetch the IRQ and setup the interrupt handler.
2040 *
2041 * Not all platforms have the IRQF pin tied to something. If not, the
2042 * RTC will still set the *IE / *F flags and raise IRQF in ctrlc, but
2043 * there won't be an automatic way of notifying the kernel about it,
2044 * unless ctrlc is explicitly polled.
2045 */
2046 if (!pdata->no_irq) {
2047 ret = platform_get_irq(pdev, 0);
2048 if (ret > 0) {
2049 rtc->irq_num = ret;
2050
2051 /* Request an IRQ. */
2052 ret = devm_request_irq(&pdev->dev, rtc->irq_num,
2053 ds1685_rtc_irq_handler,
2054 IRQF_SHARED, pdev->name, pdev);
2055
2056 /* Check to see if something came back. */
2057 if (unlikely(ret)) {
2058 dev_warn(&pdev->dev,
2059 "RTC interrupt not available\n");
2060 rtc->irq_num = 0;
2061 }
2062 } else
2063 return ret;
2064 }
2065 rtc->no_irq = pdata->no_irq;
2066
2067 /* Setup complete. */
2068 ds1685_rtc_switch_to_bank0(rtc);
2069
2070 /* Register the device as an RTC. */
2071 rtc_dev = rtc_device_register(pdev->name, &pdev->dev,
2072 &ds1685_rtc_ops, THIS_MODULE);
2073
2074 /* Success? */
2075 if (IS_ERR(rtc_dev))
2076 return PTR_ERR(rtc_dev);
2077
2078 /* Maximum periodic rate is 8192Hz (0.122070ms). */
2079 rtc_dev->max_user_freq = RTC_MAX_USER_FREQ;
2080
2081 /* See if the platform doesn't support UIE. */
2082 if (pdata->uie_unsupported)
2083 rtc_dev->uie_unsupported = 1;
2084 rtc->uie_unsupported = pdata->uie_unsupported;
2085
2086 rtc->dev = rtc_dev;
2087
2088#ifdef CONFIG_SYSFS
2089 ret = ds1685_rtc_sysfs_register(&pdev->dev);
2090 if (ret)
2091 rtc_device_unregister(rtc->dev);
2092#endif
2093
2094 /* Done! */
2095 return ret;
2096}
2097
2098/**
2099 * ds1685_rtc_remove - removes rtc driver.
2100 * @pdev: pointer to platform_device structure.
2101 */
2102static int
2103ds1685_rtc_remove(struct platform_device *pdev)
2104{
2105 struct ds1685_priv *rtc = platform_get_drvdata(pdev);
2106
2107#ifdef CONFIG_SYSFS
2108 ds1685_rtc_sysfs_unregister(&pdev->dev);
2109#endif
2110
2111 rtc_device_unregister(rtc->dev);
2112
2113 /* Read Ctrl B and clear PIE/AIE/UIE. */
2114 rtc->write(rtc, RTC_CTRL_B,
2115 (rtc->read(rtc, RTC_CTRL_B) &
2116 ~(RTC_CTRL_B_PAU_MASK)));
2117
2118 /* Reading Ctrl C auto-clears PF/AF/UF. */
2119 rtc->read(rtc, RTC_CTRL_C);
2120
2121 /* Read Ctrl 4B and clear RIE/WIE/KSE. */
2122 rtc->write(rtc, RTC_EXT_CTRL_4B,
2123 (rtc->read(rtc, RTC_EXT_CTRL_4B) &
2124 ~(RTC_CTRL_4B_RWK_MASK)));
2125
2126 /* Manually clear RF/WF/KF in Ctrl 4A. */
2127 rtc->write(rtc, RTC_EXT_CTRL_4A,
2128 (rtc->read(rtc, RTC_EXT_CTRL_4A) &
2129 ~(RTC_CTRL_4A_RWK_MASK)));
2130
2131 cancel_work_sync(&rtc->work);
2132
2133 return 0;
2134}
2135
2136/**
2137 * ds1685_rtc_driver - rtc driver properties.
2138 */
2139static struct platform_driver ds1685_rtc_driver = {
2140 .driver = {
2141 .name = "rtc-ds1685",
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08002142 },
2143 .probe = ds1685_rtc_probe,
2144 .remove = ds1685_rtc_remove,
2145};
Vaishali Thakkar508db592015-07-07 11:16:14 +05302146module_platform_driver(ds1685_rtc_driver);
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08002147/* ----------------------------------------------------------------------- */
2148
2149
2150/* ----------------------------------------------------------------------- */
2151/* Poweroff function */
2152
2153/**
2154 * ds1685_rtc_poweroff - uses the RTC chip to power the system off.
2155 * @pdev: pointer to platform_device structure.
2156 */
Joshua Kinard52ef84d2015-04-16 12:45:23 -07002157void __noreturn
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08002158ds1685_rtc_poweroff(struct platform_device *pdev)
2159{
2160 u8 ctrla, ctrl4a, ctrl4b;
2161 struct ds1685_priv *rtc;
2162
2163 /* Check for valid RTC data, else, spin forever. */
2164 if (unlikely(!pdev)) {
Joe Perchesa737e832015-04-16 12:46:14 -07002165 pr_emerg("platform device data not available, spinning forever ...\n");
Joshua Kinardaaaf5fb2015-02-16 16:00:26 -08002166 unreachable();
2167 } else {
2168 /* Get the rtc data. */
2169 rtc = platform_get_drvdata(pdev);
2170
2171 /*
2172 * Disable our IRQ. We're powering down, so we're not
2173 * going to worry about cleaning up. Most of that should
2174 * have been taken care of by the shutdown scripts and this
2175 * is the final function call.
2176 */
2177 if (!rtc->no_irq)
2178 disable_irq_nosync(rtc->irq_num);
2179
2180 /* Oscillator must be on and the countdown chain enabled. */
2181 ctrla = rtc->read(rtc, RTC_CTRL_A);
2182 ctrla |= RTC_CTRL_A_DV1;
2183 ctrla &= ~(RTC_CTRL_A_DV2);
2184 rtc->write(rtc, RTC_CTRL_A, ctrla);
2185
2186 /*
2187 * Read Control 4A and check the status of the auxillary
2188 * battery. This must be present and working (VRT2 = 1)
2189 * for wakeup and kickstart functionality to be useful.
2190 */
2191 ds1685_rtc_switch_to_bank1(rtc);
2192 ctrl4a = rtc->read(rtc, RTC_EXT_CTRL_4A);
2193 if (ctrl4a & RTC_CTRL_4A_VRT2) {
2194 /* Clear all of the interrupt flags on Control 4A. */
2195 ctrl4a &= ~(RTC_CTRL_4A_RWK_MASK);
2196 rtc->write(rtc, RTC_EXT_CTRL_4A, ctrl4a);
2197
2198 /*
2199 * The auxillary battery is present and working.
2200 * Enable extended functions (ABE=1), enable
2201 * wake-up (WIE=1), and enable kickstart (KSE=1)
2202 * in Control 4B.
2203 */
2204 ctrl4b = rtc->read(rtc, RTC_EXT_CTRL_4B);
2205 ctrl4b |= (RTC_CTRL_4B_ABE | RTC_CTRL_4B_WIE |
2206 RTC_CTRL_4B_KSE);
2207 rtc->write(rtc, RTC_EXT_CTRL_4B, ctrl4b);
2208 }
2209
2210 /* Set PAB to 1 in Control 4A to power the system down. */
2211 dev_warn(&pdev->dev, "Powerdown.\n");
2212 msleep(20);
2213 rtc->write(rtc, RTC_EXT_CTRL_4A,
2214 (ctrl4a | RTC_CTRL_4A_PAB));
2215
2216 /* Spin ... we do not switch back to bank0. */
2217 unreachable();
2218 }
2219}
2220EXPORT_SYMBOL(ds1685_rtc_poweroff);
2221/* ----------------------------------------------------------------------- */
2222
2223
2224MODULE_AUTHOR("Joshua Kinard <kumba@gentoo.org>");
2225MODULE_AUTHOR("Matthias Fuchs <matthias.fuchs@esd-electronics.com>");
2226MODULE_DESCRIPTION("Dallas/Maxim DS1685/DS1687-series RTC driver");
2227MODULE_LICENSE("GPL");
2228MODULE_VERSION(DRV_VERSION);
2229MODULE_ALIAS("platform:rtc-ds1685");