blob: b91d833ea6bb8236183c8dda22bb279e51c79224 [file] [log] [blame]
Vineet Gupta82fea5a2014-09-10 19:05:38 +05301/*
2 * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
3 *
4 * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/smp.h>
12#include <linux/irq.h>
Yuriy Kolerove51d5d02016-12-28 11:46:25 +030013#include <linux/irqchip/chained_irq.h>
Vineet Gupta82fea5a2014-09-10 19:05:38 +053014#include <linux/spinlock.h>
Vineet Gupta2d7f5c42016-10-31 11:27:08 -070015#include <soc/arc/mcip.h>
Vineet Guptabb143f82016-02-23 11:55:16 +053016#include <asm/irqflags-arcv2.h>
Vineet Gupta964cf282015-10-02 19:20:27 +053017#include <asm/setup.h>
Vineet Gupta82fea5a2014-09-10 19:05:38 +053018
Vineet Gupta82fea5a2014-09-10 19:05:38 +053019static DEFINE_RAW_SPINLOCK(mcip_lock);
20
Vineet Gupta3ce0fef2016-09-29 10:00:14 -070021#ifdef CONFIG_SMP
22
23static char smp_cpuinfo_buf[128];
24
Vineet Guptaaa0efcd2015-10-12 15:15:48 +053025static void mcip_setup_per_cpu(int cpu)
Vineet Gupta82fea5a2014-09-10 19:05:38 +053026{
27 smp_ipi_irq_setup(cpu, IPI_IRQ);
Vineet Guptabb143f82016-02-23 11:55:16 +053028 smp_ipi_irq_setup(cpu, SOFTIRQ_IRQ);
Vineet Gupta82fea5a2014-09-10 19:05:38 +053029}
30
31static void mcip_ipi_send(int cpu)
32{
33 unsigned long flags;
Vineet Guptaaa6083e2014-11-07 10:45:28 +053034 int ipi_was_pending;
Vineet Gupta82fea5a2014-09-10 19:05:38 +053035
Vineet Guptabb143f82016-02-23 11:55:16 +053036 /* ARConnect can only send IPI to others */
37 if (unlikely(cpu == raw_smp_processor_id())) {
38 arc_softirq_trigger(SOFTIRQ_IRQ);
39 return;
40 }
41
Vineet Gupta3dea30c2016-02-19 07:57:41 +053042 raw_spin_lock_irqsave(&mcip_lock, flags);
43
Vineet Guptaaa6083e2014-11-07 10:45:28 +053044 /*
Vineet Gupta3dea30c2016-02-19 07:57:41 +053045 * If receiver already has a pending interrupt, elide sending this one.
46 * Linux cross core calling works well with concurrent IPIs
47 * coalesced into one
48 * see arch/arc/kernel/smp.c: ipi_send_msg_one()
Vineet Guptaaa6083e2014-11-07 10:45:28 +053049 */
Vineet Gupta3dea30c2016-02-19 07:57:41 +053050 __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
51 ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
52 if (!ipi_was_pending)
53 __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
Vineet Guptaaa6083e2014-11-07 10:45:28 +053054
Vineet Gupta82fea5a2014-09-10 19:05:38 +053055 raw_spin_unlock_irqrestore(&mcip_lock, flags);
56}
57
58static void mcip_ipi_clear(int irq)
59{
Vineet Guptaaa6083e2014-11-07 10:45:28 +053060 unsigned int cpu, c;
Vineet Gupta82fea5a2014-09-10 19:05:38 +053061 unsigned long flags;
62
Vineet Guptabb143f82016-02-23 11:55:16 +053063 if (unlikely(irq == SOFTIRQ_IRQ)) {
64 arc_softirq_clear(irq);
65 return;
66 }
67
Vineet Gupta82fea5a2014-09-10 19:05:38 +053068 raw_spin_lock_irqsave(&mcip_lock, flags);
69
70 /* Who sent the IPI */
71 __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
72
Vineet Guptad73b73f2016-02-19 08:18:11 +053073 cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
Vineet Gupta82fea5a2014-09-10 19:05:38 +053074
Vineet Guptaaa6083e2014-11-07 10:45:28 +053075 /*
76 * In rare case, multiple concurrent IPIs sent to same target can
77 * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
78 * "vectored" (multiple bits sets) as opposed to typical single bit
79 */
80 do {
81 c = __ffs(cpu); /* 0,1,2,3 */
82 __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
83 cpu &= ~(1U << c);
84 } while (cpu);
Vineet Gupta82fea5a2014-09-10 19:05:38 +053085
86 raw_spin_unlock_irqrestore(&mcip_lock, flags);
Vineet Gupta82fea5a2014-09-10 19:05:38 +053087}
88
Vineet Gupta26b8f992015-10-12 16:38:07 +053089static void mcip_probe_n_setup(void)
Vineet Gupta82fea5a2014-09-10 19:05:38 +053090{
Vineet Gupta3ce0fef2016-09-29 10:00:14 -070091 struct mcip_bcr mp;
Vineet Gupta82fea5a2014-09-10 19:05:38 +053092
93 READ_BCR(ARC_REG_MCIP_BCR, mp);
94
95 sprintf(smp_cpuinfo_buf,
Vineet Gupta517e7610d2017-01-19 17:05:00 -080096 "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s\n",
Vineet Gupta82fea5a2014-09-10 19:05:38 +053097 mp.ver, mp.num_cores,
98 IS_AVAIL1(mp.ipi, "IPI "),
99 IS_AVAIL1(mp.idu, "IDU "),
100 IS_AVAIL1(mp.dbg, "DEBUG "),
Vineet Guptad584f0f2016-01-22 14:27:50 +0530101 IS_AVAIL1(mp.gfrc, "GFRC"));
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530102
Vineet Guptae608b532016-01-01 18:05:48 +0530103 cpuinfo_arc700[0].extn.gfrc = mp.gfrc;
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530104
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530105 if (mp.dbg) {
106 __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
107 __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
108 }
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530109}
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530110
Vineet Gupta26b8f992015-10-12 16:38:07 +0530111struct plat_smp_ops plat_smp_ops = {
112 .info = smp_cpuinfo_buf,
113 .init_early_smp = mcip_probe_n_setup,
Noam Camusb474a022015-12-16 03:10:27 +0200114 .init_per_cpu = mcip_setup_per_cpu,
Vineet Gupta26b8f992015-10-12 16:38:07 +0530115 .ipi_send = mcip_ipi_send,
116 .ipi_clear = mcip_ipi_clear,
117};
118
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700119#endif
120
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530121/***************************************************************************
122 * ARCv2 Interrupt Distribution Unit (IDU)
123 *
124 * Connects external "COMMON" IRQs to core intc, providing:
125 * -dynamic routing (IRQ affinity)
126 * -load balancing (Round Robin interrupt distribution)
127 * -1:N distribution
128 *
129 * It physically resides in the MCIP hw block
130 */
131
132#include <linux/irqchip.h>
133#include <linux/of.h>
134#include <linux/of_irq.h>
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530135
136/*
137 * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
138 */
139static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
140{
141 __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
142}
143
144static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
145 unsigned int distr)
146{
147 union {
148 unsigned int word;
149 struct {
150 unsigned int distr:2, pad:2, lvl:1, pad2:27;
151 };
152 } data;
153
154 data.distr = distr;
155 data.lvl = lvl;
156 __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
157}
158
Yuriy Kolerovfc739652017-02-01 11:00:30 -0800159static void idu_irq_mask_raw(irq_hw_number_t hwirq)
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530160{
161 unsigned long flags;
162
163 raw_spin_lock_irqsave(&mcip_lock, flags);
Yuriy Kolerovfc739652017-02-01 11:00:30 -0800164 __mcip_cmd_data(CMD_IDU_SET_MASK, hwirq, 1);
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530165 raw_spin_unlock_irqrestore(&mcip_lock, flags);
166}
167
Yuriy Kolerovfc739652017-02-01 11:00:30 -0800168static void idu_irq_mask(struct irq_data *data)
169{
170 idu_irq_mask_raw(data->hwirq);
171}
172
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530173static void idu_irq_unmask(struct irq_data *data)
174{
175 unsigned long flags;
176
177 raw_spin_lock_irqsave(&mcip_lock, flags);
178 __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
179 raw_spin_unlock_irqrestore(&mcip_lock, flags);
180}
181
182static int
Vineet Gupta83ce3e62015-06-30 13:37:28 +0530183idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
184 bool force)
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530185{
Vineet Gupta83ce3e62015-06-30 13:37:28 +0530186 unsigned long flags;
187 cpumask_t online;
Yuriy Kolerov0a0a0472016-11-08 10:08:32 +0300188 unsigned int destination_bits;
189 unsigned int distribution_mode;
Vineet Gupta83ce3e62015-06-30 13:37:28 +0530190
191 /* errout if no online cpu per @cpumask */
192 if (!cpumask_and(&online, cpumask, cpu_online_mask))
193 return -EINVAL;
194
195 raw_spin_lock_irqsave(&mcip_lock, flags);
196
Yuriy Kolerov0a0a0472016-11-08 10:08:32 +0300197 destination_bits = cpumask_bits(&online)[0];
198 idu_set_dest(data->hwirq, destination_bits);
199
200 if (ffs(destination_bits) == fls(destination_bits))
201 distribution_mode = IDU_M_DISTRI_DEST;
202 else
203 distribution_mode = IDU_M_DISTRI_RR;
204
205 idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, distribution_mode);
Vineet Gupta83ce3e62015-06-30 13:37:28 +0530206
207 raw_spin_unlock_irqrestore(&mcip_lock, flags);
208
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530209 return IRQ_SET_MASK_OK;
210}
Yuriy Kolerov92fdb522016-12-28 11:46:26 +0300211
212static void idu_irq_enable(struct irq_data *data)
213{
214 /*
215 * By default send all common interrupts to all available online CPUs.
216 * The affinity of common interrupts in IDU must be set manually since
217 * in some cases the kernel will not call irq_set_affinity() by itself:
218 * 1. When the kernel is not configured with support of SMP.
219 * 2. When the kernel is configured with support of SMP but upper
220 * interrupt controllers does not support setting of the affinity
221 * and cannot propagate it to IDU.
222 */
223 idu_irq_set_affinity(data, cpu_online_mask, false);
224 idu_irq_unmask(data);
225}
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530226
227static struct irq_chip idu_irq_chip = {
228 .name = "MCIP IDU Intc",
229 .irq_mask = idu_irq_mask,
230 .irq_unmask = idu_irq_unmask,
Yuriy Kolerov92fdb522016-12-28 11:46:26 +0300231 .irq_enable = idu_irq_enable,
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530232#ifdef CONFIG_SMP
233 .irq_set_affinity = idu_irq_set_affinity,
234#endif
235
236};
237
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200238static void idu_cascade_isr(struct irq_desc *desc)
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530239{
Yuriy Kolerov34e71e42016-11-08 10:08:31 +0300240 struct irq_domain *idu_domain = irq_desc_get_handler_data(desc);
Yuriy Kolerove51d5d02016-12-28 11:46:25 +0300241 struct irq_chip *core_chip = irq_desc_get_chip(desc);
Yuriy Kolerov34e71e42016-11-08 10:08:31 +0300242 irq_hw_number_t core_hwirq = irqd_to_hwirq(irq_desc_get_irq_data(desc));
Yuriy Kolerov6f0310a2017-01-31 14:45:23 +0300243 irq_hw_number_t idu_hwirq = core_hwirq - FIRST_EXT_IRQ;
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530244
Yuriy Kolerove51d5d02016-12-28 11:46:25 +0300245 chained_irq_enter(core_chip, desc);
Yuriy Kolerov34e71e42016-11-08 10:08:31 +0300246 generic_handle_irq(irq_find_mapping(idu_domain, idu_hwirq));
Yuriy Kolerove51d5d02016-12-28 11:46:25 +0300247 chained_irq_exit(core_chip, desc);
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530248}
249
250static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
251{
252 irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
253 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
254
255 return 0;
256}
257
258static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
259 const u32 *intspec, unsigned int intsize,
260 irq_hw_number_t *out_hwirq, unsigned int *out_type)
261{
Yuriy Kolerov92fdb522016-12-28 11:46:26 +0300262 /*
263 * Ignore value of interrupt distribution mode for common interrupts in
264 * IDU which resides in intspec[1] since setting an affinity using value
265 * from Device Tree is deprecated in ARC.
266 */
267 *out_hwirq = intspec[0];
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530268 *out_type = IRQ_TYPE_NONE;
269
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530270 return 0;
271}
272
273static const struct irq_domain_ops idu_irq_ops = {
274 .xlate = idu_irq_xlate,
275 .map = idu_irq_map,
276};
277
278/*
279 * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
280 * [24, 23+C]: If C > 0 then "C" common IRQs
281 * [24+C, N]: Not statically assigned, private-per-core
282 */
283
284
285static int __init
286idu_of_init(struct device_node *intc, struct device_node *parent)
287{
288 struct irq_domain *domain;
Yuriy Kolerov6f0310a2017-01-31 14:45:23 +0300289 int nr_irqs;
Yuriy Kolerov34e71e42016-11-08 10:08:31 +0300290 int i, virq;
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700291 struct mcip_bcr mp;
Yuriy Kolerov6f0310a2017-01-31 14:45:23 +0300292 struct mcip_idu_bcr idu_bcr;
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530293
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700294 READ_BCR(ARC_REG_MCIP_BCR, mp);
295
296 if (!mp.idu)
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530297 panic("IDU not detected, but DeviceTree using it");
298
Yuriy Kolerov6f0310a2017-01-31 14:45:23 +0300299 READ_BCR(ARC_REG_MCIP_IDU_BCR, idu_bcr);
300 nr_irqs = mcip_idu_bcr_to_nr_irqs(idu_bcr);
301
302 pr_info("MCIP: IDU supports %u common irqs\n", nr_irqs);
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530303
304 domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
305
306 /* Parent interrupts (core-intc) are already mapped */
307
308 for (i = 0; i < nr_irqs; i++) {
Yuriy Kolerovfc739652017-02-01 11:00:30 -0800309 /* Mask all common interrupts by default */
310 idu_irq_mask_raw(i);
311
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530312 /*
313 * Return parent uplink IRQs (towards core intc) 24,25,.....
314 * this step has been done before already
315 * however we need it to get the parent virq and set IDU handler
316 * as first level isr
317 */
Yuriy Kolerov6f0310a2017-01-31 14:45:23 +0300318 virq = irq_create_mapping(NULL, i + FIRST_EXT_IRQ);
319 BUG_ON(!virq);
Yuriy Kolerov34e71e42016-11-08 10:08:31 +0300320 irq_set_chained_handler_and_data(virq, idu_cascade_isr, domain);
Vineet Guptaeaf0ecc2015-03-09 14:03:10 +0530321 }
322
323 __mcip_cmd(CMD_IDU_ENABLE, 0);
324
325 return 0;
326}
327IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);