blob: 344e6e9ea43b135a652e3bb4da2b4b856d1966d0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
Adam Buchbinder92a76f62016-02-25 00:44:58 -080015 * I've gone completely out of my mind.
Ralf Baechle41c594a2006-04-05 09:45:45 +010016 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
James Hoganccf01512015-10-16 16:33:13 +010025#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/kernel.h>
27#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010028#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080030#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
David Daney3d8bfdd2010-12-21 14:19:11 -080032#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020033#include <asm/cpu-type.h>
Paul Burton4bcb4ad2018-08-10 16:03:31 -070034#include <asm/mmu_context.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080035#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010037#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010038#include <asm/setup.h>
James Hogan722b4542016-09-10 23:55:07 +010039#include <asm/tlbex.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000040
Paul Gortmakera2d25e62015-04-27 18:47:59 -040041static int mips_xpa_disabled;
Steven J. Hillc5b36782015-02-26 18:16:38 -060042
43static int __init xpa_disable(char *s)
44{
45 mips_xpa_disabled = 1;
46
47 return 1;
48}
49
50__setup("noxpa", xpa_disable);
51
David Daney1ec56322010-04-28 12:16:18 -070052/*
53 * TLB load/store/modify handlers.
54 *
55 * Only the fastpath gets synthesized at runtime, the slowpath for
56 * do_page_fault remains normal asm.
57 */
58extern void tlb_do_page_fault_0(void);
59extern void tlb_do_page_fault_1(void);
60
David Daneybf286072011-07-05 16:34:46 -070061struct work_registers {
62 int r1;
63 int r2;
64 int r3;
65};
66
67struct tlb_reg_save {
68 unsigned long a;
69 unsigned long b;
70} ____cacheline_aligned_in_smp;
71
72static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070073
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010074static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
76 /* XXX: We should probe for the presence of this bug, but we don't. */
77 return 0;
78}
79
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010080static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081{
82 /* XXX: We should probe for the presence of this bug, but we don't. */
83 return 0;
84}
85
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010086static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 return BCM1250_M3_WAR;
89}
90
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010091static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
93 return R10000_LLSC_WAR;
94}
95
David Daneycc33ae42010-12-20 15:54:50 -080096static int use_bbit_insns(void)
97{
98 switch (current_cpu_type()) {
99 case CPU_CAVIUM_OCTEON:
100 case CPU_CAVIUM_OCTEON_PLUS:
101 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700102 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -0800103 return 1;
104 default:
105 return 0;
106 }
107}
108
David Daney2c8c53e2010-12-27 18:07:57 -0800109static int use_lwx_insns(void)
110{
111 switch (current_cpu_type()) {
112 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700113 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800114 return 1;
115 default:
116 return 0;
117 }
118}
119#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
120 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
121static bool scratchpad_available(void)
122{
123 return true;
124}
125static int scratchpad_offset(int i)
126{
127 /*
128 * CVMSEG starts at address -32768 and extends for
129 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
130 */
131 i += 1; /* Kernel use starts at the top and works down. */
132 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
133}
134#else
135static bool scratchpad_available(void)
136{
137 return false;
138}
139static int scratchpad_offset(int i)
140{
141 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800142 /* Really unreachable, but evidently some GCC want this. */
143 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800144}
145#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100147 * Found by experiment: At least some revisions of the 4kc throw under
148 * some circumstances a machine check exception, triggered by invalid
149 * values in the index register. Delaying the tlbp instruction until
150 * after the next branch, plus adding an additional nop in front of
151 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
152 * why; it's not an issue caused by the core RTL.
153 *
154 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000155static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100156{
Paul Burton5f930862017-06-02 15:38:04 -0700157 return current_cpu_type() == CPU_4KC;
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100158}
159
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000162 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 label_leave,
164 label_vmalloc,
165 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200166 label_tlbw_hazard_0,
167 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800168 label_tlbl_goaround1,
169 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 label_nopage_tlbl,
171 label_nopage_tlbs,
172 label_nopage_tlbm,
173 label_smp_pgtable_change,
174 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700175 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200176#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700177 label_tlb_huge_update,
178#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179};
180
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181UASM_L_LA(_second_part)
182UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000183UASM_L_LA(_vmalloc)
184UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200185/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000186UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800187UASM_L_LA(_tlbl_goaround1)
188UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000189UASM_L_LA(_nopage_tlbl)
190UASM_L_LA(_nopage_tlbs)
191UASM_L_LA(_nopage_tlbm)
192UASM_L_LA(_smp_pgtable_change)
193UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700194UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200195#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700196UASM_L_LA(_tlb_huge_update)
197#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200200
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000201static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200202{
203 switch (instance) {
204 case 0 ... 7:
205 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
206 return;
207 default:
208 BUG();
209 }
210}
211
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000212static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200213{
214 switch (instance) {
215 case 0 ... 7:
216 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
217 break;
218 default:
219 BUG();
220 }
221}
222
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200223/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200224 * pgtable bits are assigned dynamically depending on processor feature
225 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100226 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200227 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200228 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200229static void output_pgtable_bits_defines(void)
230{
231#define pr_define(fmt, ...) \
232 pr_debug("#define " fmt, ##__VA_ARGS__)
233
234 pr_debug("#include <asm/asm.h>\n");
235 pr_debug("#include <asm/regdef.h>\n");
236 pr_debug("\n");
237
238 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
Paul Burton780602d2016-04-19 09:25:03 +0100239 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200240 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
241 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
242 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200243#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200244 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
245#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200246#ifdef _PAGE_NO_EXEC_SHIFT
Paul Burton780602d2016-04-19 09:25:03 +0100247 if (cpu_has_rixi)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200248 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600249#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200250 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
251 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
252 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
253 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
254 pr_debug("\n");
255}
256
Paul Burton4bcb4ad2018-08-10 16:03:31 -0700257static inline void dump_handler(const char *symbol, const void *start, const void *end)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200258{
Paul Burton4bcb4ad2018-08-10 16:03:31 -0700259 unsigned int count = (end - start) / sizeof(u32);
260 const u32 *handler = start;
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261 int i;
262
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200263 pr_debug("LEAF(%s)\n", symbol);
264
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200265 pr_debug("\t.set push\n");
266 pr_debug("\t.set noreorder\n");
267
268 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200269 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200270
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200271 pr_debug("\t.set\tpop\n");
272
273 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200274}
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276/* The only general purpose registers allowed in TLB handlers. */
277#define K0 26
278#define K1 27
279
280/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100281#define C0_INDEX 0, 0
282#define C0_ENTRYLO0 2, 0
283#define C0_TCBIND 2, 2
284#define C0_ENTRYLO1 3, 0
285#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700286#define C0_PAGEMASK 5, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800287#define C0_PWBASE 5, 5
288#define C0_PWFIELD 5, 6
289#define C0_PWSIZE 5, 7
290#define C0_PWCTL 6, 6
Ralf Baechle41c594a2006-04-05 09:45:45 +0100291#define C0_BADVADDR 8, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800292#define C0_PGD 9, 7
Ralf Baechle41c594a2006-04-05 09:45:45 +0100293#define C0_ENTRYHI 10, 0
294#define C0_EPC 14, 0
295#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Ralf Baechle875d43e2005-09-03 15:56:16 -0700297#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000298# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000300# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301#endif
302
303/* The worst case length of the handler is around 18 instructions for
304 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
305 * Maximum space available is 32 instructions for R3000 and 64
306 * instructions for R4000.
307 *
308 * We deliberately chose a buffer size of 128, so we won't scribble
309 * over anything important on overflow before we panic.
310 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000311static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000314static struct uasm_label labels[128];
315static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000317static int check_for_high_segbits;
Paul Burton00bf1c62015-09-22 11:42:52 -0700318static bool fill_includes_sw_bits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800319
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000320static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800321
Jayachandran C7777b932013-06-11 14:41:35 +0000322static inline int __maybe_unused c0_kscratch(void)
323{
324 switch (current_cpu_type()) {
325 case CPU_XLP:
326 case CPU_XLR:
327 return 22;
328 default:
329 return 31;
330 }
331}
332
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000333static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800334{
335 int r;
336 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
337
338 r = ffs(a);
339
340 if (r == 0)
341 return -1;
342
343 r--; /* make it zero based */
344
345 kscratch_used_mask |= (1 << r);
346
347 return r;
348}
349
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000350static int scratch_reg;
James Hogan722b4542016-09-10 23:55:07 +0100351int pgd_reg;
352EXPORT_SYMBOL_GPL(pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800353enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800354
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000355static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700356{
357 struct work_registers r;
358
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000359 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700360 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000361 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700362 r.r1 = K0;
363 r.r2 = K1;
364 r.r3 = 1;
365 return r;
366 }
367
368 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700369 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530370 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
371 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700372
373 /* handler_reg_save index in K0 */
374 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
375
376 UASM_i_LA(p, K1, (long)&handler_reg_save);
377 UASM_i_ADDU(p, K0, K0, K1);
378 } else {
379 UASM_i_LA(p, K0, (long)&handler_reg_save);
380 }
381 /* K0 now points to save area, save $1 and $2 */
382 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
383 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
384
385 r.r1 = K1;
386 r.r2 = 1;
387 r.r3 = 2;
388 return r;
389}
390
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000391static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700392{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000393 if (scratch_reg >= 0) {
Dmitry Korotin0b24cae2019-06-24 19:05:27 +0000394 uasm_i_ehb(p);
Jayachandran C7777b932013-06-11 14:41:35 +0000395 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700396 return;
397 }
398 /* K0 already points to save area, restore $1 and $2 */
399 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
400 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
401}
402
David Daney2c8c53e2010-12-27 18:07:57 -0800403#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
404
David Daney82622282009-10-14 12:16:56 -0700405/*
406 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
407 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800408 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 * The R3000 TLB handler is simple.
410 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000411static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
Thiemo Seufere30ec452008-01-28 20:05:38 +0000440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ralf Baechle91b05e62006-03-29 18:53:00 +0100443 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700444 local_flush_icache_range(ebase, ebase + 0x80);
Paul Burton4bcb4ad2018-08-10 16:03:31 -0700445 dump_handler("r3000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x80));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446}
David Daney82622282009-10-14 12:16:56 -0700447#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449/*
450 * The R4000 TLB handler is much more complicated. We have two
451 * consecutive handler areas with 32 instructions space each.
452 * Since they aren't used at the same time, we can overflow in the
453 * other one.To keep things simple, we first assume linear space,
454 * then we relocate it to the final handler layout as needed.
455 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000456static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458/*
459 * Hazards
460 *
461 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
462 * 2. A timing hazard exists for the TLBP instruction.
463 *
Ralf Baechle70342282013-01-22 12:59:30 +0100464 * stalling_instruction
465 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 *
467 * The JTLB is being read for the TLBP throughout the stall generated by the
468 * previous instruction. This is not really correct as the stalling instruction
469 * can modify the address used to access the JTLB. The failure symptom is that
470 * the TLBP instruction will use an address created for the stalling instruction
471 * and not the address held in C0_ENHI and thus report the wrong results.
472 *
473 * The software work-around is to not allow the instruction preceding the TLBP
474 * to stall - make it an NOP or some other instruction guaranteed not to stall.
475 *
Ralf Baechle70342282013-01-22 12:59:30 +0100476 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 *
478 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
479 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000480static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100482 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200483 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000484 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200485 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000488 uasm_i_nop(p);
489 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 break;
491
492 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 break;
495 }
496}
497
James Hogan722b4542016-09-10 23:55:07 +0100498void build_tlb_write_entry(u32 **p, struct uasm_label **l,
499 struct uasm_reloc **r,
500 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 void(*tlbw)(u32 **) = NULL;
503
504 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000505 case tlb_random: tlbw = uasm_i_tlbwr; break;
506 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 }
508
Ralf Baechle9eaffa82015-03-25 13:18:27 +0100509 if (cpu_has_mips_r2_r6) {
510 if (cpu_has_mips_r2_exec_hazard)
David Daney41f0e4d2009-05-12 12:41:53 -0700511 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000512 tlbw(p);
513 return;
514 }
515
Ralf Baechle10cc3522007-10-11 23:46:15 +0100516 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 case CPU_R4000PC:
518 case CPU_R4000SC:
519 case CPU_R4000MC:
520 case CPU_R4400PC:
521 case CPU_R4400SC:
522 case CPU_R4400MC:
523 /*
524 * This branch uses up a mtc0 hazard nop slot and saves
525 * two nops after the tlbw instruction.
526 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200527 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200529 uasm_bgezl_label(l, p, hazard_instance);
530 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000531 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 break;
533
534 case CPU_R4600:
535 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000536 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000537 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000539 break;
540
Ralf Baechle359187d2012-10-16 22:13:06 +0200541 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200542 case CPU_NEVADA:
543 uasm_i_nop(p); /* QED specifies 2 nops hazard */
544 uasm_i_nop(p); /* QED specifies 2 nops hazard */
545 tlbw(p);
546 break;
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 case CPU_5KC:
549 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000550 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530551 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000552 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 tlbw(p);
554 break;
555
556 case CPU_R10000:
557 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400558 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500559 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100561 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200562 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000563 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700565 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 case CPU_4KSC:
567 case CPU_20KC:
568 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700569 case CPU_BMIPS32:
570 case CPU_BMIPS3300:
571 case CPU_BMIPS4350:
572 case CPU_BMIPS4380:
573 case CPU_BMIPS5000:
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800574 case CPU_LOONGSON2EF:
575 case CPU_LOONGSON64:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900576 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100577 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000578 uasm_i_nop(p);
Mathieu Malaterre69095e32018-12-03 22:23:43 +0100579 /* fall through */
Manuel Lauss2f794d02009-03-25 17:49:30 +0100580 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 tlbw(p);
582 break;
583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000585 uasm_i_nop(p);
586 uasm_i_nop(p);
587 uasm_i_nop(p);
588 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 tlbw(p);
590 break;
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 case CPU_VR4111:
593 case CPU_VR4121:
594 case CPU_VR4122:
595 case CPU_VR4181:
596 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000597 uasm_i_nop(p);
598 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000600 uasm_i_nop(p);
601 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 break;
603
604 case CPU_VR4131:
605 case CPU_VR4133:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000606 uasm_i_nop(p);
607 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 tlbw(p);
609 break;
610
Paul Cercueil3b25b762019-05-08 00:43:56 +0200611 case CPU_XBURST:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000612 tlbw(p);
613 uasm_i_nop(p);
614 break;
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 default:
617 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800618 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 break;
620 }
621}
James Hogan722b4542016-09-10 23:55:07 +0100622EXPORT_SYMBOL_GPL(build_tlb_write_entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000624static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
625 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800626{
Paul Burton2caa89b2016-04-19 09:25:09 +0100627 if (_PAGE_GLOBAL_SHIFT == 0) {
628 /* pte_t is already in EntryLo format */
629 return;
630 }
631
Nathan Chancellorc59ae0a2019-08-11 20:31:20 -0700632 if (cpu_has_rixi && !!_PAGE_NO_EXEC) {
Paul Burton00bf1c62015-09-22 11:42:52 -0700633 if (fill_includes_sw_bits) {
634 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
635 } else {
636 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
637 UASM_i_ROTR(p, reg, reg,
638 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
639 }
David Daney6dd93442010-02-10 15:12:47 -0800640 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100641#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700642 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800643#else
644 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
645#endif
646 }
647}
648
David Daneyaa1762f2012-10-17 00:48:10 +0200649#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800650
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000651static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
652 unsigned int tmp, enum label_id lid,
653 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800654{
David Daney2c8c53e2010-12-27 18:07:57 -0800655 if (restore_scratch) {
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700656 /*
657 * Ensure the MFC0 below observes the value written to the
658 * KScratch register by the prior MTC0.
659 */
660 if (scratch_reg >= 0)
661 uasm_i_ehb(p);
662
David Daney2c8c53e2010-12-27 18:07:57 -0800663 /* Reset default page size */
664 if (PM_DEFAULT_MASK >> 16) {
665 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
666 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
667 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
668 uasm_il_b(p, r, lid);
669 } else if (PM_DEFAULT_MASK) {
670 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
671 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
672 uasm_il_b(p, r, lid);
673 } else {
674 uasm_i_mtc0(p, 0, C0_PAGEMASK);
675 uasm_il_b(p, r, lid);
676 }
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700677 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000678 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700679 else
David Daney2c8c53e2010-12-27 18:07:57 -0800680 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800681 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800682 /* Reset default page size */
683 if (PM_DEFAULT_MASK >> 16) {
684 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
685 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
686 uasm_il_b(p, r, lid);
687 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
688 } else if (PM_DEFAULT_MASK) {
689 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
690 uasm_il_b(p, r, lid);
691 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
692 } else {
693 uasm_il_b(p, r, lid);
694 uasm_i_mtc0(p, 0, C0_PAGEMASK);
695 }
David Daney6dd93442010-02-10 15:12:47 -0800696 }
697}
698
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000699static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
700 struct uasm_reloc **r,
701 unsigned int tmp,
702 enum tlb_write_entry wmode,
703 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700704{
705 /* Set huge page tlb entry size */
706 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
707 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
708 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
709
710 build_tlb_write_entry(p, l, r, wmode);
711
David Daney2c8c53e2010-12-27 18:07:57 -0800712 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700713}
714
715/*
716 * Check if Huge PTE is present, if so then jump to LABEL.
717 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000718static void
David Daneyfd062c82009-05-27 17:47:44 -0700719build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000720 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700721{
722 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800723 if (use_bbit_insns()) {
724 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
725 } else {
726 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
727 uasm_il_bnez(p, r, tmp, lid);
728 }
David Daneyfd062c82009-05-27 17:47:44 -0700729}
730
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000731static void build_huge_update_entries(u32 **p, unsigned int pte,
732 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700733{
734 int small_sequence;
735
736 /*
737 * A huge PTE describes an area the size of the
738 * configured huge page size. This is twice the
739 * of the large TLB entry size we intend to use.
740 * A TLB entry half the size of the configured
741 * huge page size is configured into entrylo0
742 * and entrylo1 to cover the contiguous huge PTE
743 * address space.
744 */
745 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
746
Ralf Baechle70342282013-01-22 12:59:30 +0100747 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700748 if (!small_sequence)
749 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
750
David Daney6dd93442010-02-10 15:12:47 -0800751 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800752 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700753 /* convert to entrylo1 */
754 if (small_sequence)
755 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
756 else
757 UASM_i_ADDU(p, pte, pte, tmp);
758
David Daney9b8c3892010-02-10 15:12:44 -0800759 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700760}
761
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000762static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
763 struct uasm_label **l,
764 unsigned int pte,
Huacai Chen0115f6c2017-03-16 21:00:27 +0800765 unsigned int ptr,
766 unsigned int flush)
David Daneyfd062c82009-05-27 17:47:44 -0700767{
768#ifdef CONFIG_SMP
769 UASM_i_SC(p, pte, 0, ptr);
770 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
771 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
772#else
773 UASM_i_SW(p, pte, 0, ptr);
774#endif
Huacai Chen0115f6c2017-03-16 21:00:27 +0800775 if (cpu_has_ftlb && flush) {
776 BUG_ON(!cpu_has_tlbinv);
777
778 UASM_i_MFC0(p, ptr, C0_ENTRYHI);
779 uasm_i_ori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
780 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
781 build_tlb_write_entry(p, l, r, tlb_indexed);
782
783 uasm_i_xori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
784 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
785 build_huge_update_entries(p, pte, ptr);
786 build_huge_tlb_write_entry(p, l, r, pte, tlb_random, 0);
787
788 return;
789 }
790
David Daneyfd062c82009-05-27 17:47:44 -0700791 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800792 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700793}
David Daneyaa1762f2012-10-17 00:48:10 +0200794#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700795
Ralf Baechle875d43e2005-09-03 15:56:16 -0700796#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797/*
798 * TMP and PTR are scratch.
799 * TMP will be clobbered, PTR will hold the pmd entry.
800 */
James Hogan722b4542016-09-10 23:55:07 +0100801void build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
802 unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
David Daney82622282009-10-14 12:16:56 -0700804#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700806#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 /*
808 * The vmalloc handling is not in the hotpath.
809 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000810 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700811
812 if (check_for_high_segbits) {
813 /*
814 * The kernel currently implicitely assumes that the
815 * MIPS SEGBITS parameter for the processor is
816 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
817 * allocate virtual addresses outside the maximum
818 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
819 * that doesn't prevent user code from accessing the
820 * higher xuseg addresses. Here, we make sure that
821 * everything but the lower xuseg addresses goes down
822 * the module_alloc/vmalloc path.
823 */
824 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
825 uasm_il_bnez(p, r, ptr, label_vmalloc);
826 } else {
827 uasm_il_bltz(p, r, tmp, label_vmalloc);
828 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000829 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
David Daney3d8bfdd2010-12-21 14:19:11 -0800831 if (pgd_reg != -1) {
832 /* pgd is in pgd_reg */
Huacai Chen380cd582016-03-03 09:45:12 +0800833 if (cpu_has_ldpte)
834 UASM_i_MFC0(p, ptr, C0_PWBASE);
835 else
836 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800837 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530838#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800839 /*
840 * &pgd << 11 stored in CONTEXT [23..63].
841 */
842 UASM_i_MFC0(p, ptr, C0_CONTEXT);
843
844 /* Clear lower 23 bits of context. */
845 uasm_i_dins(p, ptr, 0, 0, 23);
846
Ralf Baechle70342282013-01-22 12:59:30 +0100847 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800848 uasm_i_ori(p, ptr, ptr, 0x540);
849 uasm_i_drotr(p, ptr, ptr, 11);
David Daney82622282009-10-14 12:16:56 -0700850#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530851 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
852 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
853 UASM_i_LA_mostly(p, tmp, pgdc);
854 uasm_i_daddu(p, ptr, ptr, tmp);
855 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
856 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530858 UASM_i_LA_mostly(p, ptr, pgdc);
859 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530861 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Thiemo Seufere30ec452008-01-28 20:05:38 +0000863 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100864
David Daney3be60222010-04-28 12:16:17 -0700865 /* get pgd offset in bytes */
866 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100867
Thiemo Seufere30ec452008-01-28 20:05:38 +0000868 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
869 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
Alex Belits3377e222017-02-16 17:27:34 -0800870#ifndef __PAGETABLE_PUD_FOLDED
871 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
872 uasm_i_ld(p, ptr, 0, ptr); /* get pud pointer */
873 uasm_i_dsrl_safe(p, tmp, tmp, PUD_SHIFT - 3); /* get pud offset in bytes */
874 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PUD - 1) << 3);
875 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pud offset */
876#endif
David Daney325f8a02009-12-04 13:52:36 -0800877#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000878 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
879 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700880 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000881 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
882 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800883#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884}
James Hogan722b4542016-09-10 23:55:07 +0100885EXPORT_SYMBOL_GPL(build_get_pmde64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887/*
888 * BVADDR is the faulting address, PTR is scratch.
889 * PTR will hold the pgd for vmalloc.
890 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000891static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000892build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700893 unsigned int bvaddr, unsigned int ptr,
894 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
896 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700897 int single_insn_swpd;
898 int did_vmalloc_branch = 0;
899
900 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Thiemo Seufere30ec452008-01-28 20:05:38 +0000902 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
David Daney2c8c53e2010-12-27 18:07:57 -0800904 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700905 if (single_insn_swpd) {
906 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
907 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
908 did_vmalloc_branch = 1;
909 /* fall through */
910 } else {
911 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
912 }
913 }
914 if (!did_vmalloc_branch) {
James Hogan2f8f8c02016-07-08 14:05:56 +0100915 if (single_insn_swpd) {
David Daney1ec56322010-04-28 12:16:18 -0700916 uasm_il_b(p, r, label_vmalloc_done);
917 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
918 } else {
919 UASM_i_LA_mostly(p, ptr, swpd);
920 uasm_il_b(p, r, label_vmalloc_done);
921 if (uasm_in_compat_space_p(swpd))
922 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
923 else
924 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
925 }
926 }
David Daney2c8c53e2010-12-27 18:07:57 -0800927 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700928 uasm_l_large_segbits_fault(l, *p);
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700929
930 if (mode == refill_scratch && scratch_reg >= 0)
931 uasm_i_ehb(p);
932
David Daney1ec56322010-04-28 12:16:18 -0700933 /*
934 * We get here if we are an xsseg address, or if we are
935 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
936 *
937 * Ignoring xsseg (assume disabled so would generate
938 * (address errors?), the only remaining possibility
939 * is the upper xuseg addresses. On processors with
940 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
941 * addresses would have taken an address error. We try
942 * to mimic that here by taking a load/istream page
943 * fault.
944 */
Huacai Chene02e07e2019-01-15 16:04:54 +0800945 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
946 uasm_i_sync(p, 0);
David Daney1ec56322010-04-28 12:16:18 -0700947 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
948 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800949
950 if (mode == refill_scratch) {
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700951 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000952 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
Paul Burtonb42aa3f2019-10-18 15:38:48 -0700953 else
David Daney2c8c53e2010-12-27 18:07:57 -0800954 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
955 } else {
956 uasm_i_nop(p);
957 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 }
959}
960
Ralf Baechle875d43e2005-09-03 15:56:16 -0700961#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963/*
964 * TMP and PTR are scratch.
965 * TMP will be clobbered, PTR will hold the pgd entry.
966 */
James Hogan722b4542016-09-10 23:55:07 +0100967void build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530969 if (pgd_reg != -1) {
970 /* pgd is in pgd_reg */
971 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
972 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
973 } else {
974 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530976 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530978 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
979 UASM_i_LA_mostly(p, tmp, pgdc);
980 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
981 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530983 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530985 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
986 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
987 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000988 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
989 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
990 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991}
James Hogan722b4542016-09-10 23:55:07 +0100992EXPORT_SYMBOL_GPL(build_get_pgde32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Ralf Baechle875d43e2005-09-03 15:56:16 -0700994#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000996static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997{
Ralf Baechle242954b2006-10-24 02:29:01 +0100998 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
1000
Ralf Baechle10cc3522007-10-11 23:46:15 +01001001 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 case CPU_VR41XX:
1003 case CPU_VR4111:
1004 case CPU_VR4121:
1005 case CPU_VR4122:
1006 case CPU_VR4131:
1007 case CPU_VR4181:
1008 case CPU_VR4181A:
1009 case CPU_VR4133:
1010 shift += 2;
1011 break;
1012
1013 default:
1014 break;
1015 }
1016
1017 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001018 UASM_i_SRL(p, ctx, ctx, shift);
1019 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020}
1021
James Hogan722b4542016-09-10 23:55:07 +01001022void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023{
1024 /*
1025 * Bug workaround for the Nevada. It seems as if under certain
1026 * circumstances the move from cp0_context might produce a
1027 * bogus result when the mfc0 instruction and its consumer are
1028 * in a different cacheline or a load instruction, probably any
1029 * memory reference, is between them.
1030 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001031 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +00001033 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 GET_CONTEXT(p, tmp); /* get context reg */
1035 break;
1036
1037 default:
1038 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001039 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 break;
1041 }
1042
1043 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001044 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045}
James Hogan722b4542016-09-10 23:55:07 +01001046EXPORT_SYMBOL_GPL(build_get_ptep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
James Hogan722b4542016-09-10 23:55:07 +01001048void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
Paul Burton2caa89b2016-04-19 09:25:09 +01001050 int pte_off_even = 0;
1051 int pte_off_odd = sizeof(pte_t);
Paul Burton7b2cb642016-04-19 09:25:05 +01001052
Paul Burton2caa89b2016-04-19 09:25:09 +01001053#if defined(CONFIG_CPU_MIPS32) && defined(CONFIG_PHYS_ADDR_T_64BIT)
1054 /* The low 32 bits of EntryLo is stored in pte_high */
1055 pte_off_even += offsetof(pte_t, pte_high);
1056 pte_off_odd += offsetof(pte_t, pte_high);
1057#endif
1058
Masahiro Yamada97f26452016-08-03 13:45:50 -07001059 if (IS_ENABLED(CONFIG_XPA)) {
Steven J. Hillc5b36782015-02-26 18:16:38 -06001060 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
Steven J. Hillc5b36782015-02-26 18:16:38 -06001061 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
Steven J. Hillc5b36782015-02-26 18:16:38 -06001062 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
Paul Burton7b2cb642016-04-19 09:25:05 +01001063
James Hogan4b6f99d2016-04-19 09:25:10 +01001064 if (cpu_has_xpa && !mips_xpa_disabled) {
1065 uasm_i_lw(p, tmp, 0, ptep);
1066 uasm_i_ext(p, tmp, tmp, 0, 24);
1067 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1068 }
James Hoganf3832192016-04-19 09:25:06 +01001069
1070 uasm_i_lw(p, tmp, pte_off_odd, ptep); /* odd pte */
1071 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1072 UASM_i_MTC0(p, tmp, C0_ENTRYLO1);
1073
James Hogan4b6f99d2016-04-19 09:25:10 +01001074 if (cpu_has_xpa && !mips_xpa_disabled) {
1075 uasm_i_lw(p, tmp, sizeof(pte_t), ptep);
1076 uasm_i_ext(p, tmp, tmp, 0, 24);
1077 uasm_i_mthc0(p, tmp, C0_ENTRYLO1);
1078 }
Paul Burton7b2cb642016-04-19 09:25:05 +01001079 return;
1080 }
1081
Paul Burton2caa89b2016-04-19 09:25:09 +01001082 UASM_i_LW(p, tmp, pte_off_even, ptep); /* get even pte */
1083 UASM_i_LW(p, ptep, pte_off_odd, ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 if (r45k_bvahwbug())
1085 build_tlb_probe_entry(p);
Paul Burton974a0b62015-09-22 11:42:49 -07001086 build_convert_pte_to_entrylo(p, tmp);
1087 if (r4k_250MHZhwbug())
1088 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1089 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1090 build_convert_pte_to_entrylo(p, ptep);
1091 if (r45k_bvahwbug())
1092 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001094 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1095 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096}
James Hogan722b4542016-09-10 23:55:07 +01001097EXPORT_SYMBOL_GPL(build_update_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
David Daney2c8c53e2010-12-27 18:07:57 -08001099struct mips_huge_tlb_info {
1100 int huge_pte;
1101 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001102 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001103};
1104
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001105static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001106build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1107 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001108 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001109{
1110 struct mips_huge_tlb_info rv;
1111 unsigned int even, odd;
1112 int vmalloc_branch_delay_filled = 0;
1113 const int scratch = 1; /* Our extra working register */
1114
1115 rv.huge_pte = scratch;
1116 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001117 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001118
1119 if (check_for_high_segbits) {
1120 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1121
1122 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001123 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001124 else
1125 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1126
Jayachandran C7777b932013-06-11 14:41:35 +00001127 if (c0_scratch_reg >= 0)
1128 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001129 else
1130 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1131
1132 uasm_i_dsrl_safe(p, scratch, tmp,
1133 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1134 uasm_il_bnez(p, r, scratch, label_vmalloc);
1135
1136 if (pgd_reg == -1) {
1137 vmalloc_branch_delay_filled = 1;
1138 /* Clear lower 23 bits of context. */
1139 uasm_i_dins(p, ptr, 0, 0, 23);
1140 }
1141 } else {
1142 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001143 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001144 else
1145 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1146
1147 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1148
Jayachandran C7777b932013-06-11 14:41:35 +00001149 if (c0_scratch_reg >= 0)
1150 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001151 else
1152 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1153
1154 if (pgd_reg == -1)
1155 /* Clear lower 23 bits of context. */
1156 uasm_i_dins(p, ptr, 0, 0, 23);
1157
1158 uasm_il_bltz(p, r, tmp, label_vmalloc);
1159 }
1160
1161 if (pgd_reg == -1) {
1162 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001163 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001164 uasm_i_ori(p, ptr, ptr, 0x540);
1165 uasm_i_drotr(p, ptr, ptr, 11);
1166 }
1167
1168#ifdef __PAGETABLE_PMD_FOLDED
1169#define LOC_PTEP scratch
1170#else
1171#define LOC_PTEP ptr
1172#endif
1173
1174 if (!vmalloc_branch_delay_filled)
1175 /* get pgd offset in bytes */
1176 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1177
1178 uasm_l_vmalloc_done(l, *p);
1179
1180 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001181 * tmp ptr
1182 * fall-through case = badvaddr *pgd_current
1183 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001184 */
1185
1186 if (vmalloc_branch_delay_filled)
1187 /* get pgd offset in bytes */
1188 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1189
1190#ifdef __PAGETABLE_PMD_FOLDED
1191 GET_CONTEXT(p, tmp); /* get context reg */
1192#endif
1193 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1194
1195 if (use_lwx_insns()) {
1196 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1197 } else {
1198 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1199 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1200 }
1201
Alex Belits3377e222017-02-16 17:27:34 -08001202#ifndef __PAGETABLE_PUD_FOLDED
1203 /* get pud offset in bytes */
1204 uasm_i_dsrl_safe(p, scratch, tmp, PUD_SHIFT - 3);
1205 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PUD - 1) << 3);
1206
1207 if (use_lwx_insns()) {
1208 UASM_i_LWX(p, ptr, scratch, ptr);
1209 } else {
1210 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1211 UASM_i_LW(p, ptr, 0, ptr);
1212 }
1213 /* ptr contains a pointer to PMD entry */
1214 /* tmp contains the address */
1215#endif
1216
David Daney2c8c53e2010-12-27 18:07:57 -08001217#ifndef __PAGETABLE_PMD_FOLDED
1218 /* get pmd offset in bytes */
1219 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1220 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1221 GET_CONTEXT(p, tmp); /* get context reg */
1222
1223 if (use_lwx_insns()) {
1224 UASM_i_LWX(p, scratch, scratch, ptr);
1225 } else {
1226 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1227 UASM_i_LW(p, scratch, 0, ptr);
1228 }
1229#endif
1230 /* Adjust the context during the load latency. */
1231 build_adjust_context(p, tmp);
1232
David Daneyaa1762f2012-10-17 00:48:10 +02001233#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001234 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1235 /*
1236 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001237 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001238 * speculative and unneeded.
1239 */
1240 if (use_lwx_insns())
1241 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001242#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001243
1244
1245 /* build_update_entries */
1246 if (use_lwx_insns()) {
1247 even = ptr;
1248 odd = tmp;
1249 UASM_i_LWX(p, even, scratch, tmp);
1250 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1251 UASM_i_LWX(p, odd, scratch, tmp);
1252 } else {
1253 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1254 even = tmp;
1255 odd = ptr;
1256 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1257 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1258 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001259 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001260 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001261 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001262 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001263 } else {
1264 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1265 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1266 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1267 }
1268 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1269
Jayachandran C7777b932013-06-11 14:41:35 +00001270 if (c0_scratch_reg >= 0) {
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001271 uasm_i_ehb(p);
Jayachandran C7777b932013-06-11 14:41:35 +00001272 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001273 build_tlb_write_entry(p, l, r, tlb_random);
1274 uasm_l_leave(l, *p);
1275 rv.restore_scratch = 1;
1276 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1277 build_tlb_write_entry(p, l, r, tlb_random);
1278 uasm_l_leave(l, *p);
1279 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1280 } else {
1281 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1282 build_tlb_write_entry(p, l, r, tlb_random);
1283 uasm_l_leave(l, *p);
1284 rv.restore_scratch = 1;
1285 }
1286
1287 uasm_i_eret(p); /* return from trap */
1288
1289 return rv;
1290}
1291
David Daneye6f72d32009-05-20 11:40:58 -07001292/*
1293 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1294 * because EXL == 0. If we wrap, we can also use the 32 instruction
1295 * slots before the XTLB refill exception handler which belong to the
1296 * unused TLB refill exception.
1297 */
1298#define MIPS64_REFILL_INSNS 32
1299
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001300static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301{
1302 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001303 struct uasm_label *l = labels;
1304 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 u32 *f;
1306 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001307 struct mips_huge_tlb_info htlb_info __maybe_unused;
1308 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280eda2014-05-28 23:52:13 +02001309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 memset(tlb_handler, 0, sizeof(tlb_handler));
1311 memset(labels, 0, sizeof(labels));
1312 memset(relocs, 0, sizeof(relocs));
1313 memset(final_handler, 0, sizeof(final_handler));
1314
David Daney18280eda2014-05-28 23:52:13 +02001315 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001316 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1317 scratch_reg);
1318 vmalloc_mode = refill_scratch;
1319 } else {
1320 htlb_info.huge_pte = K0;
1321 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001322 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001323 vmalloc_mode = refill_noscratch;
1324 /*
1325 * create the plain linear handler
1326 */
1327 if (bcm1250_m3_war()) {
1328 unsigned int segbits = 44;
1329
1330 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1331 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1332 uasm_i_xor(&p, K0, K0, K1);
1333 uasm_i_dsrl_safe(&p, K1, K0, 62);
1334 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1335 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1336 uasm_i_or(&p, K0, K0, K1);
1337 uasm_il_bnez(&p, &r, K0, label_leave);
1338 /* No need for uasm_i_nop */
1339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Ralf Baechle875d43e2005-09-03 15:56:16 -07001341#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001342 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343#else
David Daney2c8c53e2010-12-27 18:07:57 -08001344 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345#endif
1346
David Daneyaa1762f2012-10-17 00:48:10 +02001347#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001348 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001349#endif
1350
David Daney2c8c53e2010-12-27 18:07:57 -08001351 build_get_ptep(&p, K0, K1);
1352 build_update_entries(&p, K0, K1);
1353 build_tlb_write_entry(&p, &l, &r, tlb_random);
1354 uasm_l_leave(&l, p);
1355 uasm_i_eret(&p); /* return from trap */
1356 }
David Daneyaa1762f2012-10-17 00:48:10 +02001357#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001358 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001359 if (htlb_info.need_reload_pte)
1360 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001361 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1362 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1363 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001364#endif
1365
Ralf Baechle875d43e2005-09-03 15:56:16 -07001366#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001367 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368#endif
1369
1370 /*
1371 * Overflow check: For the 64bit handler, we need at least one
1372 * free instruction slot for the wrap-around branch. In worst
1373 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001374 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 * unused.
1376 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001377 switch (boot_cpu_type()) {
1378 default:
1379 if (sizeof(long) == 4) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001380 case CPU_LOONGSON2EF:
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001381 /* Loongson2 ebase is different than r4k, we have more space */
1382 if ((p - tlb_handler) > 64)
1383 panic("TLB refill handler space exceeded");
1384 /*
1385 * Now fold the handler in the TLB refill handler space.
1386 */
1387 f = final_handler;
1388 /* Simplest case, just copy the handler. */
1389 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1390 final_len = p - tlb_handler;
1391 break;
1392 } else {
1393 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1394 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1395 && uasm_insn_has_bdelay(relocs,
1396 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1397 panic("TLB refill handler space exceeded");
1398 /*
1399 * Now fold the handler in the TLB refill handler space.
1400 */
1401 f = final_handler + MIPS64_REFILL_INSNS;
1402 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1403 /* Just copy the handler. */
1404 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1405 final_len = p - tlb_handler;
1406 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001407#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001408 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001409#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001410 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001411#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001412 u32 *split;
1413 int ov = 0;
1414 int i;
David Daney95affdd2009-05-20 11:40:59 -07001415
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001416 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1417 ;
1418 BUG_ON(i == ARRAY_SIZE(labels));
1419 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001421 /*
1422 * See if we have overflown one way or the other.
1423 */
1424 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1425 split < p - MIPS64_REFILL_INSNS)
1426 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001428 if (ov) {
1429 /*
1430 * Split two instructions before the end. One
1431 * for the branch and one for the instruction
1432 * in the delay slot.
1433 */
1434 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001435
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001436 /*
1437 * If the branch would fall in a delay slot,
1438 * we must back up an additional instruction
1439 * so that it is no longer in a delay slot.
1440 */
1441 if (uasm_insn_has_bdelay(relocs, split - 1))
1442 split--;
1443 }
1444 /* Copy first part of the handler. */
1445 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1446 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001448 if (ov) {
1449 /* Insert branch. */
1450 uasm_l_split(&l, final_handler);
1451 uasm_il_b(&f, &r, label_split);
1452 if (uasm_insn_has_bdelay(relocs, split))
1453 uasm_i_nop(&f);
1454 else {
1455 uasm_copy_handler(relocs, labels,
1456 split, split + 1, f);
1457 uasm_move_labels(labels, f, f + 1, -1);
1458 f++;
1459 split++;
1460 }
1461 }
1462
1463 /* Copy the rest of the handler. */
1464 uasm_copy_handler(relocs, labels, split, p, final_handler);
1465 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1466 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001469 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Thiemo Seufere30ec452008-01-28 20:05:38 +00001472 uasm_resolve_relocs(relocs, labels);
1473 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1474 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Ralf Baechle91b05e62006-03-29 18:53:00 +01001476 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001477 local_flush_icache_range(ebase, ebase + 0x100);
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001478 dump_handler("r4000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x100));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479}
1480
Huacai Chen380cd582016-03-03 09:45:12 +08001481static void setup_pw(void)
1482{
1483 unsigned long pgd_i, pgd_w;
1484#ifndef __PAGETABLE_PMD_FOLDED
1485 unsigned long pmd_i, pmd_w;
1486#endif
1487 unsigned long pt_i, pt_w;
1488 unsigned long pte_i, pte_w;
1489#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1490 unsigned long psn;
1491
1492 psn = ilog2(_PAGE_HUGE); /* bit used to indicate huge page */
1493#endif
1494 pgd_i = PGDIR_SHIFT; /* 1st level PGD */
1495#ifndef __PAGETABLE_PMD_FOLDED
1496 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1497
1498 pmd_i = PMD_SHIFT; /* 2nd level PMD */
1499 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1500#else
1501 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1502#endif
1503
1504 pt_i = PAGE_SHIFT; /* 3rd level PTE */
1505 pt_w = PAGE_SHIFT - 3;
1506
1507 pte_i = ilog2(_PAGE_GLOBAL);
1508 pte_w = 0;
1509
1510#ifndef __PAGETABLE_PMD_FOLDED
1511 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1512 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1513#else
1514 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1515 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1516#endif
1517
1518#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1519 write_c0_pwctl(1 << 6 | psn);
1520#endif
Paul Burtonb023a932018-08-06 18:18:52 -07001521 write_c0_kpgd((long)swapper_pg_dir);
Huacai Chen380cd582016-03-03 09:45:12 +08001522 kscratch_used_mask |= (1 << 7); /* KScratch6 is used for KPGD */
1523}
1524
1525static void build_loongson3_tlb_refill_handler(void)
1526{
1527 u32 *p = tlb_handler;
1528 struct uasm_label *l = labels;
1529 struct uasm_reloc *r = relocs;
1530
1531 memset(labels, 0, sizeof(labels));
1532 memset(relocs, 0, sizeof(relocs));
1533 memset(tlb_handler, 0, sizeof(tlb_handler));
1534
1535 if (check_for_high_segbits) {
1536 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1537 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1538 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1539 uasm_i_nop(&p);
1540
1541 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1542 uasm_i_nop(&p);
1543 uasm_l_vmalloc(&l, p);
1544 }
1545
1546 uasm_i_dmfc0(&p, K1, C0_PGD);
1547
1548 uasm_i_lddir(&p, K0, K1, 3); /* global page dir */
1549#ifndef __PAGETABLE_PMD_FOLDED
1550 uasm_i_lddir(&p, K1, K0, 1); /* middle page dir */
1551#endif
1552 uasm_i_ldpte(&p, K1, 0); /* even */
1553 uasm_i_ldpte(&p, K1, 1); /* odd */
1554 uasm_i_tlbwr(&p);
1555
1556 /* restore page mask */
1557 if (PM_DEFAULT_MASK >> 16) {
1558 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1559 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1560 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1561 } else if (PM_DEFAULT_MASK) {
1562 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1563 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1564 } else {
1565 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1566 }
1567
1568 uasm_i_eret(&p);
1569
1570 if (check_for_high_segbits) {
1571 uasm_l_large_segbits_fault(&l, p);
1572 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1573 uasm_i_jr(&p, K1);
1574 uasm_i_nop(&p);
1575 }
1576
1577 uasm_resolve_relocs(relocs, labels);
1578 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1579 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001580 dump_handler("loongson3_tlb_refill",
1581 (u32 *)(ebase + 0x80), (u32 *)(ebase + 0x100));
Huacai Chen380cd582016-03-03 09:45:12 +08001582}
1583
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301584static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001585{
1586 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301587 const int __maybe_unused a1 = 5;
1588 const int __maybe_unused a2 = 6;
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001589 u32 *p = (u32 *)msk_isa16_mode((ulong)tlbmiss_handler_setup_pgd);
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301590#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1591 long pgdc = (long)pgd_current;
1592#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001593
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001594 memset(p, 0, tlbmiss_handler_setup_pgd_end - (char *)p);
David Daney3d8bfdd2010-12-21 14:19:11 -08001595 memset(labels, 0, sizeof(labels));
1596 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001597 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301598#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001599 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301600 struct uasm_label *l = labels;
1601 struct uasm_reloc *r = relocs;
1602
David Daney3d8bfdd2010-12-21 14:19:11 -08001603 /* PGD << 11 in c0_Context */
1604 /*
1605 * If it is a ckseg0 address, convert to a physical
1606 * address. Shifting right by 29 and adding 4 will
1607 * result in zero for these addresses.
1608 *
1609 */
1610 UASM_i_SRA(&p, a1, a0, 29);
1611 UASM_i_ADDIU(&p, a1, a1, 4);
1612 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1613 uasm_i_nop(&p);
1614 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1615 uasm_l_tlbl_goaround1(&l, p);
1616 UASM_i_SLL(&p, a0, a0, 11);
David Daney3d8bfdd2010-12-21 14:19:11 -08001617 UASM_i_MTC0(&p, a0, C0_CONTEXT);
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001618 uasm_i_jr(&p, 31);
1619 uasm_i_ehb(&p);
David Daney3d8bfdd2010-12-21 14:19:11 -08001620 } else {
1621 /* PGD in c0_KScratch */
Huacai Chen380cd582016-03-03 09:45:12 +08001622 if (cpu_has_ldpte)
1623 UASM_i_MTC0(&p, a0, C0_PWBASE);
1624 else
1625 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001626 uasm_i_jr(&p, 31);
1627 uasm_i_ehb(&p);
David Daney3d8bfdd2010-12-21 14:19:11 -08001628 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301629#else
1630#ifdef CONFIG_SMP
1631 /* Save PGD to pgd_current[smp_processor_id()] */
1632 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1633 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1634 UASM_i_LA_mostly(&p, a2, pgdc);
1635 UASM_i_ADDU(&p, a2, a2, a1);
1636 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1637#else
1638 UASM_i_LA_mostly(&p, a2, pgdc);
1639 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1640#endif /* SMP */
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301641
1642 /* if pgd_reg is allocated, save PGD also to scratch register */
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001643 if (pgd_reg != -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301644 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001645 uasm_i_jr(&p, 31);
1646 uasm_i_ehb(&p);
1647 } else {
1648 uasm_i_jr(&p, 31);
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301649 uasm_i_nop(&p);
Dmitry Korotin0b24cae2019-06-24 19:05:27 +00001650 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301651#endif
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001652 if (p >= (u32 *)tlbmiss_handler_setup_pgd_end)
Jayachandran C6ba045f2013-06-23 17:16:19 +00001653 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001654
Jayachandran C6ba045f2013-06-23 17:16:19 +00001655 uasm_resolve_relocs(relocs, labels);
1656 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001657 (unsigned int)(p - (u32 *)tlbmiss_handler_setup_pgd));
Jayachandran C6ba045f2013-06-23 17:16:19 +00001658
1659 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001660 tlbmiss_handler_setup_pgd_end);
David Daney3d8bfdd2010-12-21 14:19:11 -08001661}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001663static void
David Daneybd1437e2009-05-08 15:10:50 -07001664iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
1666#ifdef CONFIG_SMP
Huacai Chene02e07e2019-01-15 16:04:54 +08001667 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
1668 uasm_i_sync(p, 0);
Ralf Baechle34adb282014-11-22 00:16:48 +01001669# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001671 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 else
1673# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001674 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001676# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001678 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 else
1680# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001681 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682#endif
1683}
1684
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001685static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001686iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001687 unsigned int mode, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
Thiemo Seufer63b2d2f4d2005-04-28 08:52:57 +00001689 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001690 unsigned int swmode = mode & ~hwmode;
Thiemo Seufer63b2d2f4d2005-04-28 08:52:57 +00001691
Masahiro Yamada97f26452016-08-03 13:45:50 -07001692 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_64bits) {
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001693 uasm_i_lui(p, scratch, swmode >> 16);
Steven J. Hillc5b36782015-02-26 18:16:38 -06001694 uasm_i_or(p, pte, pte, scratch);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001695 BUG_ON(swmode & 0xffff);
1696 } else {
1697 uasm_i_ori(p, pte, pte, mode);
1698 }
1699
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001701# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001703 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 else
1705# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001706 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
1708 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001709 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001711 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712
Ralf Baechle34adb282014-11-22 00:16:48 +01001713# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001715 /* no uasm_i_nop needed */
1716 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1717 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001718 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001719 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1720 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1721 /* no uasm_i_nop needed */
1722 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001724 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001726 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727# endif
1728#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001729# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001731 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 else
1733# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001734 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Ralf Baechle34adb282014-11-22 00:16:48 +01001736# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001738 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1739 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001740 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001741 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1742 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 }
1744# endif
1745#endif
1746}
1747
1748/*
1749 * Check if PTE is present, if not then jump to LABEL. PTR points to
1750 * the page table where this PTE is located, PTE will be re-loaded
1751 * with it's original value.
1752 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001753static void
David Daneybd1437e2009-05-08 15:10:50 -07001754build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001755 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{
David Daneybf286072011-07-05 16:34:46 -07001757 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001758 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001759
Steven J. Hill05857c62012-09-13 16:51:46 -05001760 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001761 if (use_bbit_insns()) {
1762 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1763 uasm_i_nop(p);
1764 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001765 if (_PAGE_PRESENT_SHIFT) {
1766 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1767 cur = t;
1768 }
1769 uasm_i_andi(p, t, cur, 1);
David Daneybf286072011-07-05 16:34:46 -07001770 uasm_il_beqz(p, r, t, lid);
1771 if (pte == t)
1772 /* You lose the SMP race :-(*/
1773 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001774 }
David Daney6dd93442010-02-10 15:12:47 -08001775 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001776 if (_PAGE_PRESENT_SHIFT) {
1777 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1778 cur = t;
1779 }
1780 uasm_i_andi(p, t, cur,
Paul Burton780602d2016-04-19 09:25:03 +01001781 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1782 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001783 uasm_il_bnez(p, r, t, lid);
1784 if (pte == t)
1785 /* You lose the SMP race :-(*/
1786 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001787 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788}
1789
1790/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001791static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001792build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001793 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794{
Thiemo Seufer63b2d2f4d2005-04-28 08:52:57 +00001795 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1796
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001797 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798}
1799
1800/*
1801 * Check if PTE can be written to, if not branch to LABEL. Regardless
1802 * restore PTE with value from PTR when done.
1803 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001804static void
David Daneybd1437e2009-05-08 15:10:50 -07001805build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001806 unsigned int pte, unsigned int ptr, int scratch,
1807 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808{
David Daneybf286072011-07-05 16:34:46 -07001809 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001810 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001811
James Hogan8fe49082015-04-27 15:07:18 +01001812 if (_PAGE_PRESENT_SHIFT) {
1813 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1814 cur = t;
1815 }
1816 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001817 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1818 uasm_i_xori(p, t, t,
1819 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001820 uasm_il_bnez(p, r, t, lid);
1821 if (pte == t)
1822 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001823 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001824 else
1825 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826}
1827
1828/* Make PTE writable, update software status bits as well, then store
1829 * at PTR.
1830 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001831static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001832build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001833 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834{
Thiemo Seufer63b2d2f4d2005-04-28 08:52:57 +00001835 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1836 | _PAGE_DIRTY);
1837
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001838 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839}
1840
1841/*
1842 * Check if PTE can be modified, if not branch to LABEL. Regardless
1843 * restore PTE with value from PTR when done.
1844 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001845static void
David Daneybd1437e2009-05-08 15:10:50 -07001846build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001847 unsigned int pte, unsigned int ptr, int scratch,
1848 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
David Daneycc33ae42010-12-20 15:54:50 -08001850 if (use_bbit_insns()) {
1851 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1852 uasm_i_nop(p);
1853 } else {
David Daneybf286072011-07-05 16:34:46 -07001854 int t = scratch >= 0 ? scratch : pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -06001855 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1856 uasm_i_andi(p, t, t, 1);
David Daneybf286072011-07-05 16:34:46 -07001857 uasm_il_beqz(p, r, t, lid);
1858 if (pte == t)
1859 /* You lose the SMP race :-(*/
1860 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001861 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862}
1863
David Daney82622282009-10-14 12:16:56 -07001864#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001865
1866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867/*
1868 * R3000 style TLB load/store/modify handlers.
1869 */
1870
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001871/*
1872 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1873 * Then it returns.
1874 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001875static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001876build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001878 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1879 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1880 uasm_i_tlbwi(p);
1881 uasm_i_jr(p, tmp);
1882 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883}
1884
1885/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001886 * This places the pte into ENTRYLO0 and writes it with tlbwi
1887 * or tlbwr as appropriate. This is because the index register
1888 * may have the probe fail bit set as a result of a trap on a
1889 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001891static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001892build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1893 struct uasm_reloc **r, unsigned int pte,
1894 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001896 uasm_i_mfc0(p, tmp, C0_INDEX);
1897 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1898 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1899 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1900 uasm_i_tlbwi(p); /* cp0 delay */
1901 uasm_i_jr(p, tmp);
1902 uasm_i_rfe(p); /* branch delay */
1903 uasm_l_r3000_write_probe_fail(l, *p);
1904 uasm_i_tlbwr(p); /* cp0 delay */
1905 uasm_i_jr(p, tmp);
1906 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907}
1908
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001909static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1911 unsigned int ptr)
1912{
1913 long pgdc = (long)pgd_current;
1914
Thiemo Seufere30ec452008-01-28 20:05:38 +00001915 uasm_i_mfc0(p, pte, C0_BADVADDR);
1916 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1917 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1918 uasm_i_srl(p, pte, pte, 22); /* load delay */
1919 uasm_i_sll(p, pte, pte, 2);
1920 uasm_i_addu(p, ptr, ptr, pte);
1921 uasm_i_mfc0(p, pte, C0_CONTEXT);
1922 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1923 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1924 uasm_i_addu(p, ptr, ptr, pte);
1925 uasm_i_lw(p, pte, 0, ptr);
1926 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927}
1928
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001929static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930{
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001931 u32 *p = (u32 *)handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001932 struct uasm_label *l = labels;
1933 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001935 memset(p, 0, handle_tlbl_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 memset(labels, 0, sizeof(labels));
1937 memset(relocs, 0, sizeof(relocs));
1938
1939 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001940 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001941 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001942 build_make_valid(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001943 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944
Thiemo Seufere30ec452008-01-28 20:05:38 +00001945 uasm_l_nopage_tlbl(&l, p);
1946 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1947 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001949 if (p >= (u32 *)handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 panic("TLB load handler fastpath space exceeded");
1951
Thiemo Seufere30ec452008-01-28 20:05:38 +00001952 uasm_resolve_relocs(relocs, labels);
1953 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001954 (unsigned int)(p - (u32 *)handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001956 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957}
1958
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001959static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001961 u32 *p = (u32 *)handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001962 struct uasm_label *l = labels;
1963 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001965 memset(p, 0, handle_tlbs_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 memset(labels, 0, sizeof(labels));
1967 memset(relocs, 0, sizeof(relocs));
1968
1969 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001970 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001971 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001972 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001973 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Thiemo Seufere30ec452008-01-28 20:05:38 +00001975 uasm_l_nopage_tlbs(&l, p);
1976 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1977 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001979 if (p >= (u32 *)handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 panic("TLB store handler fastpath space exceeded");
1981
Thiemo Seufere30ec452008-01-28 20:05:38 +00001982 uasm_resolve_relocs(relocs, labels);
1983 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001984 (unsigned int)(p - (u32 *)handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001986 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987}
1988
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001989static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990{
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001991 u32 *p = (u32 *)handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001992 struct uasm_label *l = labels;
1993 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Paul Burton4bcb4ad2018-08-10 16:03:31 -07001995 memset(p, 0, handle_tlbm_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 memset(labels, 0, sizeof(labels));
1997 memset(relocs, 0, sizeof(relocs));
1998
1999 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01002000 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002001 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002002 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00002003 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Thiemo Seufere30ec452008-01-28 20:05:38 +00002005 uasm_l_nopage_tlbm(&l, p);
2006 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2007 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002009 if (p >= (u32 *)handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 panic("TLB modify handler fastpath space exceeded");
2011
Thiemo Seufere30ec452008-01-28 20:05:38 +00002012 uasm_resolve_relocs(relocs, labels);
2013 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002014 (unsigned int)(p - (u32 *)handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002016 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017}
David Daney82622282009-10-14 12:16:56 -07002018#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
Paul Burtonf39878c2017-06-02 15:38:02 -07002020static bool cpu_has_tlbex_tlbp_race(void)
2021{
2022 /*
2023 * When a Hardware Table Walker is running it can replace TLB entries
2024 * at any time, leading to a race between it & the CPU.
2025 */
2026 if (cpu_has_htw)
2027 return true;
2028
2029 /*
2030 * If the CPU shares FTLB RAM with its siblings then our entry may be
2031 * replaced at any time by a sibling performing a write to the FTLB.
2032 */
2033 if (cpu_has_shared_ftlb_ram)
2034 return true;
2035
2036 /* In all other cases there ought to be no race condition to handle */
2037 return false;
2038}
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040/*
2041 * R4000 style TLB load/store/modify handlers.
2042 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002043static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00002044build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07002045 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046{
David Daneybf286072011-07-05 16:34:46 -07002047 struct work_registers wr = build_get_work_registers(p);
2048
Ralf Baechle875d43e2005-09-03 15:56:16 -07002049#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07002050 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051#else
David Daneybf286072011-07-05 16:34:46 -07002052 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053#endif
2054
David Daneyaa1762f2012-10-17 00:48:10 +02002055#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002056 /*
2057 * For huge tlb entries, pmd doesn't contain an address but
2058 * instead contains the tlb pte. Check the PAGE_HUGE bit and
2059 * see if we need to jump to huge tlb processing.
2060 */
David Daneybf286072011-07-05 16:34:46 -07002061 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07002062#endif
2063
David Daneybf286072011-07-05 16:34:46 -07002064 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2065 UASM_i_LW(p, wr.r2, 0, wr.r2);
2066 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2067 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2068 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
2070#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00002071 uasm_l_smp_pgtable_change(l, *p);
2072#endif
David Daneybf286072011-07-05 16:34:46 -07002073 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002074 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002075 build_tlb_probe_entry(p);
Paul Burtonf39878c2017-06-02 15:38:02 -07002076 if (cpu_has_tlbex_tlbp_race()) {
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002077 /* race condition happens, leaving */
2078 uasm_i_ehb(p);
2079 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2080 uasm_il_bltz(p, r, wr.r3, label_leave);
2081 uasm_i_nop(p);
2082 }
2083 }
David Daneybf286072011-07-05 16:34:46 -07002084 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085}
2086
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002087static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00002088build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2089 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 unsigned int ptr)
2091{
Thiemo Seufere30ec452008-01-28 20:05:38 +00002092 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2093 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 build_update_entries(p, tmp, ptr);
2095 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002096 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07002097 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002098 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
Ralf Baechle875d43e2005-09-03 15:56:16 -07002100#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07002101 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102#endif
2103}
2104
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002105static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106{
Paul Burton2c0e57e2016-11-07 11:14:08 +00002107 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002108 struct uasm_label *l = labels;
2109 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002110 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002112 memset(p, 0, handle_tlbl_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 memset(labels, 0, sizeof(labels));
2114 memset(relocs, 0, sizeof(relocs));
2115
2116 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01002117 unsigned int segbits = 44;
2118
2119 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2120 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002121 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07002122 uasm_i_dsrl_safe(&p, K1, K0, 62);
2123 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2124 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01002125 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002126 uasm_il_bnez(&p, &r, K0, label_leave);
2127 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 }
2129
David Daneybf286072011-07-05 16:34:46 -07002130 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2131 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002132 if (m4kc_tlbp_war())
2133 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002134
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002135 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002136 /*
2137 * If the page is not _PAGE_VALID, RI or XI could not
2138 * have triggered it. Skip the expensive test..
2139 */
David Daneycc33ae42010-12-20 15:54:50 -08002140 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002141 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002142 label_tlbl_goaround1);
2143 } else {
David Daneybf286072011-07-05 16:34:46 -07002144 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2145 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08002146 }
David Daney6dd93442010-02-10 15:12:47 -08002147 uasm_i_nop(&p);
2148
Paul Burtonf39878c2017-06-02 15:38:02 -07002149 /*
2150 * Warn if something may race with us & replace the TLB entry
2151 * before we read it here. Everything with such races should
2152 * also have dedicated RiXi exception handlers, so this
2153 * shouldn't be hit.
2154 */
2155 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2156
David Daney6dd93442010-02-10 15:12:47 -08002157 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002158
2159 switch (current_cpu_type()) {
2160 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002161 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002162 uasm_i_ehb(&p);
2163
2164 case CPU_CAVIUM_OCTEON:
2165 case CPU_CAVIUM_OCTEON_PLUS:
2166 case CPU_CAVIUM_OCTEON2:
2167 break;
2168 }
2169 }
2170
David Daney6dd93442010-02-10 15:12:47 -08002171 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002172 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002173 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002174 } else {
David Daneybf286072011-07-05 16:34:46 -07002175 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2176 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002177 }
David Daneybf286072011-07-05 16:34:46 -07002178 /* load it in the delay slot*/
2179 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2180 /* load it if ptr is odd */
2181 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002182 /*
David Daneybf286072011-07-05 16:34:46 -07002183 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002184 * XI must have triggered it.
2185 */
David Daneycc33ae42010-12-20 15:54:50 -08002186 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002187 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2188 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002189 uasm_l_tlbl_goaround1(&l, p);
2190 } else {
David Daneybf286072011-07-05 16:34:46 -07002191 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2192 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2193 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002194 }
David Daneybf286072011-07-05 16:34:46 -07002195 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08002196 }
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002197 build_make_valid(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002198 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
David Daneyaa1762f2012-10-17 00:48:10 +02002200#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002201 /*
2202 * This is the entry point when build_r4000_tlbchange_handler_head
2203 * spots a huge page.
2204 */
2205 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002206 iPTE_LW(&p, wr.r1, wr.r2);
2207 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002208 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002209
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002210 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002211 /*
2212 * If the page is not _PAGE_VALID, RI or XI could not
2213 * have triggered it. Skip the expensive test..
2214 */
David Daneycc33ae42010-12-20 15:54:50 -08002215 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002216 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002217 label_tlbl_goaround2);
2218 } else {
David Daneybf286072011-07-05 16:34:46 -07002219 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2220 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002221 }
David Daney6dd93442010-02-10 15:12:47 -08002222 uasm_i_nop(&p);
2223
Paul Burtonf39878c2017-06-02 15:38:02 -07002224 /*
2225 * Warn if something may race with us & replace the TLB entry
2226 * before we read it here. Everything with such races should
2227 * also have dedicated RiXi exception handlers, so this
2228 * shouldn't be hit.
2229 */
2230 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2231
David Daney6dd93442010-02-10 15:12:47 -08002232 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002233
2234 switch (current_cpu_type()) {
2235 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002236 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002237 uasm_i_ehb(&p);
2238
2239 case CPU_CAVIUM_OCTEON:
2240 case CPU_CAVIUM_OCTEON_PLUS:
2241 case CPU_CAVIUM_OCTEON2:
2242 break;
2243 }
2244 }
2245
David Daney6dd93442010-02-10 15:12:47 -08002246 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002247 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002248 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002249 } else {
David Daneybf286072011-07-05 16:34:46 -07002250 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2251 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002252 }
David Daneybf286072011-07-05 16:34:46 -07002253 /* load it in the delay slot*/
2254 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2255 /* load it if ptr is odd */
2256 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002257 /*
David Daneybf286072011-07-05 16:34:46 -07002258 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002259 * XI must have triggered it.
2260 */
David Daneycc33ae42010-12-20 15:54:50 -08002261 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002262 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002263 } else {
David Daneybf286072011-07-05 16:34:46 -07002264 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2265 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002266 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002267 if (PM_DEFAULT_MASK == 0)
2268 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002269 /*
2270 * We clobbered C0_PAGEMASK, restore it. On the other branch
2271 * it is restored in build_huge_tlb_write_entry.
2272 */
David Daneybf286072011-07-05 16:34:46 -07002273 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002274
2275 uasm_l_tlbl_goaround2(&l, p);
2276 }
David Daneybf286072011-07-05 16:34:46 -07002277 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
Huacai Chen0115f6c2017-03-16 21:00:27 +08002278 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
David Daneyfd062c82009-05-27 17:47:44 -07002279#endif
2280
Thiemo Seufere30ec452008-01-28 20:05:38 +00002281 uasm_l_nopage_tlbl(&l, p);
Huacai Chene02e07e2019-01-15 16:04:54 +08002282 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2283 uasm_i_sync(&p, 0);
David Daneybf286072011-07-05 16:34:46 -07002284 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002285#ifdef CONFIG_CPU_MICROMIPS
2286 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2287 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2288 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2289 uasm_i_jr(&p, K0);
2290 } else
2291#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002292 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2293 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002295 if (p >= (u32 *)handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 panic("TLB load handler fastpath space exceeded");
2297
Thiemo Seufere30ec452008-01-28 20:05:38 +00002298 uasm_resolve_relocs(relocs, labels);
2299 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002300 (unsigned int)(p - (u32 *)handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002302 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303}
2304
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002305static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306{
Paul Burton2c0e57e2016-11-07 11:14:08 +00002307 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002308 struct uasm_label *l = labels;
2309 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002310 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002312 memset(p, 0, handle_tlbs_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313 memset(labels, 0, sizeof(labels));
2314 memset(relocs, 0, sizeof(relocs));
2315
David Daneybf286072011-07-05 16:34:46 -07002316 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2317 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002318 if (m4kc_tlbp_war())
2319 build_tlb_probe_entry(&p);
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002320 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002321 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322
David Daneyaa1762f2012-10-17 00:48:10 +02002323#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002324 /*
2325 * This is the entry point when
2326 * build_r4000_tlbchange_handler_head spots a huge page.
2327 */
2328 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002329 iPTE_LW(&p, wr.r1, wr.r2);
2330 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002331 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002332 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002333 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
Huacai Chen0115f6c2017-03-16 21:00:27 +08002334 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
David Daneyfd062c82009-05-27 17:47:44 -07002335#endif
2336
Thiemo Seufere30ec452008-01-28 20:05:38 +00002337 uasm_l_nopage_tlbs(&l, p);
Huacai Chene02e07e2019-01-15 16:04:54 +08002338 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2339 uasm_i_sync(&p, 0);
David Daneybf286072011-07-05 16:34:46 -07002340 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002341#ifdef CONFIG_CPU_MICROMIPS
2342 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2343 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2344 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2345 uasm_i_jr(&p, K0);
2346 } else
2347#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002348 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2349 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002351 if (p >= (u32 *)handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 panic("TLB store handler fastpath space exceeded");
2353
Thiemo Seufere30ec452008-01-28 20:05:38 +00002354 uasm_resolve_relocs(relocs, labels);
2355 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002356 (unsigned int)(p - (u32 *)handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002358 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359}
2360
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002361static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362{
Paul Burton2c0e57e2016-11-07 11:14:08 +00002363 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002364 struct uasm_label *l = labels;
2365 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002366 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002368 memset(p, 0, handle_tlbm_end - (char *)p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 memset(labels, 0, sizeof(labels));
2370 memset(relocs, 0, sizeof(relocs));
2371
David Daneybf286072011-07-05 16:34:46 -07002372 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2373 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002374 if (m4kc_tlbp_war())
2375 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 /* Present and writable bits set, set accessed and dirty bits. */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002377 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002378 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379
David Daneyaa1762f2012-10-17 00:48:10 +02002380#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002381 /*
2382 * This is the entry point when
2383 * build_r4000_tlbchange_handler_head spots a huge page.
2384 */
2385 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002386 iPTE_LW(&p, wr.r1, wr.r2);
2387 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002388 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002389 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002390 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
Huacai Chen0115f6c2017-03-16 21:00:27 +08002391 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 0);
David Daneyfd062c82009-05-27 17:47:44 -07002392#endif
2393
Thiemo Seufere30ec452008-01-28 20:05:38 +00002394 uasm_l_nopage_tlbm(&l, p);
Huacai Chene02e07e2019-01-15 16:04:54 +08002395 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2396 uasm_i_sync(&p, 0);
David Daneybf286072011-07-05 16:34:46 -07002397 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002398#ifdef CONFIG_CPU_MICROMIPS
2399 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2400 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2401 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2402 uasm_i_jr(&p, K0);
2403 } else
2404#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002405 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2406 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002408 if (p >= (u32 *)handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 panic("TLB modify handler fastpath space exceeded");
2410
Thiemo Seufere30ec452008-01-28 20:05:38 +00002411 uasm_resolve_relocs(relocs, labels);
2412 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002413 (unsigned int)(p - (u32 *)handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Paul Burton4bcb4ad2018-08-10 16:03:31 -07002415 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416}
2417
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002418static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002419{
2420 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002421 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002422 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002423 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002424 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002425 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002426 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2427 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002428}
2429
Markos Chandrasf1014d12014-07-14 12:47:09 +01002430static void print_htw_config(void)
2431{
2432 unsigned long config;
2433 unsigned int pwctl;
2434 const int field = 2 * sizeof(unsigned long);
2435
2436 config = read_c0_pwfield();
2437 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2438 field, config,
2439 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2440 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2441 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2442 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2443 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2444
2445 config = read_c0_pwsize();
James Hogan6446e6c2016-05-27 22:25:22 +01002446 pr_debug("PWSize (0x%0*lx): PS: 0x%lx GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
Markos Chandrasf1014d12014-07-14 12:47:09 +01002447 field, config,
James Hogan6446e6c2016-05-27 22:25:22 +01002448 (config & MIPS_PWSIZE_PS_MASK) >> MIPS_PWSIZE_PS_SHIFT,
Markos Chandrasf1014d12014-07-14 12:47:09 +01002449 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2450 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2451 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2452 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2453 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2454
2455 pwctl = read_c0_pwctl();
James Hogan6446e6c2016-05-27 22:25:22 +01002456 pr_debug("PWCtl (0x%x): PWEn: 0x%x XK: 0x%x XS: 0x%x XU: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
Markos Chandrasf1014d12014-07-14 12:47:09 +01002457 pwctl,
2458 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
James Hogan6446e6c2016-05-27 22:25:22 +01002459 (pwctl & MIPS_PWCTL_XK_MASK) >> MIPS_PWCTL_XK_SHIFT,
2460 (pwctl & MIPS_PWCTL_XS_MASK) >> MIPS_PWCTL_XS_SHIFT,
2461 (pwctl & MIPS_PWCTL_XU_MASK) >> MIPS_PWCTL_XU_SHIFT,
Markos Chandrasf1014d12014-07-14 12:47:09 +01002462 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2463 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2464 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2465}
2466
2467static void config_htw_params(void)
2468{
2469 unsigned long pwfield, pwsize, ptei;
2470 unsigned int config;
2471
2472 /*
2473 * We are using 2-level page tables, so we only need to
2474 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2475 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2476 * write values less than 0xc in these fields because the entire
2477 * write will be dropped. As a result of which, we must preserve
2478 * the original reset values and overwrite only what we really want.
2479 */
2480
2481 pwfield = read_c0_pwfield();
2482 /* re-initialize the GDI field */
2483 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2484 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2485 /* re-initialize the PTI field including the even/odd bit */
2486 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2487 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002488 if (CONFIG_PGTABLE_LEVELS >= 3) {
2489 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2490 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2491 }
Markos Chandrasf1014d12014-07-14 12:47:09 +01002492 /* Set the PTEI right shift */
2493 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2494 pwfield |= ptei;
2495 write_c0_pwfield(pwfield);
2496 /* Check whether the PTEI value is supported */
2497 back_to_back_c0_hazard();
2498 pwfield = read_c0_pwfield();
2499 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2500 != ptei) {
2501 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2502 ptei);
2503 /*
2504 * Drop option to avoid HTW being enabled via another path
2505 * (eg htw_reset())
2506 */
2507 current_cpu_data.options &= ~MIPS_CPU_HTW;
2508 return;
2509 }
2510
2511 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2512 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002513 if (CONFIG_PGTABLE_LEVELS >= 3)
2514 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002515
James Hoganaa760422016-05-27 22:25:23 +01002516 /* Set pointer size to size of directory pointers */
Masahiro Yamada97f26452016-08-03 13:45:50 -07002517 if (IS_ENABLED(CONFIG_64BIT))
James Hoganaa760422016-05-27 22:25:23 +01002518 pwsize |= MIPS_PWSIZE_PS_MASK;
2519 /* PTEs may be multiple pointers long (e.g. with XPA) */
2520 pwsize |= ((PTE_T_LOG2 - PGD_T_LOG2) << MIPS_PWSIZE_PTEW_SHIFT)
2521 & MIPS_PWSIZE_PTEW_MASK;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002522
Markos Chandrasf1014d12014-07-14 12:47:09 +01002523 write_c0_pwsize(pwsize);
2524
2525 /* Make sure everything is set before we enable the HTW */
2526 back_to_back_c0_hazard();
2527
James Hoganaa760422016-05-27 22:25:23 +01002528 /*
2529 * Enable HTW (and only for XUSeg on 64-bit), and disable the rest of
2530 * the pwctl fields.
2531 */
Markos Chandrasf1014d12014-07-14 12:47:09 +01002532 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
Masahiro Yamada97f26452016-08-03 13:45:50 -07002533 if (IS_ENABLED(CONFIG_64BIT))
James Hoganaa760422016-05-27 22:25:23 +01002534 config |= MIPS_PWCTL_XU_MASK;
Markos Chandrasf1014d12014-07-14 12:47:09 +01002535 write_c0_pwctl(config);
2536 pr_info("Hardware Page Table Walker enabled\n");
2537
2538 print_htw_config();
2539}
2540
Steven J. Hillc5b36782015-02-26 18:16:38 -06002541static void config_xpa_params(void)
2542{
2543#ifdef CONFIG_XPA
2544 unsigned int pagegrain;
2545
2546 if (mips_xpa_disabled) {
2547 pr_info("Extended Physical Addressing (XPA) disabled\n");
2548 return;
2549 }
2550
2551 pagegrain = read_c0_pagegrain();
2552 write_c0_pagegrain(pagegrain | PG_ELPA);
2553 back_to_back_c0_hazard();
2554 pagegrain = read_c0_pagegrain();
2555
2556 if (pagegrain & PG_ELPA)
2557 pr_info("Extended Physical Addressing (XPA) enabled\n");
2558 else
2559 panic("Extended Physical Addressing (XPA) disabled");
2560#endif
2561}
2562
Paul Burton00bf1c62015-09-22 11:42:52 -07002563static void check_pabits(void)
2564{
2565 unsigned long entry;
2566 unsigned pabits, fillbits;
2567
2568 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2569 /*
2570 * We'll only be making use of the fact that we can rotate bits
2571 * into the fill if the CPU supports RIXI, so don't bother
2572 * probing this for CPUs which don't.
2573 */
2574 return;
2575 }
2576
2577 write_c0_entrylo0(~0ul);
2578 back_to_back_c0_hazard();
2579 entry = read_c0_entrylo0();
2580
2581 /* clear all non-PFN bits */
2582 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2583 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2584
2585 /* find a lower bound on PABITS, and upper bound on fill bits */
2586 pabits = fls_long(entry) + 6;
2587 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2588
2589 /* minus the RI & XI bits */
2590 fillbits -= min_t(unsigned, fillbits, 2);
2591
2592 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2593 fill_includes_sw_bits = true;
2594
2595 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2596}
2597
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002598void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599{
2600 /*
2601 * The refill handler is generated per-CPU, multi-node systems
2602 * may have local storage for it. The other handlers are only
2603 * needed once.
2604 */
2605 static int run_once = 0;
2606
Masahiro Yamada97f26452016-08-03 13:45:50 -07002607 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_rixi)
Paul Burtone56c7e12016-04-19 09:25:11 +01002608 panic("Kernels supporting XPA currently require CPUs with RIXI");
2609
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002610 output_pgtable_bits_defines();
Paul Burton00bf1c62015-09-22 11:42:52 -07002611 check_pabits();
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002612
David Daney1ec56322010-04-28 12:16:18 -07002613#ifdef CONFIG_64BIT
2614 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2615#endif
2616
Paul Burton54e8d9f2019-08-31 15:40:44 +00002617 if (cpu_has_3kex) {
David Daney82622282009-10-14 12:16:56 -07002618#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 if (!run_once) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302620 build_setup_pgd();
Paul Burton775b0892019-08-31 15:40:46 +00002621 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 build_r3000_tlb_load_handler();
2623 build_r3000_tlb_store_handler();
2624 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002625 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626 run_once++;
2627 }
David Daney82622282009-10-14 12:16:56 -07002628#else
2629 panic("No R3000 TLB refill handler");
2630#endif
Paul Burton54e8d9f2019-08-31 15:40:44 +00002631 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 }
Paul Burton54e8d9f2019-08-31 15:40:44 +00002633
2634 if (cpu_has_ldpte)
2635 setup_pw();
2636
2637 if (!run_once) {
2638 scratch_reg = allocate_kscratch();
2639 build_setup_pgd();
2640 build_r4000_tlb_load_handler();
2641 build_r4000_tlb_store_handler();
2642 build_r4000_tlb_modify_handler();
2643 if (cpu_has_ldpte)
2644 build_loongson3_tlb_refill_handler();
Paul Burton775b0892019-08-31 15:40:46 +00002645 else
Paul Burton54e8d9f2019-08-31 15:40:44 +00002646 build_r4000_tlb_refill_handler();
2647 flush_tlb_handlers();
2648 run_once++;
2649 }
Paul Burton54e8d9f2019-08-31 15:40:44 +00002650 if (cpu_has_xpa)
2651 config_xpa_params();
2652 if (cpu_has_htw)
2653 config_htw_params();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654}