Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 1 | /* |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 2 | * Xilinx SPI controller driver (master mode only) |
| 3 | * |
| 4 | * Author: MontaVista Software, Inc. |
| 5 | * source@mvista.com |
| 6 | * |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 7 | * Copyright (c) 2010 Secret Lab Technologies, Ltd. |
| 8 | * Copyright (c) 2009 Intel Corporation |
| 9 | * 2002-2007 (c) MontaVista Software, Inc. |
| 10 | |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <linux/module.h> |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 18 | #include <linux/of.h> |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 20 | #include <linux/spi/spi.h> |
| 21 | #include <linux/spi/spi_bitbang.h> |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 22 | #include <linux/spi/xilinx_spi.h> |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 23 | #include <linux/io.h> |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 24 | |
David Brownell | fc3ba95 | 2007-08-30 23:56:24 -0700 | [diff] [blame] | 25 | #define XILINX_SPI_NAME "xilinx_spi" |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 26 | |
| 27 | /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e) |
| 28 | * Product Specification", DS464 |
| 29 | */ |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 30 | #define XSPI_CR_OFFSET 0x60 /* Control Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 31 | |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 32 | #define XSPI_CR_LOOP 0x01 |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 33 | #define XSPI_CR_ENABLE 0x02 |
| 34 | #define XSPI_CR_MASTER_MODE 0x04 |
| 35 | #define XSPI_CR_CPOL 0x08 |
| 36 | #define XSPI_CR_CPHA 0x10 |
Ricardo Ribalda Delgado | bca690d | 2015-01-23 17:08:33 +0100 | [diff] [blame] | 37 | #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \ |
Ricardo Ribalda Delgado | 0240f94 | 2015-01-23 17:08:34 +0100 | [diff] [blame] | 38 | XSPI_CR_LSB_FIRST | XSPI_CR_LOOP) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 39 | #define XSPI_CR_TXFIFO_RESET 0x20 |
| 40 | #define XSPI_CR_RXFIFO_RESET 0x40 |
| 41 | #define XSPI_CR_MANUAL_SSELECT 0x80 |
| 42 | #define XSPI_CR_TRANS_INHIBIT 0x100 |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 43 | #define XSPI_CR_LSB_FIRST 0x200 |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 44 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 45 | #define XSPI_SR_OFFSET 0x64 /* Status Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 46 | |
| 47 | #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */ |
| 48 | #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */ |
| 49 | #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */ |
| 50 | #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */ |
| 51 | #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */ |
| 52 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 53 | #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */ |
| 54 | #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 55 | |
| 56 | #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */ |
| 57 | |
| 58 | /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414 |
| 59 | * IPIF registers are 32 bit |
| 60 | */ |
| 61 | #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */ |
| 62 | #define XIPIF_V123B_GINTR_ENABLE 0x80000000 |
| 63 | |
| 64 | #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */ |
| 65 | #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */ |
| 66 | |
| 67 | #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */ |
| 68 | #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while |
| 69 | * disabled */ |
| 70 | #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */ |
| 71 | #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */ |
| 72 | #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */ |
| 73 | #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */ |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 74 | #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 75 | |
| 76 | #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */ |
| 77 | #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */ |
| 78 | |
| 79 | struct xilinx_spi { |
| 80 | /* bitbang has to be first */ |
| 81 | struct spi_bitbang bitbang; |
| 82 | struct completion done; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 83 | void __iomem *regs; /* virt. address of the control registers */ |
| 84 | |
Dan Carpenter | 9ca1273 | 2013-07-17 18:34:48 +0300 | [diff] [blame] | 85 | int irq; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 86 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 87 | u8 *rx_ptr; /* pointer in the Tx buffer */ |
| 88 | const u8 *tx_ptr; /* pointer in the Rx buffer */ |
| 89 | int remaining_bytes; /* the number of bytes left to transfer */ |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 90 | u8 bits_per_word; |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 91 | int buffer_size; /* buffer size in words */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 92 | u32 cs_inactive; /* Level of the CS pins when inactive*/ |
Jingoo Han | 6ff8672 | 2014-02-26 10:24:47 +0900 | [diff] [blame] | 93 | unsigned int (*read_fn)(void __iomem *); |
| 94 | void (*write_fn)(u32, void __iomem *); |
| 95 | void (*tx_fn)(struct xilinx_spi *); |
| 96 | void (*rx_fn)(struct xilinx_spi *); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 97 | }; |
| 98 | |
Paul Mundt | 9778214 | 2010-01-20 13:49:45 -0700 | [diff] [blame] | 99 | static void xspi_write32(u32 val, void __iomem *addr) |
| 100 | { |
| 101 | iowrite32(val, addr); |
| 102 | } |
| 103 | |
| 104 | static unsigned int xspi_read32(void __iomem *addr) |
| 105 | { |
| 106 | return ioread32(addr); |
| 107 | } |
| 108 | |
| 109 | static void xspi_write32_be(u32 val, void __iomem *addr) |
| 110 | { |
| 111 | iowrite32be(val, addr); |
| 112 | } |
| 113 | |
| 114 | static unsigned int xspi_read32_be(void __iomem *addr) |
| 115 | { |
| 116 | return ioread32be(addr); |
| 117 | } |
| 118 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 119 | static void xspi_tx8(struct xilinx_spi *xspi) |
| 120 | { |
| 121 | xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET); |
| 122 | xspi->tx_ptr++; |
| 123 | } |
| 124 | |
| 125 | static void xspi_tx16(struct xilinx_spi *xspi) |
| 126 | { |
| 127 | xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET); |
| 128 | xspi->tx_ptr += 2; |
| 129 | } |
| 130 | |
| 131 | static void xspi_tx32(struct xilinx_spi *xspi) |
| 132 | { |
| 133 | xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET); |
| 134 | xspi->tx_ptr += 4; |
| 135 | } |
| 136 | |
| 137 | static void xspi_rx8(struct xilinx_spi *xspi) |
| 138 | { |
| 139 | u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET); |
| 140 | if (xspi->rx_ptr) { |
| 141 | *xspi->rx_ptr = data & 0xff; |
| 142 | xspi->rx_ptr++; |
| 143 | } |
| 144 | } |
| 145 | |
| 146 | static void xspi_rx16(struct xilinx_spi *xspi) |
| 147 | { |
| 148 | u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET); |
| 149 | if (xspi->rx_ptr) { |
| 150 | *(u16 *)(xspi->rx_ptr) = data & 0xffff; |
| 151 | xspi->rx_ptr += 2; |
| 152 | } |
| 153 | } |
| 154 | |
| 155 | static void xspi_rx32(struct xilinx_spi *xspi) |
| 156 | { |
| 157 | u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET); |
| 158 | if (xspi->rx_ptr) { |
| 159 | *(u32 *)(xspi->rx_ptr) = data; |
| 160 | xspi->rx_ptr += 4; |
| 161 | } |
| 162 | } |
| 163 | |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 164 | static void xspi_init_hw(struct xilinx_spi *xspi) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 165 | { |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 166 | void __iomem *regs_base = xspi->regs; |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 167 | u32 inhibit; |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 168 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 169 | /* Reset the SPI device */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 170 | xspi->write_fn(XIPIF_V123B_RESET_MASK, |
| 171 | regs_base + XIPIF_V123B_RESETR_OFFSET); |
Ricardo Ribalda Delgado | 899929b | 2015-01-28 13:23:41 +0100 | [diff] [blame] | 172 | /* Enable the transmit empty interrupt, which we use to determine |
| 173 | * progress on the transmission. |
| 174 | */ |
| 175 | xspi->write_fn(XSPI_INTR_TX_EMPTY, |
| 176 | regs_base + XIPIF_V123B_IIER_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 177 | /* Enable the global IPIF interrupt */ |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 178 | if (xspi->irq >= 0) { |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 179 | xspi->write_fn(XIPIF_V123B_GINTR_ENABLE, |
| 180 | regs_base + XIPIF_V123B_DGIER_OFFSET); |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 181 | inhibit = XSPI_CR_TRANS_INHIBIT; |
| 182 | } else { |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 183 | xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET); |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 184 | inhibit = 0; |
| 185 | } |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 186 | /* Deselect the slave on the SPI bus */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 187 | xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 188 | /* Disable the transmitter, enable Manual Slave Select Assertion, |
| 189 | * put SPI controller into master mode, and enable it */ |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 190 | xspi->write_fn(inhibit | XSPI_CR_MANUAL_SSELECT | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 191 | XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET | |
| 192 | XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | static void xilinx_spi_chipselect(struct spi_device *spi, int is_on) |
| 196 | { |
| 197 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 198 | u16 cr; |
| 199 | u32 cs; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 200 | |
| 201 | if (is_on == BITBANG_CS_INACTIVE) { |
| 202 | /* Deselect the slave on the SPI bus */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 203 | xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET); |
| 204 | return; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 205 | } |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 206 | |
| 207 | /* Set the SPI clock phase and polarity */ |
| 208 | cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK; |
| 209 | if (spi->mode & SPI_CPHA) |
| 210 | cr |= XSPI_CR_CPHA; |
| 211 | if (spi->mode & SPI_CPOL) |
| 212 | cr |= XSPI_CR_CPOL; |
| 213 | if (spi->mode & SPI_LSB_FIRST) |
| 214 | cr |= XSPI_CR_LSB_FIRST; |
| 215 | if (spi->mode & SPI_LOOP) |
| 216 | cr |= XSPI_CR_LOOP; |
| 217 | xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET); |
| 218 | |
| 219 | /* We do not check spi->max_speed_hz here as the SPI clock |
| 220 | * frequency is not software programmable (the IP block design |
| 221 | * parameter) |
| 222 | */ |
| 223 | |
| 224 | cs = xspi->cs_inactive; |
| 225 | cs ^= BIT(spi->chip_select); |
| 226 | |
| 227 | /* Activate the chip select */ |
| 228 | xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 229 | } |
| 230 | |
| 231 | /* spi_bitbang requires custom setup_transfer() to be defined if there is a |
Axel Lin | 9bf46f6 | 2014-02-14 21:06:43 +0800 | [diff] [blame] | 232 | * custom txrx_bufs(). |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 233 | */ |
| 234 | static int xilinx_spi_setup_transfer(struct spi_device *spi, |
| 235 | struct spi_transfer *t) |
| 236 | { |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 237 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
| 238 | |
| 239 | if (spi->mode & SPI_CS_HIGH) |
| 240 | xspi->cs_inactive &= ~BIT(spi->chip_select); |
| 241 | else |
| 242 | xspi->cs_inactive |= BIT(spi->chip_select); |
| 243 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 244 | return 0; |
| 245 | } |
| 246 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 247 | static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi, int n_words) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 248 | { |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 249 | xspi->remaining_bytes -= n_words * xspi->bits_per_word / 8; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 250 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 251 | while (n_words--) |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 252 | if (xspi->tx_ptr) |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 253 | xspi->tx_fn(xspi); |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 254 | else |
| 255 | xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET); |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 256 | return; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t) |
| 260 | { |
| 261 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 262 | |
| 263 | /* We get here with transmitter inhibited */ |
| 264 | |
| 265 | xspi->tx_ptr = t->tx_buf; |
| 266 | xspi->rx_ptr = t->rx_buf; |
| 267 | xspi->remaining_bytes = t->len; |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 268 | reinit_completion(&xspi->done); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 269 | |
Ricardo Ribalda Delgado | a87cbca | 2015-01-28 13:23:42 +0100 | [diff] [blame] | 270 | while (xspi->remaining_bytes) { |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 271 | u16 cr = 0; |
Ricardo Ribalda Delgado | c5d348d | 2015-01-23 17:08:35 +0100 | [diff] [blame] | 272 | int n_words; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 273 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 274 | n_words = (xspi->remaining_bytes * 8) / xspi->bits_per_word; |
| 275 | n_words = min(n_words, xspi->buffer_size); |
| 276 | |
| 277 | xilinx_spi_fill_tx_fifo(xspi, n_words); |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 278 | |
| 279 | /* Start the transfer by not inhibiting the transmitter any |
| 280 | * longer |
| 281 | */ |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 282 | |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 283 | if (xspi->irq >= 0) { |
| 284 | cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & |
| 285 | ~XSPI_CR_TRANS_INHIBIT; |
| 286 | xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET); |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 287 | wait_for_completion(&xspi->done); |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 288 | } else |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 289 | while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) & |
| 290 | XSPI_SR_TX_EMPTY_MASK)) |
| 291 | ; |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 292 | |
| 293 | /* A transmit has just completed. Process received data and |
| 294 | * check for more data to transmit. Always inhibit the |
| 295 | * transmitter while the Isr refills the transmit register/FIFO, |
| 296 | * or make sure it is stopped if we're done. |
| 297 | */ |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 298 | if (xspi->irq >= 0) |
| 299 | xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT, |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 300 | xspi->regs + XSPI_CR_OFFSET); |
| 301 | |
| 302 | /* Read out all the data from the Rx FIFO */ |
Ricardo Ribalda Delgado | c5d348d | 2015-01-23 17:08:35 +0100 | [diff] [blame] | 303 | while (n_words--) |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 304 | xspi->rx_fn(xspi); |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 305 | } |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 306 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 307 | return t->len - xspi->remaining_bytes; |
| 308 | } |
| 309 | |
| 310 | |
| 311 | /* This driver supports single master mode only. Hence Tx FIFO Empty |
| 312 | * is the only interrupt we care about. |
| 313 | * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode |
| 314 | * Fault are not to happen. |
| 315 | */ |
| 316 | static irqreturn_t xilinx_spi_irq(int irq, void *dev_id) |
| 317 | { |
| 318 | struct xilinx_spi *xspi = dev_id; |
| 319 | u32 ipif_isr; |
| 320 | |
| 321 | /* Get the IPIF interrupts, and clear them immediately */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 322 | ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET); |
| 323 | xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 324 | |
| 325 | if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */ |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 326 | complete(&xspi->done); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 327 | } |
| 328 | |
| 329 | return IRQ_HANDLED; |
| 330 | } |
| 331 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 332 | static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi) |
| 333 | { |
| 334 | u8 sr; |
| 335 | int n_words = 0; |
| 336 | |
| 337 | /* |
| 338 | * Before the buffer_size detection we reset the core |
| 339 | * to make sure we start with a clean state. |
| 340 | */ |
| 341 | xspi->write_fn(XIPIF_V123B_RESET_MASK, |
| 342 | xspi->regs + XIPIF_V123B_RESETR_OFFSET); |
| 343 | |
| 344 | /* Fill the Tx FIFO with as many words as possible */ |
| 345 | do { |
| 346 | xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET); |
| 347 | sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET); |
| 348 | n_words++; |
| 349 | } while (!(sr & XSPI_SR_TX_FULL_MASK)); |
| 350 | |
| 351 | return n_words; |
| 352 | } |
| 353 | |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 354 | static const struct of_device_id xilinx_spi_of_match[] = { |
| 355 | { .compatible = "xlnx,xps-spi-2.00.a", }, |
| 356 | { .compatible = "xlnx,xps-spi-2.00.b", }, |
| 357 | {} |
| 358 | }; |
| 359 | MODULE_DEVICE_TABLE(of, xilinx_spi_of_match); |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 360 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 361 | static int xilinx_spi_probe(struct platform_device *pdev) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 362 | { |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 363 | struct xilinx_spi *xspi; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 364 | struct xspi_platform_data *pdata; |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 365 | struct resource *res; |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 366 | int ret, num_cs = 0, bits_per_word = 8; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 367 | struct spi_master *master; |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 368 | u32 tmp; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 369 | u8 i; |
John Linn | ff82c58 | 2009-01-09 16:01:53 -0700 | [diff] [blame] | 370 | |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 371 | pdata = dev_get_platdata(&pdev->dev); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 372 | if (pdata) { |
| 373 | num_cs = pdata->num_chipselect; |
| 374 | bits_per_word = pdata->bits_per_word; |
Michal Simek | be3acdf | 2013-07-08 15:29:17 +0200 | [diff] [blame] | 375 | } else { |
| 376 | of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits", |
| 377 | &num_cs); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 378 | } |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 379 | |
| 380 | if (!num_cs) { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 381 | dev_err(&pdev->dev, |
| 382 | "Missing slave select configuration data\n"); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 383 | return -EINVAL; |
| 384 | } |
| 385 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 386 | master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi)); |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 387 | if (!master) |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 388 | return -ENODEV; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 389 | |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 390 | /* the spi->mode bits understood by this driver: */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 391 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP | |
| 392 | SPI_CS_HIGH; |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 393 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 394 | xspi = spi_master_get_devdata(master); |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame^] | 395 | xspi->cs_inactive = 0xffffffff; |
Axel Lin | 94c69f7 | 2013-09-10 15:43:41 +0800 | [diff] [blame] | 396 | xspi->bitbang.master = master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 397 | xspi->bitbang.chipselect = xilinx_spi_chipselect; |
| 398 | xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer; |
| 399 | xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 400 | init_completion(&xspi->done); |
| 401 | |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 402 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 403 | xspi->regs = devm_ioremap_resource(&pdev->dev, res); |
Mark Brown | c40537d | 2013-07-01 20:33:01 +0100 | [diff] [blame] | 404 | if (IS_ERR(xspi->regs)) { |
| 405 | ret = PTR_ERR(xspi->regs); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 406 | goto put_master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 407 | } |
| 408 | |
Lars-Peter Clausen | 4b153a2 | 2014-07-10 10:30:20 +0200 | [diff] [blame] | 409 | master->bus_num = pdev->id; |
Grant Likely | 91565c4 | 2010-10-14 08:54:55 -0600 | [diff] [blame] | 410 | master->num_chipselect = num_cs; |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 411 | master->dev.of_node = pdev->dev.of_node; |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 412 | |
| 413 | /* |
| 414 | * Detect endianess on the IP via loop bit in CR. Detection |
| 415 | * must be done before reset is sent because incorrect reset |
| 416 | * value generates error interrupt. |
| 417 | * Setup little endian helper functions first and try to use them |
| 418 | * and check if bit was correctly setup or not. |
| 419 | */ |
| 420 | xspi->read_fn = xspi_read32; |
| 421 | xspi->write_fn = xspi_write32; |
| 422 | |
| 423 | xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET); |
| 424 | tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET); |
| 425 | tmp &= XSPI_CR_LOOP; |
| 426 | if (tmp != XSPI_CR_LOOP) { |
Paul Mundt | 9778214 | 2010-01-20 13:49:45 -0700 | [diff] [blame] | 427 | xspi->read_fn = xspi_read32_be; |
| 428 | xspi->write_fn = xspi_write32_be; |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 429 | } |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 430 | |
Axel Lin | 9bf46f6 | 2014-02-14 21:06:43 +0800 | [diff] [blame] | 431 | master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word); |
Grant Likely | 91565c4 | 2010-10-14 08:54:55 -0600 | [diff] [blame] | 432 | xspi->bits_per_word = bits_per_word; |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 433 | if (xspi->bits_per_word == 8) { |
| 434 | xspi->tx_fn = xspi_tx8; |
| 435 | xspi->rx_fn = xspi_rx8; |
| 436 | } else if (xspi->bits_per_word == 16) { |
| 437 | xspi->tx_fn = xspi_tx16; |
| 438 | xspi->rx_fn = xspi_rx16; |
| 439 | } else if (xspi->bits_per_word == 32) { |
| 440 | xspi->tx_fn = xspi_tx32; |
| 441 | xspi->rx_fn = xspi_rx32; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 442 | } else { |
| 443 | ret = -EINVAL; |
Mark Brown | c40537d | 2013-07-01 20:33:01 +0100 | [diff] [blame] | 444 | goto put_master; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 445 | } |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 446 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 447 | xspi->buffer_size = xilinx_spi_find_buffer_size(xspi); |
| 448 | |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 449 | xspi->irq = platform_get_irq(pdev, 0); |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 450 | if (xspi->irq >= 0) { |
| 451 | /* Register for SPI Interrupt */ |
| 452 | ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0, |
| 453 | dev_name(&pdev->dev), xspi); |
| 454 | if (ret) |
| 455 | goto put_master; |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 456 | } |
| 457 | |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 458 | /* SPI controller initializations */ |
| 459 | xspi_init_hw(xspi); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 460 | |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 461 | ret = spi_bitbang_start(&xspi->bitbang); |
| 462 | if (ret) { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 463 | dev_err(&pdev->dev, "spi_bitbang_start FAILED\n"); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 464 | goto put_master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 465 | } |
| 466 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 467 | dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n", |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 468 | (unsigned long long)res->start, xspi->regs, xspi->irq); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 469 | |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 470 | if (pdata) { |
| 471 | for (i = 0; i < pdata->num_devices; i++) |
| 472 | spi_new_device(master, pdata->devices + i); |
| 473 | } |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 474 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 475 | platform_set_drvdata(pdev, master); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 476 | return 0; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 477 | |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 478 | put_master: |
| 479 | spi_master_put(master); |
| 480 | |
| 481 | return ret; |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 482 | } |
| 483 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 484 | static int xilinx_spi_remove(struct platform_device *pdev) |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 485 | { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 486 | struct spi_master *master = platform_get_drvdata(pdev); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 487 | struct xilinx_spi *xspi = spi_master_get_devdata(master); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 488 | void __iomem *regs_base = xspi->regs; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 489 | |
| 490 | spi_bitbang_stop(&xspi->bitbang); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 491 | |
| 492 | /* Disable all the interrupts just in case */ |
| 493 | xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET); |
| 494 | /* Disable the global IPIF interrupt */ |
| 495 | xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 496 | |
| 497 | spi_master_put(xspi->bitbang.master); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 498 | |
| 499 | return 0; |
| 500 | } |
| 501 | |
| 502 | /* work with hotplug and coldplug */ |
| 503 | MODULE_ALIAS("platform:" XILINX_SPI_NAME); |
| 504 | |
| 505 | static struct platform_driver xilinx_spi_driver = { |
| 506 | .probe = xilinx_spi_probe, |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 507 | .remove = xilinx_spi_remove, |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 508 | .driver = { |
| 509 | .name = XILINX_SPI_NAME, |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 510 | .of_match_table = xilinx_spi_of_match, |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 511 | }, |
| 512 | }; |
Grant Likely | 940ab88 | 2011-10-05 11:29:49 -0600 | [diff] [blame] | 513 | module_platform_driver(xilinx_spi_driver); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 514 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 515 | MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>"); |
| 516 | MODULE_DESCRIPTION("Xilinx SPI driver"); |
| 517 | MODULE_LICENSE("GPL"); |