Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Local APIC handling, local APIC timers |
| 3 | * |
| 4 | * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com> |
| 5 | * |
| 6 | * Fixes |
| 7 | * Maciej W. Rozycki : Bits for genuine 82489DX APICs; |
| 8 | * thanks to Eric Gilmore |
| 9 | * and Rolf G. Tews |
| 10 | * for testing these extensively. |
| 11 | * Maciej W. Rozycki : Various updates and fixes. |
| 12 | * Mikael Pettersson : Power Management for UP-APIC. |
| 13 | * Pavel Machek and |
| 14 | * Mikael Pettersson : PM converted to driver model. |
| 15 | */ |
| 16 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/init.h> |
| 18 | |
| 19 | #include <linux/mm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <linux/delay.h> |
| 21 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <linux/interrupt.h> |
| 23 | #include <linux/mc146818rtc.h> |
| 24 | #include <linux/kernel_stat.h> |
| 25 | #include <linux/sysdev.h> |
Aaron Durbin | 3992872 | 2006-12-07 02:14:01 +0100 | [diff] [blame] | 26 | #include <linux/ioport.h> |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 27 | #include <linux/clockchips.h> |
Thomas Gleixner | 70a2002 | 2008-01-30 13:30:18 +0100 | [diff] [blame] | 28 | #include <linux/acpi_pmtmr.h> |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 29 | #include <linux/module.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
| 31 | #include <asm/atomic.h> |
| 32 | #include <asm/smp.h> |
| 33 | #include <asm/mtrr.h> |
| 34 | #include <asm/mpspec.h> |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 35 | #include <asm/hpet.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <asm/pgalloc.h> |
| 37 | #include <asm/mach_apic.h> |
Andi Kleen | 7515211 | 2005-05-16 21:53:34 -0700 | [diff] [blame] | 38 | #include <asm/nmi.h> |
Andi Kleen | 95833c8 | 2006-01-11 22:44:36 +0100 | [diff] [blame] | 39 | #include <asm/idle.h> |
Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 40 | #include <asm/proto.h> |
| 41 | #include <asm/timex.h> |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 42 | #include <asm/apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
Thomas Gleixner | fb79d22 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 44 | int disable_apic_timer __cpuinitdata; |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 45 | static int apic_calibrate_pmtmr __initdata; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 46 | int disable_apic; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 48 | /* Local APIC timer works in C2 */ |
Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 49 | int local_apic_timer_c2_ok; |
| 50 | EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok); |
| 51 | |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 52 | /* |
| 53 | * Debug level, exported for io_apic.c |
| 54 | */ |
| 55 | int apic_verbosity; |
| 56 | |
Aaron Durbin | 3992872 | 2006-12-07 02:14:01 +0100 | [diff] [blame] | 57 | static struct resource lapic_resource = { |
| 58 | .name = "Local APIC", |
| 59 | .flags = IORESOURCE_MEM | IORESOURCE_BUSY, |
| 60 | }; |
| 61 | |
Thomas Gleixner | d03030e | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 62 | static unsigned int calibration_result; |
| 63 | |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 64 | static int lapic_next_event(unsigned long delta, |
| 65 | struct clock_event_device *evt); |
| 66 | static void lapic_timer_setup(enum clock_event_mode mode, |
| 67 | struct clock_event_device *evt); |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 68 | static void lapic_timer_broadcast(cpumask_t mask); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 69 | static void apic_pm_activate(void); |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 70 | |
| 71 | static struct clock_event_device lapic_clockevent = { |
| 72 | .name = "lapic", |
| 73 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT |
| 74 | | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY, |
| 75 | .shift = 32, |
| 76 | .set_mode = lapic_timer_setup, |
| 77 | .set_next_event = lapic_next_event, |
| 78 | .broadcast = lapic_timer_broadcast, |
| 79 | .rating = 100, |
| 80 | .irq = -1, |
| 81 | }; |
| 82 | static DEFINE_PER_CPU(struct clock_event_device, lapic_events); |
| 83 | |
Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 84 | static unsigned long apic_phys; |
| 85 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 86 | /* |
| 87 | * Get the LAPIC version |
| 88 | */ |
| 89 | static inline int lapic_get_version(void) |
| 90 | { |
| 91 | return GET_APIC_VERSION(apic_read(APIC_LVR)); |
| 92 | } |
| 93 | |
| 94 | /* |
| 95 | * Check, if the APIC is integrated or a seperate chip |
| 96 | */ |
| 97 | static inline int lapic_is_integrated(void) |
| 98 | { |
| 99 | return 1; |
| 100 | } |
| 101 | |
| 102 | /* |
| 103 | * Check, whether this is a modern or a first generation APIC |
| 104 | */ |
| 105 | static int modern_apic(void) |
| 106 | { |
| 107 | /* AMD systems use old APIC versions, so check the CPU */ |
| 108 | if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD && |
| 109 | boot_cpu_data.x86 >= 0xf) |
| 110 | return 1; |
| 111 | return lapic_get_version() >= 0x14; |
| 112 | } |
| 113 | |
| 114 | void apic_wait_icr_idle(void) |
| 115 | { |
| 116 | while (apic_read(APIC_ICR) & APIC_ICR_BUSY) |
| 117 | cpu_relax(); |
| 118 | } |
| 119 | |
| 120 | u32 safe_apic_wait_icr_idle(void) |
| 121 | { |
| 122 | u32 send_status; |
| 123 | int timeout; |
| 124 | |
| 125 | timeout = 0; |
| 126 | do { |
| 127 | send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY; |
| 128 | if (!send_status) |
| 129 | break; |
| 130 | udelay(100); |
| 131 | } while (timeout++ < 1000); |
| 132 | |
| 133 | return send_status; |
| 134 | } |
| 135 | |
| 136 | /** |
| 137 | * enable_NMI_through_LVT0 - enable NMI through local vector table 0 |
| 138 | */ |
Jan Beulich | e942710 | 2008-01-30 13:31:24 +0100 | [diff] [blame] | 139 | void __cpuinit enable_NMI_through_LVT0(void) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 140 | { |
| 141 | unsigned int v; |
| 142 | |
| 143 | /* unmask and set to NMI */ |
| 144 | v = APIC_DM_NMI; |
| 145 | apic_write(APIC_LVT0, v); |
| 146 | } |
| 147 | |
| 148 | /** |
| 149 | * lapic_get_maxlvt - get the maximum number of local vector table entries |
| 150 | */ |
| 151 | int lapic_get_maxlvt(void) |
| 152 | { |
| 153 | unsigned int v, maxlvt; |
| 154 | |
| 155 | v = apic_read(APIC_LVR); |
| 156 | maxlvt = GET_APIC_MAXLVT(v); |
| 157 | return maxlvt; |
| 158 | } |
| 159 | |
| 160 | /* |
| 161 | * This function sets up the local APIC timer, with a timeout of |
| 162 | * 'clocks' APIC bus clock. During calibration we actually call |
| 163 | * this function twice on the boot CPU, once with a bogus timeout |
| 164 | * value, second time for real. The other (noncalibrating) CPUs |
| 165 | * call this function only once, with the real, calibrated value. |
| 166 | * |
| 167 | * We do reads before writes even if unnecessary, to get around the |
| 168 | * P5 APIC double write bug. |
| 169 | */ |
| 170 | |
| 171 | static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen) |
| 172 | { |
| 173 | unsigned int lvtt_value, tmp_value; |
| 174 | |
| 175 | lvtt_value = LOCAL_TIMER_VECTOR; |
| 176 | if (!oneshot) |
| 177 | lvtt_value |= APIC_LVT_TIMER_PERIODIC; |
| 178 | if (!irqen) |
| 179 | lvtt_value |= APIC_LVT_MASKED; |
| 180 | |
| 181 | apic_write(APIC_LVTT, lvtt_value); |
| 182 | |
| 183 | /* |
| 184 | * Divide PICLK by 16 |
| 185 | */ |
| 186 | tmp_value = apic_read(APIC_TDCR); |
| 187 | apic_write(APIC_TDCR, (tmp_value |
| 188 | & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
| 189 | | APIC_TDR_DIV_16); |
| 190 | |
| 191 | if (!oneshot) |
| 192 | apic_write(APIC_TMICT, clocks); |
| 193 | } |
| 194 | |
| 195 | /* |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 196 | * Setup extended LVT, AMD specific (K8, family 10h) |
| 197 | * |
| 198 | * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and |
| 199 | * MCE interrupts are supported. Thus MCE offset must be set to 0. |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 200 | */ |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 201 | |
| 202 | #define APIC_EILVT_LVTOFF_MCE 0 |
| 203 | #define APIC_EILVT_LVTOFF_IBS 1 |
| 204 | |
| 205 | static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 206 | { |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 207 | unsigned long reg = (lvt_off << 4) + APIC_EILVT0; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 208 | unsigned int v = (mask << 16) | (msg_type << 8) | vector; |
| 209 | |
| 210 | apic_write(reg, v); |
| 211 | } |
| 212 | |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 213 | u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask) |
| 214 | { |
| 215 | setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask); |
| 216 | return APIC_EILVT_LVTOFF_MCE; |
| 217 | } |
| 218 | |
| 219 | u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask) |
| 220 | { |
| 221 | setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask); |
| 222 | return APIC_EILVT_LVTOFF_IBS; |
| 223 | } |
| 224 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 225 | /* |
| 226 | * Program the next event, relative to now |
| 227 | */ |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 228 | static int lapic_next_event(unsigned long delta, |
| 229 | struct clock_event_device *evt) |
| 230 | { |
| 231 | apic_write(APIC_TMICT, delta); |
| 232 | return 0; |
| 233 | } |
| 234 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 235 | /* |
| 236 | * Setup the lapic timer in periodic or oneshot mode |
| 237 | */ |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 238 | static void lapic_timer_setup(enum clock_event_mode mode, |
| 239 | struct clock_event_device *evt) |
| 240 | { |
| 241 | unsigned long flags; |
| 242 | unsigned int v; |
| 243 | |
| 244 | /* Lapic used as dummy for broadcast ? */ |
| 245 | if (evt->features & CLOCK_EVT_FEAT_DUMMY) |
| 246 | return; |
| 247 | |
| 248 | local_irq_save(flags); |
| 249 | |
| 250 | switch (mode) { |
| 251 | case CLOCK_EVT_MODE_PERIODIC: |
| 252 | case CLOCK_EVT_MODE_ONESHOT: |
| 253 | __setup_APIC_LVTT(calibration_result, |
| 254 | mode != CLOCK_EVT_MODE_PERIODIC, 1); |
| 255 | break; |
| 256 | case CLOCK_EVT_MODE_UNUSED: |
| 257 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 258 | v = apic_read(APIC_LVTT); |
| 259 | v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); |
| 260 | apic_write(APIC_LVTT, v); |
| 261 | break; |
| 262 | case CLOCK_EVT_MODE_RESUME: |
| 263 | /* Nothing to do here */ |
| 264 | break; |
| 265 | } |
| 266 | |
| 267 | local_irq_restore(flags); |
| 268 | } |
| 269 | |
| 270 | /* |
| 271 | * Local APIC timer broadcast function |
| 272 | */ |
| 273 | static void lapic_timer_broadcast(cpumask_t mask) |
| 274 | { |
| 275 | #ifdef CONFIG_SMP |
| 276 | send_IPI_mask(mask, LOCAL_TIMER_VECTOR); |
| 277 | #endif |
| 278 | } |
| 279 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 280 | /* |
| 281 | * Setup the local APIC timer for this CPU. Copy the initilized values |
| 282 | * of the boot CPU and register the clock event in the framework. |
| 283 | */ |
| 284 | static void setup_APIC_timer(void) |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 285 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 286 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); |
| 287 | |
| 288 | memcpy(levt, &lapic_clockevent, sizeof(*levt)); |
| 289 | levt->cpumask = cpumask_of_cpu(smp_processor_id()); |
| 290 | |
| 291 | clockevents_register_device(levt); |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 292 | } |
| 293 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 294 | /* |
| 295 | * In this function we calibrate APIC bus clocks to the external |
| 296 | * timer. Unfortunately we cannot use jiffies and the timer irq |
| 297 | * to calibrate, since some later bootup code depends on getting |
| 298 | * the first irq? Ugh. |
| 299 | * |
| 300 | * We want to do the calibration only once since we |
| 301 | * want to have local timer irqs syncron. CPUs connected |
| 302 | * by the same APIC bus have the very same bus frequency. |
| 303 | * And we want to have irqs off anyways, no accidental |
| 304 | * APIC irq that way. |
| 305 | */ |
| 306 | |
| 307 | #define TICK_COUNT 100000000 |
| 308 | |
| 309 | static void __init calibrate_APIC_clock(void) |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 310 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 311 | unsigned apic, apic_start; |
| 312 | unsigned long tsc, tsc_start; |
| 313 | int result; |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 314 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 315 | local_irq_disable(); |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 316 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 317 | /* |
| 318 | * Put whatever arbitrary (but long enough) timeout |
| 319 | * value into the APIC clock, we just want to get the |
| 320 | * counter running for calibration. |
| 321 | * |
| 322 | * No interrupt enable ! |
| 323 | */ |
| 324 | __setup_APIC_LVTT(250000000, 0, 0); |
| 325 | |
| 326 | apic_start = apic_read(APIC_TMCCT); |
| 327 | #ifdef CONFIG_X86_PM_TIMER |
| 328 | if (apic_calibrate_pmtmr && pmtmr_ioport) { |
| 329 | pmtimer_wait(5000); /* 5ms wait */ |
| 330 | apic = apic_read(APIC_TMCCT); |
| 331 | result = (apic_start - apic) * 1000L / 5; |
| 332 | } else |
| 333 | #endif |
| 334 | { |
| 335 | rdtscll(tsc_start); |
| 336 | |
| 337 | do { |
| 338 | apic = apic_read(APIC_TMCCT); |
| 339 | rdtscll(tsc); |
| 340 | } while ((tsc - tsc_start) < TICK_COUNT && |
| 341 | (apic_start - apic) < TICK_COUNT); |
| 342 | |
| 343 | result = (apic_start - apic) * 1000L * tsc_khz / |
| 344 | (tsc - tsc_start); |
| 345 | } |
| 346 | |
| 347 | local_irq_enable(); |
| 348 | |
| 349 | printk(KERN_DEBUG "APIC timer calibration result %d\n", result); |
| 350 | |
| 351 | printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n", |
| 352 | result / 1000 / 1000, result / 1000 % 1000); |
| 353 | |
| 354 | /* Calculate the scaled math multiplication factor */ |
| 355 | lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC, 32); |
| 356 | lapic_clockevent.max_delta_ns = |
| 357 | clockevent_delta2ns(0x7FFFFF, &lapic_clockevent); |
| 358 | lapic_clockevent.min_delta_ns = |
| 359 | clockevent_delta2ns(0xF, &lapic_clockevent); |
| 360 | |
| 361 | calibration_result = result / HZ; |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 362 | } |
| 363 | |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 364 | /* |
| 365 | * Setup the boot APIC |
| 366 | * |
| 367 | * Calibrate and verify the result. |
| 368 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 369 | void __init setup_boot_APIC_clock(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 371 | /* |
| 372 | * The local apic timer can be disabled via the kernel commandline. |
| 373 | * Register the lapic timer as a dummy clock event source on SMP |
| 374 | * systems, so the broadcast mechanism is used. On UP systems simply |
| 375 | * ignore it. |
| 376 | */ |
| 377 | if (disable_apic_timer) { |
| 378 | printk(KERN_INFO "Disabling APIC timer\n"); |
| 379 | /* No broadcast on UP ! */ |
Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 380 | if (num_possible_cpus() > 1) { |
| 381 | lapic_clockevent.mult = 1; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 382 | setup_APIC_timer(); |
Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 383 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 384 | return; |
| 385 | } |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 386 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 387 | printk(KERN_INFO "Using local APIC timer interrupts.\n"); |
| 388 | calibrate_APIC_clock(); |
| 389 | |
| 390 | /* |
Thomas Gleixner | c2b84b3 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 391 | * Do a sanity check on the APIC calibration result |
| 392 | */ |
| 393 | if (calibration_result < (1000000 / HZ)) { |
| 394 | printk(KERN_WARNING |
| 395 | "APIC frequency too slow, disabling apic timer\n"); |
| 396 | /* No broadcast on UP ! */ |
| 397 | if (num_possible_cpus() > 1) |
| 398 | setup_APIC_timer(); |
| 399 | return; |
| 400 | } |
| 401 | |
| 402 | /* |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 403 | * If nmi_watchdog is set to IO_APIC, we need the |
| 404 | * PIT/HPET going. Otherwise register lapic as a dummy |
| 405 | * device. |
| 406 | */ |
| 407 | if (nmi_watchdog != NMI_IO_APIC) |
| 408 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY; |
| 409 | else |
| 410 | printk(KERN_WARNING "APIC timer registered as dummy," |
| 411 | " due to nmi_watchdog=1!\n"); |
| 412 | |
| 413 | setup_APIC_timer(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | } |
| 415 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 416 | /* |
| 417 | * AMD C1E enabled CPUs have a real nasty problem: Some BIOSes set the |
| 418 | * C1E flag only in the secondary CPU, so when we detect the wreckage |
| 419 | * we already have enabled the boot CPU local apic timer. Check, if |
| 420 | * disable_apic_timer is set and the DUMMY flag is cleared. If yes, |
| 421 | * set the DUMMY flag again and force the broadcast mode in the |
| 422 | * clockevents layer. |
| 423 | */ |
| 424 | void __cpuinit check_boot_apic_timer_broadcast(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 426 | if (!disable_apic_timer || |
| 427 | (lapic_clockevent.features & CLOCK_EVT_FEAT_DUMMY)) |
| 428 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 430 | printk(KERN_INFO "AMD C1E detected late. Force timer broadcast.\n"); |
| 431 | lapic_clockevent.features |= CLOCK_EVT_FEAT_DUMMY; |
| 432 | |
| 433 | local_irq_enable(); |
| 434 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE, &boot_cpu_id); |
| 435 | local_irq_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 438 | void __cpuinit setup_secondary_APIC_clock(void) |
| 439 | { |
| 440 | check_boot_apic_timer_broadcast(); |
| 441 | setup_APIC_timer(); |
| 442 | } |
| 443 | |
| 444 | /* |
| 445 | * The guts of the apic timer interrupt |
| 446 | */ |
| 447 | static void local_apic_timer_interrupt(void) |
| 448 | { |
| 449 | int cpu = smp_processor_id(); |
| 450 | struct clock_event_device *evt = &per_cpu(lapic_events, cpu); |
| 451 | |
| 452 | /* |
| 453 | * Normally we should not be here till LAPIC has been initialized but |
| 454 | * in some cases like kdump, its possible that there is a pending LAPIC |
| 455 | * timer interrupt from previous kernel's context and is delivered in |
| 456 | * new kernel the moment interrupts are enabled. |
| 457 | * |
| 458 | * Interrupts are enabled early and LAPIC is setup much later, hence |
| 459 | * its possible that when we get here evt->event_handler is NULL. |
| 460 | * Check for event_handler being NULL and discard the interrupt as |
| 461 | * spurious. |
| 462 | */ |
| 463 | if (!evt->event_handler) { |
| 464 | printk(KERN_WARNING |
| 465 | "Spurious LAPIC timer interrupt on cpu %d\n", cpu); |
| 466 | /* Switch it off */ |
| 467 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt); |
| 468 | return; |
| 469 | } |
| 470 | |
| 471 | /* |
| 472 | * the NMI deadlock-detector uses this. |
| 473 | */ |
| 474 | add_pda(apic_timer_irqs, 1); |
| 475 | |
| 476 | evt->event_handler(evt); |
| 477 | } |
| 478 | |
| 479 | /* |
| 480 | * Local APIC timer interrupt. This is the most natural way for doing |
| 481 | * local interrupts, but local timer interrupts can be emulated by |
| 482 | * broadcast interrupts too. [in case the hw doesn't support APIC timers] |
| 483 | * |
| 484 | * [ if a single-CPU system runs an SMP kernel then we call the local |
| 485 | * interrupt as well. Thus we cannot inline the local irq ... ] |
| 486 | */ |
| 487 | void smp_apic_timer_interrupt(struct pt_regs *regs) |
| 488 | { |
| 489 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 490 | |
| 491 | /* |
| 492 | * NOTE! We'd better ACK the irq immediately, |
| 493 | * because timer handling can be slow. |
| 494 | */ |
| 495 | ack_APIC_irq(); |
| 496 | /* |
| 497 | * update_process_times() expects us to have done irq_enter(). |
| 498 | * Besides, if we don't timer interrupts ignore the global |
| 499 | * interrupt lock, which is the WrongThing (tm) to do. |
| 500 | */ |
| 501 | exit_idle(); |
| 502 | irq_enter(); |
| 503 | local_apic_timer_interrupt(); |
| 504 | irq_exit(); |
| 505 | set_irq_regs(old_regs); |
| 506 | } |
| 507 | |
| 508 | int setup_profiling_timer(unsigned int multiplier) |
| 509 | { |
| 510 | return -EINVAL; |
| 511 | } |
| 512 | |
| 513 | |
| 514 | /* |
| 515 | * Local APIC start and shutdown |
| 516 | */ |
| 517 | |
| 518 | /** |
| 519 | * clear_local_APIC - shutdown the local APIC |
| 520 | * |
| 521 | * This is called, when a CPU is disabled and before rebooting, so the state of |
| 522 | * the local APIC has no dangling leftovers. Also used to cleanout any BIOS |
| 523 | * leftovers during boot. |
| 524 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | void clear_local_APIC(void) |
| 526 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 527 | int maxlvt = lapic_get_maxlvt(); |
| 528 | u32 v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | |
Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 530 | /* APIC hasn't been mapped yet */ |
| 531 | if (!apic_phys) |
| 532 | return; |
| 533 | |
| 534 | maxlvt = lapic_get_maxlvt(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | /* |
Siddha, Suresh B | 704fc59 | 2006-06-26 13:59:53 +0200 | [diff] [blame] | 536 | * Masking an LVT entry can trigger a local APIC error |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 537 | * if the vector is zero. Mask LVTERR first to prevent this. |
| 538 | */ |
| 539 | if (maxlvt >= 3) { |
| 540 | v = ERROR_APIC_VECTOR; /* any non-zero vector will do */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 541 | apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | } |
| 543 | /* |
| 544 | * Careful: we have to set masks only first to deassert |
| 545 | * any level-triggered sources. |
| 546 | */ |
| 547 | v = apic_read(APIC_LVTT); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 548 | apic_write(APIC_LVTT, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | v = apic_read(APIC_LVT0); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 550 | apic_write(APIC_LVT0, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | v = apic_read(APIC_LVT1); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 552 | apic_write(APIC_LVT1, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | if (maxlvt >= 4) { |
| 554 | v = apic_read(APIC_LVTPC); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 555 | apic_write(APIC_LVTPC, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | } |
| 557 | |
| 558 | /* |
| 559 | * Clean APIC state for other OSs: |
| 560 | */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 561 | apic_write(APIC_LVTT, APIC_LVT_MASKED); |
| 562 | apic_write(APIC_LVT0, APIC_LVT_MASKED); |
| 563 | apic_write(APIC_LVT1, APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | if (maxlvt >= 3) |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 565 | apic_write(APIC_LVTERR, APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | if (maxlvt >= 4) |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 567 | apic_write(APIC_LVTPC, APIC_LVT_MASKED); |
Andi Kleen | 5a40b7c | 2005-09-12 18:49:24 +0200 | [diff] [blame] | 568 | apic_write(APIC_ESR, 0); |
| 569 | apic_read(APIC_ESR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | } |
| 571 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 572 | /** |
| 573 | * disable_local_APIC - clear and disable the local APIC |
| 574 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 575 | void disable_local_APIC(void) |
| 576 | { |
| 577 | unsigned int value; |
| 578 | |
| 579 | clear_local_APIC(); |
| 580 | |
| 581 | /* |
| 582 | * Disable APIC (implies clearing of registers |
| 583 | * for 82489DX!). |
| 584 | */ |
| 585 | value = apic_read(APIC_SPIV); |
| 586 | value &= ~APIC_SPIV_APIC_ENABLED; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 587 | apic_write(APIC_SPIV, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | } |
| 589 | |
Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 590 | void lapic_shutdown(void) |
| 591 | { |
| 592 | unsigned long flags; |
| 593 | |
| 594 | if (!cpu_has_apic) |
| 595 | return; |
| 596 | |
| 597 | local_irq_save(flags); |
| 598 | |
| 599 | disable_local_APIC(); |
| 600 | |
| 601 | local_irq_restore(flags); |
| 602 | } |
| 603 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | /* |
| 605 | * This is to verify that we're looking at a real local APIC. |
| 606 | * Check these against your board if the CPUs aren't getting |
| 607 | * started for no apparent reason. |
| 608 | */ |
| 609 | int __init verify_local_APIC(void) |
| 610 | { |
| 611 | unsigned int reg0, reg1; |
| 612 | |
| 613 | /* |
| 614 | * The version register is read-only in a real APIC. |
| 615 | */ |
| 616 | reg0 = apic_read(APIC_LVR); |
| 617 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0); |
| 618 | apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK); |
| 619 | reg1 = apic_read(APIC_LVR); |
| 620 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1); |
| 621 | |
| 622 | /* |
| 623 | * The two version reads above should print the same |
| 624 | * numbers. If the second one is different, then we |
| 625 | * poke at a non-APIC. |
| 626 | */ |
| 627 | if (reg1 != reg0) |
| 628 | return 0; |
| 629 | |
| 630 | /* |
| 631 | * Check if the version looks reasonably. |
| 632 | */ |
| 633 | reg1 = GET_APIC_VERSION(reg0); |
| 634 | if (reg1 == 0x00 || reg1 == 0xff) |
| 635 | return 0; |
Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 636 | reg1 = lapic_get_maxlvt(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | if (reg1 < 0x02 || reg1 == 0xff) |
| 638 | return 0; |
| 639 | |
| 640 | /* |
| 641 | * The ID register is read/write in a real APIC. |
| 642 | */ |
| 643 | reg0 = apic_read(APIC_ID); |
| 644 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0); |
| 645 | apic_write(APIC_ID, reg0 ^ APIC_ID_MASK); |
| 646 | reg1 = apic_read(APIC_ID); |
| 647 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1); |
| 648 | apic_write(APIC_ID, reg0); |
| 649 | if (reg1 != (reg0 ^ APIC_ID_MASK)) |
| 650 | return 0; |
| 651 | |
| 652 | /* |
| 653 | * The next two are just to see if we have sane values. |
| 654 | * They're only really relevant if we're in Virtual Wire |
| 655 | * compatibility mode, but most boxes are anymore. |
| 656 | */ |
| 657 | reg0 = apic_read(APIC_LVT0); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 658 | apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | reg1 = apic_read(APIC_LVT1); |
| 660 | apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1); |
| 661 | |
| 662 | return 1; |
| 663 | } |
| 664 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 665 | /** |
| 666 | * sync_Arb_IDs - synchronize APIC bus arbitration IDs |
| 667 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | void __init sync_Arb_IDs(void) |
| 669 | { |
| 670 | /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 671 | if (modern_apic()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | return; |
| 673 | |
| 674 | /* |
| 675 | * Wait for idle. |
| 676 | */ |
| 677 | apic_wait_icr_idle(); |
| 678 | |
| 679 | apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n"); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 680 | apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 681 | | APIC_DM_INIT); |
| 682 | } |
| 683 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | /* |
| 685 | * An initial setup of the virtual wire mode. |
| 686 | */ |
| 687 | void __init init_bsp_APIC(void) |
| 688 | { |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 689 | unsigned int value; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 | |
| 691 | /* |
| 692 | * Don't do the setup now if we have a SMP BIOS as the |
| 693 | * through-I/O-APIC virtual wire mode might be active. |
| 694 | */ |
| 695 | if (smp_found_config || !cpu_has_apic) |
| 696 | return; |
| 697 | |
| 698 | value = apic_read(APIC_LVR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 699 | |
| 700 | /* |
| 701 | * Do not trust the local APIC being empty at bootup. |
| 702 | */ |
| 703 | clear_local_APIC(); |
| 704 | |
| 705 | /* |
| 706 | * Enable APIC. |
| 707 | */ |
| 708 | value = apic_read(APIC_SPIV); |
| 709 | value &= ~APIC_VECTOR_MASK; |
| 710 | value |= APIC_SPIV_APIC_ENABLED; |
| 711 | value |= APIC_SPIV_FOCUS_DISABLED; |
| 712 | value |= SPURIOUS_APIC_VECTOR; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 713 | apic_write(APIC_SPIV, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | |
| 715 | /* |
| 716 | * Set up the virtual wire mode. |
| 717 | */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 718 | apic_write(APIC_LVT0, APIC_DM_EXTINT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 | value = APIC_DM_NMI; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 720 | apic_write(APIC_LVT1, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | } |
| 722 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 723 | /** |
| 724 | * setup_local_APIC - setup the local APIC |
| 725 | */ |
| 726 | void __cpuinit setup_local_APIC(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 727 | { |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 728 | unsigned int value; |
Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 729 | int i, j; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 730 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 731 | value = apic_read(APIC_LVR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 732 | |
Andi Kleen | fe7414a | 2006-09-26 10:52:30 +0200 | [diff] [blame] | 733 | BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 734 | |
| 735 | /* |
| 736 | * Double-check whether this APIC is really registered. |
| 737 | * This is meaningless in clustered apic mode, so we skip it. |
| 738 | */ |
| 739 | if (!apic_id_registered()) |
| 740 | BUG(); |
| 741 | |
| 742 | /* |
| 743 | * Intel recommends to set DFR, LDR and TPR before enabling |
| 744 | * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel |
| 745 | * document number 292116). So here it goes... |
| 746 | */ |
| 747 | init_apic_ldr(); |
| 748 | |
| 749 | /* |
| 750 | * Set Task Priority to 'accept all'. We never change this |
| 751 | * later on. |
| 752 | */ |
| 753 | value = apic_read(APIC_TASKPRI); |
| 754 | value &= ~APIC_TPRI_MASK; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 755 | apic_write(APIC_TASKPRI, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 756 | |
| 757 | /* |
Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 758 | * After a crash, we no longer service the interrupts and a pending |
| 759 | * interrupt from previous kernel might still have ISR bit set. |
| 760 | * |
| 761 | * Most probably by now CPU has serviced that pending interrupt and |
| 762 | * it might not have done the ack_APIC_irq() because it thought, |
| 763 | * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it |
| 764 | * does not clear the ISR bit and cpu thinks it has already serivced |
| 765 | * the interrupt. Hence a vector might get locked. It was noticed |
| 766 | * for timer irq (vector 0x31). Issue an extra EOI to clear ISR. |
| 767 | */ |
| 768 | for (i = APIC_ISR_NR - 1; i >= 0; i--) { |
| 769 | value = apic_read(APIC_ISR + i*0x10); |
| 770 | for (j = 31; j >= 0; j--) { |
| 771 | if (value & (1<<j)) |
| 772 | ack_APIC_irq(); |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | * Now that we are all set up, enable the APIC |
| 778 | */ |
| 779 | value = apic_read(APIC_SPIV); |
| 780 | value &= ~APIC_VECTOR_MASK; |
| 781 | /* |
| 782 | * Enable APIC |
| 783 | */ |
| 784 | value |= APIC_SPIV_APIC_ENABLED; |
| 785 | |
Andi Kleen | 3f14c74 | 2006-09-26 10:52:29 +0200 | [diff] [blame] | 786 | /* We always use processor focus */ |
| 787 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 788 | /* |
| 789 | * Set spurious IRQ vector |
| 790 | */ |
| 791 | value |= SPURIOUS_APIC_VECTOR; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 792 | apic_write(APIC_SPIV, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 793 | |
| 794 | /* |
| 795 | * Set up LVT0, LVT1: |
| 796 | * |
| 797 | * set up through-local-APIC on the BP's LINT0. This is not |
| 798 | * strictly necessary in pure symmetric-IO mode, but sometimes |
| 799 | * we delegate interrupts to the 8259A. |
| 800 | */ |
| 801 | /* |
| 802 | * TODO: set up through-local-APIC from through-I/O-APIC? --macro |
| 803 | */ |
| 804 | value = apic_read(APIC_LVT0) & APIC_LVT_MASKED; |
Andi Kleen | a8fcf1a | 2006-09-26 10:52:30 +0200 | [diff] [blame] | 805 | if (!smp_processor_id() && !value) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 806 | value = APIC_DM_EXTINT; |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 807 | apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", |
| 808 | smp_processor_id()); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 809 | } else { |
| 810 | value = APIC_DM_EXTINT | APIC_LVT_MASKED; |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 811 | apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", |
| 812 | smp_processor_id()); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 | } |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 814 | apic_write(APIC_LVT0, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 815 | |
| 816 | /* |
| 817 | * only the BP should see the LINT1 NMI signal, obviously. |
| 818 | */ |
| 819 | if (!smp_processor_id()) |
| 820 | value = APIC_DM_NMI; |
| 821 | else |
| 822 | value = APIC_DM_NMI | APIC_LVT_MASKED; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 823 | apic_write(APIC_LVT1, value); |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 824 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 826 | void __cpuinit lapic_setup_esr(void) |
| 827 | { |
| 828 | unsigned maxlvt = lapic_get_maxlvt(); |
| 829 | |
| 830 | apic_write(APIC_LVTERR, ERROR_APIC_VECTOR); |
Yinghai Lu | 1c69524 | 2008-01-30 13:30:39 +0100 | [diff] [blame] | 831 | /* |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 832 | * spec says clear errors after enabling vector. |
Yinghai Lu | 1c69524 | 2008-01-30 13:30:39 +0100 | [diff] [blame] | 833 | */ |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 834 | if (maxlvt > 3) |
| 835 | apic_write(APIC_ESR, 0); |
| 836 | } |
Yinghai Lu | 1c69524 | 2008-01-30 13:30:39 +0100 | [diff] [blame] | 837 | |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 838 | void __cpuinit end_local_APIC_setup(void) |
| 839 | { |
| 840 | lapic_setup_esr(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 841 | nmi_watchdog_default(); |
Don Zickus | f2802e7 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 842 | setup_apic_nmi_watchdog(NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | apic_pm_activate(); |
| 844 | } |
| 845 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 846 | /* |
| 847 | * Detect and enable local APICs on non-SMP boards. |
| 848 | * Original code written by Keir Fraser. |
| 849 | * On AMD64 we trust the BIOS - if it says no APIC it is likely |
| 850 | * not correctly set up (usually the APIC timer won't work etc.) |
| 851 | */ |
| 852 | static int __init detect_init_APIC(void) |
| 853 | { |
| 854 | if (!cpu_has_apic) { |
| 855 | printk(KERN_INFO "No local APIC present\n"); |
| 856 | return -1; |
| 857 | } |
| 858 | |
| 859 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; |
| 860 | boot_cpu_id = 0; |
| 861 | return 0; |
| 862 | } |
| 863 | |
| 864 | /** |
| 865 | * init_apic_mappings - initialize APIC mappings |
| 866 | */ |
| 867 | void __init init_apic_mappings(void) |
| 868 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 869 | /* |
| 870 | * If no local APIC can be found then set up a fake all |
| 871 | * zeroes page to simulate the local APIC and another |
| 872 | * one for the IO-APIC. |
| 873 | */ |
| 874 | if (!smp_found_config && detect_init_APIC()) { |
| 875 | apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE); |
| 876 | apic_phys = __pa(apic_phys); |
| 877 | } else |
| 878 | apic_phys = mp_lapic_addr; |
| 879 | |
| 880 | set_fixmap_nocache(FIX_APIC_BASE, apic_phys); |
| 881 | apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n", |
| 882 | APIC_BASE, apic_phys); |
| 883 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 884 | /* |
| 885 | * Fetch the APIC ID of the BSP in case we have a |
| 886 | * default configuration (or the MP table is broken). |
| 887 | */ |
| 888 | boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID)); |
| 889 | } |
| 890 | |
| 891 | /* |
| 892 | * This initializes the IO-APIC and APIC hardware if this is |
| 893 | * a UP kernel. |
| 894 | */ |
| 895 | int __init APIC_init_uniprocessor(void) |
| 896 | { |
| 897 | if (disable_apic) { |
| 898 | printk(KERN_INFO "Apic disabled\n"); |
| 899 | return -1; |
| 900 | } |
| 901 | if (!cpu_has_apic) { |
| 902 | disable_apic = 1; |
| 903 | printk(KERN_INFO "Apic disabled by BIOS\n"); |
| 904 | return -1; |
| 905 | } |
| 906 | |
| 907 | verify_local_APIC(); |
| 908 | |
| 909 | phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id); |
| 910 | apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id)); |
| 911 | |
| 912 | setup_local_APIC(); |
| 913 | |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 914 | /* |
| 915 | * Now enable IO-APICs, actually call clear_IO_APIC |
| 916 | * We need clear_IO_APIC before enabling vector on BP |
| 917 | */ |
| 918 | if (!skip_ioapic_setup && nr_ioapics) |
| 919 | enable_IO_APIC(); |
| 920 | |
| 921 | end_local_APIC_setup(); |
| 922 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 923 | if (smp_found_config && !skip_ioapic_setup && nr_ioapics) |
| 924 | setup_IO_APIC(); |
| 925 | else |
| 926 | nr_ioapics = 0; |
| 927 | setup_boot_APIC_clock(); |
| 928 | check_nmi_watchdog(); |
| 929 | return 0; |
| 930 | } |
| 931 | |
| 932 | /* |
| 933 | * Local APIC interrupts |
| 934 | */ |
| 935 | |
| 936 | /* |
| 937 | * This interrupt should _never_ happen with our APIC/SMP architecture |
| 938 | */ |
| 939 | asmlinkage void smp_spurious_interrupt(void) |
| 940 | { |
| 941 | unsigned int v; |
| 942 | exit_idle(); |
| 943 | irq_enter(); |
| 944 | /* |
| 945 | * Check if this really is a spurious interrupt and ACK it |
| 946 | * if it is a vectored one. Just in case... |
| 947 | * Spurious interrupts should not be ACKed. |
| 948 | */ |
| 949 | v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1)); |
| 950 | if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f))) |
| 951 | ack_APIC_irq(); |
| 952 | |
| 953 | add_pda(irq_spurious_count, 1); |
| 954 | irq_exit(); |
| 955 | } |
| 956 | |
| 957 | /* |
| 958 | * This interrupt should never happen with our APIC/SMP architecture |
| 959 | */ |
| 960 | asmlinkage void smp_error_interrupt(void) |
| 961 | { |
| 962 | unsigned int v, v1; |
| 963 | |
| 964 | exit_idle(); |
| 965 | irq_enter(); |
| 966 | /* First tickle the hardware, only then report what went on. -- REW */ |
| 967 | v = apic_read(APIC_ESR); |
| 968 | apic_write(APIC_ESR, 0); |
| 969 | v1 = apic_read(APIC_ESR); |
| 970 | ack_APIC_irq(); |
| 971 | atomic_inc(&irq_err_count); |
| 972 | |
| 973 | /* Here is what the APIC error bits mean: |
| 974 | 0: Send CS error |
| 975 | 1: Receive CS error |
| 976 | 2: Send accept error |
| 977 | 3: Receive accept error |
| 978 | 4: Reserved |
| 979 | 5: Send illegal vector |
| 980 | 6: Received illegal vector |
| 981 | 7: Illegal register address |
| 982 | */ |
| 983 | printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n", |
| 984 | smp_processor_id(), v , v1); |
| 985 | irq_exit(); |
| 986 | } |
| 987 | |
| 988 | void disconnect_bsp_APIC(int virt_wire_setup) |
| 989 | { |
| 990 | /* Go back to Virtual Wire compatibility mode */ |
| 991 | unsigned long value; |
| 992 | |
| 993 | /* For the spurious interrupt use vector F, and enable it */ |
| 994 | value = apic_read(APIC_SPIV); |
| 995 | value &= ~APIC_VECTOR_MASK; |
| 996 | value |= APIC_SPIV_APIC_ENABLED; |
| 997 | value |= 0xf; |
| 998 | apic_write(APIC_SPIV, value); |
| 999 | |
| 1000 | if (!virt_wire_setup) { |
| 1001 | /* |
| 1002 | * For LVT0 make it edge triggered, active high, |
| 1003 | * external and enabled |
| 1004 | */ |
| 1005 | value = apic_read(APIC_LVT0); |
| 1006 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | |
| 1007 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | |
| 1008 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); |
| 1009 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; |
| 1010 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT); |
| 1011 | apic_write(APIC_LVT0, value); |
| 1012 | } else { |
| 1013 | /* Disable LVT0 */ |
| 1014 | apic_write(APIC_LVT0, APIC_LVT_MASKED); |
| 1015 | } |
| 1016 | |
| 1017 | /* For LVT1 make it edge triggered, active high, nmi and enabled */ |
| 1018 | value = apic_read(APIC_LVT1); |
| 1019 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | |
| 1020 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | |
| 1021 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); |
| 1022 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; |
| 1023 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI); |
| 1024 | apic_write(APIC_LVT1, value); |
| 1025 | } |
| 1026 | |
| 1027 | /* |
| 1028 | * Power management |
| 1029 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1030 | #ifdef CONFIG_PM |
| 1031 | |
| 1032 | static struct { |
| 1033 | /* 'active' is true if the local APIC was enabled by us and |
| 1034 | not the BIOS; this signifies that we are also responsible |
| 1035 | for disabling it before entering apm/acpi suspend */ |
| 1036 | int active; |
| 1037 | /* r/w apic fields */ |
| 1038 | unsigned int apic_id; |
| 1039 | unsigned int apic_taskpri; |
| 1040 | unsigned int apic_ldr; |
| 1041 | unsigned int apic_dfr; |
| 1042 | unsigned int apic_spiv; |
| 1043 | unsigned int apic_lvtt; |
| 1044 | unsigned int apic_lvtpc; |
| 1045 | unsigned int apic_lvt0; |
| 1046 | unsigned int apic_lvt1; |
| 1047 | unsigned int apic_lvterr; |
| 1048 | unsigned int apic_tmict; |
| 1049 | unsigned int apic_tdcr; |
| 1050 | unsigned int apic_thmr; |
| 1051 | } apic_pm_state; |
| 1052 | |
Pavel Machek | 0b9c33a | 2005-04-16 15:25:31 -0700 | [diff] [blame] | 1053 | static int lapic_suspend(struct sys_device *dev, pm_message_t state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1054 | { |
| 1055 | unsigned long flags; |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1056 | int maxlvt; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1057 | |
| 1058 | if (!apic_pm_state.active) |
| 1059 | return 0; |
| 1060 | |
Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 1061 | maxlvt = lapic_get_maxlvt(); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1062 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1063 | apic_pm_state.apic_id = apic_read(APIC_ID); |
| 1064 | apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI); |
| 1065 | apic_pm_state.apic_ldr = apic_read(APIC_LDR); |
| 1066 | apic_pm_state.apic_dfr = apic_read(APIC_DFR); |
| 1067 | apic_pm_state.apic_spiv = apic_read(APIC_SPIV); |
| 1068 | apic_pm_state.apic_lvtt = apic_read(APIC_LVTT); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1069 | if (maxlvt >= 4) |
| 1070 | apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1071 | apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0); |
| 1072 | apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1); |
| 1073 | apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR); |
| 1074 | apic_pm_state.apic_tmict = apic_read(APIC_TMICT); |
| 1075 | apic_pm_state.apic_tdcr = apic_read(APIC_TDCR); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1076 | #ifdef CONFIG_X86_MCE_INTEL |
| 1077 | if (maxlvt >= 5) |
| 1078 | apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR); |
| 1079 | #endif |
Fernando Luis Vázquez Cao | 2b94ab2 | 2006-09-26 10:52:33 +0200 | [diff] [blame] | 1080 | local_irq_save(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1081 | disable_local_APIC(); |
| 1082 | local_irq_restore(flags); |
| 1083 | return 0; |
| 1084 | } |
| 1085 | |
| 1086 | static int lapic_resume(struct sys_device *dev) |
| 1087 | { |
| 1088 | unsigned int l, h; |
| 1089 | unsigned long flags; |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1090 | int maxlvt; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1091 | |
| 1092 | if (!apic_pm_state.active) |
| 1093 | return 0; |
| 1094 | |
Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 1095 | maxlvt = lapic_get_maxlvt(); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1096 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1097 | local_irq_save(flags); |
| 1098 | rdmsr(MSR_IA32_APICBASE, l, h); |
| 1099 | l &= ~MSR_IA32_APICBASE_BASE; |
Shaohua Li | 5b74357 | 2006-01-16 01:56:45 +0100 | [diff] [blame] | 1100 | l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1101 | wrmsr(MSR_IA32_APICBASE, l, h); |
| 1102 | apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED); |
| 1103 | apic_write(APIC_ID, apic_pm_state.apic_id); |
| 1104 | apic_write(APIC_DFR, apic_pm_state.apic_dfr); |
| 1105 | apic_write(APIC_LDR, apic_pm_state.apic_ldr); |
| 1106 | apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri); |
| 1107 | apic_write(APIC_SPIV, apic_pm_state.apic_spiv); |
| 1108 | apic_write(APIC_LVT0, apic_pm_state.apic_lvt0); |
| 1109 | apic_write(APIC_LVT1, apic_pm_state.apic_lvt1); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 1110 | #ifdef CONFIG_X86_MCE_INTEL |
| 1111 | if (maxlvt >= 5) |
| 1112 | apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr); |
| 1113 | #endif |
| 1114 | if (maxlvt >= 4) |
| 1115 | apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1116 | apic_write(APIC_LVTT, apic_pm_state.apic_lvtt); |
| 1117 | apic_write(APIC_TDCR, apic_pm_state.apic_tdcr); |
| 1118 | apic_write(APIC_TMICT, apic_pm_state.apic_tmict); |
| 1119 | apic_write(APIC_ESR, 0); |
| 1120 | apic_read(APIC_ESR); |
| 1121 | apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr); |
| 1122 | apic_write(APIC_ESR, 0); |
| 1123 | apic_read(APIC_ESR); |
| 1124 | local_irq_restore(flags); |
| 1125 | return 0; |
| 1126 | } |
| 1127 | |
| 1128 | static struct sysdev_class lapic_sysclass = { |
Kay Sievers | af5ca3f4 | 2007-12-20 02:09:39 +0100 | [diff] [blame] | 1129 | .name = "lapic", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 | .resume = lapic_resume, |
| 1131 | .suspend = lapic_suspend, |
| 1132 | }; |
| 1133 | |
| 1134 | static struct sys_device device_lapic = { |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 1135 | .id = 0, |
| 1136 | .cls = &lapic_sysclass, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1137 | }; |
| 1138 | |
Ashok Raj | e6982c6 | 2005-06-25 14:54:58 -0700 | [diff] [blame] | 1139 | static void __cpuinit apic_pm_activate(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1140 | { |
| 1141 | apic_pm_state.active = 1; |
| 1142 | } |
| 1143 | |
| 1144 | static int __init init_lapic_sysfs(void) |
| 1145 | { |
| 1146 | int error; |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 1147 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1148 | if (!cpu_has_apic) |
| 1149 | return 0; |
| 1150 | /* XXX: remove suspend/resume procs if !apic_pm_state.active? */ |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 1151 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1152 | error = sysdev_class_register(&lapic_sysclass); |
| 1153 | if (!error) |
| 1154 | error = sysdev_register(&device_lapic); |
| 1155 | return error; |
| 1156 | } |
| 1157 | device_initcall(init_lapic_sysfs); |
| 1158 | |
| 1159 | #else /* CONFIG_PM */ |
| 1160 | |
| 1161 | static void apic_pm_activate(void) { } |
| 1162 | |
| 1163 | #endif /* CONFIG_PM */ |
| 1164 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1165 | /* |
Vojtech Pavlik | f8bf3c6 | 2006-06-26 13:58:23 +0200 | [diff] [blame] | 1166 | * apic_is_clustered_box() -- Check if we can expect good TSC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1167 | * |
| 1168 | * Thus far, the major user of this is IBM's Summit2 series: |
| 1169 | * |
Linus Torvalds | 637029c | 2006-02-27 20:41:56 -0800 | [diff] [blame] | 1170 | * Clustered boxes may have unsynced TSC problems if they are |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1171 | * multi-chassis. Use available data to take a good guess. |
| 1172 | * If in doubt, go HPET. |
| 1173 | */ |
Vojtech Pavlik | f8bf3c6 | 2006-06-26 13:58:23 +0200 | [diff] [blame] | 1174 | __cpuinit int apic_is_clustered_box(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1175 | { |
| 1176 | int i, clusters, zeros; |
| 1177 | unsigned id; |
Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 1178 | u16 *bios_cpu_apicid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1179 | DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS); |
| 1180 | |
Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 1181 | /* |
| 1182 | * there is not this kind of box with AMD CPU yet. |
| 1183 | * Some AMD box with quadcore cpu and 8 sockets apicid |
| 1184 | * will be [4, 0x23] or [8, 0x27] could be thought to |
Yinghai Lu | f8fffa4 | 2008-02-24 21:36:28 -0800 | [diff] [blame^] | 1185 | * vsmp box still need checking... |
Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 1186 | */ |
Yinghai Lu | f8fffa4 | 2008-02-24 21:36:28 -0800 | [diff] [blame^] | 1187 | if (!is_vsmp_box() && (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)) |
Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 1188 | return 0; |
| 1189 | |
| 1190 | bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr; |
Suresh Siddha | 376ec33f | 2005-05-16 21:53:32 -0700 | [diff] [blame] | 1191 | bitmap_zero(clustermap, NUM_APIC_CLUSTERS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1192 | |
| 1193 | for (i = 0; i < NR_CPUS; i++) { |
travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 1194 | /* are we being called early in kernel startup? */ |
Mike Travis | 693e3c5 | 2008-01-30 13:33:14 +0100 | [diff] [blame] | 1195 | if (bios_cpu_apicid) { |
| 1196 | id = bios_cpu_apicid[i]; |
travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 1197 | } |
| 1198 | else if (i < nr_cpu_ids) { |
| 1199 | if (cpu_present(i)) |
| 1200 | id = per_cpu(x86_bios_cpu_apicid, i); |
| 1201 | else |
| 1202 | continue; |
| 1203 | } |
| 1204 | else |
| 1205 | break; |
| 1206 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1207 | if (id != BAD_APICID) |
| 1208 | __set_bit(APIC_CLUSTERID(id), clustermap); |
| 1209 | } |
| 1210 | |
| 1211 | /* Problem: Partially populated chassis may not have CPUs in some of |
| 1212 | * the APIC clusters they have been allocated. Only present CPUs have |
travis@sgi.com | 602a54a | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 1213 | * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap. |
| 1214 | * Since clusters are allocated sequentially, count zeros only if |
| 1215 | * they are bounded by ones. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | */ |
| 1217 | clusters = 0; |
| 1218 | zeros = 0; |
| 1219 | for (i = 0; i < NUM_APIC_CLUSTERS; i++) { |
| 1220 | if (test_bit(i, clustermap)) { |
| 1221 | clusters += 1 + zeros; |
| 1222 | zeros = 0; |
| 1223 | } else |
| 1224 | ++zeros; |
| 1225 | } |
| 1226 | |
| 1227 | /* |
Vojtech Pavlik | f8bf3c6 | 2006-06-26 13:58:23 +0200 | [diff] [blame] | 1228 | * If clusters > 2, then should be multi-chassis. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1229 | * May have to revisit this when multi-core + hyperthreaded CPUs come |
| 1230 | * out, but AFAIK this will work even for them. |
| 1231 | */ |
| 1232 | return (clusters > 2); |
| 1233 | } |
| 1234 | |
| 1235 | /* |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1236 | * APIC command line parameters |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1237 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1238 | static int __init apic_set_verbosity(char *str) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1239 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1240 | if (str == NULL) { |
| 1241 | skip_ioapic_setup = 0; |
| 1242 | ioapic_force = 1; |
| 1243 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1245 | if (strcmp("debug", str) == 0) |
| 1246 | apic_verbosity = APIC_DEBUG; |
| 1247 | else if (strcmp("verbose", str) == 0) |
| 1248 | apic_verbosity = APIC_VERBOSE; |
| 1249 | else { |
| 1250 | printk(KERN_WARNING "APIC Verbosity level %s not recognised" |
| 1251 | " use apic=verbose or apic=debug\n", str); |
| 1252 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1253 | } |
| 1254 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1255 | return 0; |
| 1256 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1257 | early_param("apic", apic_set_verbosity); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1258 | |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 1259 | static __init int setup_disableapic(char *str) |
| 1260 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1261 | disable_apic = 1; |
Jeremy Fitzhardinge | 53756d3 | 2008-01-30 13:30:55 +0100 | [diff] [blame] | 1262 | clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC); |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 1263 | return 0; |
| 1264 | } |
| 1265 | early_param("disableapic", setup_disableapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1266 | |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 1267 | /* same as disableapic, for compatibility */ |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 1268 | static __init int setup_nolapic(char *str) |
| 1269 | { |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 1270 | return setup_disableapic(str); |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 1271 | } |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 1272 | early_param("nolapic", setup_nolapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1273 | |
Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 1274 | static int __init parse_lapic_timer_c2_ok(char *arg) |
| 1275 | { |
| 1276 | local_apic_timer_c2_ok = 1; |
| 1277 | return 0; |
| 1278 | } |
| 1279 | early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok); |
| 1280 | |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 1281 | static __init int setup_noapictimer(char *str) |
| 1282 | { |
Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 1283 | if (str[0] != ' ' && str[0] != 0) |
OGAWA Hirofumi | 9b41046 | 2006-03-31 02:30:33 -0800 | [diff] [blame] | 1284 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1285 | disable_apic_timer = 1; |
OGAWA Hirofumi | 9b41046 | 2006-03-31 02:30:33 -0800 | [diff] [blame] | 1286 | return 1; |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 1287 | } |
Thomas Gleixner | 9f75e9b | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1288 | __setup("noapictimer", setup_noapictimer); |
Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 1289 | |
Andi Kleen | 0c3749c | 2006-02-03 21:51:41 +0100 | [diff] [blame] | 1290 | static __init int setup_apicpmtimer(char *s) |
| 1291 | { |
| 1292 | apic_calibrate_pmtmr = 1; |
Andi Kleen | 7fd6784 | 2006-02-16 23:42:07 +0100 | [diff] [blame] | 1293 | notsc_setup(NULL); |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 1294 | return 0; |
Andi Kleen | 0c3749c | 2006-02-03 21:51:41 +0100 | [diff] [blame] | 1295 | } |
| 1296 | __setup("apicpmtimer", setup_apicpmtimer); |
| 1297 | |
Yinghai Lu | 1e934dd | 2008-02-22 13:37:26 -0800 | [diff] [blame] | 1298 | static int __init lapic_insert_resource(void) |
| 1299 | { |
| 1300 | if (!apic_phys) |
| 1301 | return -1; |
| 1302 | |
| 1303 | /* Put local APIC into the resource map. */ |
| 1304 | lapic_resource.start = apic_phys; |
| 1305 | lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1; |
| 1306 | insert_resource(&iomem_resource, &lapic_resource); |
| 1307 | |
| 1308 | return 0; |
| 1309 | } |
| 1310 | |
| 1311 | /* |
| 1312 | * need call insert after e820_reserve_resources() |
| 1313 | * that is using request_resource |
| 1314 | */ |
| 1315 | late_initcall(lapic_insert_resource); |