Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/kernel/smp_scu.c |
| 3 | * |
| 4 | * Copyright (C) 2002 ARM Ltd. |
| 5 | * All Rights Reserved |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/io.h> |
| 13 | |
Will Deacon | 0bd82ad | 2012-02-24 12:20:16 +0100 | [diff] [blame] | 14 | #include <asm/smp_plat.h> |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 15 | #include <asm/smp_scu.h> |
Catalin Marinas | af73110 | 2009-05-18 16:26:27 +0100 | [diff] [blame] | 16 | #include <asm/cacheflush.h> |
Will Deacon | f630c1b | 2011-09-15 11:45:15 +0100 | [diff] [blame] | 17 | #include <asm/cputype.h> |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 18 | |
| 19 | #define SCU_CTRL 0x00 |
Shawn Guo | f8f3d4e | 2014-07-31 02:07:00 +0100 | [diff] [blame^] | 20 | #define SCU_ENABLE (1 << 0) |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 21 | #define SCU_CONFIG 0x04 |
| 22 | #define SCU_CPU_STATUS 0x08 |
| 23 | #define SCU_INVALIDATE 0x0c |
| 24 | #define SCU_FPGA_REVISION 0x10 |
| 25 | |
Rob Herring | 10cdc7e | 2011-06-13 15:28:53 +0100 | [diff] [blame] | 26 | #ifdef CONFIG_SMP |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 27 | /* |
| 28 | * Get the number of CPU cores from the SCU configuration |
| 29 | */ |
| 30 | unsigned int __init scu_get_core_count(void __iomem *scu_base) |
| 31 | { |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 32 | unsigned int ncores = readl_relaxed(scu_base + SCU_CONFIG); |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 33 | return (ncores & 0x03) + 1; |
| 34 | } |
| 35 | |
| 36 | /* |
| 37 | * Enable the SCU |
| 38 | */ |
Shawn Guo | 26a527e | 2011-09-25 08:25:43 +0100 | [diff] [blame] | 39 | void scu_enable(void __iomem *scu_base) |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 40 | { |
| 41 | u32 scu_ctrl; |
| 42 | |
Will Deacon | f630c1b | 2011-09-15 11:45:15 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_ARM_ERRATA_764369 |
| 44 | /* Cortex-A9 only */ |
Uwe Kleine-König | ac52e83 | 2013-01-30 17:38:21 +0100 | [diff] [blame] | 45 | if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090) { |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 46 | scu_ctrl = readl_relaxed(scu_base + 0x30); |
Will Deacon | f630c1b | 2011-09-15 11:45:15 +0100 | [diff] [blame] | 47 | if (!(scu_ctrl & 1)) |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 48 | writel_relaxed(scu_ctrl | 0x1, scu_base + 0x30); |
Will Deacon | f630c1b | 2011-09-15 11:45:15 +0100 | [diff] [blame] | 49 | } |
| 50 | #endif |
| 51 | |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 52 | scu_ctrl = readl_relaxed(scu_base + SCU_CTRL); |
Catalin Marinas | 9b229fa | 2009-11-04 12:16:38 +0000 | [diff] [blame] | 53 | /* already enabled? */ |
Shawn Guo | f8f3d4e | 2014-07-31 02:07:00 +0100 | [diff] [blame^] | 54 | if (scu_ctrl & SCU_ENABLE) |
Catalin Marinas | 9b229fa | 2009-11-04 12:16:38 +0000 | [diff] [blame] | 55 | return; |
| 56 | |
Shawn Guo | f8f3d4e | 2014-07-31 02:07:00 +0100 | [diff] [blame^] | 57 | scu_ctrl |= SCU_ENABLE; |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 58 | writel_relaxed(scu_ctrl, scu_base + SCU_CTRL); |
Catalin Marinas | af73110 | 2009-05-18 16:26:27 +0100 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * Ensure that the data accessed by CPU0 before the SCU was |
| 62 | * initialised is visible to the other CPUs. |
| 63 | */ |
| 64 | flush_cache_all(); |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 65 | } |
Rob Herring | 10cdc7e | 2011-06-13 15:28:53 +0100 | [diff] [blame] | 66 | #endif |
Russell King | 292ec42 | 2011-02-04 10:36:39 +0000 | [diff] [blame] | 67 | |
| 68 | /* |
| 69 | * Set the executing CPUs power mode as defined. This will be in |
| 70 | * preparation for it executing a WFI instruction. |
| 71 | * |
| 72 | * This function must be called with preemption disabled, and as it |
| 73 | * has the side effect of disabling coherency, caches must have been |
| 74 | * flushed. Interrupts must also have been disabled. |
| 75 | */ |
| 76 | int scu_power_mode(void __iomem *scu_base, unsigned int mode) |
| 77 | { |
| 78 | unsigned int val; |
Rob Herring | c7d5b93 | 2013-01-31 13:26:29 -0600 | [diff] [blame] | 79 | int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0); |
Russell King | 292ec42 | 2011-02-04 10:36:39 +0000 | [diff] [blame] | 80 | |
| 81 | if (mode > 3 || mode == 1 || cpu > 3) |
| 82 | return -EINVAL; |
| 83 | |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 84 | val = readb_relaxed(scu_base + SCU_CPU_STATUS + cpu) & ~0x03; |
Russell King | 292ec42 | 2011-02-04 10:36:39 +0000 | [diff] [blame] | 85 | val |= mode; |
Ben Dooks | 099a480 | 2013-02-07 11:14:21 +0000 | [diff] [blame] | 86 | writeb_relaxed(val, scu_base + SCU_CPU_STATUS + cpu); |
Russell King | 292ec42 | 2011-02-04 10:36:39 +0000 | [diff] [blame] | 87 | |
| 88 | return 0; |
| 89 | } |