blob: c947508f84e682059ea475db11cbc9dffbc1111d [file] [log] [blame]
Russell Kinga8cbcd92009-05-16 11:51:14 +01001/*
2 * linux/arch/arm/kernel/smp_scu.c
3 *
4 * Copyright (C) 2002 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/io.h>
13
Will Deacon0bd82ad2012-02-24 12:20:16 +010014#include <asm/smp_plat.h>
Russell Kinga8cbcd92009-05-16 11:51:14 +010015#include <asm/smp_scu.h>
Catalin Marinasaf731102009-05-18 16:26:27 +010016#include <asm/cacheflush.h>
Will Deaconf630c1b2011-09-15 11:45:15 +010017#include <asm/cputype.h>
Russell Kinga8cbcd92009-05-16 11:51:14 +010018
19#define SCU_CTRL 0x00
Shawn Guof8f3d4e2014-07-31 02:07:00 +010020#define SCU_ENABLE (1 << 0)
Russell Kinga8cbcd92009-05-16 11:51:14 +010021#define SCU_CONFIG 0x04
22#define SCU_CPU_STATUS 0x08
23#define SCU_INVALIDATE 0x0c
24#define SCU_FPGA_REVISION 0x10
25
Rob Herring10cdc7e2011-06-13 15:28:53 +010026#ifdef CONFIG_SMP
Russell Kinga8cbcd92009-05-16 11:51:14 +010027/*
28 * Get the number of CPU cores from the SCU configuration
29 */
30unsigned int __init scu_get_core_count(void __iomem *scu_base)
31{
Ben Dooks099a4802013-02-07 11:14:21 +000032 unsigned int ncores = readl_relaxed(scu_base + SCU_CONFIG);
Russell Kinga8cbcd92009-05-16 11:51:14 +010033 return (ncores & 0x03) + 1;
34}
35
36/*
37 * Enable the SCU
38 */
Shawn Guo26a527e2011-09-25 08:25:43 +010039void scu_enable(void __iomem *scu_base)
Russell Kinga8cbcd92009-05-16 11:51:14 +010040{
41 u32 scu_ctrl;
42
Will Deaconf630c1b2011-09-15 11:45:15 +010043#ifdef CONFIG_ARM_ERRATA_764369
44 /* Cortex-A9 only */
Uwe Kleine-Königac52e832013-01-30 17:38:21 +010045 if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090) {
Ben Dooks099a4802013-02-07 11:14:21 +000046 scu_ctrl = readl_relaxed(scu_base + 0x30);
Will Deaconf630c1b2011-09-15 11:45:15 +010047 if (!(scu_ctrl & 1))
Ben Dooks099a4802013-02-07 11:14:21 +000048 writel_relaxed(scu_ctrl | 0x1, scu_base + 0x30);
Will Deaconf630c1b2011-09-15 11:45:15 +010049 }
50#endif
51
Ben Dooks099a4802013-02-07 11:14:21 +000052 scu_ctrl = readl_relaxed(scu_base + SCU_CTRL);
Catalin Marinas9b229fa2009-11-04 12:16:38 +000053 /* already enabled? */
Shawn Guof8f3d4e2014-07-31 02:07:00 +010054 if (scu_ctrl & SCU_ENABLE)
Catalin Marinas9b229fa2009-11-04 12:16:38 +000055 return;
56
Shawn Guof8f3d4e2014-07-31 02:07:00 +010057 scu_ctrl |= SCU_ENABLE;
Ben Dooks099a4802013-02-07 11:14:21 +000058 writel_relaxed(scu_ctrl, scu_base + SCU_CTRL);
Catalin Marinasaf731102009-05-18 16:26:27 +010059
60 /*
61 * Ensure that the data accessed by CPU0 before the SCU was
62 * initialised is visible to the other CPUs.
63 */
64 flush_cache_all();
Russell Kinga8cbcd92009-05-16 11:51:14 +010065}
Rob Herring10cdc7e2011-06-13 15:28:53 +010066#endif
Russell King292ec422011-02-04 10:36:39 +000067
68/*
69 * Set the executing CPUs power mode as defined. This will be in
70 * preparation for it executing a WFI instruction.
71 *
72 * This function must be called with preemption disabled, and as it
73 * has the side effect of disabling coherency, caches must have been
74 * flushed. Interrupts must also have been disabled.
75 */
76int scu_power_mode(void __iomem *scu_base, unsigned int mode)
77{
78 unsigned int val;
Rob Herringc7d5b932013-01-31 13:26:29 -060079 int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0);
Russell King292ec422011-02-04 10:36:39 +000080
81 if (mode > 3 || mode == 1 || cpu > 3)
82 return -EINVAL;
83
Ben Dooks099a4802013-02-07 11:14:21 +000084 val = readb_relaxed(scu_base + SCU_CPU_STATUS + cpu) & ~0x03;
Russell King292ec422011-02-04 10:36:39 +000085 val |= mode;
Ben Dooks099a4802013-02-07 11:14:21 +000086 writeb_relaxed(val, scu_base + SCU_CPU_STATUS + cpu);
Russell King292ec422011-02-04 10:36:39 +000087
88 return 0;
89}