blob: 245a07e6f1a42a66cc8543f1b0fe67c484cbdb3a [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson995b6762010-08-20 13:23:26 +0100296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000300 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800301 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800302 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100303 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
304
305 if (IS_GEN6(dev))
306 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800307
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000308 /* disable master interrupt before clearing iir */
309 de_ier = I915_READ(DEIER);
310 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
311 (void)I915_READ(DEIER);
312
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800313 de_iir = I915_READ(DEIIR);
314 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000315 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800316
Zou Nan haic7c85102010-01-15 10:29:06 +0800317 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
318 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800319
Zou Nan haic7c85102010-01-15 10:29:06 +0800320 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800321
Zou Nan haic7c85102010-01-15 10:29:06 +0800322 if (dev->primary->master) {
323 master_priv = dev->primary->master->driver_priv;
324 if (master_priv->sarea_priv)
325 master_priv->sarea_priv->last_dispatch =
326 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327 }
328
Jesse Barnese552eb72010-04-21 11:39:23 -0700329 if (gt_iir & GT_PIPE_NOTIFY) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100330 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +0800331 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800332 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100333 wake_up_all(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800334 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100335 mod_timer(&dev_priv->hangcheck_timer,
336 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Zou Nan haic7c85102010-01-15 10:29:06 +0800337 }
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100338 if (gt_iir & bsd_usr_interrupt)
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100339 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800340
Zou Nan haic7c85102010-01-15 10:29:06 +0800341 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100342 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800343
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800344 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800345 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100346 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800347 }
348
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800349 if (de_iir & DE_PLANEB_FLIP_DONE) {
350 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100351 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800352 }
Li Pengc062df62010-01-23 00:12:58 +0800353
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800354 if (de_iir & DE_PIPEA_VBLANK)
355 drm_handle_vblank(dev, 0);
356
357 if (de_iir & DE_PIPEB_VBLANK)
358 drm_handle_vblank(dev, 1);
359
Zou Nan haic7c85102010-01-15 10:29:06 +0800360 /* check event from PCH */
361 if ((de_iir & DE_PCH_EVENT) &&
362 (pch_iir & SDE_HOTPLUG_MASK)) {
363 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
364 }
365
Jesse Barnesf97108d2010-01-29 11:27:07 -0800366 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700367 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800368 i915_handle_rps_change(dev);
369 }
370
Zou Nan haic7c85102010-01-15 10:29:06 +0800371 /* should clear PCH hotplug event before clear CPU irq */
372 I915_WRITE(SDEIIR, pch_iir);
373 I915_WRITE(GTIIR, gt_iir);
374 I915_WRITE(DEIIR, de_iir);
375
376done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000377 I915_WRITE(DEIER, de_ier);
378 (void)I915_READ(DEIER);
379
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800380 return ret;
381}
382
Jesse Barnes8a905232009-07-11 16:48:03 -0400383/**
384 * i915_error_work_func - do process context error handling work
385 * @work: work struct
386 *
387 * Fire an error uevent so userspace can see that a hang or error
388 * was detected.
389 */
390static void i915_error_work_func(struct work_struct *work)
391{
392 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
393 error_work);
394 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400395 char *error_event[] = { "ERROR=1", NULL };
396 char *reset_event[] = { "RESET=1", NULL };
397 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400398
Zhao Yakui44d98a62009-10-09 11:39:40 +0800399 DRM_DEBUG_DRIVER("generating error event\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400400 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400401
Ben Gamariba1234d2009-09-14 17:48:47 -0400402 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100403 DRM_DEBUG_DRIVER("resetting chip\n");
404 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
405 if (!i915_reset(dev, GRDOM_RENDER)) {
406 atomic_set(&dev_priv->mm.wedged, 0);
407 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400408 }
409 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400410}
411
Chris Wilson3bd3c932010-08-19 08:19:30 +0100412#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000413static struct drm_i915_error_object *
414i915_error_object_create(struct drm_device *dev,
415 struct drm_gem_object *src)
416{
Chris Wilsone56660d2010-08-07 11:01:26 +0100417 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000418 struct drm_i915_error_object *dst;
419 struct drm_i915_gem_object *src_priv;
420 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100421 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000422
423 if (src == NULL)
424 return NULL;
425
Daniel Vetter23010e42010-03-08 13:35:02 +0100426 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000427 if (src_priv->pages == NULL)
428 return NULL;
429
430 page_count = src->size / PAGE_SIZE;
431
432 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
433 if (dst == NULL)
434 return NULL;
435
Chris Wilsone56660d2010-08-07 11:01:26 +0100436 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000437 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700438 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100439 void __iomem *s;
440 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700441
Chris Wilsone56660d2010-08-07 11:01:26 +0100442 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000443 if (d == NULL)
444 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100445
Andrew Morton788885a2010-05-11 14:07:05 -0700446 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100447 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
448 reloc_offset,
449 KM_IRQ0);
450 memcpy_fromio(d, s, PAGE_SIZE);
451 io_mapping_unmap_atomic(s, KM_IRQ0);
Andrew Morton788885a2010-05-11 14:07:05 -0700452 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100453
Chris Wilson9df30792010-02-18 10:24:56 +0000454 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100455
456 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000457 }
458 dst->page_count = page_count;
459 dst->gtt_offset = src_priv->gtt_offset;
460
461 return dst;
462
463unwind:
464 while (page--)
465 kfree(dst->pages[page]);
466 kfree(dst);
467 return NULL;
468}
469
470static void
471i915_error_object_free(struct drm_i915_error_object *obj)
472{
473 int page;
474
475 if (obj == NULL)
476 return;
477
478 for (page = 0; page < obj->page_count; page++)
479 kfree(obj->pages[page]);
480
481 kfree(obj);
482}
483
484static void
485i915_error_state_free(struct drm_device *dev,
486 struct drm_i915_error_state *error)
487{
488 i915_error_object_free(error->batchbuffer[0]);
489 i915_error_object_free(error->batchbuffer[1]);
490 i915_error_object_free(error->ringbuffer);
491 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100492 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000493 kfree(error);
494}
495
496static u32
497i915_get_bbaddr(struct drm_device *dev, u32 *ring)
498{
499 u32 cmd;
500
501 if (IS_I830(dev) || IS_845G(dev))
502 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100503 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000504 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
505 MI_BATCH_NON_SECURE_I965);
506 else
507 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
508
509 return ring[0] == cmd ? ring[1] : 0;
510}
511
512static u32
513i915_ringbuffer_last_batch(struct drm_device *dev)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 u32 head, bbaddr;
517 u32 *ring;
518
519 /* Locate the current position in the ringbuffer and walk back
520 * to find the most recently dispatched batch buffer.
521 */
522 bbaddr = 0;
523 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700524 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000525
Eric Anholtd3301d82010-05-21 13:55:54 -0700526 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000527 bbaddr = i915_get_bbaddr(dev, ring);
528 if (bbaddr)
529 break;
530 }
531
532 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800533 ring = (u32 *)(dev_priv->render_ring.virtual_start
534 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700535 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000536 bbaddr = i915_get_bbaddr(dev, ring);
537 if (bbaddr)
538 break;
539 }
540 }
541
542 return bbaddr;
543}
544
Jesse Barnes8a905232009-07-11 16:48:03 -0400545/**
546 * i915_capture_error_state - capture an error record for later analysis
547 * @dev: drm device
548 *
549 * Should be called when an error is detected (either a hang or an error
550 * interrupt) to capture error state from the time of the error. Fills
551 * out a structure which becomes available in debugfs for user level tools
552 * to pick up.
553 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700554static void i915_capture_error_state(struct drm_device *dev)
555{
556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000557 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000559 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700560 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 u32 bbaddr;
562 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700563
564 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000565 error = dev_priv->first_error;
566 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
567 if (error)
568 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700569
570 error = kmalloc(sizeof(*error), GFP_ATOMIC);
571 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000572 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
573 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700574 }
575
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100576 error->seqno =
577 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700578 error->eir = I915_READ(EIR);
579 error->pgtbl_er = I915_READ(PGTBL_ER);
580 error->pipeastat = I915_READ(PIPEASTAT);
581 error->pipebstat = I915_READ(PIPEBSTAT);
582 error->instpm = I915_READ(INSTPM);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100583 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700584 error->ipeir = I915_READ(IPEIR);
585 error->ipehr = I915_READ(IPEHR);
586 error->instdone = I915_READ(INSTDONE);
587 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000588 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700589 } else {
590 error->ipeir = I915_READ(IPEIR_I965);
591 error->ipehr = I915_READ(IPEHR_I965);
592 error->instdone = I915_READ(INSTDONE_I965);
593 error->instps = I915_READ(INSTPS);
594 error->instdone1 = I915_READ(INSTDONE1);
595 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000596 error->bbaddr = I915_READ64(BB_ADDR);
597 }
598
599 bbaddr = i915_ringbuffer_last_batch(dev);
600
601 /* Grab the current batchbuffer, most likely to have crashed. */
602 batchbuffer[0] = NULL;
603 batchbuffer[1] = NULL;
604 count = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800605 list_for_each_entry(obj_priv,
606 &dev_priv->render_ring.active_list, list) {
607
Daniel Vettera8089e82010-04-09 19:05:09 +0000608 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000609
610 if (batchbuffer[0] == NULL &&
611 bbaddr >= obj_priv->gtt_offset &&
612 bbaddr < obj_priv->gtt_offset + obj->size)
613 batchbuffer[0] = obj;
614
615 if (batchbuffer[1] == NULL &&
616 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100617 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000618 batchbuffer[1] = obj;
619
620 count++;
621 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100622 /* Scan the other lists for completeness for those bizarre errors. */
623 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
624 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
625 struct drm_gem_object *obj = &obj_priv->base;
626
627 if (batchbuffer[0] == NULL &&
628 bbaddr >= obj_priv->gtt_offset &&
629 bbaddr < obj_priv->gtt_offset + obj->size)
630 batchbuffer[0] = obj;
631
632 if (batchbuffer[1] == NULL &&
633 error->acthd >= obj_priv->gtt_offset &&
634 error->acthd < obj_priv->gtt_offset + obj->size)
635 batchbuffer[1] = obj;
636
637 if (batchbuffer[0] && batchbuffer[1])
638 break;
639 }
640 }
641 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
642 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
643 struct drm_gem_object *obj = &obj_priv->base;
644
645 if (batchbuffer[0] == NULL &&
646 bbaddr >= obj_priv->gtt_offset &&
647 bbaddr < obj_priv->gtt_offset + obj->size)
648 batchbuffer[0] = obj;
649
650 if (batchbuffer[1] == NULL &&
651 error->acthd >= obj_priv->gtt_offset &&
652 error->acthd < obj_priv->gtt_offset + obj->size)
653 batchbuffer[1] = obj;
654
655 if (batchbuffer[0] && batchbuffer[1])
656 break;
657 }
658 }
Chris Wilson9df30792010-02-18 10:24:56 +0000659
660 /* We need to copy these to an anonymous buffer as the simplest
661 * method to avoid being overwritten by userpace.
662 */
663 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100664 if (batchbuffer[1] != batchbuffer[0])
665 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
666 else
667 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000668
669 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800670 error->ringbuffer = i915_error_object_create(dev,
671 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000672
673 /* Record buffers on the active list. */
674 error->active_bo = NULL;
675 error->active_bo_count = 0;
676
677 if (count)
678 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
679 GFP_ATOMIC);
680
681 if (error->active_bo) {
682 int i = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800683 list_for_each_entry(obj_priv,
684 &dev_priv->render_ring.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000685 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000686
687 error->active_bo[i].size = obj->size;
688 error->active_bo[i].name = obj->name;
689 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
690 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
691 error->active_bo[i].read_domains = obj->read_domains;
692 error->active_bo[i].write_domain = obj->write_domain;
693 error->active_bo[i].fence_reg = obj_priv->fence_reg;
694 error->active_bo[i].pinned = 0;
695 if (obj_priv->pin_count > 0)
696 error->active_bo[i].pinned = 1;
697 if (obj_priv->user_pin_count > 0)
698 error->active_bo[i].pinned = -1;
699 error->active_bo[i].tiling = obj_priv->tiling_mode;
700 error->active_bo[i].dirty = obj_priv->dirty;
701 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
702
703 if (++i == count)
704 break;
705 }
706 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700707 }
708
Jesse Barnes8a905232009-07-11 16:48:03 -0400709 do_gettimeofday(&error->time);
710
Chris Wilson6ef3d422010-08-04 20:26:07 +0100711 error->overlay = intel_overlay_capture_error_state(dev);
712
Chris Wilson9df30792010-02-18 10:24:56 +0000713 spin_lock_irqsave(&dev_priv->error_lock, flags);
714 if (dev_priv->first_error == NULL) {
715 dev_priv->first_error = error;
716 error = NULL;
717 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700718 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000719
720 if (error)
721 i915_error_state_free(dev, error);
722}
723
724void i915_destroy_error_state(struct drm_device *dev)
725{
726 struct drm_i915_private *dev_priv = dev->dev_private;
727 struct drm_i915_error_state *error;
728
729 spin_lock(&dev_priv->error_lock);
730 error = dev_priv->first_error;
731 dev_priv->first_error = NULL;
732 spin_unlock(&dev_priv->error_lock);
733
734 if (error)
735 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700736}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100737#else
738#define i915_capture_error_state(x)
739#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700740
Chris Wilson35aed2e2010-05-27 13:18:12 +0100741static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400745
Chris Wilson35aed2e2010-05-27 13:18:12 +0100746 if (!eir)
747 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400748
749 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
750 eir);
751
752 if (IS_G4X(dev)) {
753 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
754 u32 ipeir = I915_READ(IPEIR_I965);
755
756 printk(KERN_ERR " IPEIR: 0x%08x\n",
757 I915_READ(IPEIR_I965));
758 printk(KERN_ERR " IPEHR: 0x%08x\n",
759 I915_READ(IPEHR_I965));
760 printk(KERN_ERR " INSTDONE: 0x%08x\n",
761 I915_READ(INSTDONE_I965));
762 printk(KERN_ERR " INSTPS: 0x%08x\n",
763 I915_READ(INSTPS));
764 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
765 I915_READ(INSTDONE1));
766 printk(KERN_ERR " ACTHD: 0x%08x\n",
767 I915_READ(ACTHD_I965));
768 I915_WRITE(IPEIR_I965, ipeir);
769 (void)I915_READ(IPEIR_I965);
770 }
771 if (eir & GM45_ERROR_PAGE_TABLE) {
772 u32 pgtbl_err = I915_READ(PGTBL_ER);
773 printk(KERN_ERR "page table error\n");
774 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
775 pgtbl_err);
776 I915_WRITE(PGTBL_ER, pgtbl_err);
777 (void)I915_READ(PGTBL_ER);
778 }
779 }
780
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100781 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400782 if (eir & I915_ERROR_PAGE_TABLE) {
783 u32 pgtbl_err = I915_READ(PGTBL_ER);
784 printk(KERN_ERR "page table error\n");
785 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
786 pgtbl_err);
787 I915_WRITE(PGTBL_ER, pgtbl_err);
788 (void)I915_READ(PGTBL_ER);
789 }
790 }
791
792 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100793 u32 pipea_stats = I915_READ(PIPEASTAT);
794 u32 pipeb_stats = I915_READ(PIPEBSTAT);
795
Jesse Barnes8a905232009-07-11 16:48:03 -0400796 printk(KERN_ERR "memory refresh error\n");
797 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
798 pipea_stats);
799 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
800 pipeb_stats);
801 /* pipestat has already been acked */
802 }
803 if (eir & I915_ERROR_INSTRUCTION) {
804 printk(KERN_ERR "instruction error\n");
805 printk(KERN_ERR " INSTPM: 0x%08x\n",
806 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100807 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400808 u32 ipeir = I915_READ(IPEIR);
809
810 printk(KERN_ERR " IPEIR: 0x%08x\n",
811 I915_READ(IPEIR));
812 printk(KERN_ERR " IPEHR: 0x%08x\n",
813 I915_READ(IPEHR));
814 printk(KERN_ERR " INSTDONE: 0x%08x\n",
815 I915_READ(INSTDONE));
816 printk(KERN_ERR " ACTHD: 0x%08x\n",
817 I915_READ(ACTHD));
818 I915_WRITE(IPEIR, ipeir);
819 (void)I915_READ(IPEIR);
820 } else {
821 u32 ipeir = I915_READ(IPEIR_I965);
822
823 printk(KERN_ERR " IPEIR: 0x%08x\n",
824 I915_READ(IPEIR_I965));
825 printk(KERN_ERR " IPEHR: 0x%08x\n",
826 I915_READ(IPEHR_I965));
827 printk(KERN_ERR " INSTDONE: 0x%08x\n",
828 I915_READ(INSTDONE_I965));
829 printk(KERN_ERR " INSTPS: 0x%08x\n",
830 I915_READ(INSTPS));
831 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
832 I915_READ(INSTDONE1));
833 printk(KERN_ERR " ACTHD: 0x%08x\n",
834 I915_READ(ACTHD_I965));
835 I915_WRITE(IPEIR_I965, ipeir);
836 (void)I915_READ(IPEIR_I965);
837 }
838 }
839
840 I915_WRITE(EIR, eir);
841 (void)I915_READ(EIR);
842 eir = I915_READ(EIR);
843 if (eir) {
844 /*
845 * some errors might have become stuck,
846 * mask them.
847 */
848 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
849 I915_WRITE(EMR, I915_READ(EMR) | eir);
850 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
851 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100852}
853
854/**
855 * i915_handle_error - handle an error interrupt
856 * @dev: drm device
857 *
858 * Do some basic checking of regsiter state at error interrupt time and
859 * dump it to the syslog. Also call i915_capture_error_state() to make
860 * sure we get a record and make it available in debugfs. Fire a uevent
861 * so userspace knows something bad happened (should trigger collection
862 * of a ring dump etc.).
863 */
864static void i915_handle_error(struct drm_device *dev, bool wedged)
865{
866 struct drm_i915_private *dev_priv = dev->dev_private;
867
868 i915_capture_error_state(dev);
869 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400870
Ben Gamariba1234d2009-09-14 17:48:47 -0400871 if (wedged) {
872 atomic_set(&dev_priv->mm.wedged, 1);
873
Ben Gamari11ed50e2009-09-14 17:48:45 -0400874 /*
875 * Wakeup waiting processes so they don't hang
876 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100877 wake_up_all(&dev_priv->render_ring.irq_queue);
878 if (HAS_BSD(dev))
879 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400880 }
881
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700882 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400883}
884
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100885static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
886{
887 drm_i915_private_t *dev_priv = dev->dev_private;
888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890 struct drm_i915_gem_object *obj_priv;
891 struct intel_unpin_work *work;
892 unsigned long flags;
893 bool stall_detected;
894
895 /* Ignore early vblank irqs */
896 if (intel_crtc == NULL)
897 return;
898
899 spin_lock_irqsave(&dev->event_lock, flags);
900 work = intel_crtc->unpin_work;
901
902 if (work == NULL || work->pending || !work->enable_stall_check) {
903 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
904 spin_unlock_irqrestore(&dev->event_lock, flags);
905 return;
906 }
907
908 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
909 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100910 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100911 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
912 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
913 } else {
914 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
915 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
916 crtc->y * crtc->fb->pitch +
917 crtc->x * crtc->fb->bits_per_pixel/8);
918 }
919
920 spin_unlock_irqrestore(&dev->event_lock, flags);
921
922 if (stall_detected) {
923 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
924 intel_prepare_page_flip(dev, intel_crtc->plane);
925 }
926}
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
929{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000930 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000932 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800933 u32 iir, new_iir;
934 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800935 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700936 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800937 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800938 int irq_received;
939 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800940 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000941
Eric Anholt630681d2008-10-06 15:14:12 -0700942 atomic_inc(&dev_priv->irq_received);
943
Eric Anholtbad720f2009-10-22 16:11:14 -0700944 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500945 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800946
Eric Anholted4cb412008-07-29 12:10:39 -0700947 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000948
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100949 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700950 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700951 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700952 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Keith Packard05eff842008-11-19 14:03:05 -0800954 for (;;) {
955 irq_received = iir != 0;
956
957 /* Can't rely on pipestat interrupt bit in iir as it might
958 * have been cleared after the pipestat interrupt was received.
959 * It doesn't set the bit in iir again, but it still produces
960 * interrupts (for non-MSI).
961 */
962 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
963 pipea_stats = I915_READ(PIPEASTAT);
964 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800965
Jesse Barnes8a905232009-07-11 16:48:03 -0400966 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400967 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400968
Eric Anholtcdfbc412008-11-04 15:50:30 -0800969 /*
970 * Clear the PIPE(A|B)STAT regs before the IIR
971 */
Keith Packard05eff842008-11-19 14:03:05 -0800972 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800973 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800974 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800975 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800976 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800977 }
Keith Packard7c463582008-11-04 02:03:27 -0800978
Keith Packard05eff842008-11-19 14:03:05 -0800979 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800980 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800981 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800982 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800983 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800984 }
Keith Packard05eff842008-11-19 14:03:05 -0800985 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
986
987 if (!irq_received)
988 break;
989
990 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Jesse Barnes5ca58282009-03-31 14:11:15 -0700992 /* Consume port. Then clear IIR or we'll miss events */
993 if ((I915_HAS_HOTPLUG(dev)) &&
994 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
995 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
996
Zhao Yakui44d98a62009-10-09 11:39:40 +0800997 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -0700998 hotplug_status);
999 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001000 queue_work(dev_priv->wq,
1001 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001002
1003 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1004 I915_READ(PORT_HOTPLUG_STAT);
1005 }
1006
Eric Anholtcdfbc412008-11-04 15:50:30 -08001007 I915_WRITE(IIR, iir);
1008 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001009
Dave Airlie7c1c2872008-11-28 14:22:24 +10001010 if (dev->primary->master) {
1011 master_priv = dev->primary->master->driver_priv;
1012 if (master_priv->sarea_priv)
1013 master_priv->sarea_priv->last_dispatch =
1014 READ_BREADCRUMB(dev_priv);
1015 }
Keith Packard7c463582008-11-04 02:03:27 -08001016
Eric Anholtcdfbc412008-11-04 15:50:30 -08001017 if (iir & I915_USER_INTERRUPT) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001018 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001019 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001020 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001021 wake_up_all(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -04001022 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001023 mod_timer(&dev_priv->hangcheck_timer,
1024 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Eric Anholtcdfbc412008-11-04 15:50:30 -08001025 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001026
Zou Nan haid1b851f2010-05-21 09:08:57 +08001027 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001028 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001029
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001030 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001031 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001032 if (dev_priv->flip_pending_is_done)
1033 intel_finish_page_flip_plane(dev, 0);
1034 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001035
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001036 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001037 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001038 if (dev_priv->flip_pending_is_done)
1039 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001040 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001041
Keith Packard05eff842008-11-19 14:03:05 -08001042 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001043 vblank++;
1044 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001045 if (!dev_priv->flip_pending_is_done) {
1046 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001047 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001048 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001049 }
Eric Anholt673a3942008-07-30 12:06:12 -07001050
Keith Packard05eff842008-11-19 14:03:05 -08001051 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001052 vblank++;
1053 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001054 if (!dev_priv->flip_pending_is_done) {
1055 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001056 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001057 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001058 }
Keith Packard7c463582008-11-04 02:03:27 -08001059
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001060 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1061 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001062 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001063 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001064
Eric Anholtcdfbc412008-11-04 15:50:30 -08001065 /* With MSI, interrupts are only generated when iir
1066 * transitions from zero to nonzero. If another bit got
1067 * set while we were handling the existing iir bits, then
1068 * we would never get another interrupt.
1069 *
1070 * This is fine on non-MSI as well, as if we hit this path
1071 * we avoid exiting the interrupt handler only to generate
1072 * another one.
1073 *
1074 * Note that for MSI this could cause a stray interrupt report
1075 * if an interrupt landed in the time between writing IIR and
1076 * the posting read. This should be rare enough to never
1077 * trigger the 99% of 100,000 interrupts test for disabling
1078 * stray interrupts.
1079 */
1080 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001081 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001082
Keith Packard05eff842008-11-19 14:03:05 -08001083 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084}
1085
Dave Airlieaf6061a2008-05-07 12:15:39 +10001086static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087{
1088 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001089 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
1091 i915_kernel_lost_context(dev);
1092
Zhao Yakui44d98a62009-10-09 11:39:40 +08001093 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001095 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001096 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001097 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001098 if (master_priv->sarea_priv)
1099 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001100
Keith Packard0baf8232008-11-08 11:44:14 +10001101 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001102 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001103 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001104 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001105 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001107
Alan Hourihanec29b6692006-08-12 16:29:24 +10001108 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109}
1110
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001111void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1112{
1113 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001114 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001115
1116 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001117 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001118
1119 dev_priv->trace_irq_seqno = seqno;
1120}
1121
Dave Airlie84b1fd12007-07-11 15:53:27 +10001122static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
1124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001125 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001127 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Zhao Yakui44d98a62009-10-09 11:39:40 +08001129 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 READ_BREADCRUMB(dev_priv));
1131
Eric Anholted4cb412008-07-29 12:10:39 -07001132 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001133 if (master_priv->sarea_priv)
1134 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Dave Airlie7c1c2872008-11-28 14:22:24 +10001138 if (master_priv->sarea_priv)
1139 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001141 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001142 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001144 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Eric Anholt20caafa2007-08-25 19:22:43 +10001146 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001147 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1149 }
1150
Dave Airlieaf6061a2008-05-07 12:15:39 +10001151 return ret;
1152}
1153
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154/* Needs the lock as it touches the ring.
1155 */
Eric Anholtc153f452007-09-03 12:06:45 +10001156int i915_irq_emit(struct drm_device *dev, void *data,
1157 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001160 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 int result;
1162
Eric Anholtd3301d82010-05-21 13:55:54 -07001163 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001164 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001165 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 }
Eric Anholt299eb932009-02-24 22:14:12 -08001167
1168 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1169
Eric Anholt546b0972008-09-01 16:45:29 -07001170 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001172 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
Eric Anholtc153f452007-09-03 12:06:45 +10001174 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001176 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 }
1178
1179 return 0;
1180}
1181
1182/* Doesn't need the hardware lock.
1183 */
Eric Anholtc153f452007-09-03 12:06:45 +10001184int i915_irq_wait(struct drm_device *dev, void *data,
1185 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001188 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
1190 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001191 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001192 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 }
1194
Eric Anholtc153f452007-09-03 12:06:45 +10001195 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196}
1197
Keith Packard42f52ef2008-10-18 19:39:29 -07001198/* Called from drm generic code, passed 'crtc' which
1199 * we use as a pipe index
1200 */
1201int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001202{
1203 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001204 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001205
Chris Wilson5eddb702010-09-11 13:48:45 +01001206 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001207 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001208
Keith Packarde9d21d72008-10-16 11:31:38 -07001209 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001210 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001211 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1212 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001213 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001214 i915_enable_pipestat(dev_priv, pipe,
1215 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001216 else
Keith Packard7c463582008-11-04 02:03:27 -08001217 i915_enable_pipestat(dev_priv, pipe,
1218 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001219 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001220 return 0;
1221}
1222
Keith Packard42f52ef2008-10-18 19:39:29 -07001223/* Called from drm generic code, passed 'crtc' which
1224 * we use as a pipe index
1225 */
1226void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001227{
1228 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001229 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001230
Keith Packarde9d21d72008-10-16 11:31:38 -07001231 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001232 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001233 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1234 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1235 else
1236 i915_disable_pipestat(dev_priv, pipe,
1237 PIPE_VBLANK_INTERRUPT_ENABLE |
1238 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001239 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001240}
1241
Jesse Barnes79e53942008-11-07 14:24:08 -08001242void i915_enable_interrupt (struct drm_device *dev)
1243{
1244 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001245
Eric Anholtbad720f2009-10-22 16:11:14 -07001246 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001247 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001248 dev_priv->irq_enabled = 1;
1249}
1250
1251
Dave Airlie702880f2006-06-24 17:07:34 +10001252/* Set the vblank monitor pipe
1253 */
Eric Anholtc153f452007-09-03 12:06:45 +10001254int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1255 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001256{
Dave Airlie702880f2006-06-24 17:07:34 +10001257 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001258
1259 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001260 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001261 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001262 }
1263
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001264 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001265}
1266
Eric Anholtc153f452007-09-03 12:06:45 +10001267int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1268 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001269{
Dave Airlie702880f2006-06-24 17:07:34 +10001270 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001271 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001272
1273 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001274 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001275 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001276 }
1277
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001278 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001279
Dave Airlie702880f2006-06-24 17:07:34 +10001280 return 0;
1281}
1282
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001283/**
1284 * Schedule buffer swap at given vertical blank.
1285 */
Eric Anholtc153f452007-09-03 12:06:45 +10001286int i915_vblank_swap(struct drm_device *dev, void *data,
1287 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001288{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001289 /* The delayed swap mechanism was fundamentally racy, and has been
1290 * removed. The model was that the client requested a delayed flip/swap
1291 * from the kernel, then waited for vblank before continuing to perform
1292 * rendering. The problem was that the kernel might wake the client
1293 * up before it dispatched the vblank swap (since the lock has to be
1294 * held while touching the ringbuffer), in which case the client would
1295 * clear and start the next frame before the swap occurred, and
1296 * flicker would occur in addition to likely missing the vblank.
1297 *
1298 * In the absence of this ioctl, userland falls back to a correct path
1299 * of waiting for a vblank, then dispatching the swap on its own.
1300 * Context switching to userland and back is plenty fast enough for
1301 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001302 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001303 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001304}
1305
Chris Wilson995b6762010-08-20 13:23:26 +01001306static struct drm_i915_gem_request *
Zou Nan hai852835f2010-05-21 09:08:56 +08001307i915_get_tail_request(struct drm_device *dev)
1308{
Ben Gamarif65d9422009-09-14 17:48:44 -04001309 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001310 return list_entry(dev_priv->render_ring.request_list.prev,
1311 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001312}
1313
1314/**
1315 * This is called when the chip hasn't reported back with completed
1316 * batchbuffers in a long time. The first time this is called we simply record
1317 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1318 * again, we assume the chip is wedged and try to fix it.
1319 */
1320void i915_hangcheck_elapsed(unsigned long data)
1321{
1322 struct drm_device *dev = (struct drm_device *)data;
1323 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001324 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001325
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001326 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001327 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001328 instdone = I915_READ(INSTDONE);
1329 instdone1 = 0;
1330 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001331 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001332 instdone = I915_READ(INSTDONE_I965);
1333 instdone1 = I915_READ(INSTDONE1);
1334 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001335
1336 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001337 if (list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001338 i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
1339 i915_get_tail_request(dev)->seqno)) {
Chris Wilson7839d952010-09-09 00:02:03 +01001340 bool missed_wakeup = false;
1341
Ben Gamarif65d9422009-09-14 17:48:44 -04001342 dev_priv->hangcheck_count = 0;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001343
1344 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson7839d952010-09-09 00:02:03 +01001345 if (dev_priv->render_ring.waiting_gem_seqno &&
1346 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001347 wake_up_all(&dev_priv->render_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001348 missed_wakeup = true;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001349 }
Chris Wilson7839d952010-09-09 00:02:03 +01001350
1351 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1352 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001353 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001354 missed_wakeup = true;
1355 }
1356
1357 if (missed_wakeup)
1358 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
Ben Gamarif65d9422009-09-14 17:48:44 -04001359 return;
1360 }
1361
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001362 if (dev_priv->last_acthd == acthd &&
1363 dev_priv->last_instdone == instdone &&
1364 dev_priv->last_instdone1 == instdone1) {
1365 if (dev_priv->hangcheck_count++ > 1) {
1366 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001367
1368 if (!IS_GEN2(dev)) {
1369 /* Is the chip hanging on a WAIT_FOR_EVENT?
1370 * If so we can simply poke the RB_WAIT bit
1371 * and break the hang. This should work on
1372 * all but the second generation chipsets.
1373 */
1374 u32 tmp = I915_READ(PRB0_CTL);
1375 if (tmp & RING_WAIT) {
1376 I915_WRITE(PRB0_CTL, tmp);
1377 POSTING_READ(PRB0_CTL);
1378 goto out;
1379 }
1380 }
1381
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001382 i915_handle_error(dev, true);
1383 return;
1384 }
1385 } else {
1386 dev_priv->hangcheck_count = 0;
1387
1388 dev_priv->last_acthd = acthd;
1389 dev_priv->last_instdone = instdone;
1390 dev_priv->last_instdone1 = instdone1;
1391 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001392
Chris Wilson8c80b592010-08-08 20:38:12 +01001393out:
Ben Gamarif65d9422009-09-14 17:48:44 -04001394 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001395 mod_timer(&dev_priv->hangcheck_timer,
1396 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001397}
1398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399/* drm_dma.h hooks
1400*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001401static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001402{
1403 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1404
1405 I915_WRITE(HWSTAM, 0xeffe);
1406
1407 /* XXX hotplug from PCH */
1408
1409 I915_WRITE(DEIMR, 0xffffffff);
1410 I915_WRITE(DEIER, 0x0);
1411 (void) I915_READ(DEIER);
1412
1413 /* and GT */
1414 I915_WRITE(GTIMR, 0xffffffff);
1415 I915_WRITE(GTIER, 0x0);
1416 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001417
1418 /* south display irq */
1419 I915_WRITE(SDEIMR, 0xffffffff);
1420 I915_WRITE(SDEIER, 0x0);
1421 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001422}
1423
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001424static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001425{
1426 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1427 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001428 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1429 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001430 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001431 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1432 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001433
1434 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001435 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001436
1437 /* should always can generate irq */
1438 I915_WRITE(DEIIR, I915_READ(DEIIR));
1439 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1440 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1441 (void) I915_READ(DEIER);
1442
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001443 if (IS_GEN6(dev))
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001444 render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001445
Zou Nan hai852835f2010-05-21 09:08:56 +08001446 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001447 dev_priv->gt_irq_enable_reg = render_mask;
1448
1449 I915_WRITE(GTIIR, I915_READ(GTIIR));
1450 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001451 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001452 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001453 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
1454 }
1455
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001456 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1457 (void) I915_READ(GTIER);
1458
Zhenyu Wangc6501562009-11-03 18:57:21 +00001459 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1460 dev_priv->pch_irq_enable_reg = hotplug_mask;
1461
1462 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1463 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1464 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1465 (void) I915_READ(SDEIER);
1466
Jesse Barnesf97108d2010-01-29 11:27:07 -08001467 if (IS_IRONLAKE_M(dev)) {
1468 /* Clear & enable PCU event interrupts */
1469 I915_WRITE(DEIIR, DE_PCU_EVENT);
1470 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1471 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1472 }
1473
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001474 return 0;
1475}
1476
Dave Airlie84b1fd12007-07-11 15:53:27 +10001477void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478{
1479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1480
Jesse Barnes79e53942008-11-07 14:24:08 -08001481 atomic_set(&dev_priv->irq_received, 0);
1482
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001483 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001484 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001485
Eric Anholtbad720f2009-10-22 16:11:14 -07001486 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001487 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001488 return;
1489 }
1490
Jesse Barnes5ca58282009-03-31 14:11:15 -07001491 if (I915_HAS_HOTPLUG(dev)) {
1492 I915_WRITE(PORT_HOTPLUG_EN, 0);
1493 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1494 }
1495
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001496 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001497 I915_WRITE(PIPEASTAT, 0);
1498 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001499 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001500 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001501 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}
1503
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001504/*
1505 * Must be called after intel_modeset_init or hotplug interrupts won't be
1506 * enabled correctly.
1507 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001508int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509{
1510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001511 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001512 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001513
Zou Nan hai852835f2010-05-21 09:08:56 +08001514 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001515
Zou Nan haid1b851f2010-05-21 09:08:57 +08001516 if (HAS_BSD(dev))
1517 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1518
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001519 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001520
Eric Anholtbad720f2009-10-22 16:11:14 -07001521 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001522 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001523
Keith Packard7c463582008-11-04 02:03:27 -08001524 /* Unmask the interrupts that we always want on. */
1525 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001526
Keith Packard7c463582008-11-04 02:03:27 -08001527 dev_priv->pipestat[0] = 0;
1528 dev_priv->pipestat[1] = 0;
1529
Jesse Barnes5ca58282009-03-31 14:11:15 -07001530 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001531 /* Enable in IER... */
1532 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1533 /* and unmask in IMR */
1534 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1535 }
1536
1537 /*
1538 * Enable some error detection, note the instruction error mask
1539 * bit is reserved, so we leave it masked.
1540 */
1541 if (IS_G4X(dev)) {
1542 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1543 GM45_ERROR_MEM_PRIV |
1544 GM45_ERROR_CP_PRIV |
1545 I915_ERROR_MEMORY_REFRESH);
1546 } else {
1547 error_mask = ~(I915_ERROR_PAGE_TABLE |
1548 I915_ERROR_MEMORY_REFRESH);
1549 }
1550 I915_WRITE(EMR, error_mask);
1551
1552 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1553 I915_WRITE(IER, enable_mask);
1554 (void) I915_READ(IER);
1555
1556 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001557 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1558
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001559 /* Note HDMI and DP share bits */
1560 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1561 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1562 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1563 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1564 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1565 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1566 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1567 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1568 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1569 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001570 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001571 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001572
1573 /* Programming the CRT detection parameters tends
1574 to generate a spurious hotplug event about three
1575 seconds later. So just do it once.
1576 */
1577 if (IS_G4X(dev))
1578 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1579 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1580 }
1581
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001582 /* Ignore TV since it's buggy */
1583
Jesse Barnes5ca58282009-03-31 14:11:15 -07001584 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001585 }
1586
Chris Wilson3b617962010-08-24 09:02:58 +01001587 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001588
1589 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590}
1591
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001592static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001593{
1594 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1595 I915_WRITE(HWSTAM, 0xffffffff);
1596
1597 I915_WRITE(DEIMR, 0xffffffff);
1598 I915_WRITE(DEIER, 0x0);
1599 I915_WRITE(DEIIR, I915_READ(DEIIR));
1600
1601 I915_WRITE(GTIMR, 0xffffffff);
1602 I915_WRITE(GTIER, 0x0);
1603 I915_WRITE(GTIIR, I915_READ(GTIIR));
1604}
1605
Dave Airlie84b1fd12007-07-11 15:53:27 +10001606void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607{
1608 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001609
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 if (!dev_priv)
1611 return;
1612
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001613 dev_priv->vblank_pipe = 0;
1614
Eric Anholtbad720f2009-10-22 16:11:14 -07001615 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001616 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001617 return;
1618 }
1619
Jesse Barnes5ca58282009-03-31 14:11:15 -07001620 if (I915_HAS_HOTPLUG(dev)) {
1621 I915_WRITE(PORT_HOTPLUG_EN, 0);
1622 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1623 }
1624
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001625 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001626 I915_WRITE(PIPEASTAT, 0);
1627 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001628 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001629 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001630
Keith Packard7c463582008-11-04 02:03:27 -08001631 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1632 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1633 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634}