blob: 90beb26ed34e9ac28c81076edcaccf40d1a16898 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Shawn Guo1dd538f2013-02-04 05:46:29 +00002/*
3 * Copyright (C) 2013 Freescale Semiconductor, Inc.
Shawn Guo1dd538f2013-02-04 05:46:29 +00004 */
5
6#include <linux/clk.h>
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +01007#include <linux/cpu.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +00008#include <linux/cpufreq.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +00009#include <linux/err.h>
10#include <linux/module.h>
Anson Huang2733fb02018-10-08 14:07:34 +080011#include <linux/nvmem-consumer.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +000012#include <linux/of.h>
Fabio Estevam2b3d58a2017-09-30 12:16:46 -030013#include <linux/of_address.h>
Nishanth Menone4db1c72013-09-19 16:03:52 -050014#include <linux/pm_opp.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +000015#include <linux/platform_device.h>
16#include <linux/regulator/consumer.h>
17
18#define PU_SOC_VOLTAGE_NORMAL 1250000
19#define PU_SOC_VOLTAGE_HIGH 1275000
20#define FREQ_1P2_GHZ 1200000000
21
22static struct regulator *arm_reg;
23static struct regulator *pu_reg;
24static struct regulator *soc_reg;
25
Dong Aisheng2332bd02017-12-23 12:53:52 +080026enum IMX6_CPUFREQ_CLKS {
27 ARM,
28 PLL1_SYS,
29 STEP,
30 PLL1_SW,
31 PLL2_PFD2_396M,
32 /* MX6UL requires two more clks */
33 PLL2_BUS,
34 SECONDARY_SEL,
35};
36#define IMX6Q_CPUFREQ_CLK_NUM 5
37#define IMX6UL_CPUFREQ_CLK_NUM 7
Shawn Guo1dd538f2013-02-04 05:46:29 +000038
Dong Aisheng2332bd02017-12-23 12:53:52 +080039static int num_clks;
40static struct clk_bulk_data clks[] = {
41 { .id = "arm" },
42 { .id = "pll1_sys" },
43 { .id = "step" },
44 { .id = "pll1_sw" },
45 { .id = "pll2_pfd2_396m" },
46 { .id = "pll2_bus" },
47 { .id = "secondary_sel" },
48};
Bai Pinga35fc5a2015-09-11 23:41:05 +080049
Shawn Guo1dd538f2013-02-04 05:46:29 +000050static struct device *cpu_dev;
51static struct cpufreq_frequency_table *freq_table;
Viresh Kumar8d768cd2018-02-26 10:38:44 +053052static unsigned int max_freq;
Shawn Guo1dd538f2013-02-04 05:46:29 +000053static unsigned int transition_latency;
54
Anson Huangb4573d1d2013-12-19 09:16:47 -050055static u32 *imx6_soc_volt;
56static u32 soc_opp_count;
57
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053058static int imx6q_set_target(struct cpufreq_policy *policy, unsigned int index)
Shawn Guo1dd538f2013-02-04 05:46:29 +000059{
Nishanth Menon47d43ba2013-09-19 16:03:51 -050060 struct dev_pm_opp *opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +000061 unsigned long freq_hz, volt, volt_old;
Viresh Kumard4019f02013-08-14 19:38:24 +053062 unsigned int old_freq, new_freq;
Leonard Crestezfded5fc2017-08-28 14:05:18 +030063 bool pll1_sys_temp_enabled = false;
Shawn Guo1dd538f2013-02-04 05:46:29 +000064 int ret;
65
Viresh Kumard4019f02013-08-14 19:38:24 +053066 new_freq = freq_table[index].frequency;
67 freq_hz = new_freq * 1000;
Dong Aisheng2332bd02017-12-23 12:53:52 +080068 old_freq = clk_get_rate(clks[ARM].clk) / 1000;
Shawn Guo1dd538f2013-02-04 05:46:29 +000069
Nishanth Menon5d4879c2013-09-19 16:03:50 -050070 opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_hz);
Shawn Guo1dd538f2013-02-04 05:46:29 +000071 if (IS_ERR(opp)) {
Shawn Guo1dd538f2013-02-04 05:46:29 +000072 dev_err(cpu_dev, "failed to find OPP for %ld\n", freq_hz);
73 return PTR_ERR(opp);
74 }
75
Nishanth Menon5d4879c2013-09-19 16:03:50 -050076 volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +053077 dev_pm_opp_put(opp);
78
Shawn Guo1dd538f2013-02-04 05:46:29 +000079 volt_old = regulator_get_voltage(arm_reg);
80
81 dev_dbg(cpu_dev, "%u MHz, %ld mV --> %u MHz, %ld mV\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053082 old_freq / 1000, volt_old / 1000,
83 new_freq / 1000, volt / 1000);
Viresh Kumar5a571c32013-06-19 11:18:20 +053084
Shawn Guo1dd538f2013-02-04 05:46:29 +000085 /* scaling up? scale voltage before frequency */
Viresh Kumard4019f02013-08-14 19:38:24 +053086 if (new_freq > old_freq) {
Anson Huang22d06282014-06-20 15:42:18 +080087 if (!IS_ERR(pu_reg)) {
88 ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
89 if (ret) {
90 dev_err(cpu_dev, "failed to scale vddpu up: %d\n", ret);
91 return ret;
92 }
Anson Huangb4573d1d2013-12-19 09:16:47 -050093 }
94 ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
95 if (ret) {
96 dev_err(cpu_dev, "failed to scale vddsoc up: %d\n", ret);
97 return ret;
98 }
Shawn Guo1dd538f2013-02-04 05:46:29 +000099 ret = regulator_set_voltage_tol(arm_reg, volt, 0);
100 if (ret) {
101 dev_err(cpu_dev,
102 "failed to scale vddarm up: %d\n", ret);
Viresh Kumard4019f02013-08-14 19:38:24 +0530103 return ret;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000104 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000105 }
106
107 /*
108 * The setpoints are selected per PLL/PDF frequencies, so we need to
109 * reprogram PLL for frequency scaling. The procedure of reprogramming
110 * PLL1 is as below.
Bai Pinga35fc5a2015-09-11 23:41:05 +0800111 * For i.MX6UL, it has a secondary clk mux, the cpu frequency change
112 * flow is slightly different from other i.MX6 OSC.
113 * The cpu frequeny change flow for i.MX6(except i.MX6UL) is as below:
Shawn Guo1dd538f2013-02-04 05:46:29 +0000114 * - Enable pll2_pfd2_396m_clk and reparent pll1_sw_clk to it
115 * - Reprogram pll1_sys_clk and reparent pll1_sw_clk back to it
116 * - Disable pll2_pfd2_396m_clk
117 */
Octavian Purdila3fafb4e2017-05-30 18:57:18 +0300118 if (of_machine_is_compatible("fsl,imx6ul") ||
119 of_machine_is_compatible("fsl,imx6ull")) {
Bai Pinga35fc5a2015-09-11 23:41:05 +0800120 /*
121 * When changing pll1_sw_clk's parent to pll1_sys_clk,
122 * CPU may run at higher than 528MHz, this will lead to
123 * the system unstable if the voltage is lower than the
124 * voltage of 528MHz, so lower the CPU frequency to one
125 * half before changing CPU frequency.
126 */
Dong Aisheng2332bd02017-12-23 12:53:52 +0800127 clk_set_rate(clks[ARM].clk, (old_freq >> 1) * 1000);
128 clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
129 if (freq_hz > clk_get_rate(clks[PLL2_PFD2_396M].clk))
130 clk_set_parent(clks[SECONDARY_SEL].clk,
131 clks[PLL2_BUS].clk);
Bai Pinga35fc5a2015-09-11 23:41:05 +0800132 else
Dong Aisheng2332bd02017-12-23 12:53:52 +0800133 clk_set_parent(clks[SECONDARY_SEL].clk,
134 clks[PLL2_PFD2_396M].clk);
135 clk_set_parent(clks[STEP].clk, clks[SECONDARY_SEL].clk);
136 clk_set_parent(clks[PLL1_SW].clk, clks[STEP].clk);
Anson Huang5028f5d2018-01-08 10:04:51 +0800137 if (freq_hz > clk_get_rate(clks[PLL2_BUS].clk)) {
138 clk_set_rate(clks[PLL1_SYS].clk, new_freq * 1000);
139 clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
140 }
Bai Pinga35fc5a2015-09-11 23:41:05 +0800141 } else {
Dong Aisheng2332bd02017-12-23 12:53:52 +0800142 clk_set_parent(clks[STEP].clk, clks[PLL2_PFD2_396M].clk);
143 clk_set_parent(clks[PLL1_SW].clk, clks[STEP].clk);
144 if (freq_hz > clk_get_rate(clks[PLL2_PFD2_396M].clk)) {
145 clk_set_rate(clks[PLL1_SYS].clk, new_freq * 1000);
146 clk_set_parent(clks[PLL1_SW].clk, clks[PLL1_SYS].clk);
Leonard Crestezfded5fc2017-08-28 14:05:18 +0300147 } else {
148 /* pll1_sys needs to be enabled for divider rate change to work. */
149 pll1_sys_temp_enabled = true;
Dong Aisheng2332bd02017-12-23 12:53:52 +0800150 clk_prepare_enable(clks[PLL1_SYS].clk);
Bai Pinga35fc5a2015-09-11 23:41:05 +0800151 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000152 }
153
154 /* Ensure the arm clock divider is what we expect */
Dong Aisheng2332bd02017-12-23 12:53:52 +0800155 ret = clk_set_rate(clks[ARM].clk, new_freq * 1000);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000156 if (ret) {
Anson Huang6ef28a02018-11-05 00:59:28 +0000157 int ret1;
158
Shawn Guo1dd538f2013-02-04 05:46:29 +0000159 dev_err(cpu_dev, "failed to set clock rate: %d\n", ret);
Anson Huang6ef28a02018-11-05 00:59:28 +0000160 ret1 = regulator_set_voltage_tol(arm_reg, volt_old, 0);
161 if (ret1)
162 dev_warn(cpu_dev,
163 "failed to restore vddarm voltage: %d\n", ret1);
Viresh Kumard4019f02013-08-14 19:38:24 +0530164 return ret;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000165 }
166
Leonard Crestezfded5fc2017-08-28 14:05:18 +0300167 /* PLL1 is only needed until after ARM-PODF is set. */
168 if (pll1_sys_temp_enabled)
Dong Aisheng2332bd02017-12-23 12:53:52 +0800169 clk_disable_unprepare(clks[PLL1_SYS].clk);
Leonard Crestezfded5fc2017-08-28 14:05:18 +0300170
Shawn Guo1dd538f2013-02-04 05:46:29 +0000171 /* scaling down? scale voltage after frequency */
Viresh Kumard4019f02013-08-14 19:38:24 +0530172 if (new_freq < old_freq) {
Shawn Guo1dd538f2013-02-04 05:46:29 +0000173 ret = regulator_set_voltage_tol(arm_reg, volt, 0);
Anson Huang58ad4e62018-11-26 02:59:45 +0000174 if (ret)
Shawn Guo1dd538f2013-02-04 05:46:29 +0000175 dev_warn(cpu_dev,
176 "failed to scale vddarm down: %d\n", ret);
Anson Huangb4573d1d2013-12-19 09:16:47 -0500177 ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
Anson Huang58ad4e62018-11-26 02:59:45 +0000178 if (ret)
Anson Huangb4573d1d2013-12-19 09:16:47 -0500179 dev_warn(cpu_dev, "failed to scale vddsoc down: %d\n", ret);
Anson Huang22d06282014-06-20 15:42:18 +0800180 if (!IS_ERR(pu_reg)) {
181 ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
Anson Huang58ad4e62018-11-26 02:59:45 +0000182 if (ret)
Anson Huang22d06282014-06-20 15:42:18 +0800183 dev_warn(cpu_dev, "failed to scale vddpu down: %d\n", ret);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000184 }
185 }
186
Viresh Kumard4019f02013-08-14 19:38:24 +0530187 return 0;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000188}
189
190static int imx6q_cpufreq_init(struct cpufreq_policy *policy)
191{
Dong Aisheng2332bd02017-12-23 12:53:52 +0800192 policy->clk = clks[ARM].clk;
Viresh Kumarc4dcc8a2019-07-16 09:36:08 +0530193 cpufreq_generic_init(policy, freq_table, transition_latency);
Viresh Kumar8d768cd2018-02-26 10:38:44 +0530194 policy->suspend_freq = max_freq;
Leonard Crestez5aa15992017-04-04 20:04:12 +0300195
Viresh Kumarc4dcc8a2019-07-16 09:36:08 +0530196 return 0;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000197}
198
Shawn Guo1dd538f2013-02-04 05:46:29 +0000199static struct cpufreq_driver imx6q_cpufreq_driver = {
Amit Kucheria4b498862019-01-29 10:25:10 +0530200 .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK |
201 CPUFREQ_IS_COOLING_DEV,
Viresh Kumar4f6ba382013-10-03 20:28:08 +0530202 .verify = cpufreq_generic_frequency_table_verify,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530203 .target_index = imx6q_set_target,
Viresh Kumar652ed952014-01-09 20:38:43 +0530204 .get = cpufreq_generic_get,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000205 .init = imx6q_cpufreq_init,
Viresh Kumarfcd300c2021-08-10 12:24:36 +0530206 .register_em = cpufreq_register_em_with_opp,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000207 .name = "imx6q-cpufreq",
Viresh Kumar4f6ba382013-10-03 20:28:08 +0530208 .attr = cpufreq_generic_attr,
Leonard Crestez5aa15992017-04-04 20:04:12 +0300209 .suspend = cpufreq_generic_suspend,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000210};
211
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300212#define OCOTP_CFG3 0x440
213#define OCOTP_CFG3_SPEED_SHIFT 16
214#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
215#define OCOTP_CFG3_SPEED_996MHZ 0x2
216#define OCOTP_CFG3_SPEED_852MHZ 0x1
217
Peng Fan4bd84592020-03-03 10:14:50 +0800218static int imx6q_opp_check_speed_grading(struct device *dev)
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300219{
220 struct device_node *np;
221 void __iomem *base;
222 u32 val;
Peng Fan4bd84592020-03-03 10:14:50 +0800223 int ret;
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300224
Peng Fan4bd84592020-03-03 10:14:50 +0800225 if (of_find_property(dev->of_node, "nvmem-cells", NULL)) {
226 ret = nvmem_cell_read_u32(dev, "speed_grade", &val);
227 if (ret)
228 return ret;
229 } else {
230 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
231 if (!np)
232 return -ENOENT;
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300233
Peng Fan4bd84592020-03-03 10:14:50 +0800234 base = of_iomap(np, 0);
235 of_node_put(np);
236 if (!base) {
237 dev_err(dev, "failed to map ocotp\n");
238 return -EFAULT;
239 }
240
241 /*
242 * SPEED_GRADING[1:0] defines the max speed of ARM:
243 * 2b'11: 1200000000Hz;
244 * 2b'10: 996000000Hz;
245 * 2b'01: 852000000Hz; -- i.MX6Q Only, exclusive with 996MHz.
246 * 2b'00: 792000000Hz;
247 * We need to set the max speed of ARM according to fuse map.
248 */
249 val = readl_relaxed(base + OCOTP_CFG3);
250 iounmap(base);
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300251 }
252
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300253 val >>= OCOTP_CFG3_SPEED_SHIFT;
254 val &= 0x3;
255
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300256 if (val < OCOTP_CFG3_SPEED_996MHZ)
257 if (dev_pm_opp_disable(dev, 996000000))
258 dev_warn(dev, "failed to disable 996MHz OPP\n");
Lucas Stachccc153a2017-12-11 14:19:00 +0100259
260 if (of_machine_is_compatible("fsl,imx6q") ||
261 of_machine_is_compatible("fsl,imx6qp")) {
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300262 if (val != OCOTP_CFG3_SPEED_852MHZ)
263 if (dev_pm_opp_disable(dev, 852000000))
264 dev_warn(dev, "failed to disable 852MHz OPP\n");
Lucas Stachccc153a2017-12-11 14:19:00 +0100265 if (val != OCOTP_CFG3_SPEED_1P2GHZ)
266 if (dev_pm_opp_disable(dev, 1200000000))
267 dev_warn(dev, "failed to disable 1.2GHz OPP\n");
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300268 }
Peng Fan4bd84592020-03-03 10:14:50 +0800269
270 return 0;
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300271}
272
Anson Huang5028f5d2018-01-08 10:04:51 +0800273#define OCOTP_CFG3_6UL_SPEED_696MHZ 0x2
Sébastien Szymanski0aa9abd2018-05-22 08:28:51 +0200274#define OCOTP_CFG3_6ULL_SPEED_792MHZ 0x2
275#define OCOTP_CFG3_6ULL_SPEED_900MHZ 0x3
Anson Huang5028f5d2018-01-08 10:04:51 +0800276
Anson Huang2733fb02018-10-08 14:07:34 +0800277static int imx6ul_opp_check_speed_grading(struct device *dev)
Anson Huang5028f5d2018-01-08 10:04:51 +0800278{
Anson Huang5028f5d2018-01-08 10:04:51 +0800279 u32 val;
Anson Huang2733fb02018-10-08 14:07:34 +0800280 int ret = 0;
Anson Huang5028f5d2018-01-08 10:04:51 +0800281
Anson Huang2733fb02018-10-08 14:07:34 +0800282 if (of_find_property(dev->of_node, "nvmem-cells", NULL)) {
283 ret = nvmem_cell_read_u32(dev, "speed_grade", &val);
284 if (ret)
285 return ret;
286 } else {
287 struct device_node *np;
288 void __iomem *base;
Anson Huang5028f5d2018-01-08 10:04:51 +0800289
Anson Huang2733fb02018-10-08 14:07:34 +0800290 np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-ocotp");
291 if (!np)
Christoph Niedermaier36eb7dc2020-02-11 12:58:07 +0100292 np = of_find_compatible_node(NULL, NULL,
293 "fsl,imx6ull-ocotp");
294 if (!np)
Anson Huang2733fb02018-10-08 14:07:34 +0800295 return -ENOENT;
296
297 base = of_iomap(np, 0);
298 of_node_put(np);
299 if (!base) {
300 dev_err(dev, "failed to map ocotp\n");
301 return -EFAULT;
302 }
303
304 val = readl_relaxed(base + OCOTP_CFG3);
305 iounmap(base);
Anson Huang5028f5d2018-01-08 10:04:51 +0800306 }
307
308 /*
309 * Speed GRADING[1:0] defines the max speed of ARM:
310 * 2b'00: Reserved;
311 * 2b'01: 528000000Hz;
Sébastien Szymanski0aa9abd2018-05-22 08:28:51 +0200312 * 2b'10: 696000000Hz on i.MX6UL, 792000000Hz on i.MX6ULL;
313 * 2b'11: 900000000Hz on i.MX6ULL only;
Anson Huang5028f5d2018-01-08 10:04:51 +0800314 * We need to set the max speed of ARM according to fuse map.
315 */
Anson Huang5028f5d2018-01-08 10:04:51 +0800316 val >>= OCOTP_CFG3_SPEED_SHIFT;
317 val &= 0x3;
Sébastien Szymanski0aa9abd2018-05-22 08:28:51 +0200318
319 if (of_machine_is_compatible("fsl,imx6ul")) {
320 if (val != OCOTP_CFG3_6UL_SPEED_696MHZ)
321 if (dev_pm_opp_disable(dev, 696000000))
322 dev_warn(dev, "failed to disable 696MHz OPP\n");
323 }
324
325 if (of_machine_is_compatible("fsl,imx6ull")) {
326 if (val != OCOTP_CFG3_6ULL_SPEED_792MHZ)
327 if (dev_pm_opp_disable(dev, 792000000))
328 dev_warn(dev, "failed to disable 792MHz OPP\n");
329
330 if (val != OCOTP_CFG3_6ULL_SPEED_900MHZ)
331 if (dev_pm_opp_disable(dev, 900000000))
332 dev_warn(dev, "failed to disable 900MHz OPP\n");
333 }
334
Anson Huang2733fb02018-10-08 14:07:34 +0800335 return ret;
Anson Huang5028f5d2018-01-08 10:04:51 +0800336}
337
Shawn Guo1dd538f2013-02-04 05:46:29 +0000338static int imx6q_cpufreq_probe(struct platform_device *pdev)
339{
340 struct device_node *np;
Nishanth Menon47d43ba2013-09-19 16:03:51 -0500341 struct dev_pm_opp *opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000342 unsigned long min_volt, max_volt;
343 int num, ret;
Anson Huangb4573d1d2013-12-19 09:16:47 -0500344 const struct property *prop;
345 const __be32 *val;
346 u32 nr, i, j;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000347
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100348 cpu_dev = get_cpu_device(0);
349 if (!cpu_dev) {
350 pr_err("failed to get cpu0 device\n");
351 return -ENODEV;
352 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000353
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100354 np = of_node_get(cpu_dev->of_node);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000355 if (!np) {
356 dev_err(cpu_dev, "failed to find cpu0 node\n");
357 return -ENOENT;
358 }
359
Octavian Purdila3fafb4e2017-05-30 18:57:18 +0300360 if (of_machine_is_compatible("fsl,imx6ul") ||
Dong Aisheng2332bd02017-12-23 12:53:52 +0800361 of_machine_is_compatible("fsl,imx6ull"))
362 num_clks = IMX6UL_CPUFREQ_CLK_NUM;
363 else
364 num_clks = IMX6Q_CPUFREQ_CLK_NUM;
365
366 ret = clk_bulk_get(cpu_dev, num_clks, clks);
367 if (ret)
368 goto put_node;
Bai Pinga35fc5a2015-09-11 23:41:05 +0800369
Philipp Zabelf8269c12014-05-14 18:02:23 +0200370 arm_reg = regulator_get(cpu_dev, "arm");
Anson Huang22d06282014-06-20 15:42:18 +0800371 pu_reg = regulator_get_optional(cpu_dev, "pu");
Philipp Zabelf8269c12014-05-14 18:02:23 +0200372 soc_reg = regulator_get(cpu_dev, "soc");
Irina Tirdea54cad2f2017-04-04 20:04:11 +0300373 if (PTR_ERR(arm_reg) == -EPROBE_DEFER ||
374 PTR_ERR(soc_reg) == -EPROBE_DEFER ||
375 PTR_ERR(pu_reg) == -EPROBE_DEFER) {
376 ret = -EPROBE_DEFER;
377 dev_dbg(cpu_dev, "regulators not ready, defer\n");
378 goto put_reg;
379 }
Anson Huang22d06282014-06-20 15:42:18 +0800380 if (IS_ERR(arm_reg) || IS_ERR(soc_reg)) {
Shawn Guo1dd538f2013-02-04 05:46:29 +0000381 dev_err(cpu_dev, "failed to get regulators\n");
382 ret = -ENOENT;
Philipp Zabelf8269c12014-05-14 18:02:23 +0200383 goto put_reg;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000384 }
385
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300386 ret = dev_pm_opp_of_add_table(cpu_dev);
387 if (ret < 0) {
388 dev_err(cpu_dev, "failed to init OPP table: %d\n", ret);
389 goto put_reg;
390 }
391
Sébastien Szymanski0aa9abd2018-05-22 08:28:51 +0200392 if (of_machine_is_compatible("fsl,imx6ul") ||
Anson Huang2733fb02018-10-08 14:07:34 +0800393 of_machine_is_compatible("fsl,imx6ull")) {
394 ret = imx6ul_opp_check_speed_grading(cpu_dev);
Anson Huang2733fb02018-10-08 14:07:34 +0800395 } else {
Peng Fan4bd84592020-03-03 10:14:50 +0800396 ret = imx6q_opp_check_speed_grading(cpu_dev);
397 }
398 if (ret) {
Anson Huang74a189e2020-03-17 12:38:54 +0800399 if (ret != -EPROBE_DEFER)
400 dev_err(cpu_dev, "failed to read ocotp: %d\n",
401 ret);
Peng Fan4bd84592020-03-03 10:14:50 +0800402 goto out_free_opp;
Anson Huang2733fb02018-10-08 14:07:34 +0800403 }
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300404
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500405 num = dev_pm_opp_get_opp_count(cpu_dev);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000406 if (num < 0) {
Fabio Estevam2b3d58a2017-09-30 12:16:46 -0300407 ret = num;
408 dev_err(cpu_dev, "no OPP table is found: %d\n", ret);
409 goto out_free_opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000410 }
411
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500412 ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000413 if (ret) {
414 dev_err(cpu_dev, "failed to init cpufreq table: %d\n", ret);
Christophe Jailleteafca852017-04-09 09:33:52 +0200415 goto out_free_opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000416 }
417
Anson Huangb4573d1d2013-12-19 09:16:47 -0500418 /* Make imx6_soc_volt array's size same as arm opp number */
Kees Cooka86854d2018-06-12 14:07:58 -0700419 imx6_soc_volt = devm_kcalloc(cpu_dev, num, sizeof(*imx6_soc_volt),
420 GFP_KERNEL);
Anson Huangb4573d1d2013-12-19 09:16:47 -0500421 if (imx6_soc_volt == NULL) {
422 ret = -ENOMEM;
423 goto free_freq_table;
424 }
425
426 prop = of_find_property(np, "fsl,soc-operating-points", NULL);
427 if (!prop || !prop->value)
428 goto soc_opp_out;
429
430 /*
431 * Each OPP is a set of tuples consisting of frequency and
432 * voltage like <freq-kHz vol-uV>.
433 */
434 nr = prop->length / sizeof(u32);
435 if (nr % 2 || (nr / 2) < num)
436 goto soc_opp_out;
437
438 for (j = 0; j < num; j++) {
439 val = prop->value;
440 for (i = 0; i < nr / 2; i++) {
441 unsigned long freq = be32_to_cpup(val++);
442 unsigned long volt = be32_to_cpup(val++);
443 if (freq_table[j].frequency == freq) {
444 imx6_soc_volt[soc_opp_count++] = volt;
445 break;
446 }
447 }
448 }
449
450soc_opp_out:
451 /* use fixed soc opp volt if no valid soc opp info found in dtb */
452 if (soc_opp_count != num) {
453 dev_warn(cpu_dev, "can NOT find valid fsl,soc-operating-points property in dtb, use default value!\n");
454 for (j = 0; j < num; j++)
455 imx6_soc_volt[j] = PU_SOC_VOLTAGE_NORMAL;
456 if (freq_table[num - 1].frequency * 1000 == FREQ_1P2_GHZ)
457 imx6_soc_volt[num - 1] = PU_SOC_VOLTAGE_HIGH;
458 }
459
Shawn Guo1dd538f2013-02-04 05:46:29 +0000460 if (of_property_read_u32(np, "clock-latency", &transition_latency))
461 transition_latency = CPUFREQ_ETERNAL;
462
463 /*
Anson Huangb4573d1d2013-12-19 09:16:47 -0500464 * Calculate the ramp time for max voltage change in the
465 * VDDSOC and VDDPU regulators.
466 */
467 ret = regulator_set_voltage_time(soc_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
468 if (ret > 0)
469 transition_latency += ret * 1000;
Anson Huang22d06282014-06-20 15:42:18 +0800470 if (!IS_ERR(pu_reg)) {
471 ret = regulator_set_voltage_time(pu_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
472 if (ret > 0)
473 transition_latency += ret * 1000;
474 }
Anson Huangb4573d1d2013-12-19 09:16:47 -0500475
476 /*
Shawn Guo1dd538f2013-02-04 05:46:29 +0000477 * OPP is maintained in order of increasing frequency, and
478 * freq_table initialised from OPP is therefore sorted in the
479 * same order.
480 */
Viresh Kumar8d768cd2018-02-26 10:38:44 +0530481 max_freq = freq_table[--num].frequency;
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500482 opp = dev_pm_opp_find_freq_exact(cpu_dev,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000483 freq_table[0].frequency * 1000, true);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500484 min_volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +0530485 dev_pm_opp_put(opp);
Viresh Kumar8d768cd2018-02-26 10:38:44 +0530486 opp = dev_pm_opp_find_freq_exact(cpu_dev, max_freq * 1000, true);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500487 max_volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +0530488 dev_pm_opp_put(opp);
489
Shawn Guo1dd538f2013-02-04 05:46:29 +0000490 ret = regulator_set_voltage_time(arm_reg, min_volt, max_volt);
491 if (ret > 0)
492 transition_latency += ret * 1000;
493
Shawn Guo1dd538f2013-02-04 05:46:29 +0000494 ret = cpufreq_register_driver(&imx6q_cpufreq_driver);
495 if (ret) {
496 dev_err(cpu_dev, "failed register driver: %d\n", ret);
497 goto free_freq_table;
498 }
499
500 of_node_put(np);
501 return 0;
502
503free_freq_table:
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500504 dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
Viresh Kumarcc87b8a2014-11-25 16:04:23 +0530505out_free_opp:
Viresh Kumarded10c42020-08-20 15:46:20 +0530506 dev_pm_opp_of_remove_table(cpu_dev);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200507put_reg:
508 if (!IS_ERR(arm_reg))
509 regulator_put(arm_reg);
510 if (!IS_ERR(pu_reg))
511 regulator_put(pu_reg);
512 if (!IS_ERR(soc_reg))
513 regulator_put(soc_reg);
Dong Aisheng2332bd02017-12-23 12:53:52 +0800514
515 clk_bulk_put(num_clks, clks);
516put_node:
Shawn Guo1dd538f2013-02-04 05:46:29 +0000517 of_node_put(np);
Dong Aisheng2332bd02017-12-23 12:53:52 +0800518
Shawn Guo1dd538f2013-02-04 05:46:29 +0000519 return ret;
520}
521
522static int imx6q_cpufreq_remove(struct platform_device *pdev)
523{
524 cpufreq_unregister_driver(&imx6q_cpufreq_driver);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500525 dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
Viresh Kumarded10c42020-08-20 15:46:20 +0530526 dev_pm_opp_of_remove_table(cpu_dev);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200527 regulator_put(arm_reg);
Anson Huang22d06282014-06-20 15:42:18 +0800528 if (!IS_ERR(pu_reg))
529 regulator_put(pu_reg);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200530 regulator_put(soc_reg);
Dong Aisheng2332bd02017-12-23 12:53:52 +0800531
532 clk_bulk_put(num_clks, clks);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000533
534 return 0;
535}
536
537static struct platform_driver imx6q_cpufreq_platdrv = {
538 .driver = {
539 .name = "imx6q-cpufreq",
Shawn Guo1dd538f2013-02-04 05:46:29 +0000540 },
541 .probe = imx6q_cpufreq_probe,
542 .remove = imx6q_cpufreq_remove,
543};
544module_platform_driver(imx6q_cpufreq_platdrv);
545
Nicolas Chauvetd0404732018-01-30 10:55:26 +0100546MODULE_ALIAS("platform:imx6q-cpufreq");
Shawn Guo1dd538f2013-02-04 05:46:29 +0000547MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
548MODULE_DESCRIPTION("Freescale i.MX6Q cpufreq driver");
549MODULE_LICENSE("GPL");