blob: 492ac383f16df068f38a8c8776f8681eb11edd36 [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
Lendacky, Thomas491aefb2016-02-17 11:48:19 -06009 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050010 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
Lendacky, Thomas491aefb2016-02-17 11:48:19 -060059 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050060 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600117#include <linux/module.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500118#include <linux/spinlock.h>
119#include <linux/tcp.h>
120#include <linux/if_vlan.h>
Florian Westphal282ccf62017-03-29 17:17:31 +0200121#include <linux/interrupt.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500122#include <linux/clk.h>
123#include <linux/if_ether.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500124#include <linux/net_tstamp.h>
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500125#include <linux/phy.h>
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500126#include <net/vxlan.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500127
128#include "xgbe.h"
129#include "xgbe-common.h"
130
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600131static unsigned int ecc_sec_info_threshold = 10;
132static unsigned int ecc_sec_warn_threshold = 10000;
133static unsigned int ecc_sec_period = 600;
134static unsigned int ecc_ded_threshold = 2;
135static unsigned int ecc_ded_period = 600;
136
137#ifdef CONFIG_AMD_XGBE_HAVE_ECC
138/* Only expose the ECC parameters if supported */
Joe Perchesd3757ba2018-03-23 16:34:44 -0700139module_param(ecc_sec_info_threshold, uint, 0644);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600140MODULE_PARM_DESC(ecc_sec_info_threshold,
141 " ECC corrected error informational threshold setting");
142
Joe Perchesd3757ba2018-03-23 16:34:44 -0700143module_param(ecc_sec_warn_threshold, uint, 0644);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600144MODULE_PARM_DESC(ecc_sec_warn_threshold,
145 " ECC corrected error warning threshold setting");
146
Joe Perchesd3757ba2018-03-23 16:34:44 -0700147module_param(ecc_sec_period, uint, 0644);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600148MODULE_PARM_DESC(ecc_sec_period, " ECC corrected error period (in seconds)");
149
Joe Perchesd3757ba2018-03-23 16:34:44 -0700150module_param(ecc_ded_threshold, uint, 0644);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600151MODULE_PARM_DESC(ecc_ded_threshold, " ECC detected error threshold setting");
152
Joe Perchesd3757ba2018-03-23 16:34:44 -0700153module_param(ecc_ded_period, uint, 0644);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600154MODULE_PARM_DESC(ecc_ded_period, " ECC detected error period (in seconds)");
155#endif
156
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600157static int xgbe_one_poll(struct napi_struct *, int);
158static int xgbe_all_poll(struct napi_struct *, int);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600159static void xgbe_stop(struct xgbe_prv_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500160
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500161static void *xgbe_alloc_node(size_t size, int node)
162{
163 void *mem;
164
165 mem = kzalloc_node(size, GFP_KERNEL, node);
166 if (!mem)
167 mem = kzalloc(size, GFP_KERNEL);
168
169 return mem;
170}
171
172static void xgbe_free_channels(struct xgbe_prv_data *pdata)
173{
174 unsigned int i;
175
176 for (i = 0; i < ARRAY_SIZE(pdata->channel); i++) {
177 if (!pdata->channel[i])
178 continue;
179
180 kfree(pdata->channel[i]->rx_ring);
181 kfree(pdata->channel[i]->tx_ring);
182 kfree(pdata->channel[i]);
183
184 pdata->channel[i] = NULL;
185 }
186
187 pdata->channel_count = 0;
188}
189
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600190static int xgbe_alloc_channels(struct xgbe_prv_data *pdata)
191{
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500192 struct xgbe_channel *channel;
193 struct xgbe_ring *ring;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600194 unsigned int count, i;
Lendacky, Thomasf00ba492017-06-28 13:43:00 -0500195 unsigned int cpu;
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500196 int node;
197
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600198 count = max_t(unsigned int, pdata->tx_ring_count, pdata->rx_ring_count);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500199 for (i = 0; i < count; i++) {
Lendacky, Thomasf00ba492017-06-28 13:43:00 -0500200 /* Attempt to use a CPU on the node the device is on */
201 cpu = cpumask_local_spread(i, dev_to_node(pdata->dev));
202
203 /* Set the allocation node based on the returned CPU */
204 node = cpu_to_node(cpu);
205
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500206 channel = xgbe_alloc_node(sizeof(*channel), node);
207 if (!channel)
208 goto err_mem;
209 pdata->channel[i] = channel;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600210
xypron.glpk@gmx.defb160eb2016-07-31 10:07:18 +0200211 snprintf(channel->name, sizeof(channel->name), "channel-%u", i);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600212 channel->pdata = pdata;
213 channel->queue_index = i;
214 channel->dma_regs = pdata->xgmac_regs + DMA_CH_BASE +
215 (DMA_CH_INC * i);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500216 channel->node = node;
Lendacky, Thomasf00ba492017-06-28 13:43:00 -0500217 cpumask_set_cpu(cpu, &channel->affinity_mask);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600218
Lendacky, Thomasbd8255d2016-11-03 13:19:27 -0500219 if (pdata->per_channel_irq)
220 channel->dma_irq = pdata->channel_irq[i];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600221
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600222 if (i < pdata->tx_ring_count) {
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500223 ring = xgbe_alloc_node(sizeof(*ring), node);
224 if (!ring)
225 goto err_mem;
226
227 spin_lock_init(&ring->lock);
228 ring->node = node;
229
230 channel->tx_ring = ring;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600231 }
232
233 if (i < pdata->rx_ring_count) {
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500234 ring = xgbe_alloc_node(sizeof(*ring), node);
235 if (!ring)
236 goto err_mem;
237
238 spin_lock_init(&ring->lock);
239 ring->node = node;
240
241 channel->rx_ring = ring;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600242 }
243
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500244 netif_dbg(pdata, drv, pdata->netdev,
Lendacky, Thomasf00ba492017-06-28 13:43:00 -0500245 "%s: cpu=%u, node=%d\n", channel->name, cpu, node);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500246
247 netif_dbg(pdata, drv, pdata->netdev,
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500248 "%s: dma_regs=%p, dma_irq=%d, tx=%p, rx=%p\n",
249 channel->name, channel->dma_regs, channel->dma_irq,
250 channel->tx_ring, channel->rx_ring);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600251 }
252
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600253 pdata->channel_count = count;
254
255 return 0;
256
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500257err_mem:
258 xgbe_free_channels(pdata);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600259
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500260 return -ENOMEM;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600261}
262
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500263static inline unsigned int xgbe_tx_avail_desc(struct xgbe_ring *ring)
264{
265 return (ring->rdesc_count - (ring->cur - ring->dirty));
266}
267
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600268static inline unsigned int xgbe_rx_dirty_desc(struct xgbe_ring *ring)
269{
270 return (ring->cur - ring->dirty);
271}
272
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600273static int xgbe_maybe_stop_tx_queue(struct xgbe_channel *channel,
274 struct xgbe_ring *ring, unsigned int count)
275{
276 struct xgbe_prv_data *pdata = channel->pdata;
277
278 if (count > xgbe_tx_avail_desc(ring)) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500279 netif_info(pdata, drv, pdata->netdev,
280 "Tx queue stopped, not enough descriptors available\n");
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600281 netif_stop_subqueue(pdata->netdev, channel->queue_index);
282 ring->tx.queue_stopped = 1;
283
284 /* If we haven't notified the hardware because of xmit_more
285 * support, tell it now
286 */
287 if (ring->tx.xmit_more)
288 pdata->hw_if.tx_start_xmit(channel, ring);
289
290 return NETDEV_TX_BUSY;
291 }
292
293 return 0;
294}
295
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500296static int xgbe_calc_rx_buf_size(struct net_device *netdev, unsigned int mtu)
297{
298 unsigned int rx_buf_size;
299
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500300 rx_buf_size = mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600301 rx_buf_size = clamp_val(rx_buf_size, XGBE_RX_MIN_BUF_SIZE, PAGE_SIZE);
302
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500303 rx_buf_size = (rx_buf_size + XGBE_RX_BUF_ALIGN - 1) &
304 ~(XGBE_RX_BUF_ALIGN - 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500305
306 return rx_buf_size;
307}
308
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600309static void xgbe_enable_rx_tx_int(struct xgbe_prv_data *pdata,
310 struct xgbe_channel *channel)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500311{
312 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500313 enum xgbe_int int_id;
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600314
315 if (channel->tx_ring && channel->rx_ring)
316 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
317 else if (channel->tx_ring)
318 int_id = XGMAC_INT_DMA_CH_SR_TI;
319 else if (channel->rx_ring)
320 int_id = XGMAC_INT_DMA_CH_SR_RI;
321 else
322 return;
323
324 hw_if->enable_int(channel, int_id);
325}
326
327static void xgbe_enable_rx_tx_ints(struct xgbe_prv_data *pdata)
328{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500329 unsigned int i;
330
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500331 for (i = 0; i < pdata->channel_count; i++)
332 xgbe_enable_rx_tx_int(pdata, pdata->channel[i]);
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600333}
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500334
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600335static void xgbe_disable_rx_tx_int(struct xgbe_prv_data *pdata,
336 struct xgbe_channel *channel)
337{
338 struct xgbe_hw_if *hw_if = &pdata->hw_if;
339 enum xgbe_int int_id;
340
341 if (channel->tx_ring && channel->rx_ring)
342 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
343 else if (channel->tx_ring)
344 int_id = XGMAC_INT_DMA_CH_SR_TI;
345 else if (channel->rx_ring)
346 int_id = XGMAC_INT_DMA_CH_SR_RI;
347 else
348 return;
349
350 hw_if->disable_int(channel, int_id);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500351}
352
353static void xgbe_disable_rx_tx_ints(struct xgbe_prv_data *pdata)
354{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500355 unsigned int i;
356
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500357 for (i = 0; i < pdata->channel_count; i++)
358 xgbe_disable_rx_tx_int(pdata, pdata->channel[i]);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500359}
360
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600361static bool xgbe_ecc_sec(struct xgbe_prv_data *pdata, unsigned long *period,
362 unsigned int *count, const char *area)
363{
364 if (time_before(jiffies, *period)) {
365 (*count)++;
366 } else {
367 *period = jiffies + (ecc_sec_period * HZ);
368 *count = 1;
369 }
370
371 if (*count > ecc_sec_info_threshold)
372 dev_warn_once(pdata->dev,
373 "%s ECC corrected errors exceed informational threshold\n",
374 area);
375
376 if (*count > ecc_sec_warn_threshold) {
377 dev_warn_once(pdata->dev,
378 "%s ECC corrected errors exceed warning threshold\n",
379 area);
380 return true;
381 }
382
383 return false;
384}
385
386static bool xgbe_ecc_ded(struct xgbe_prv_data *pdata, unsigned long *period,
387 unsigned int *count, const char *area)
388{
389 if (time_before(jiffies, *period)) {
390 (*count)++;
391 } else {
392 *period = jiffies + (ecc_ded_period * HZ);
393 *count = 1;
394 }
395
396 if (*count > ecc_ded_threshold) {
397 netdev_alert(pdata->netdev,
398 "%s ECC detected errors exceed threshold\n",
399 area);
400 return true;
401 }
402
403 return false;
404}
405
Allen Pais4c587002020-09-14 12:59:21 +0530406static void xgbe_ecc_isr_task(struct tasklet_struct *t)
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600407{
Allen Pais4c587002020-09-14 12:59:21 +0530408 struct xgbe_prv_data *pdata = from_tasklet(pdata, t, tasklet_ecc);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600409 unsigned int ecc_isr;
410 bool stop = false;
411
412 /* Mask status with only the interrupts we care about */
413 ecc_isr = XP_IOREAD(pdata, XP_ECC_ISR);
414 ecc_isr &= XP_IOREAD(pdata, XP_ECC_IER);
415 netif_dbg(pdata, intr, pdata->netdev, "ECC_ISR=%#010x\n", ecc_isr);
416
417 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, TX_DED)) {
418 stop |= xgbe_ecc_ded(pdata, &pdata->tx_ded_period,
419 &pdata->tx_ded_count, "TX fifo");
420 }
421
422 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, RX_DED)) {
423 stop |= xgbe_ecc_ded(pdata, &pdata->rx_ded_period,
424 &pdata->rx_ded_count, "RX fifo");
425 }
426
427 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, DESC_DED)) {
428 stop |= xgbe_ecc_ded(pdata, &pdata->desc_ded_period,
429 &pdata->desc_ded_count,
430 "descriptor cache");
431 }
432
433 if (stop) {
434 pdata->hw_if.disable_ecc_ded(pdata);
435 schedule_work(&pdata->stopdev_work);
436 goto out;
437 }
438
439 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, TX_SEC)) {
440 if (xgbe_ecc_sec(pdata, &pdata->tx_sec_period,
441 &pdata->tx_sec_count, "TX fifo"))
442 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_TX);
443 }
444
445 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, RX_SEC))
446 if (xgbe_ecc_sec(pdata, &pdata->rx_sec_period,
447 &pdata->rx_sec_count, "RX fifo"))
448 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_RX);
449
450 if (XP_GET_BITS(ecc_isr, XP_ECC_ISR, DESC_SEC))
451 if (xgbe_ecc_sec(pdata, &pdata->desc_sec_period,
452 &pdata->desc_sec_count, "descriptor cache"))
453 pdata->hw_if.disable_ecc_sec(pdata, XGBE_ECC_SEC_DESC);
454
455out:
456 /* Clear all ECC interrupts */
457 XP_IOWRITE(pdata, XP_ECC_ISR, ecc_isr);
458
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500459 /* Reissue interrupt if status is not clear */
460 if (pdata->vdata->irq_reissue_support)
461 XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 1);
462}
463
464static irqreturn_t xgbe_ecc_isr(int irq, void *data)
465{
466 struct xgbe_prv_data *pdata = data;
467
468 if (pdata->isr_as_tasklet)
469 tasklet_schedule(&pdata->tasklet_ecc);
470 else
Allen Pais4c587002020-09-14 12:59:21 +0530471 xgbe_ecc_isr_task(&pdata->tasklet_ecc);
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500472
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600473 return IRQ_HANDLED;
474}
475
Allen Pais4c587002020-09-14 12:59:21 +0530476static void xgbe_isr_task(struct tasklet_struct *t)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500477{
Allen Pais4c587002020-09-14 12:59:21 +0530478 struct xgbe_prv_data *pdata = from_tasklet(pdata, t, tasklet_dev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500479 struct xgbe_hw_if *hw_if = &pdata->hw_if;
480 struct xgbe_channel *channel;
481 unsigned int dma_isr, dma_ch_isr;
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600482 unsigned int mac_isr, mac_tssr, mac_mdioisr;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500483 unsigned int i;
484
485 /* The DMA interrupt status register also reports MAC and MTL
486 * interrupts. So for polling mode, we just need to check for
487 * this register to be non-zero
488 */
489 dma_isr = XGMAC_IOREAD(pdata, DMA_ISR);
490 if (!dma_isr)
491 goto isr_done;
492
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500493 netif_dbg(pdata, intr, pdata->netdev, "DMA_ISR=%#010x\n", dma_isr);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500494
495 for (i = 0; i < pdata->channel_count; i++) {
496 if (!(dma_isr & (1 << i)))
497 continue;
498
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500499 channel = pdata->channel[i];
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500500
501 dma_ch_isr = XGMAC_DMA_IOREAD(channel, DMA_CH_SR);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500502 netif_dbg(pdata, intr, pdata->netdev, "DMA_CH%u_ISR=%#010x\n",
503 i, dma_ch_isr);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500504
Lendacky, Thomasfd972b72015-02-05 19:17:14 -0600505 /* The TI or RI interrupt bits may still be set even if using
506 * per channel DMA interrupts. Check to be sure those are not
507 * enabled before using the private data napi structure.
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600508 */
Lendacky, Thomasfd972b72015-02-05 19:17:14 -0600509 if (!pdata->per_channel_irq &&
510 (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, TI) ||
511 XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RI))) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500512 if (napi_schedule_prep(&pdata->napi)) {
513 /* Disable Tx and Rx interrupts */
514 xgbe_disable_rx_tx_ints(pdata);
515
516 /* Turn on polling */
Sebastian Andrzej Siewiord5186912020-04-16 17:57:40 +0200517 __napi_schedule(&pdata->napi);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500518 }
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600519 } else {
520 /* Don't clear Rx/Tx status if doing per channel DMA
521 * interrupts, these will be cleared by the ISR for
522 * per channel DMA interrupts.
523 */
524 XGMAC_SET_BITS(dma_ch_isr, DMA_CH_SR, TI, 0);
525 XGMAC_SET_BITS(dma_ch_isr, DMA_CH_SR, RI, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500526 }
527
Lendacky, Thomas72c9ac42015-09-30 08:53:10 -0500528 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RBU))
529 pdata->ext_stats.rx_buffer_unavailable++;
530
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500531 /* Restart the device on a Fatal Bus Error */
532 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, FBE))
Lendacky, Thomas96aec912015-10-14 12:37:32 -0500533 schedule_work(&pdata->restart_work);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500534
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600535 /* Clear interrupt signals */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500536 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_ch_isr);
537 }
538
539 if (XGMAC_GET_BITS(dma_isr, DMA_ISR, MACIS)) {
540 mac_isr = XGMAC_IOREAD(pdata, MAC_ISR);
541
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600542 netif_dbg(pdata, intr, pdata->netdev, "MAC_ISR=%#010x\n",
543 mac_isr);
544
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500545 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCTXIS))
546 hw_if->tx_mmc_int(pdata);
547
548 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCRXIS))
549 hw_if->rx_mmc_int(pdata);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500550
551 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, TSIS)) {
552 mac_tssr = XGMAC_IOREAD(pdata, MAC_TSSR);
553
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600554 netif_dbg(pdata, intr, pdata->netdev,
555 "MAC_TSSR=%#010x\n", mac_tssr);
556
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500557 if (XGMAC_GET_BITS(mac_tssr, MAC_TSSR, TXTSC)) {
558 /* Read Tx Timestamp to clear interrupt */
559 pdata->tx_tstamp =
560 hw_if->get_tx_tstamp(pdata);
Lendacky, Thomasafb43e82015-09-30 08:53:16 -0500561 queue_work(pdata->dev_workqueue,
562 &pdata->tx_tstamp_work);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500563 }
564 }
Lendacky, Thomas732f2ab2016-11-10 17:11:14 -0600565
566 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, SMI)) {
567 mac_mdioisr = XGMAC_IOREAD(pdata, MAC_MDIOISR);
568
569 netif_dbg(pdata, intr, pdata->netdev,
570 "MAC_MDIOISR=%#010x\n", mac_mdioisr);
571
572 if (XGMAC_GET_BITS(mac_mdioisr, MAC_MDIOISR,
573 SNGLCOMPINT))
574 complete(&pdata->mdio_complete);
575 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500576 }
577
Lendacky, Thomas896b4db2017-01-04 15:07:16 -0600578isr_done:
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600579 /* If there is not a separate AN irq, handle it here */
580 if (pdata->dev_irq == pdata->an_irq)
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500581 pdata->phy_if.an_isr(pdata);
Lendacky, Thomas47f164d2016-11-10 17:09:55 -0600582
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600583 /* If there is not a separate ECC irq, handle it here */
584 if (pdata->vdata->ecc_support && (pdata->dev_irq == pdata->ecc_irq))
Allen Pais4c587002020-09-14 12:59:21 +0530585 xgbe_ecc_isr_task(&pdata->tasklet_ecc);
Lendacky, Thomase78332b2016-11-10 17:10:26 -0600586
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -0600587 /* If there is not a separate I2C irq, handle it here */
588 if (pdata->vdata->i2c_support && (pdata->dev_irq == pdata->i2c_irq))
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500589 pdata->i2c_if.i2c_isr(pdata);
590
591 /* Reissue interrupt if status is not clear */
592 if (pdata->vdata->irq_reissue_support) {
593 unsigned int reissue_mask;
594
595 reissue_mask = 1 << 0;
596 if (!pdata->per_channel_irq)
Wolfram Sanga3276892018-02-05 21:10:01 +0100597 reissue_mask |= 0xffff << 4;
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500598
599 XP_IOWRITE(pdata, XP_INT_REISSUE_EN, reissue_mask);
600 }
601}
602
603static irqreturn_t xgbe_isr(int irq, void *data)
604{
605 struct xgbe_prv_data *pdata = data;
606
607 if (pdata->isr_as_tasklet)
608 tasklet_schedule(&pdata->tasklet_dev);
609 else
Allen Pais4c587002020-09-14 12:59:21 +0530610 xgbe_isr_task(&pdata->tasklet_dev);
Lendacky, Thomas5ab1dcd2016-11-10 17:10:36 -0600611
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500612 return IRQ_HANDLED;
613}
614
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600615static irqreturn_t xgbe_dma_isr(int irq, void *data)
616{
617 struct xgbe_channel *channel = data;
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600618 struct xgbe_prv_data *pdata = channel->pdata;
619 unsigned int dma_status;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600620
621 /* Per channel DMA interrupts are enabled, so we use the per
622 * channel napi structure and not the private data napi structure
623 */
624 if (napi_schedule_prep(&channel->napi)) {
625 /* Disable Tx and Rx interrupts */
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600626 if (pdata->channel_irq_mode)
627 xgbe_disable_rx_tx_int(pdata, channel);
628 else
629 disable_irq_nosync(channel->dma_irq);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600630
631 /* Turn on polling */
Lendacky, Thomas79349422016-02-17 11:48:29 -0600632 __napi_schedule_irqoff(&channel->napi);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600633 }
634
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600635 /* Clear Tx/Rx signals */
636 dma_status = 0;
637 XGMAC_SET_BITS(dma_status, DMA_CH_SR, TI, 1);
638 XGMAC_SET_BITS(dma_status, DMA_CH_SR, RI, 1);
639 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_status);
640
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600641 return IRQ_HANDLED;
642}
643
Kees Cookc6c52ba2017-10-26 22:54:38 -0700644static void xgbe_tx_timer(struct timer_list *t)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500645{
Kees Cookc6c52ba2017-10-26 22:54:38 -0700646 struct xgbe_channel *channel = from_timer(channel, t, tx_timer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500647 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600648 struct napi_struct *napi;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500649
650 DBGPR("-->xgbe_tx_timer\n");
651
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600652 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
653
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600654 if (napi_schedule_prep(napi)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500655 /* Disable Tx and Rx interrupts */
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600656 if (pdata->per_channel_irq)
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -0600657 if (pdata->channel_irq_mode)
658 xgbe_disable_rx_tx_int(pdata, channel);
659 else
660 disable_irq_nosync(channel->dma_irq);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600661 else
662 xgbe_disable_rx_tx_ints(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500663
664 /* Turn on polling */
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600665 __napi_schedule(napi);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500666 }
667
668 channel->tx_timer_active = 0;
669
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500670 DBGPR("<--xgbe_tx_timer\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500671}
672
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500673static void xgbe_service(struct work_struct *work)
674{
675 struct xgbe_prv_data *pdata = container_of(work,
676 struct xgbe_prv_data,
677 service_work);
678
679 pdata->phy_if.phy_status(pdata);
680}
681
Kees Cookc6c52ba2017-10-26 22:54:38 -0700682static void xgbe_service_timer(struct timer_list *t)
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500683{
Kees Cookc6c52ba2017-10-26 22:54:38 -0700684 struct xgbe_prv_data *pdata = from_timer(pdata, t, service_timer);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500685
Lendacky, Thomasafb43e82015-09-30 08:53:16 -0500686 queue_work(pdata->dev_workqueue, &pdata->service_work);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500687
688 mod_timer(&pdata->service_timer, jiffies + HZ);
689}
690
691static void xgbe_init_timers(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500692{
693 struct xgbe_channel *channel;
694 unsigned int i;
695
Kees Cookc6c52ba2017-10-26 22:54:38 -0700696 timer_setup(&pdata->service_timer, xgbe_service_timer, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500697
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500698 for (i = 0; i < pdata->channel_count; i++) {
699 channel = pdata->channel[i];
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500700 if (!channel->tx_ring)
701 break;
702
Kees Cookc6c52ba2017-10-26 22:54:38 -0700703 timer_setup(&channel->tx_timer, xgbe_tx_timer, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500704 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500705}
706
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500707static void xgbe_start_timers(struct xgbe_prv_data *pdata)
708{
709 mod_timer(&pdata->service_timer, jiffies + HZ);
710}
711
712static void xgbe_stop_timers(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500713{
714 struct xgbe_channel *channel;
715 unsigned int i;
716
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500717 del_timer_sync(&pdata->service_timer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500718
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500719 for (i = 0; i < pdata->channel_count; i++) {
720 channel = pdata->channel[i];
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500721 if (!channel->tx_ring)
722 break;
723
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500724 del_timer_sync(&channel->tx_timer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500725 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500726}
727
728void xgbe_get_all_hw_features(struct xgbe_prv_data *pdata)
729{
730 unsigned int mac_hfr0, mac_hfr1, mac_hfr2;
731 struct xgbe_hw_features *hw_feat = &pdata->hw_feat;
732
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500733 mac_hfr0 = XGMAC_IOREAD(pdata, MAC_HWF0R);
734 mac_hfr1 = XGMAC_IOREAD(pdata, MAC_HWF1R);
735 mac_hfr2 = XGMAC_IOREAD(pdata, MAC_HWF2R);
736
737 memset(hw_feat, 0, sizeof(*hw_feat));
738
Lendacky, Thomasa9a4a2d2014-08-29 13:16:50 -0500739 hw_feat->version = XGMAC_IOREAD(pdata, MAC_VR);
740
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500741 /* Hardware feature register 0 */
742 hw_feat->gmii = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, GMIISEL);
743 hw_feat->vlhash = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, VLHASH);
744 hw_feat->sma = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SMASEL);
745 hw_feat->rwk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RWKSEL);
746 hw_feat->mgk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MGKSEL);
747 hw_feat->mmc = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MMCSEL);
748 hw_feat->aoe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, ARPOFFSEL);
749 hw_feat->ts = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSEL);
750 hw_feat->eee = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, EEESEL);
751 hw_feat->tx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TXCOESEL);
752 hw_feat->rx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RXCOESEL);
753 hw_feat->addn_mac = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R,
754 ADDMACADRSEL);
755 hw_feat->ts_src = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSTSSEL);
756 hw_feat->sa_vlan_ins = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SAVLANINS);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500757 hw_feat->vxn = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, VXN);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500758
759 /* Hardware feature register 1 */
760 hw_feat->rx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
761 RXFIFOSIZE);
762 hw_feat->tx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
763 TXFIFOSIZE);
Lendacky, Thomas73c259162015-05-22 16:32:09 -0500764 hw_feat->adv_ts_hi = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADVTHWORD);
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500765 hw_feat->dma_width = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADDR64);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500766 hw_feat->dcb = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DCBEN);
767 hw_feat->sph = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, SPHEN);
768 hw_feat->tso = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, TSOEN);
769 hw_feat->dma_debug = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DBGMEMA);
Lendacky, Thomascf180b82015-02-03 14:14:32 -0600770 hw_feat->rss = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, RSSEN);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500771 hw_feat->tc_cnt = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, NUMTC);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500772 hw_feat->hash_table_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
773 HASHTBLSZ);
774 hw_feat->l3l4_filter_num = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
775 L3L4FNUM);
776
777 /* Hardware feature register 2 */
778 hw_feat->rx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXQCNT);
779 hw_feat->tx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXQCNT);
780 hw_feat->rx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXCHCNT);
781 hw_feat->tx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXCHCNT);
782 hw_feat->pps_out_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, PPSOUTNUM);
783 hw_feat->aux_snap_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, AUXSNAPNUM);
784
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500785 /* Translate the Hash Table size into actual number */
786 switch (hw_feat->hash_table_size) {
787 case 0:
788 break;
789 case 1:
790 hw_feat->hash_table_size = 64;
791 break;
792 case 2:
793 hw_feat->hash_table_size = 128;
794 break;
795 case 3:
796 hw_feat->hash_table_size = 256;
797 break;
798 }
799
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500800 /* Translate the address width setting into actual number */
801 switch (hw_feat->dma_width) {
802 case 0:
803 hw_feat->dma_width = 32;
804 break;
805 case 1:
806 hw_feat->dma_width = 40;
807 break;
808 case 2:
809 hw_feat->dma_width = 48;
810 break;
811 default:
812 hw_feat->dma_width = 32;
813 }
814
Lendacky, Thomas211fcf62015-02-03 12:49:55 -0600815 /* The Queue, Channel and TC counts are zero based so increment them
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500816 * to get the actual number
817 */
818 hw_feat->rx_q_cnt++;
819 hw_feat->tx_q_cnt++;
820 hw_feat->rx_ch_cnt++;
821 hw_feat->tx_ch_cnt++;
Lendacky, Thomas211fcf62015-02-03 12:49:55 -0600822 hw_feat->tc_cnt++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500823
Lendacky, Thomasbd8255d2016-11-03 13:19:27 -0500824 /* Translate the fifo sizes into actual numbers */
825 hw_feat->rx_fifo_size = 1 << (hw_feat->rx_fifo_size + 7);
826 hw_feat->tx_fifo_size = 1 << (hw_feat->tx_fifo_size + 7);
827
Lendacky, Thomas3be95872017-08-18 09:03:26 -0500828 if (netif_msg_probe(pdata)) {
829 dev_dbg(pdata->dev, "Hardware features:\n");
830
831 /* Hardware feature register 0 */
832 dev_dbg(pdata->dev, " 1GbE support : %s\n",
833 hw_feat->gmii ? "yes" : "no");
834 dev_dbg(pdata->dev, " VLAN hash filter : %s\n",
835 hw_feat->vlhash ? "yes" : "no");
836 dev_dbg(pdata->dev, " MDIO interface : %s\n",
837 hw_feat->sma ? "yes" : "no");
838 dev_dbg(pdata->dev, " Wake-up packet support : %s\n",
839 hw_feat->rwk ? "yes" : "no");
840 dev_dbg(pdata->dev, " Magic packet support : %s\n",
841 hw_feat->mgk ? "yes" : "no");
842 dev_dbg(pdata->dev, " Management counters : %s\n",
843 hw_feat->mmc ? "yes" : "no");
844 dev_dbg(pdata->dev, " ARP offload : %s\n",
845 hw_feat->aoe ? "yes" : "no");
846 dev_dbg(pdata->dev, " IEEE 1588-2008 Timestamp : %s\n",
847 hw_feat->ts ? "yes" : "no");
848 dev_dbg(pdata->dev, " Energy Efficient Ethernet : %s\n",
849 hw_feat->eee ? "yes" : "no");
850 dev_dbg(pdata->dev, " TX checksum offload : %s\n",
851 hw_feat->tx_coe ? "yes" : "no");
852 dev_dbg(pdata->dev, " RX checksum offload : %s\n",
853 hw_feat->rx_coe ? "yes" : "no");
854 dev_dbg(pdata->dev, " Additional MAC addresses : %u\n",
855 hw_feat->addn_mac);
856 dev_dbg(pdata->dev, " Timestamp source : %s\n",
857 (hw_feat->ts_src == 1) ? "internal" :
858 (hw_feat->ts_src == 2) ? "external" :
859 (hw_feat->ts_src == 3) ? "internal/external" : "n/a");
860 dev_dbg(pdata->dev, " SA/VLAN insertion : %s\n",
861 hw_feat->sa_vlan_ins ? "yes" : "no");
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500862 dev_dbg(pdata->dev, " VXLAN/NVGRE support : %s\n",
863 hw_feat->vxn ? "yes" : "no");
Lendacky, Thomas3be95872017-08-18 09:03:26 -0500864
865 /* Hardware feature register 1 */
866 dev_dbg(pdata->dev, " RX fifo size : %u\n",
867 hw_feat->rx_fifo_size);
868 dev_dbg(pdata->dev, " TX fifo size : %u\n",
869 hw_feat->tx_fifo_size);
870 dev_dbg(pdata->dev, " IEEE 1588 high word : %s\n",
871 hw_feat->adv_ts_hi ? "yes" : "no");
872 dev_dbg(pdata->dev, " DMA width : %u\n",
873 hw_feat->dma_width);
874 dev_dbg(pdata->dev, " Data Center Bridging : %s\n",
875 hw_feat->dcb ? "yes" : "no");
876 dev_dbg(pdata->dev, " Split header : %s\n",
877 hw_feat->sph ? "yes" : "no");
878 dev_dbg(pdata->dev, " TCP Segmentation Offload : %s\n",
879 hw_feat->tso ? "yes" : "no");
880 dev_dbg(pdata->dev, " Debug memory interface : %s\n",
881 hw_feat->dma_debug ? "yes" : "no");
882 dev_dbg(pdata->dev, " Receive Side Scaling : %s\n",
883 hw_feat->rss ? "yes" : "no");
884 dev_dbg(pdata->dev, " Traffic Class count : %u\n",
885 hw_feat->tc_cnt);
886 dev_dbg(pdata->dev, " Hash table size : %u\n",
887 hw_feat->hash_table_size);
888 dev_dbg(pdata->dev, " L3/L4 Filters : %u\n",
889 hw_feat->l3l4_filter_num);
890
891 /* Hardware feature register 2 */
892 dev_dbg(pdata->dev, " RX queue count : %u\n",
893 hw_feat->rx_q_cnt);
894 dev_dbg(pdata->dev, " TX queue count : %u\n",
895 hw_feat->tx_q_cnt);
896 dev_dbg(pdata->dev, " RX DMA channel count : %u\n",
897 hw_feat->rx_ch_cnt);
898 dev_dbg(pdata->dev, " TX DMA channel count : %u\n",
899 hw_feat->rx_ch_cnt);
900 dev_dbg(pdata->dev, " PPS outputs : %u\n",
901 hw_feat->pps_out_num);
902 dev_dbg(pdata->dev, " Auxiliary snapshot inputs : %u\n",
903 hw_feat->aux_snap_num);
904 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500905}
906
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700907static int xgbe_vxlan_set_port(struct net_device *netdev, unsigned int table,
908 unsigned int entry, struct udp_tunnel_info *ti)
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500909{
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700910 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500911
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700912 pdata->vxlan_port = be16_to_cpu(ti->port);
913 pdata->hw_if.enable_vxlan(pdata);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500914
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700915 return 0;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500916}
917
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700918static int xgbe_vxlan_unset_port(struct net_device *netdev, unsigned int table,
919 unsigned int entry, struct udp_tunnel_info *ti)
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500920{
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700921 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500922
923 pdata->hw_if.disable_vxlan(pdata);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500924 pdata->vxlan_port = 0;
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700925
926 return 0;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500927}
928
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700929static const struct udp_tunnel_nic_info xgbe_udp_tunnels = {
930 .set_port = xgbe_vxlan_set_port,
931 .unset_port = xgbe_vxlan_unset_port,
932 .flags = UDP_TUNNEL_NIC_INFO_OPEN_ONLY,
933 .tables = {
934 { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN, },
935 },
936};
937
938const struct udp_tunnel_nic_info *xgbe_get_udp_tunnel_info(void)
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500939{
Jakub Kicinski4df587a2020-07-14 12:18:22 -0700940 return &xgbe_udp_tunnels;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -0500941}
942
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500943static void xgbe_napi_enable(struct xgbe_prv_data *pdata, unsigned int add)
944{
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600945 struct xgbe_channel *channel;
946 unsigned int i;
947
948 if (pdata->per_channel_irq) {
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500949 for (i = 0; i < pdata->channel_count; i++) {
950 channel = pdata->channel[i];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600951 if (add)
952 netif_napi_add(pdata->netdev, &channel->napi,
953 xgbe_one_poll, NAPI_POLL_WEIGHT);
954
955 napi_enable(&channel->napi);
956 }
957 } else {
958 if (add)
959 netif_napi_add(pdata->netdev, &pdata->napi,
960 xgbe_all_poll, NAPI_POLL_WEIGHT);
961
962 napi_enable(&pdata->napi);
963 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500964}
965
Lendacky, Thomasff426062014-07-02 13:04:40 -0500966static void xgbe_napi_disable(struct xgbe_prv_data *pdata, unsigned int del)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500967{
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600968 struct xgbe_channel *channel;
969 unsigned int i;
Lendacky, Thomasff426062014-07-02 13:04:40 -0500970
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600971 if (pdata->per_channel_irq) {
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -0500972 for (i = 0; i < pdata->channel_count; i++) {
973 channel = pdata->channel[i];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600974 napi_disable(&channel->napi);
975
976 if (del)
977 netif_napi_del(&channel->napi);
978 }
979 } else {
980 napi_disable(&pdata->napi);
981
982 if (del)
983 netif_napi_del(&pdata->napi);
984 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500985}
986
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600987static int xgbe_request_irqs(struct xgbe_prv_data *pdata)
988{
989 struct xgbe_channel *channel;
990 struct net_device *netdev = pdata->netdev;
991 unsigned int i;
992 int ret;
993
Allen Pais4c587002020-09-14 12:59:21 +0530994 tasklet_setup(&pdata->tasklet_dev, xgbe_isr_task);
995 tasklet_setup(&pdata->tasklet_ecc, xgbe_ecc_isr_task);
Lendacky, Thomas85b85c82017-06-28 13:42:42 -0500996
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600997 ret = devm_request_irq(pdata->dev, pdata->dev_irq, xgbe_isr, 0,
Lendacky, Thomasefbaa822017-08-18 09:02:57 -0500998 netdev_name(netdev), pdata);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600999 if (ret) {
1000 netdev_alert(netdev, "error requesting irq %d\n",
1001 pdata->dev_irq);
1002 return ret;
1003 }
1004
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001005 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq)) {
1006 ret = devm_request_irq(pdata->dev, pdata->ecc_irq, xgbe_ecc_isr,
1007 0, pdata->ecc_name, pdata);
1008 if (ret) {
1009 netdev_alert(netdev, "error requesting ecc irq %d\n",
1010 pdata->ecc_irq);
1011 goto err_dev_irq;
1012 }
1013 }
1014
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001015 if (!pdata->per_channel_irq)
1016 return 0;
1017
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001018 for (i = 0; i < pdata->channel_count; i++) {
1019 channel = pdata->channel[i];
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001020 snprintf(channel->dma_irq_name,
1021 sizeof(channel->dma_irq_name) - 1,
1022 "%s-TxRx-%u", netdev_name(netdev),
1023 channel->queue_index);
1024
1025 ret = devm_request_irq(pdata->dev, channel->dma_irq,
1026 xgbe_dma_isr, 0,
1027 channel->dma_irq_name, channel);
1028 if (ret) {
1029 netdev_alert(netdev, "error requesting irq %d\n",
1030 channel->dma_irq);
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001031 goto err_dma_irq;
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001032 }
Lendacky, Thomasf00ba492017-06-28 13:43:00 -05001033
1034 irq_set_affinity_hint(channel->dma_irq,
1035 &channel->affinity_mask);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001036 }
1037
1038 return 0;
1039
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001040err_dma_irq:
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001041 /* Using an unsigned int, 'i' will go to UINT_MAX and exit */
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001042 for (i--; i < pdata->channel_count; i--) {
1043 channel = pdata->channel[i];
1044
Lendacky, Thomasf00ba492017-06-28 13:43:00 -05001045 irq_set_affinity_hint(channel->dma_irq, NULL);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001046 devm_free_irq(pdata->dev, channel->dma_irq, channel);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001047 }
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001048
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001049 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq))
1050 devm_free_irq(pdata->dev, pdata->ecc_irq, pdata);
1051
1052err_dev_irq:
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001053 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
1054
1055 return ret;
1056}
1057
1058static void xgbe_free_irqs(struct xgbe_prv_data *pdata)
1059{
1060 struct xgbe_channel *channel;
1061 unsigned int i;
1062
1063 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
1064
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001065 if (pdata->vdata->ecc_support && (pdata->dev_irq != pdata->ecc_irq))
1066 devm_free_irq(pdata->dev, pdata->ecc_irq, pdata);
1067
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001068 if (!pdata->per_channel_irq)
1069 return;
1070
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001071 for (i = 0; i < pdata->channel_count; i++) {
1072 channel = pdata->channel[i];
Lendacky, Thomasf00ba492017-06-28 13:43:00 -05001073
1074 irq_set_affinity_hint(channel->dma_irq, NULL);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001075 devm_free_irq(pdata->dev, channel->dma_irq, channel);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001076 }
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001077}
1078
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001079void xgbe_init_tx_coalesce(struct xgbe_prv_data *pdata)
1080{
1081 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1082
1083 DBGPR("-->xgbe_init_tx_coalesce\n");
1084
1085 pdata->tx_usecs = XGMAC_INIT_DMA_TX_USECS;
1086 pdata->tx_frames = XGMAC_INIT_DMA_TX_FRAMES;
1087
1088 hw_if->config_tx_coalesce(pdata);
1089
1090 DBGPR("<--xgbe_init_tx_coalesce\n");
1091}
1092
1093void xgbe_init_rx_coalesce(struct xgbe_prv_data *pdata)
1094{
1095 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1096
1097 DBGPR("-->xgbe_init_rx_coalesce\n");
1098
1099 pdata->rx_riwt = hw_if->usec_to_riwt(pdata, XGMAC_INIT_DMA_RX_USECS);
Lendacky, Thomas4a57ebc2015-03-20 11:50:34 -05001100 pdata->rx_usecs = XGMAC_INIT_DMA_RX_USECS;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001101 pdata->rx_frames = XGMAC_INIT_DMA_RX_FRAMES;
1102
1103 hw_if->config_rx_coalesce(pdata);
1104
1105 DBGPR("<--xgbe_init_rx_coalesce\n");
1106}
1107
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001108static void xgbe_free_tx_data(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001109{
1110 struct xgbe_desc_if *desc_if = &pdata->desc_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001111 struct xgbe_ring *ring;
1112 struct xgbe_ring_data *rdata;
1113 unsigned int i, j;
1114
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001115 DBGPR("-->xgbe_free_tx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001116
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001117 for (i = 0; i < pdata->channel_count; i++) {
1118 ring = pdata->channel[i]->tx_ring;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001119 if (!ring)
1120 break;
1121
1122 for (j = 0; j < ring->rdesc_count; j++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001123 rdata = XGBE_GET_DESC_DATA(ring, j);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001124 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001125 }
1126 }
1127
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001128 DBGPR("<--xgbe_free_tx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001129}
1130
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001131static void xgbe_free_rx_data(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001132{
1133 struct xgbe_desc_if *desc_if = &pdata->desc_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001134 struct xgbe_ring *ring;
1135 struct xgbe_ring_data *rdata;
1136 unsigned int i, j;
1137
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001138 DBGPR("-->xgbe_free_rx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001139
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001140 for (i = 0; i < pdata->channel_count; i++) {
1141 ring = pdata->channel[i]->rx_ring;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001142 if (!ring)
1143 break;
1144
1145 for (j = 0; j < ring->rdesc_count; j++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001146 rdata = XGBE_GET_DESC_DATA(ring, j);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001147 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001148 }
1149 }
1150
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001151 DBGPR("<--xgbe_free_rx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001152}
1153
Lendacky, Thomase57f7a32016-11-03 13:18:27 -05001154static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001155{
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001156 pdata->phy_link = -1;
1157 pdata->phy_speed = SPEED_UNKNOWN;
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001158
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001159 return pdata->phy_if.phy_reset(pdata);
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001160}
1161
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001162int xgbe_powerdown(struct net_device *netdev, unsigned int caller)
1163{
1164 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1165 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1166 unsigned long flags;
1167
1168 DBGPR("-->xgbe_powerdown\n");
1169
1170 if (!netif_running(netdev) ||
1171 (caller == XGMAC_IOCTL_CONTEXT && pdata->power_down)) {
1172 netdev_alert(netdev, "Device is already powered down\n");
1173 DBGPR("<--xgbe_powerdown\n");
1174 return -EINVAL;
1175 }
1176
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001177 spin_lock_irqsave(&pdata->lock, flags);
1178
1179 if (caller == XGMAC_DRIVER_CONTEXT)
1180 netif_device_detach(netdev);
1181
1182 netif_tx_stop_all_queues(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001183
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001184 xgbe_stop_timers(pdata);
1185 flush_workqueue(pdata->dev_workqueue);
1186
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001187 hw_if->powerdown_tx(pdata);
1188 hw_if->powerdown_rx(pdata);
1189
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001190 xgbe_napi_disable(pdata, 0);
1191
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001192 pdata->power_down = 1;
1193
1194 spin_unlock_irqrestore(&pdata->lock, flags);
1195
1196 DBGPR("<--xgbe_powerdown\n");
1197
1198 return 0;
1199}
1200
1201int xgbe_powerup(struct net_device *netdev, unsigned int caller)
1202{
1203 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1204 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1205 unsigned long flags;
1206
1207 DBGPR("-->xgbe_powerup\n");
1208
1209 if (!netif_running(netdev) ||
1210 (caller == XGMAC_IOCTL_CONTEXT && !pdata->power_down)) {
1211 netdev_alert(netdev, "Device is already powered up\n");
1212 DBGPR("<--xgbe_powerup\n");
1213 return -EINVAL;
1214 }
1215
1216 spin_lock_irqsave(&pdata->lock, flags);
1217
1218 pdata->power_down = 0;
1219
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001220 xgbe_napi_enable(pdata, 0);
1221
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001222 hw_if->powerup_tx(pdata);
1223 hw_if->powerup_rx(pdata);
1224
1225 if (caller == XGMAC_DRIVER_CONTEXT)
1226 netif_device_attach(netdev);
1227
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001228 netif_tx_start_all_queues(netdev);
1229
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001230 xgbe_start_timers(pdata);
1231
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001232 spin_unlock_irqrestore(&pdata->lock, flags);
1233
1234 DBGPR("<--xgbe_powerup\n");
1235
1236 return 0;
1237}
1238
Tom Lendacky22447532018-05-23 11:39:04 -05001239static void xgbe_free_memory(struct xgbe_prv_data *pdata)
1240{
1241 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1242
1243 /* Free the ring descriptors and buffers */
1244 desc_if->free_ring_resources(pdata);
1245
1246 /* Free the channel and ring structures */
1247 xgbe_free_channels(pdata);
1248}
1249
1250static int xgbe_alloc_memory(struct xgbe_prv_data *pdata)
1251{
1252 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1253 struct net_device *netdev = pdata->netdev;
1254 int ret;
1255
Tom Lendacky01b52772018-05-23 11:39:13 -05001256 if (pdata->new_tx_ring_count) {
1257 pdata->tx_ring_count = pdata->new_tx_ring_count;
1258 pdata->tx_q_count = pdata->tx_ring_count;
1259 pdata->new_tx_ring_count = 0;
1260 }
1261
1262 if (pdata->new_rx_ring_count) {
1263 pdata->rx_ring_count = pdata->new_rx_ring_count;
1264 pdata->new_rx_ring_count = 0;
1265 }
1266
Tom Lendacky22447532018-05-23 11:39:04 -05001267 /* Calculate the Rx buffer size before allocating rings */
1268 pdata->rx_buf_size = xgbe_calc_rx_buf_size(netdev, netdev->mtu);
1269
1270 /* Allocate the channel and ring structures */
1271 ret = xgbe_alloc_channels(pdata);
1272 if (ret)
1273 return ret;
1274
1275 /* Allocate the ring descriptors and buffers */
1276 ret = desc_if->alloc_ring_resources(pdata);
1277 if (ret)
1278 goto err_channels;
1279
1280 /* Initialize the service and Tx timers */
1281 xgbe_init_timers(pdata);
1282
1283 return 0;
1284
1285err_channels:
1286 xgbe_free_memory(pdata);
1287
1288 return ret;
1289}
1290
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001291static int xgbe_start(struct xgbe_prv_data *pdata)
1292{
1293 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001294 struct xgbe_phy_if *phy_if = &pdata->phy_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001295 struct net_device *netdev = pdata->netdev;
Tom Lendacky22447532018-05-23 11:39:04 -05001296 unsigned int i;
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001297 int ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001298
Tom Lendacky22447532018-05-23 11:39:04 -05001299 /* Set the number of queues */
1300 ret = netif_set_real_num_tx_queues(netdev, pdata->tx_ring_count);
1301 if (ret) {
1302 netdev_err(netdev, "error setting real tx queue count\n");
1303 return ret;
1304 }
1305
1306 ret = netif_set_real_num_rx_queues(netdev, pdata->rx_ring_count);
1307 if (ret) {
1308 netdev_err(netdev, "error setting real rx queue count\n");
1309 return ret;
1310 }
1311
1312 /* Set RSS lookup table data for programming */
1313 for (i = 0; i < XGBE_RSS_MAX_TABLE_SIZE; i++)
1314 XGMAC_SET_BITS(pdata->rss_table[i], MAC_RSSDR, DMCH,
1315 i % pdata->rx_ring_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001316
Lendacky, Thomas738f7f62017-01-20 12:14:13 -06001317 ret = hw_if->init(pdata);
1318 if (ret)
1319 return ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001320
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001321 xgbe_napi_enable(pdata, 1);
1322
1323 ret = xgbe_request_irqs(pdata);
1324 if (ret)
1325 goto err_napi;
1326
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001327 ret = phy_if->phy_start(pdata);
1328 if (ret)
1329 goto err_irqs;
1330
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001331 hw_if->enable_tx(pdata);
1332 hw_if->enable_rx(pdata);
1333
Jakub Kicinski4df587a2020-07-14 12:18:22 -07001334 udp_tunnel_nic_reset_ntf(netdev);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001335
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001336 netif_tx_start_all_queues(netdev);
1337
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001338 xgbe_start_timers(pdata);
Lendacky, Thomasafb43e82015-09-30 08:53:16 -05001339 queue_work(pdata->dev_workqueue, &pdata->service_work);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001340
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001341 clear_bit(XGBE_STOPPED, &pdata->dev_state);
1342
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001343 return 0;
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001344
Lendacky, Thomas47f164d2016-11-10 17:09:55 -06001345err_irqs:
1346 xgbe_free_irqs(pdata);
1347
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001348err_napi:
1349 xgbe_napi_disable(pdata, 1);
1350
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001351 hw_if->exit(pdata);
1352
1353 return ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001354}
1355
1356static void xgbe_stop(struct xgbe_prv_data *pdata)
1357{
1358 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001359 struct xgbe_phy_if *phy_if = &pdata->phy_if;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001360 struct xgbe_channel *channel;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001361 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001362 struct netdev_queue *txq;
1363 unsigned int i;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001364
1365 DBGPR("-->xgbe_stop\n");
1366
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001367 if (test_bit(XGBE_STOPPED, &pdata->dev_state))
1368 return;
1369
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001370 netif_tx_stop_all_queues(netdev);
Shyam Sundar S K186edbb2021-02-17 00:37:08 +05301371 netif_carrier_off(pdata->netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001372
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001373 xgbe_stop_timers(pdata);
1374 flush_workqueue(pdata->dev_workqueue);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001375
Jakub Kicinski4df587a2020-07-14 12:18:22 -07001376 xgbe_vxlan_unset_port(netdev, 0, 0, NULL);
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001377
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001378 hw_if->disable_tx(pdata);
1379 hw_if->disable_rx(pdata);
1380
Lendacky, Thomas402168b2017-02-28 15:02:51 -06001381 phy_if->phy_stop(pdata);
1382
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001383 xgbe_free_irqs(pdata);
1384
1385 xgbe_napi_disable(pdata, 1);
1386
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001387 hw_if->exit(pdata);
1388
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001389 for (i = 0; i < pdata->channel_count; i++) {
1390 channel = pdata->channel[i];
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001391 if (!channel->tx_ring)
1392 continue;
1393
1394 txq = netdev_get_tx_queue(netdev, channel->queue_index);
1395 netdev_tx_reset_queue(txq);
1396 }
1397
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001398 set_bit(XGBE_STOPPED, &pdata->dev_state);
1399
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001400 DBGPR("<--xgbe_stop\n");
1401}
1402
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001403static void xgbe_stopdev(struct work_struct *work)
1404{
1405 struct xgbe_prv_data *pdata = container_of(work,
1406 struct xgbe_prv_data,
1407 stopdev_work);
1408
1409 rtnl_lock();
1410
1411 xgbe_stop(pdata);
1412
1413 xgbe_free_tx_data(pdata);
1414 xgbe_free_rx_data(pdata);
1415
1416 rtnl_unlock();
1417
1418 netdev_alert(pdata->netdev, "device stopped\n");
1419}
1420
Tom Lendacky01b52772018-05-23 11:39:13 -05001421void xgbe_full_restart_dev(struct xgbe_prv_data *pdata)
1422{
1423 /* If not running, "restart" will happen on open */
1424 if (!netif_running(pdata->netdev))
1425 return;
1426
1427 xgbe_stop(pdata);
1428
1429 xgbe_free_memory(pdata);
1430 xgbe_alloc_memory(pdata);
1431
1432 xgbe_start(pdata);
1433}
1434
Tom Lendackybab748d2018-05-23 11:38:56 -05001435void xgbe_restart_dev(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001436{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001437 /* If not running, "restart" will happen on open */
1438 if (!netif_running(pdata->netdev))
1439 return;
1440
1441 xgbe_stop(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001442
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001443 xgbe_free_tx_data(pdata);
1444 xgbe_free_rx_data(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001445
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001446 xgbe_start(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001447}
1448
1449static void xgbe_restart(struct work_struct *work)
1450{
1451 struct xgbe_prv_data *pdata = container_of(work,
1452 struct xgbe_prv_data,
1453 restart_work);
1454
1455 rtnl_lock();
1456
Lendacky, Thomas916102c2015-01-16 12:46:45 -06001457 xgbe_restart_dev(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001458
1459 rtnl_unlock();
1460}
1461
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001462static void xgbe_tx_tstamp(struct work_struct *work)
1463{
1464 struct xgbe_prv_data *pdata = container_of(work,
1465 struct xgbe_prv_data,
1466 tx_tstamp_work);
1467 struct skb_shared_hwtstamps hwtstamps;
1468 u64 nsec;
1469 unsigned long flags;
1470
Lendacky, Thomas93845d52017-06-28 13:41:58 -05001471 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1472 if (!pdata->tx_tstamp_skb)
1473 goto unlock;
1474
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001475 if (pdata->tx_tstamp) {
1476 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
1477 pdata->tx_tstamp);
1478
1479 memset(&hwtstamps, 0, sizeof(hwtstamps));
1480 hwtstamps.hwtstamp = ns_to_ktime(nsec);
1481 skb_tstamp_tx(pdata->tx_tstamp_skb, &hwtstamps);
1482 }
1483
1484 dev_kfree_skb_any(pdata->tx_tstamp_skb);
1485
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001486 pdata->tx_tstamp_skb = NULL;
Lendacky, Thomas93845d52017-06-28 13:41:58 -05001487
1488unlock:
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001489 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1490}
1491
1492static int xgbe_get_hwtstamp_settings(struct xgbe_prv_data *pdata,
1493 struct ifreq *ifreq)
1494{
1495 if (copy_to_user(ifreq->ifr_data, &pdata->tstamp_config,
1496 sizeof(pdata->tstamp_config)))
1497 return -EFAULT;
1498
1499 return 0;
1500}
1501
1502static int xgbe_set_hwtstamp_settings(struct xgbe_prv_data *pdata,
1503 struct ifreq *ifreq)
1504{
1505 struct hwtstamp_config config;
1506 unsigned int mac_tscr;
1507
1508 if (copy_from_user(&config, ifreq->ifr_data, sizeof(config)))
1509 return -EFAULT;
1510
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001511 mac_tscr = 0;
1512
1513 switch (config.tx_type) {
1514 case HWTSTAMP_TX_OFF:
1515 break;
1516
1517 case HWTSTAMP_TX_ON:
1518 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1519 break;
1520
1521 default:
1522 return -ERANGE;
1523 }
1524
1525 switch (config.rx_filter) {
1526 case HWTSTAMP_FILTER_NONE:
1527 break;
1528
Miroslav Lichvare3412572017-05-19 17:52:36 +02001529 case HWTSTAMP_FILTER_NTP_ALL:
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001530 case HWTSTAMP_FILTER_ALL:
1531 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENALL, 1);
1532 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1533 break;
1534
1535 /* PTP v2, UDP, any kind of event packet */
1536 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1537 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001538 fallthrough; /* to PTP v1, UDP, any kind of event packet */
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001539 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1540 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1541 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1542 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1543 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1544 break;
1545
1546 /* PTP v2, UDP, Sync packet */
1547 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1548 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001549 fallthrough; /* to PTP v1, UDP, Sync packet */
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001550 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1551 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1552 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1553 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1554 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1555 break;
1556
1557 /* PTP v2, UDP, Delay_req packet */
1558 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1559 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001560 fallthrough; /* to PTP v1, UDP, Delay_req packet */
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001561 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1562 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1563 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1564 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1565 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1566 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1567 break;
1568
1569 /* 802.AS1, Ethernet, any kind of event packet */
1570 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1571 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1572 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1573 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1574 break;
1575
1576 /* 802.AS1, Ethernet, Sync packet */
1577 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1578 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1579 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1580 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1581 break;
1582
1583 /* 802.AS1, Ethernet, Delay_req packet */
1584 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1585 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1586 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1587 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1588 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1589 break;
1590
1591 /* PTP v2/802.AS1, any layer, any kind of event packet */
1592 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1593 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1594 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1595 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1596 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1597 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1598 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1599 break;
1600
1601 /* PTP v2/802.AS1, any layer, Sync packet */
1602 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1603 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1604 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1605 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1606 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1607 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1608 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1609 break;
1610
1611 /* PTP v2/802.AS1, any layer, Delay_req packet */
1612 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1613 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1614 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1615 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1616 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1617 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1618 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1619 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1620 break;
1621
1622 default:
1623 return -ERANGE;
1624 }
1625
1626 pdata->hw_if.config_tstamp(pdata, mac_tscr);
1627
1628 memcpy(&pdata->tstamp_config, &config, sizeof(config));
1629
1630 return 0;
1631}
1632
1633static void xgbe_prep_tx_tstamp(struct xgbe_prv_data *pdata,
1634 struct sk_buff *skb,
1635 struct xgbe_packet_data *packet)
1636{
1637 unsigned long flags;
1638
1639 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP)) {
1640 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1641 if (pdata->tx_tstamp_skb) {
1642 /* Another timestamp in progress, ignore this one */
1643 XGMAC_SET_BITS(packet->attributes,
1644 TX_PACKET_ATTRIBUTES, PTP, 0);
1645 } else {
1646 pdata->tx_tstamp_skb = skb_get(skb);
1647 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1648 }
1649 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1650 }
1651
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02001652 skb_tx_timestamp(skb);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001653}
1654
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001655static void xgbe_prep_vlan(struct sk_buff *skb, struct xgbe_packet_data *packet)
1656{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001657 if (skb_vlan_tag_present(skb))
1658 packet->vlan_ctag = skb_vlan_tag_get(skb);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001659}
1660
1661static int xgbe_prep_tso(struct sk_buff *skb, struct xgbe_packet_data *packet)
1662{
1663 int ret;
1664
1665 if (!XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1666 TSO_ENABLE))
1667 return 0;
1668
1669 ret = skb_cow_head(skb, 0);
1670 if (ret)
1671 return ret;
1672
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001673 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, VXLAN)) {
1674 packet->header_len = skb_inner_transport_offset(skb) +
1675 inner_tcp_hdrlen(skb);
1676 packet->tcp_header_len = inner_tcp_hdrlen(skb);
1677 } else {
1678 packet->header_len = skb_transport_offset(skb) +
1679 tcp_hdrlen(skb);
1680 packet->tcp_header_len = tcp_hdrlen(skb);
1681 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001682 packet->tcp_payload_len = skb->len - packet->header_len;
1683 packet->mss = skb_shinfo(skb)->gso_size;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001684
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001685 DBGPR(" packet->header_len=%u\n", packet->header_len);
1686 DBGPR(" packet->tcp_header_len=%u, packet->tcp_payload_len=%u\n",
1687 packet->tcp_header_len, packet->tcp_payload_len);
1688 DBGPR(" packet->mss=%u\n", packet->mss);
1689
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001690 /* Update the number of packets that will ultimately be transmitted
1691 * along with the extra bytes for each extra packet
1692 */
1693 packet->tx_packets = skb_shinfo(skb)->gso_segs;
1694 packet->tx_bytes += (packet->tx_packets - 1) * packet->header_len;
1695
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001696 return 0;
1697}
1698
Jakub Kicinskib5c5f8d2020-07-14 12:18:21 -07001699static bool xgbe_is_vxlan(struct sk_buff *skb)
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001700{
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001701 if (!skb->encapsulation)
1702 return false;
1703
1704 if (skb->ip_summed != CHECKSUM_PARTIAL)
1705 return false;
1706
1707 switch (skb->protocol) {
1708 case htons(ETH_P_IP):
1709 if (ip_hdr(skb)->protocol != IPPROTO_UDP)
1710 return false;
1711 break;
1712
1713 case htons(ETH_P_IPV6):
1714 if (ipv6_hdr(skb)->nexthdr != IPPROTO_UDP)
1715 return false;
1716 break;
1717
1718 default:
1719 return false;
1720 }
1721
Jakub Kicinskib5c5f8d2020-07-14 12:18:21 -07001722 if (skb->inner_protocol_type != ENCAP_TYPE_ETHER ||
1723 skb->inner_protocol != htons(ETH_P_TEB) ||
1724 (skb_inner_mac_header(skb) - skb_transport_header(skb) !=
1725 sizeof(struct udphdr) + sizeof(struct vxlanhdr)))
1726 return false;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001727
Jakub Kicinskib5c5f8d2020-07-14 12:18:21 -07001728 return true;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001729}
1730
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001731static int xgbe_is_tso(struct sk_buff *skb)
1732{
1733 if (skb->ip_summed != CHECKSUM_PARTIAL)
1734 return 0;
1735
1736 if (!skb_is_gso(skb))
1737 return 0;
1738
1739 DBGPR(" TSO packet to be processed\n");
1740
1741 return 1;
1742}
1743
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001744static void xgbe_packet_info(struct xgbe_prv_data *pdata,
1745 struct xgbe_ring *ring, struct sk_buff *skb,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001746 struct xgbe_packet_data *packet)
1747{
Matthew Wilcox (Oracle)d7840972019-07-22 20:08:25 -07001748 skb_frag_t *frag;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001749 unsigned int context_desc;
1750 unsigned int len;
1751 unsigned int i;
1752
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001753 packet->skb = skb;
1754
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001755 context_desc = 0;
1756 packet->rdesc_count = 0;
1757
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001758 packet->tx_packets = 1;
1759 packet->tx_bytes = skb->len;
1760
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001761 if (xgbe_is_tso(skb)) {
Lendacky, Thomasa7beaf22014-11-04 16:07:29 -06001762 /* TSO requires an extra descriptor if mss is different */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001763 if (skb_shinfo(skb)->gso_size != ring->tx.cur_mss) {
1764 context_desc = 1;
1765 packet->rdesc_count++;
1766 }
1767
Lendacky, Thomasa7beaf22014-11-04 16:07:29 -06001768 /* TSO requires an extra descriptor for TSO header */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001769 packet->rdesc_count++;
1770
1771 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1772 TSO_ENABLE, 1);
1773 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1774 CSUM_ENABLE, 1);
1775 } else if (skb->ip_summed == CHECKSUM_PARTIAL)
1776 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1777 CSUM_ENABLE, 1);
1778
Jakub Kicinskib5c5f8d2020-07-14 12:18:21 -07001779 if (xgbe_is_vxlan(skb))
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05001780 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1781 VXLAN, 1);
1782
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001783 if (skb_vlan_tag_present(skb)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001784 /* VLAN requires an extra descriptor if tag is different */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001785 if (skb_vlan_tag_get(skb) != ring->tx.cur_vlan_ctag)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001786 /* We can share with the TSO context descriptor */
1787 if (!context_desc) {
1788 context_desc = 1;
1789 packet->rdesc_count++;
1790 }
1791
1792 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1793 VLAN_CTAG, 1);
1794 }
1795
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001796 if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1797 (pdata->tstamp_config.tx_type == HWTSTAMP_TX_ON))
1798 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1799 PTP, 1);
1800
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001801 for (len = skb_headlen(skb); len;) {
1802 packet->rdesc_count++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001803 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001804 }
1805
1806 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1807 frag = &skb_shinfo(skb)->frags[i];
1808 for (len = skb_frag_size(frag); len; ) {
1809 packet->rdesc_count++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001810 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001811 }
1812 }
1813}
1814
1815static int xgbe_open(struct net_device *netdev)
1816{
1817 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001818 int ret;
1819
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001820 /* Create the various names based on netdev name */
1821 snprintf(pdata->an_name, sizeof(pdata->an_name) - 1, "%s-pcs",
1822 netdev_name(netdev));
1823
1824 snprintf(pdata->ecc_name, sizeof(pdata->ecc_name) - 1, "%s-ecc",
1825 netdev_name(netdev));
1826
1827 snprintf(pdata->i2c_name, sizeof(pdata->i2c_name) - 1, "%s-i2c",
1828 netdev_name(netdev));
1829
1830 /* Create workqueues */
1831 pdata->dev_workqueue =
1832 create_singlethread_workqueue(netdev_name(netdev));
1833 if (!pdata->dev_workqueue) {
1834 netdev_err(netdev, "device workqueue creation failed\n");
1835 return -ENOMEM;
1836 }
1837
1838 pdata->an_workqueue =
1839 create_singlethread_workqueue(pdata->an_name);
1840 if (!pdata->an_workqueue) {
1841 netdev_err(netdev, "phy workqueue creation failed\n");
1842 ret = -ENOMEM;
1843 goto err_dev_wq;
1844 }
1845
Lendacky, Thomase57f7a32016-11-03 13:18:27 -05001846 /* Reset the phy settings */
1847 ret = xgbe_phy_reset(pdata);
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001848 if (ret)
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001849 goto err_an_wq;
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001850
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001851 /* Enable the clocks */
1852 ret = clk_prepare_enable(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001853 if (ret) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001854 netdev_alert(netdev, "dma clk_prepare_enable failed\n");
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001855 goto err_an_wq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001856 }
1857
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001858 ret = clk_prepare_enable(pdata->ptpclk);
1859 if (ret) {
1860 netdev_alert(netdev, "ptp clk_prepare_enable failed\n");
1861 goto err_sysclk;
1862 }
1863
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001864 INIT_WORK(&pdata->service_work, xgbe_service);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001865 INIT_WORK(&pdata->restart_work, xgbe_restart);
Lendacky, Thomase78332b2016-11-10 17:10:26 -06001866 INIT_WORK(&pdata->stopdev_work, xgbe_stopdev);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001867 INIT_WORK(&pdata->tx_tstamp_work, xgbe_tx_tstamp);
Tom Lendacky22447532018-05-23 11:39:04 -05001868
1869 ret = xgbe_alloc_memory(pdata);
1870 if (ret)
1871 goto err_ptpclk;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001872
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001873 ret = xgbe_start(pdata);
1874 if (ret)
Tom Lendacky22447532018-05-23 11:39:04 -05001875 goto err_mem;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001876
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001877 clear_bit(XGBE_DOWN, &pdata->dev_state);
1878
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001879 return 0;
1880
Tom Lendacky22447532018-05-23 11:39:04 -05001881err_mem:
1882 xgbe_free_memory(pdata);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001883
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001884err_ptpclk:
1885 clk_disable_unprepare(pdata->ptpclk);
1886
1887err_sysclk:
1888 clk_disable_unprepare(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001889
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001890err_an_wq:
1891 destroy_workqueue(pdata->an_workqueue);
1892
1893err_dev_wq:
1894 destroy_workqueue(pdata->dev_workqueue);
1895
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001896 return ret;
1897}
1898
1899static int xgbe_close(struct net_device *netdev)
1900{
1901 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001902
1903 /* Stop the device */
1904 xgbe_stop(pdata);
1905
Tom Lendacky22447532018-05-23 11:39:04 -05001906 xgbe_free_memory(pdata);
Lendacky, Thomase98c72c2014-11-06 17:02:13 -06001907
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001908 /* Disable the clocks */
1909 clk_disable_unprepare(pdata->ptpclk);
1910 clk_disable_unprepare(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001911
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001912 destroy_workqueue(pdata->an_workqueue);
1913
Lendacky, Thomasefbaa822017-08-18 09:02:57 -05001914 destroy_workqueue(pdata->dev_workqueue);
1915
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001916 set_bit(XGBE_DOWN, &pdata->dev_state);
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001917
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001918 return 0;
1919}
1920
YueHaibingfe723522018-09-19 18:50:17 +08001921static netdev_tx_t xgbe_xmit(struct sk_buff *skb, struct net_device *netdev)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001922{
1923 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1924 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1925 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1926 struct xgbe_channel *channel;
1927 struct xgbe_ring *ring;
1928 struct xgbe_packet_data *packet;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001929 struct netdev_queue *txq;
YueHaibingfe723522018-09-19 18:50:17 +08001930 netdev_tx_t ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001931
1932 DBGPR("-->xgbe_xmit: skb->len = %d\n", skb->len);
1933
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05001934 channel = pdata->channel[skb->queue_mapping];
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001935 txq = netdev_get_tx_queue(netdev, channel->queue_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001936 ring = channel->tx_ring;
1937 packet = &ring->packet_data;
1938
1939 ret = NETDEV_TX_OK;
1940
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001941 if (skb->len == 0) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001942 netif_err(pdata, tx_err, netdev,
1943 "empty skb received from stack\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001944 dev_kfree_skb_any(skb);
1945 goto tx_netdev_return;
1946 }
1947
1948 /* Calculate preliminary packet info */
1949 memset(packet, 0, sizeof(*packet));
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001950 xgbe_packet_info(pdata, ring, skb, packet);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001951
1952 /* Check that there are enough descriptors available */
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001953 ret = xgbe_maybe_stop_tx_queue(channel, ring, packet->rdesc_count);
1954 if (ret)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001955 goto tx_netdev_return;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001956
1957 ret = xgbe_prep_tso(skb, packet);
1958 if (ret) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001959 netif_err(pdata, tx_err, netdev,
1960 "error processing TSO packet\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001961 dev_kfree_skb_any(skb);
1962 goto tx_netdev_return;
1963 }
1964 xgbe_prep_vlan(skb, packet);
1965
1966 if (!desc_if->map_tx_skb(channel, skb)) {
1967 dev_kfree_skb_any(skb);
1968 goto tx_netdev_return;
1969 }
1970
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001971 xgbe_prep_tx_tstamp(pdata, skb, packet);
1972
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001973 /* Report on the actual number of bytes (to be) sent */
1974 netdev_tx_sent_queue(txq, packet->tx_bytes);
1975
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001976 /* Configure required descriptor fields for transmission */
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06001977 hw_if->dev_xmit(channel);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001978
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001979 if (netif_msg_pktdata(pdata))
1980 xgbe_print_pkt(netdev, skb, true);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001981
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001982 /* Stop the queue in advance if there may not be enough descriptors */
1983 xgbe_maybe_stop_tx_queue(channel, ring, XGBE_TX_MAX_DESCS);
1984
1985 ret = NETDEV_TX_OK;
1986
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001987tx_netdev_return:
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001988 return ret;
1989}
1990
1991static void xgbe_set_rx_mode(struct net_device *netdev)
1992{
1993 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1994 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001995
1996 DBGPR("-->xgbe_set_rx_mode\n");
1997
Lendacky, Thomasb8763822015-04-09 12:11:57 -05001998 hw_if->config_rx_mode(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001999
2000 DBGPR("<--xgbe_set_rx_mode\n");
2001}
2002
2003static int xgbe_set_mac_address(struct net_device *netdev, void *addr)
2004{
2005 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2006 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2007 struct sockaddr *saddr = addr;
2008
2009 DBGPR("-->xgbe_set_mac_address\n");
2010
2011 if (!is_valid_ether_addr(saddr->sa_data))
2012 return -EADDRNOTAVAIL;
2013
Jakub Kicinskia05e4c02021-10-04 09:05:21 -07002014 eth_hw_addr_set(netdev, saddr->sa_data);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002015
2016 hw_if->set_mac_address(pdata, netdev->dev_addr);
2017
2018 DBGPR("<--xgbe_set_mac_address\n");
2019
2020 return 0;
2021}
2022
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002023static int xgbe_ioctl(struct net_device *netdev, struct ifreq *ifreq, int cmd)
2024{
2025 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2026 int ret;
2027
2028 switch (cmd) {
2029 case SIOCGHWTSTAMP:
2030 ret = xgbe_get_hwtstamp_settings(pdata, ifreq);
2031 break;
2032
2033 case SIOCSHWTSTAMP:
2034 ret = xgbe_set_hwtstamp_settings(pdata, ifreq);
2035 break;
2036
2037 default:
2038 ret = -EOPNOTSUPP;
2039 }
2040
2041 return ret;
2042}
2043
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002044static int xgbe_change_mtu(struct net_device *netdev, int mtu)
2045{
2046 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2047 int ret;
2048
2049 DBGPR("-->xgbe_change_mtu\n");
2050
2051 ret = xgbe_calc_rx_buf_size(netdev, mtu);
2052 if (ret < 0)
2053 return ret;
2054
2055 pdata->rx_buf_size = ret;
2056 netdev->mtu = mtu;
2057
Lendacky, Thomas916102c2015-01-16 12:46:45 -06002058 xgbe_restart_dev(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002059
2060 DBGPR("<--xgbe_change_mtu\n");
2061
2062 return 0;
2063}
2064
Michael S. Tsirkin0290bd22019-12-10 09:23:51 -05002065static void xgbe_tx_timeout(struct net_device *netdev, unsigned int txqueue)
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05002066{
2067 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2068
2069 netdev_warn(netdev, "tx timeout, device restarting\n");
Lendacky, Thomas96aec912015-10-14 12:37:32 -05002070 schedule_work(&pdata->restart_work);
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05002071}
2072
stephen hemmingerbc1f4472017-01-06 19:12:52 -08002073static void xgbe_get_stats64(struct net_device *netdev,
2074 struct rtnl_link_stats64 *s)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002075{
2076 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2077 struct xgbe_mmc_stats *pstats = &pdata->mmc_stats;
2078
2079 DBGPR("-->%s\n", __func__);
2080
2081 pdata->hw_if.read_mmc_stats(pdata);
2082
2083 s->rx_packets = pstats->rxframecount_gb;
2084 s->rx_bytes = pstats->rxoctetcount_gb;
2085 s->rx_errors = pstats->rxframecount_gb -
2086 pstats->rxbroadcastframes_g -
2087 pstats->rxmulticastframes_g -
2088 pstats->rxunicastframes_g;
2089 s->multicast = pstats->rxmulticastframes_g;
2090 s->rx_length_errors = pstats->rxlengtherror;
2091 s->rx_crc_errors = pstats->rxcrcerror;
2092 s->rx_fifo_errors = pstats->rxfifooverflow;
2093
2094 s->tx_packets = pstats->txframecount_gb;
2095 s->tx_bytes = pstats->txoctetcount_gb;
2096 s->tx_errors = pstats->txframecount_gb - pstats->txframecount_g;
2097 s->tx_dropped = netdev->stats.tx_dropped;
2098
2099 DBGPR("<--%s\n", __func__);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002100}
2101
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002102static int xgbe_vlan_rx_add_vid(struct net_device *netdev, __be16 proto,
2103 u16 vid)
2104{
2105 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2106 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2107
2108 DBGPR("-->%s\n", __func__);
2109
2110 set_bit(vid, pdata->active_vlans);
2111 hw_if->update_vlan_hash_table(pdata);
2112
2113 DBGPR("<--%s\n", __func__);
2114
2115 return 0;
2116}
2117
2118static int xgbe_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto,
2119 u16 vid)
2120{
2121 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2122 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2123
2124 DBGPR("-->%s\n", __func__);
2125
2126 clear_bit(vid, pdata->active_vlans);
2127 hw_if->update_vlan_hash_table(pdata);
2128
2129 DBGPR("<--%s\n", __func__);
2130
2131 return 0;
2132}
2133
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002134#ifdef CONFIG_NET_POLL_CONTROLLER
2135static void xgbe_poll_controller(struct net_device *netdev)
2136{
2137 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002138 struct xgbe_channel *channel;
2139 unsigned int i;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002140
2141 DBGPR("-->xgbe_poll_controller\n");
2142
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002143 if (pdata->per_channel_irq) {
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05002144 for (i = 0; i < pdata->channel_count; i++) {
2145 channel = pdata->channel[i];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002146 xgbe_dma_isr(channel->dma_irq, channel);
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05002147 }
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002148 } else {
2149 disable_irq(pdata->dev_irq);
2150 xgbe_isr(pdata->dev_irq, pdata);
2151 enable_irq(pdata->dev_irq);
2152 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002153
2154 DBGPR("<--xgbe_poll_controller\n");
2155}
2156#endif /* End CONFIG_NET_POLL_CONTROLLER */
2157
Jiri Pirko2572ac52017-08-07 10:15:17 +02002158static int xgbe_setup_tc(struct net_device *netdev, enum tc_setup_type type,
Jiri Pirkode4784c2017-08-07 10:15:32 +02002159 void *type_data)
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002160{
2161 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Jiri Pirkode4784c2017-08-07 10:15:32 +02002162 struct tc_mqprio_qopt *mqprio = type_data;
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06002163 u8 tc;
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002164
Nogah Frankel575ed7d2017-11-06 07:23:42 +01002165 if (type != TC_SETUP_QDISC_MQPRIO)
Jiri Pirko38cf0422017-08-07 10:15:31 +02002166 return -EOPNOTSUPP;
John Fastabende4c67342016-02-16 21:16:15 -08002167
Jiri Pirkode4784c2017-08-07 10:15:32 +02002168 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
2169 tc = mqprio->num_tc;
John Fastabend16e5cc62016-02-16 21:16:43 -08002170
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06002171 if (tc > pdata->hw_feat.tc_cnt)
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002172 return -EINVAL;
2173
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06002174 pdata->num_tcs = tc;
2175 pdata->hw_if.config_tc(pdata);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002176
2177 return 0;
2178}
2179
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002180static netdev_features_t xgbe_fix_features(struct net_device *netdev,
2181 netdev_features_t features)
2182{
2183 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Jakub Kicinski4df587a2020-07-14 12:18:22 -07002184 netdev_features_t vxlan_base;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002185
2186 vxlan_base = NETIF_F_GSO_UDP_TUNNEL | NETIF_F_RX_UDP_TUNNEL_PORT;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002187
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002188 if (!pdata->hw_feat.vxn)
Jakub Kicinski4df587a2020-07-14 12:18:22 -07002189 return features;
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002190
2191 /* VXLAN CSUM requires VXLAN base */
2192 if ((features & NETIF_F_GSO_UDP_TUNNEL_CSUM) &&
2193 !(features & NETIF_F_GSO_UDP_TUNNEL)) {
2194 netdev_notice(netdev,
2195 "forcing tx udp tunnel support\n");
2196 features |= NETIF_F_GSO_UDP_TUNNEL;
2197 }
2198
2199 /* Can't do one without doing the other */
2200 if ((features & vxlan_base) != vxlan_base) {
2201 netdev_notice(netdev,
2202 "forcing both tx and rx udp tunnel support\n");
2203 features |= vxlan_base;
2204 }
2205
2206 if (features & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM)) {
2207 if (!(features & NETIF_F_GSO_UDP_TUNNEL_CSUM)) {
2208 netdev_notice(netdev,
2209 "forcing tx udp tunnel checksumming on\n");
2210 features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
2211 }
2212 } else {
2213 if (features & NETIF_F_GSO_UDP_TUNNEL_CSUM) {
2214 netdev_notice(netdev,
2215 "forcing tx udp tunnel checksumming off\n");
2216 features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
2217 }
2218 }
2219
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002220 return features;
2221}
2222
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002223static int xgbe_set_features(struct net_device *netdev,
2224 netdev_features_t features)
2225{
2226 struct xgbe_prv_data *pdata = netdev_priv(netdev);
2227 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002228 netdev_features_t rxhash, rxcsum, rxvlan, rxvlan_filter;
2229 int ret = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002230
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002231 rxhash = pdata->netdev_features & NETIF_F_RXHASH;
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002232 rxcsum = pdata->netdev_features & NETIF_F_RXCSUM;
2233 rxvlan = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_RX;
2234 rxvlan_filter = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_FILTER;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002235
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002236 if ((features & NETIF_F_RXHASH) && !rxhash)
2237 ret = hw_if->enable_rss(pdata);
2238 else if (!(features & NETIF_F_RXHASH) && rxhash)
2239 ret = hw_if->disable_rss(pdata);
2240 if (ret)
2241 return ret;
2242
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002243 if ((features & NETIF_F_RXCSUM) && !rxcsum)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002244 hw_if->enable_rx_csum(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002245 else if (!(features & NETIF_F_RXCSUM) && rxcsum)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002246 hw_if->disable_rx_csum(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002247
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002248 if ((features & NETIF_F_HW_VLAN_CTAG_RX) && !rxvlan)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002249 hw_if->enable_rx_vlan_stripping(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002250 else if (!(features & NETIF_F_HW_VLAN_CTAG_RX) && rxvlan)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002251 hw_if->disable_rx_vlan_stripping(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002252
2253 if ((features & NETIF_F_HW_VLAN_CTAG_FILTER) && !rxvlan_filter)
2254 hw_if->enable_rx_vlan_filtering(pdata);
2255 else if (!(features & NETIF_F_HW_VLAN_CTAG_FILTER) && rxvlan_filter)
2256 hw_if->disable_rx_vlan_filtering(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002257
2258 pdata->netdev_features = features;
2259
2260 DBGPR("<--xgbe_set_features\n");
2261
2262 return 0;
2263}
2264
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002265static netdev_features_t xgbe_features_check(struct sk_buff *skb,
2266 struct net_device *netdev,
2267 netdev_features_t features)
2268{
2269 features = vlan_features_check(skb, features);
2270 features = vxlan_features_check(skb, features);
2271
2272 return features;
2273}
2274
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002275static const struct net_device_ops xgbe_netdev_ops = {
2276 .ndo_open = xgbe_open,
2277 .ndo_stop = xgbe_close,
2278 .ndo_start_xmit = xgbe_xmit,
2279 .ndo_set_rx_mode = xgbe_set_rx_mode,
2280 .ndo_set_mac_address = xgbe_set_mac_address,
2281 .ndo_validate_addr = eth_validate_addr,
Arnd Bergmanna7605372021-07-27 15:45:13 +02002282 .ndo_eth_ioctl = xgbe_ioctl,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002283 .ndo_change_mtu = xgbe_change_mtu,
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05002284 .ndo_tx_timeout = xgbe_tx_timeout,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002285 .ndo_get_stats64 = xgbe_get_stats64,
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002286 .ndo_vlan_rx_add_vid = xgbe_vlan_rx_add_vid,
2287 .ndo_vlan_rx_kill_vid = xgbe_vlan_rx_kill_vid,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002288#ifdef CONFIG_NET_POLL_CONTROLLER
2289 .ndo_poll_controller = xgbe_poll_controller,
2290#endif
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002291 .ndo_setup_tc = xgbe_setup_tc,
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002292 .ndo_fix_features = xgbe_fix_features,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002293 .ndo_set_features = xgbe_set_features,
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002294 .ndo_features_check = xgbe_features_check,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002295};
2296
stephen hemmingerce0b15d2016-08-31 08:57:36 -07002297const struct net_device_ops *xgbe_get_netdev_ops(void)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002298{
stephen hemmingerce0b15d2016-08-31 08:57:36 -07002299 return &xgbe_netdev_ops;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002300}
2301
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002302static void xgbe_rx_refresh(struct xgbe_channel *channel)
2303{
2304 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomas270894e2015-01-16 12:46:50 -06002305 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002306 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2307 struct xgbe_ring *ring = channel->rx_ring;
2308 struct xgbe_ring_data *rdata;
2309
Lendacky, Thomas270894e2015-01-16 12:46:50 -06002310 while (ring->dirty != ring->cur) {
2311 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
2312
2313 /* Reset rdata values */
2314 desc_if->unmap_rdata(pdata, rdata);
2315
2316 if (desc_if->map_rx_buffer(pdata, ring, rdata))
2317 break;
2318
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05002319 hw_if->rx_desc_reset(pdata, rdata, ring->dirty);
Lendacky, Thomas270894e2015-01-16 12:46:50 -06002320
2321 ring->dirty++;
2322 }
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002323
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05002324 /* Make sure everything is written before the register write */
2325 wmb();
2326
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002327 /* Update the Rx Tail Pointer Register with address of
2328 * the last cleaned entry */
Lendacky, Thomas270894e2015-01-16 12:46:50 -06002329 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty - 1);
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002330 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
2331 lower_32_bits(rdata->rdesc_dma));
2332}
2333
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002334static struct sk_buff *xgbe_create_skb(struct xgbe_prv_data *pdata,
2335 struct napi_struct *napi,
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002336 struct xgbe_ring_data *rdata,
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002337 unsigned int len)
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002338{
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002339 struct sk_buff *skb;
2340 u8 *packet;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002341
Lendacky, Thomas385565a2015-03-20 11:50:41 -05002342 skb = napi_alloc_skb(napi, rdata->rx.hdr.dma_len);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002343 if (!skb)
2344 return NULL;
2345
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002346 /* Pull in the header buffer which may contain just the header
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002347 * or the header plus data
2348 */
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05002349 dma_sync_single_range_for_cpu(pdata->dev, rdata->rx.hdr.dma_base,
2350 rdata->rx.hdr.dma_off,
2351 rdata->rx.hdr.dma_len, DMA_FROM_DEVICE);
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002352
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06002353 packet = page_address(rdata->rx.hdr.pa.pages) +
2354 rdata->rx.hdr.pa.pages_offset;
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002355 skb_copy_to_linear_data(skb, packet, len);
2356 skb_put(skb, len);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002357
2358 return skb;
2359}
2360
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002361static unsigned int xgbe_rx_buf1_len(struct xgbe_ring_data *rdata,
2362 struct xgbe_packet_data *packet)
2363{
2364 /* Always zero if not the first descriptor */
2365 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, FIRST))
2366 return 0;
2367
2368 /* First descriptor with split header, return header length */
2369 if (rdata->rx.hdr_len)
2370 return rdata->rx.hdr_len;
2371
2372 /* First descriptor but not the last descriptor and no split header,
2373 * so the full buffer was used
2374 */
2375 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
2376 return rdata->rx.hdr.dma_len;
2377
2378 /* First descriptor and last descriptor and no split header, so
2379 * calculate how much of the buffer was used
2380 */
2381 return min_t(unsigned int, rdata->rx.hdr.dma_len, rdata->rx.len);
2382}
2383
2384static unsigned int xgbe_rx_buf2_len(struct xgbe_ring_data *rdata,
2385 struct xgbe_packet_data *packet,
2386 unsigned int len)
2387{
2388 /* Always the full buffer if not the last descriptor */
2389 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
2390 return rdata->rx.buf.dma_len;
2391
2392 /* Last descriptor so calculate how much of the buffer was used
2393 * for the last bit of data
2394 */
2395 return rdata->rx.len - len;
2396}
2397
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002398static int xgbe_tx_poll(struct xgbe_channel *channel)
2399{
2400 struct xgbe_prv_data *pdata = channel->pdata;
2401 struct xgbe_hw_if *hw_if = &pdata->hw_if;
2402 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2403 struct xgbe_ring *ring = channel->tx_ring;
2404 struct xgbe_ring_data *rdata;
2405 struct xgbe_ring_desc *rdesc;
2406 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002407 struct netdev_queue *txq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002408 int processed = 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002409 unsigned int tx_packets = 0, tx_bytes = 0;
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05002410 unsigned int cur;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002411
2412 DBGPR("-->xgbe_tx_poll\n");
2413
2414 /* Nothing to do if there isn't a Tx ring for this channel */
2415 if (!ring)
2416 return 0;
2417
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05002418 cur = ring->cur;
Lendacky, Thomas20986ed2015-10-26 17:13:54 -05002419
2420 /* Be sure we get ring->cur before accessing descriptor data */
2421 smp_rmb();
2422
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002423 txq = netdev_get_tx_queue(netdev, channel->queue_index);
2424
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05002425 while ((processed < XGBE_TX_DESC_MAX_PROC) &&
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05002426 (ring->dirty != cur)) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05002427 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002428 rdesc = rdata->rdesc;
2429
2430 if (!hw_if->tx_complete(rdesc))
2431 break;
2432
Lendacky, Thomas5449e272014-11-20 11:03:26 -06002433 /* Make sure descriptor fields are read after reading the OWN
2434 * bit */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05002435 dma_rmb();
Lendacky, Thomas5449e272014-11-20 11:03:26 -06002436
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002437 if (netif_msg_tx_done(pdata))
2438 xgbe_dump_tx_desc(pdata, ring, ring->dirty, 1, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002439
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002440 if (hw_if->is_last_desc(rdesc)) {
2441 tx_packets += rdata->tx.packets;
2442 tx_bytes += rdata->tx.bytes;
2443 }
2444
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002445 /* Free the SKB and reset the descriptor for re-use */
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002446 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002447 hw_if->tx_desc_reset(rdata);
2448
2449 processed++;
2450 ring->dirty++;
2451 }
2452
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002453 if (!processed)
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06002454 return 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002455
2456 netdev_tx_completed_queue(txq, tx_packets, tx_bytes);
2457
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002458 if ((ring->tx.queue_stopped == 1) &&
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05002459 (xgbe_tx_avail_desc(ring) > XGBE_TX_DESC_MIN_FREE)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002460 ring->tx.queue_stopped = 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06002461 netif_tx_wake_queue(txq);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002462 }
2463
2464 DBGPR("<--xgbe_tx_poll: processed=%d\n", processed);
2465
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002466 return processed;
2467}
2468
2469static int xgbe_rx_poll(struct xgbe_channel *channel, int budget)
2470{
2471 struct xgbe_prv_data *pdata = channel->pdata;
2472 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002473 struct xgbe_ring *ring = channel->rx_ring;
2474 struct xgbe_ring_data *rdata;
2475 struct xgbe_packet_data *packet;
2476 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002477 struct napi_struct *napi;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002478 struct sk_buff *skb;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002479 struct skb_shared_hwtstamps *hwtstamps;
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002480 unsigned int last, error, context_next, context;
2481 unsigned int len, buf1_len, buf2_len, max_len;
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002482 unsigned int received = 0;
2483 int packet_count = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002484
2485 DBGPR("-->xgbe_rx_poll: budget=%d\n", budget);
2486
2487 /* Nothing to do if there isn't a Rx ring for this channel */
2488 if (!ring)
2489 return 0;
2490
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002491 last = 0;
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002492 context_next = 0;
2493
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002494 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
2495
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002496 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002497 packet = &ring->packet_data;
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002498 while (packet_count < budget) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002499 DBGPR(" cur = %d\n", ring->cur);
2500
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002501 /* First time in loop see if we need to restore state */
2502 if (!received && rdata->state_saved) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002503 skb = rdata->state.skb;
2504 error = rdata->state.error;
2505 len = rdata->state.len;
2506 } else {
2507 memset(packet, 0, sizeof(*packet));
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002508 skb = NULL;
2509 error = 0;
2510 len = 0;
2511 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002512
2513read_again:
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002514 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2515
Lendacky, Thomas270894e2015-01-16 12:46:50 -06002516 if (xgbe_rx_dirty_desc(ring) > (XGBE_RX_DESC_CNT >> 3))
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002517 xgbe_rx_refresh(channel);
2518
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002519 if (hw_if->dev_read(channel))
2520 break;
2521
2522 received++;
2523 ring->cur++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002524
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002525 last = XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2526 LAST);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002527 context_next = XGMAC_GET_BITS(packet->attributes,
2528 RX_PACKET_ATTRIBUTES,
2529 CONTEXT_NEXT);
2530 context = XGMAC_GET_BITS(packet->attributes,
2531 RX_PACKET_ATTRIBUTES,
2532 CONTEXT);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002533
2534 /* Earlier error, just drain the remaining data */
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002535 if ((!last || context_next) && error)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002536 goto read_again;
2537
2538 if (error || packet->errors) {
2539 if (packet->errors)
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002540 netif_err(pdata, rx_err, netdev,
2541 "error in received packet\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002542 dev_kfree_skb(skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002543 goto next_packet;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002544 }
2545
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002546 if (!context) {
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002547 /* Get the data length in the descriptor buffers */
2548 buf1_len = xgbe_rx_buf1_len(rdata, packet);
2549 len += buf1_len;
2550 buf2_len = xgbe_rx_buf2_len(rdata, packet, len);
2551 len += buf2_len;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002552
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002553 if (!skb) {
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002554 skb = xgbe_create_skb(pdata, napi, rdata,
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002555 buf1_len);
2556 if (!skb) {
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06002557 error = 1;
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002558 goto skip_data;
2559 }
2560 }
2561
2562 if (buf2_len) {
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05002563 dma_sync_single_range_for_cpu(pdata->dev,
2564 rdata->rx.buf.dma_base,
2565 rdata->rx.buf.dma_off,
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06002566 rdata->rx.buf.dma_len,
Lendacky, Thomas174fd252014-11-04 16:06:50 -06002567 DMA_FROM_DEVICE);
2568
2569 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06002570 rdata->rx.buf.pa.pages,
2571 rdata->rx.buf.pa.pages_offset,
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002572 buf2_len,
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05002573 rdata->rx.buf.dma_len);
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06002574 rdata->rx.buf.pa.pages = NULL;
Lendacky, Thomas174fd252014-11-04 16:06:50 -06002575 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002576 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002577
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002578skip_data:
2579 if (!last || context_next)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002580 goto read_again;
2581
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002582 if (!skb)
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002583 goto next_packet;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002584
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002585 /* Be sure we don't exceed the configured MTU */
2586 max_len = netdev->mtu + ETH_HLEN;
2587 if (!(netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
2588 (skb->protocol == htons(ETH_P_8021Q)))
2589 max_len += VLAN_HLEN;
2590
2591 if (skb->len > max_len) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002592 netif_err(pdata, rx_err, netdev,
2593 "packet length exceeds configured MTU\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002594 dev_kfree_skb(skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002595 goto next_packet;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002596 }
2597
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002598 if (netif_msg_pktdata(pdata))
2599 xgbe_print_pkt(netdev, skb, false);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002600
2601 skb_checksum_none_assert(skb);
2602 if (XGMAC_GET_BITS(packet->attributes,
2603 RX_PACKET_ATTRIBUTES, CSUM_DONE))
2604 skb->ip_summed = CHECKSUM_UNNECESSARY;
2605
2606 if (XGMAC_GET_BITS(packet->attributes,
Lendacky, Thomas1a510cc2017-08-18 09:04:04 -05002607 RX_PACKET_ATTRIBUTES, TNP)) {
2608 skb->encapsulation = 1;
2609
2610 if (XGMAC_GET_BITS(packet->attributes,
2611 RX_PACKET_ATTRIBUTES, TNPCSUM_DONE))
2612 skb->csum_level = 1;
2613 }
2614
2615 if (XGMAC_GET_BITS(packet->attributes,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002616 RX_PACKET_ATTRIBUTES, VLAN_CTAG))
2617 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2618 packet->vlan_ctag);
2619
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002620 if (XGMAC_GET_BITS(packet->attributes,
2621 RX_PACKET_ATTRIBUTES, RX_TSTAMP)) {
2622 u64 nsec;
2623
2624 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
2625 packet->rx_tstamp);
2626 hwtstamps = skb_hwtstamps(skb);
2627 hwtstamps->hwtstamp = ns_to_ktime(nsec);
2628 }
2629
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002630 if (XGMAC_GET_BITS(packet->attributes,
2631 RX_PACKET_ATTRIBUTES, RSS_HASH))
2632 skb_set_hash(skb, packet->rss_hash,
2633 packet->rss_hash_type);
2634
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002635 skb->dev = netdev;
2636 skb->protocol = eth_type_trans(skb, netdev);
2637 skb_record_rx_queue(skb, channel->queue_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002638
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002639 napi_gro_receive(napi, skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002640
2641next_packet:
2642 packet_count++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002643 }
2644
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002645 /* Check if we need to save state before leaving */
Lendacky, Thomas622c36f2017-03-15 15:11:23 -05002646 if (received && (!last || context_next)) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002647 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2648 rdata->state_saved = 1;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002649 rdata->state.skb = skb;
2650 rdata->state.len = len;
2651 rdata->state.error = error;
2652 }
2653
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002654 DBGPR("<--xgbe_rx_poll: packet_count = %d\n", packet_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002655
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002656 return packet_count;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002657}
2658
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002659static int xgbe_one_poll(struct napi_struct *napi, int budget)
2660{
2661 struct xgbe_channel *channel = container_of(napi, struct xgbe_channel,
2662 napi);
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -06002663 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002664 int processed = 0;
2665
2666 DBGPR("-->xgbe_one_poll: budget=%d\n", budget);
2667
2668 /* Cleanup Tx ring first */
2669 xgbe_tx_poll(channel);
2670
2671 /* Process Rx ring next */
2672 processed = xgbe_rx_poll(channel, budget);
2673
2674 /* If we processed everything, we are done */
Lendacky, Thomasd7aba642017-03-09 17:48:23 -06002675 if ((processed < budget) && napi_complete_done(napi, processed)) {
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002676 /* Enable Tx and Rx interrupts */
Lendacky, Thomas4c70dd82016-11-10 17:10:17 -06002677 if (pdata->channel_irq_mode)
2678 xgbe_enable_rx_tx_int(pdata, channel);
2679 else
2680 enable_irq(channel->dma_irq);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002681 }
2682
2683 DBGPR("<--xgbe_one_poll: received = %d\n", processed);
2684
2685 return processed;
2686}
2687
2688static int xgbe_all_poll(struct napi_struct *napi, int budget)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002689{
2690 struct xgbe_prv_data *pdata = container_of(napi, struct xgbe_prv_data,
2691 napi);
2692 struct xgbe_channel *channel;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002693 int ring_budget;
2694 int processed, last_processed;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002695 unsigned int i;
2696
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002697 DBGPR("-->xgbe_all_poll: budget=%d\n", budget);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002698
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002699 processed = 0;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002700 ring_budget = budget / pdata->rx_ring_count;
2701 do {
2702 last_processed = processed;
2703
Lendacky, Thomas18f9f0a2017-06-28 13:42:51 -05002704 for (i = 0; i < pdata->channel_count; i++) {
2705 channel = pdata->channel[i];
2706
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002707 /* Cleanup Tx ring first */
2708 xgbe_tx_poll(channel);
2709
2710 /* Process Rx ring next */
2711 if (ring_budget > (budget - processed))
2712 ring_budget = budget - processed;
2713 processed += xgbe_rx_poll(channel, ring_budget);
2714 }
2715 } while ((processed < budget) && (processed != last_processed));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002716
2717 /* If we processed everything, we are done */
Lendacky, Thomasd7aba642017-03-09 17:48:23 -06002718 if ((processed < budget) && napi_complete_done(napi, processed)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002719 /* Enable Tx and Rx interrupts */
2720 xgbe_enable_rx_tx_ints(pdata);
2721 }
2722
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002723 DBGPR("<--xgbe_all_poll: received = %d\n", processed);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002724
2725 return processed;
2726}
2727
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002728void xgbe_dump_tx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
2729 unsigned int idx, unsigned int count, unsigned int flag)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002730{
2731 struct xgbe_ring_data *rdata;
2732 struct xgbe_ring_desc *rdesc;
2733
2734 while (count--) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05002735 rdata = XGBE_GET_DESC_DATA(ring, idx);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002736 rdesc = rdata->rdesc;
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002737 netdev_dbg(pdata->netdev,
2738 "TX_NORMAL_DESC[%d %s] = %08x:%08x:%08x:%08x\n", idx,
2739 (flag == 1) ? "QUEUED FOR TX" : "TX BY DEVICE",
2740 le32_to_cpu(rdesc->desc0),
2741 le32_to_cpu(rdesc->desc1),
2742 le32_to_cpu(rdesc->desc2),
2743 le32_to_cpu(rdesc->desc3));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002744 idx++;
2745 }
2746}
2747
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002748void xgbe_dump_rx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002749 unsigned int idx)
2750{
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002751 struct xgbe_ring_data *rdata;
2752 struct xgbe_ring_desc *rdesc;
2753
2754 rdata = XGBE_GET_DESC_DATA(ring, idx);
2755 rdesc = rdata->rdesc;
2756 netdev_dbg(pdata->netdev,
2757 "RX_NORMAL_DESC[%d RX BY DEVICE] = %08x:%08x:%08x:%08x\n",
2758 idx, le32_to_cpu(rdesc->desc0), le32_to_cpu(rdesc->desc1),
2759 le32_to_cpu(rdesc->desc2), le32_to_cpu(rdesc->desc3));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002760}
2761
2762void xgbe_print_pkt(struct net_device *netdev, struct sk_buff *skb, bool tx_rx)
2763{
2764 struct ethhdr *eth = (struct ethhdr *)skb->data;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002765 unsigned char buffer[128];
Andy Shevchenko9a07ae62017-12-19 23:22:15 +02002766 unsigned int i;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002767
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002768 netdev_dbg(netdev, "\n************** SKB dump ****************\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002769
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002770 netdev_dbg(netdev, "%s packet of %d bytes\n",
2771 (tx_rx ? "TX" : "RX"), skb->len);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002772
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002773 netdev_dbg(netdev, "Dst MAC addr: %pM\n", eth->h_dest);
2774 netdev_dbg(netdev, "Src MAC addr: %pM\n", eth->h_source);
2775 netdev_dbg(netdev, "Protocol: %#06hx\n", ntohs(eth->h_proto));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002776
Andy Shevchenko9a07ae62017-12-19 23:22:15 +02002777 for (i = 0; i < skb->len; i += 32) {
2778 unsigned int len = min(skb->len - i, 32U);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002779
Andy Shevchenko9a07ae62017-12-19 23:22:15 +02002780 hex_dump_to_buffer(&skb->data[i], len, 32, 1,
2781 buffer, sizeof(buffer), false);
2782 netdev_dbg(netdev, " %#06x: %s\n", i, buffer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002783 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002784
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002785 netdev_dbg(netdev, "\n************** SKB dump ****************\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002786}