blob: 4d9357caa1acdaf3dc267140e6a43cbf197f2a69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600222 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700223};
224
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600225struct nv_host_priv {
226 unsigned long type;
227};
228
Robert Hancockfbbb2622006-10-27 19:08:41 -0700229#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600232static void nv_remove_one (struct pci_dev *pdev);
233static int nv_pci_device_resume(struct pci_dev *pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -0400234static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100235static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
236static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
237static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
239static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Tejun Heo39f87582006-06-17 15:49:56 +0900241static void nv_nf2_freeze(struct ata_port *ap);
242static void nv_nf2_thaw(struct ata_port *ap);
243static void nv_ck804_freeze(struct ata_port *ap);
244static void nv_ck804_thaw(struct ata_port *ap);
245static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700246static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600247static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700248static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
249static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
250static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
251static void nv_adma_irq_clear(struct ata_port *ap);
252static int nv_adma_port_start(struct ata_port *ap);
253static void nv_adma_port_stop(struct ata_port *ap);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600254static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
255static int nv_adma_port_resume(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700256static void nv_adma_error_handler(struct ata_port *ap);
257static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600258static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heo39f87582006-06-17 15:49:56 +0900259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260enum nv_host_type
261{
262 GENERIC,
263 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900264 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700265 CK804,
266 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267};
268
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500269static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400270 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
271 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
272 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
273 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
274 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
275 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
276 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
285 PCI_ANY_ID, PCI_ANY_ID,
286 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100287 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
288 PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400290
291 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294static struct pci_driver nv_pci_driver = {
295 .name = DRV_NAME,
296 .id_table = nv_pci_tbl,
297 .probe = nv_init_one,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600298 .suspend = ata_pci_device_suspend,
299 .resume = nv_pci_device_resume,
300 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301};
302
Jeff Garzik193515d2005-11-07 00:59:37 -0500303static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .module = THIS_MODULE,
305 .name = DRV_NAME,
306 .ioctl = ata_scsi_ioctl,
307 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .can_queue = ATA_DEF_QUEUE,
309 .this_id = ATA_SHT_THIS_ID,
310 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
312 .emulated = ATA_SHT_EMULATED,
313 .use_clustering = ATA_SHT_USE_CLUSTERING,
314 .proc_name = DRV_NAME,
315 .dma_boundary = ATA_DMA_BOUNDARY,
316 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900317 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600319 .suspend = ata_scsi_device_suspend,
320 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
Robert Hancockfbbb2622006-10-27 19:08:41 -0700323static struct scsi_host_template nv_adma_sht = {
324 .module = THIS_MODULE,
325 .name = DRV_NAME,
326 .ioctl = ata_scsi_ioctl,
327 .queuecommand = ata_scsi_queuecmd,
328 .can_queue = NV_ADMA_MAX_CPBS,
329 .this_id = ATA_SHT_THIS_ID,
330 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700331 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
332 .emulated = ATA_SHT_EMULATED,
333 .use_clustering = ATA_SHT_USE_CLUSTERING,
334 .proc_name = DRV_NAME,
335 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
336 .slave_configure = nv_adma_slave_config,
337 .slave_destroy = ata_scsi_slave_destroy,
338 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600339 .suspend = ata_scsi_device_suspend,
340 .resume = ata_scsi_device_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700341};
342
Tejun Heoada364e2006-06-17 15:49:56 +0900343static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 .port_disable = ata_port_disable,
345 .tf_load = ata_tf_load,
346 .tf_read = ata_tf_read,
347 .exec_command = ata_exec_command,
348 .check_status = ata_check_status,
349 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 .bmdma_setup = ata_bmdma_setup,
351 .bmdma_start = ata_bmdma_start,
352 .bmdma_stop = ata_bmdma_stop,
353 .bmdma_status = ata_bmdma_status,
354 .qc_prep = ata_qc_prep,
355 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900356 .freeze = ata_bmdma_freeze,
357 .thaw = ata_bmdma_thaw,
358 .error_handler = nv_error_handler,
359 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900360 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900361 .irq_handler = nv_generic_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900363 .irq_on = ata_irq_on,
364 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 .scr_read = nv_scr_read,
366 .scr_write = nv_scr_write,
367 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Tejun Heoada364e2006-06-17 15:49:56 +0900370static const struct ata_port_operations nv_nf2_ops = {
371 .port_disable = ata_port_disable,
372 .tf_load = ata_tf_load,
373 .tf_read = ata_tf_read,
374 .exec_command = ata_exec_command,
375 .check_status = ata_check_status,
376 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900377 .bmdma_setup = ata_bmdma_setup,
378 .bmdma_start = ata_bmdma_start,
379 .bmdma_stop = ata_bmdma_stop,
380 .bmdma_status = ata_bmdma_status,
381 .qc_prep = ata_qc_prep,
382 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900383 .freeze = nv_nf2_freeze,
384 .thaw = nv_nf2_thaw,
385 .error_handler = nv_error_handler,
386 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900387 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900388 .irq_handler = nv_nf2_interrupt,
389 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900390 .irq_on = ata_irq_on,
391 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900392 .scr_read = nv_scr_read,
393 .scr_write = nv_scr_write,
394 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900395};
396
397static const struct ata_port_operations nv_ck804_ops = {
398 .port_disable = ata_port_disable,
399 .tf_load = ata_tf_load,
400 .tf_read = ata_tf_read,
401 .exec_command = ata_exec_command,
402 .check_status = ata_check_status,
403 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900404 .bmdma_setup = ata_bmdma_setup,
405 .bmdma_start = ata_bmdma_start,
406 .bmdma_stop = ata_bmdma_stop,
407 .bmdma_status = ata_bmdma_status,
408 .qc_prep = ata_qc_prep,
409 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900410 .freeze = nv_ck804_freeze,
411 .thaw = nv_ck804_thaw,
412 .error_handler = nv_error_handler,
413 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900414 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900415 .irq_handler = nv_ck804_interrupt,
416 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900417 .irq_on = ata_irq_on,
418 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900419 .scr_read = nv_scr_read,
420 .scr_write = nv_scr_write,
421 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900422 .host_stop = nv_ck804_host_stop,
423};
424
Robert Hancockfbbb2622006-10-27 19:08:41 -0700425static const struct ata_port_operations nv_adma_ops = {
426 .port_disable = ata_port_disable,
427 .tf_load = ata_tf_load,
428 .tf_read = ata_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600429 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700430 .exec_command = ata_exec_command,
431 .check_status = ata_check_status,
432 .dev_select = ata_std_dev_select,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600433 .bmdma_setup = ata_bmdma_setup,
434 .bmdma_start = ata_bmdma_start,
435 .bmdma_stop = ata_bmdma_stop,
436 .bmdma_status = ata_bmdma_status,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700437 .qc_prep = nv_adma_qc_prep,
438 .qc_issue = nv_adma_qc_issue,
439 .freeze = nv_ck804_freeze,
440 .thaw = nv_ck804_thaw,
441 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600442 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900443 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700444 .irq_handler = nv_adma_interrupt,
445 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900446 .irq_on = ata_irq_on,
447 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700448 .scr_read = nv_scr_read,
449 .scr_write = nv_scr_write,
450 .port_start = nv_adma_port_start,
451 .port_stop = nv_adma_port_stop,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600452 .port_suspend = nv_adma_port_suspend,
453 .port_resume = nv_adma_port_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700454 .host_stop = nv_adma_host_stop,
455};
456
Tejun Heoada364e2006-06-17 15:49:56 +0900457static struct ata_port_info nv_port_info[] = {
458 /* generic */
459 {
460 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900461 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
462 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900463 .pio_mask = NV_PIO_MASK,
464 .mwdma_mask = NV_MWDMA_MASK,
465 .udma_mask = NV_UDMA_MASK,
466 .port_ops = &nv_generic_ops,
467 },
468 /* nforce2/3 */
469 {
470 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900471 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
472 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900473 .pio_mask = NV_PIO_MASK,
474 .mwdma_mask = NV_MWDMA_MASK,
475 .udma_mask = NV_UDMA_MASK,
476 .port_ops = &nv_nf2_ops,
477 },
478 /* ck804 */
479 {
480 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900481 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
482 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900483 .pio_mask = NV_PIO_MASK,
484 .mwdma_mask = NV_MWDMA_MASK,
485 .udma_mask = NV_UDMA_MASK,
486 .port_ops = &nv_ck804_ops,
487 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700488 /* ADMA */
489 {
490 .sht = &nv_adma_sht,
491 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600492 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700493 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
494 .pio_mask = NV_PIO_MASK,
495 .mwdma_mask = NV_MWDMA_MASK,
496 .udma_mask = NV_UDMA_MASK,
497 .port_ops = &nv_adma_ops,
498 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
501MODULE_AUTHOR("NVIDIA");
502MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
503MODULE_LICENSE("GPL");
504MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
505MODULE_VERSION(DRV_VERSION);
506
Robert Hancockfbbb2622006-10-27 19:08:41 -0700507static int adma_enabled = 1;
508
Robert Hancock2dec7552006-11-26 14:20:19 -0600509static void nv_adma_register_mode(struct ata_port *ap)
510{
Robert Hancock2dec7552006-11-26 14:20:19 -0600511 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600512 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800513 u16 tmp, status;
514 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600515
516 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
517 return;
518
Robert Hancocka2cfe812007-02-05 16:26:03 -0800519 status = readw(mmio + NV_ADMA_STAT);
520 while(!(status & NV_ADMA_STAT_IDLE) && count < 20) {
521 ndelay(50);
522 status = readw(mmio + NV_ADMA_STAT);
523 count++;
524 }
525 if(count == 20)
526 ata_port_printk(ap, KERN_WARNING,
527 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
528 status);
529
Robert Hancock2dec7552006-11-26 14:20:19 -0600530 tmp = readw(mmio + NV_ADMA_CTL);
531 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
532
Robert Hancocka2cfe812007-02-05 16:26:03 -0800533 count = 0;
534 status = readw(mmio + NV_ADMA_STAT);
535 while(!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
536 ndelay(50);
537 status = readw(mmio + NV_ADMA_STAT);
538 count++;
539 }
540 if(count == 20)
541 ata_port_printk(ap, KERN_WARNING,
542 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
543 status);
544
Robert Hancock2dec7552006-11-26 14:20:19 -0600545 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
546}
547
548static void nv_adma_mode(struct ata_port *ap)
549{
Robert Hancock2dec7552006-11-26 14:20:19 -0600550 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600551 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800552 u16 tmp, status;
553 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600554
555 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
556 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500557
Robert Hancock2dec7552006-11-26 14:20:19 -0600558 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
559
560 tmp = readw(mmio + NV_ADMA_CTL);
561 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
562
Robert Hancocka2cfe812007-02-05 16:26:03 -0800563 status = readw(mmio + NV_ADMA_STAT);
564 while(((status & NV_ADMA_STAT_LEGACY) ||
565 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
566 ndelay(50);
567 status = readw(mmio + NV_ADMA_STAT);
568 count++;
569 }
570 if(count == 20)
571 ata_port_printk(ap, KERN_WARNING,
572 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
573 status);
574
Robert Hancock2dec7552006-11-26 14:20:19 -0600575 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
576}
577
Robert Hancockfbbb2622006-10-27 19:08:41 -0700578static int nv_adma_slave_config(struct scsi_device *sdev)
579{
580 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600581 struct nv_adma_port_priv *pp = ap->private_data;
582 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700583 u64 bounce_limit;
584 unsigned long segment_boundary;
585 unsigned short sg_tablesize;
586 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600587 int adma_enable;
588 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700589
590 rc = ata_scsi_slave_config(sdev);
591
592 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
593 /* Not a proper libata device, ignore */
594 return rc;
595
596 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
597 /*
598 * NVIDIA reports that ADMA mode does not support ATAPI commands.
599 * Therefore ATAPI commands are sent through the legacy interface.
600 * However, the legacy interface only supports 32-bit DMA.
601 * Restrict DMA parameters as required by the legacy interface
602 * when an ATAPI device is connected.
603 */
604 bounce_limit = ATA_DMA_MASK;
605 segment_boundary = ATA_DMA_BOUNDARY;
606 /* Subtract 1 since an extra entry may be needed for padding, see
607 libata-scsi.c */
608 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500609
Robert Hancock2dec7552006-11-26 14:20:19 -0600610 /* Since the legacy DMA engine is in use, we need to disable ADMA
611 on the port. */
612 adma_enable = 0;
613 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700614 }
615 else {
616 bounce_limit = *ap->dev->dma_mask;
617 segment_boundary = NV_ADMA_DMA_BOUNDARY;
618 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600619 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700620 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500621
Robert Hancock2dec7552006-11-26 14:20:19 -0600622 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700623
Robert Hancock2dec7552006-11-26 14:20:19 -0600624 if(ap->port_no == 1)
625 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
626 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
627 else
628 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
629 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500630
Robert Hancock2dec7552006-11-26 14:20:19 -0600631 if(adma_enable) {
632 new_reg = current_reg | config_mask;
633 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
634 }
635 else {
636 new_reg = current_reg & ~config_mask;
637 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
638 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500639
Robert Hancock2dec7552006-11-26 14:20:19 -0600640 if(current_reg != new_reg)
641 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500642
Robert Hancockfbbb2622006-10-27 19:08:41 -0700643 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
644 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
645 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
646 ata_port_printk(ap, KERN_INFO,
647 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
648 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
649 return rc;
650}
651
Robert Hancock2dec7552006-11-26 14:20:19 -0600652static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
653{
654 struct nv_adma_port_priv *pp = qc->ap->private_data;
655 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
656}
657
658static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700659{
660 unsigned int idx = 0;
661
Robert Hancockac3d6b82007-02-19 19:02:46 -0600662 if(tf->flags & ATA_TFLAG_ISADDR) {
663 if (tf->flags & ATA_TFLAG_LBA48) {
664 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
665 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
666 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
667 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
668 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
669 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
670 } else
671 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
672
673 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
674 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
675 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
676 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700677 }
Robert Hancockac3d6b82007-02-19 19:02:46 -0600678
679 if(tf->flags & ATA_TFLAG_DEVICE)
680 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700681
682 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Robert Hancockac3d6b82007-02-19 19:02:46 -0600683
684 while(idx < 12)
685 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700686
687 return idx;
688}
689
Robert Hancock5bd28a42007-02-05 16:26:01 -0800690static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700691{
692 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600693 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700694
695 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
696
Robert Hancock5bd28a42007-02-05 16:26:01 -0800697 if (unlikely((force_err ||
698 flags & (NV_CPB_RESP_ATA_ERR |
699 NV_CPB_RESP_CMD_ERR |
700 NV_CPB_RESP_CPB_ERR)))) {
701 struct ata_eh_info *ehi = &ap->eh_info;
702 int freeze = 0;
703
704 ata_ehi_clear_desc(ehi);
705 ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x", flags );
706 if (flags & NV_CPB_RESP_ATA_ERR) {
707 ata_ehi_push_desc(ehi, ": ATA error");
708 ehi->err_mask |= AC_ERR_DEV;
709 } else if (flags & NV_CPB_RESP_CMD_ERR) {
710 ata_ehi_push_desc(ehi, ": CMD error");
711 ehi->err_mask |= AC_ERR_DEV;
712 } else if (flags & NV_CPB_RESP_CPB_ERR) {
713 ata_ehi_push_desc(ehi, ": CPB error");
714 ehi->err_mask |= AC_ERR_SYSTEM;
715 freeze = 1;
716 } else {
717 /* notifier error, but no error in CPB flags? */
718 ehi->err_mask |= AC_ERR_OTHER;
719 freeze = 1;
720 }
721 /* Kill all commands. EH will determine what actually failed. */
722 if (freeze)
723 ata_port_freeze(ap);
724 else
725 ata_port_abort(ap);
726 return 1;
727 }
728
Robert Hancockfbbb2622006-10-27 19:08:41 -0700729 if (flags & NV_CPB_RESP_DONE) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700730 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800731 VPRINTK("CPB flags done, flags=0x%x\n", flags);
732 if (likely(qc)) {
733 /* Grab the ATA port status for non-NCQ commands.
Robert Hancockfbbb2622006-10-27 19:08:41 -0700734 For NCQ commands the current status may have nothing to do with
735 the command just completed. */
Robert Hancock5bd28a42007-02-05 16:26:01 -0800736 if (qc->tf.protocol != ATA_PROT_NCQ) {
737 u8 ata_status = readb(pp->ctl_block + (ATA_REG_STATUS * 4));
738 qc->err_mask |= ac_err_mask(ata_status);
739 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700740 DPRINTK("Completing qc from tag %d with err_mask %u\n",cpb_num,
741 qc->err_mask);
742 ata_qc_complete(qc);
743 }
744 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800745 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700746}
747
Robert Hancock2dec7552006-11-26 14:20:19 -0600748static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
749{
750 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600751
752 /* freeze if hotplugged */
753 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
754 ata_port_freeze(ap);
755 return 1;
756 }
757
758 /* bail out if not our interrupt */
759 if (!(irq_stat & NV_INT_DEV))
760 return 0;
761
762 /* DEV interrupt w/ no active qc? */
763 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
764 ata_check_status(ap);
765 return 1;
766 }
767
768 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600769 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600770}
771
Robert Hancockfbbb2622006-10-27 19:08:41 -0700772static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
773{
774 struct ata_host *host = dev_instance;
775 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600776 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700777
778 spin_lock(&host->lock);
779
780 for (i = 0; i < host->n_ports; i++) {
781 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600782 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700783
784 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
785 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600786 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700787 u16 status;
788 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700789 u32 notifier, notifier_error;
790
791 /* if in ATA register mode, use standard ata interrupt handler */
792 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900793 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600794 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600795 if(ata_tag_valid(ap->active_tag))
796 /** NV_INT_DEV indication seems unreliable at times
797 at least in ADMA mode. Force it on always when a
798 command is active, to prevent losing interrupts. */
799 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600800 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700801 continue;
802 }
803
804 notifier = readl(mmio + NV_ADMA_NOTIFIER);
805 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600806 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700807
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600808 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700809
Robert Hancockfbbb2622006-10-27 19:08:41 -0700810 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
811 !notifier_error)
812 /* Nothing to do */
813 continue;
814
815 status = readw(mmio + NV_ADMA_STAT);
816
817 /* Clear status. Ensure the controller sees the clearing before we start
818 looking at any of the CPB statuses, so that any CPB completions after
819 this point in the handler will raise another interrupt. */
820 writew(status, mmio + NV_ADMA_STAT);
821 readw(mmio + NV_ADMA_STAT); /* flush posted write */
822 rmb();
823
Robert Hancock5bd28a42007-02-05 16:26:01 -0800824 handled++; /* irq handled if we got here */
825
826 /* freeze if hotplugged or controller error */
827 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
828 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600829 NV_ADMA_STAT_TIMEOUT |
830 NV_ADMA_STAT_SERROR))) {
Robert Hancock5bd28a42007-02-05 16:26:01 -0800831 struct ata_eh_info *ehi = &ap->eh_info;
832
833 ata_ehi_clear_desc(ehi);
834 ata_ehi_push_desc(ehi, "ADMA status 0x%08x", status );
835 if (status & NV_ADMA_STAT_TIMEOUT) {
836 ehi->err_mask |= AC_ERR_SYSTEM;
837 ata_ehi_push_desc(ehi, ": timeout");
838 } else if (status & NV_ADMA_STAT_HOTPLUG) {
839 ata_ehi_hotplugged(ehi);
840 ata_ehi_push_desc(ehi, ": hotplug");
841 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
842 ata_ehi_hotplugged(ehi);
843 ata_ehi_push_desc(ehi, ": hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -0600844 } else if (status & NV_ADMA_STAT_SERROR) {
845 /* let libata analyze SError and figure out the cause */
846 ata_ehi_push_desc(ehi, ": SError");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800847 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700848 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700849 continue;
850 }
851
Robert Hancock5bd28a42007-02-05 16:26:01 -0800852 if (status & (NV_ADMA_STAT_DONE |
853 NV_ADMA_STAT_CPBERR)) {
Robert Hancock721449b2007-02-19 19:03:08 -0600854 u32 check_commands = notifier | notifier_error;
855 int pos, error = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700856 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -0600857 while ((pos = ffs(check_commands)) && !error) {
858 pos--;
859 error = nv_adma_check_cpb(ap, pos,
860 notifier_error & (1 << pos) );
861 check_commands &= ~(1 << pos );
Robert Hancockfbbb2622006-10-27 19:08:41 -0700862 }
863 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700864 }
865 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500866
Robert Hancock2dec7552006-11-26 14:20:19 -0600867 if(notifier_clears[0] || notifier_clears[1]) {
868 /* Note: Both notifier clear registers must be written
869 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600870 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
871 writel(notifier_clears[0], pp->notifier_clear_block);
872 pp = host->ports[1]->private_data;
873 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600874 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700875
876 spin_unlock(&host->lock);
877
878 return IRQ_RETVAL(handled);
879}
880
881static void nv_adma_irq_clear(struct ata_port *ap)
882{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600883 struct nv_adma_port_priv *pp = ap->private_data;
884 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700885 u16 status = readw(mmio + NV_ADMA_STAT);
886 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
887 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900888 void __iomem *dma_stat_addr = ap->ioaddr.bmdma_addr + ATA_DMA_STATUS;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700889
890 /* clear ADMA status */
891 writew(status, mmio + NV_ADMA_STAT);
892 writel(notifier | notifier_error,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600893 pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700894
895 /** clear legacy status */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900896 iowrite8(ioread8(dma_stat_addr), dma_stat_addr);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700897}
898
Robert Hancockf5ecac22007-02-20 21:49:10 -0600899static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700900{
Robert Hancockf5ecac22007-02-20 21:49:10 -0600901 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700902
Robert Hancockf5ecac22007-02-20 21:49:10 -0600903 if(pp->flags & NV_ADMA_PORT_REGISTER_MODE)
904 ata_bmdma_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700905}
906
907static int nv_adma_port_start(struct ata_port *ap)
908{
909 struct device *dev = ap->host->dev;
910 struct nv_adma_port_priv *pp;
911 int rc;
912 void *mem;
913 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600914 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700915 u16 tmp;
916
917 VPRINTK("ENTER\n");
918
919 rc = ata_port_start(ap);
920 if (rc)
921 return rc;
922
Tejun Heo24dc5f32007-01-20 16:00:28 +0900923 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
924 if (!pp)
925 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700926
Tejun Heo0d5ff562007-02-01 15:06:36 +0900927 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600928 ap->port_no * NV_ADMA_PORT_SIZE;
929 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900930 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600931 pp->notifier_clear_block = pp->gen_block +
932 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
933
Tejun Heo24dc5f32007-01-20 16:00:28 +0900934 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
935 &mem_dma, GFP_KERNEL);
936 if (!mem)
937 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700938 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
939
940 /*
941 * First item in chunk of DMA memory:
942 * 128-byte command parameter block (CPB)
943 * one for each command tag
944 */
945 pp->cpb = mem;
946 pp->cpb_dma = mem_dma;
947
948 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
949 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
950
951 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
952 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
953
954 /*
955 * Second item: block of ADMA_SGTBL_LEN s/g entries
956 */
957 pp->aprd = mem;
958 pp->aprd_dma = mem_dma;
959
960 ap->private_data = pp;
961
962 /* clear any outstanding interrupt conditions */
963 writew(0xffff, mmio + NV_ADMA_STAT);
964
965 /* initialize port variables */
966 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
967
968 /* clear CPB fetch count */
969 writew(0, mmio + NV_ADMA_CPB_COUNT);
970
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600971 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700972 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -0600973 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
974 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700975
976 tmp = readw(mmio + NV_ADMA_CTL);
977 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -0600978 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700979 udelay(1);
980 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -0600981 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700982
983 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700984}
985
986static void nv_adma_port_stop(struct ata_port *ap)
987{
Robert Hancockfbbb2622006-10-27 19:08:41 -0700988 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600989 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700990
991 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -0700992 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700993}
994
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600995static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
996{
997 struct nv_adma_port_priv *pp = ap->private_data;
998 void __iomem *mmio = pp->ctl_block;
999
1000 /* Go to register mode - clears GO */
1001 nv_adma_register_mode(ap);
1002
1003 /* clear CPB fetch count */
1004 writew(0, mmio + NV_ADMA_CPB_COUNT);
1005
1006 /* disable interrupt, shut down port */
1007 writew(0, mmio + NV_ADMA_CTL);
1008
1009 return 0;
1010}
1011
1012static int nv_adma_port_resume(struct ata_port *ap)
1013{
1014 struct nv_adma_port_priv *pp = ap->private_data;
1015 void __iomem *mmio = pp->ctl_block;
1016 u16 tmp;
1017
1018 /* set CPB block location */
1019 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1020 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1021
1022 /* clear any outstanding interrupt conditions */
1023 writew(0xffff, mmio + NV_ADMA_STAT);
1024
1025 /* initialize port variables */
1026 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1027
1028 /* clear CPB fetch count */
1029 writew(0, mmio + NV_ADMA_CPB_COUNT);
1030
1031 /* clear GO for register mode, enable interrupt */
1032 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001033 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1034 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001035
1036 tmp = readw(mmio + NV_ADMA_CTL);
1037 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001038 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001039 udelay(1);
1040 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001041 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001042
1043 return 0;
1044}
Robert Hancockfbbb2622006-10-27 19:08:41 -07001045
1046static void nv_adma_setup_port(struct ata_probe_ent *probe_ent, unsigned int port)
1047{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001048 void __iomem *mmio = probe_ent->iomap[NV_MMIO_BAR];
Robert Hancockfbbb2622006-10-27 19:08:41 -07001049 struct ata_ioports *ioport = &probe_ent->port[port];
1050
1051 VPRINTK("ENTER\n");
1052
1053 mmio += NV_ADMA_PORT + port * NV_ADMA_PORT_SIZE;
1054
Tejun Heo0d5ff562007-02-01 15:06:36 +09001055 ioport->cmd_addr = mmio;
1056 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001057 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001058 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1059 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1060 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1061 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1062 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1063 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001064 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001065 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001066 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001067 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001068}
1069
1070static int nv_adma_host_init(struct ata_probe_ent *probe_ent)
1071{
1072 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1073 unsigned int i;
1074 u32 tmp32;
1075
1076 VPRINTK("ENTER\n");
1077
1078 /* enable ADMA on the ports */
1079 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1080 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1081 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1082 NV_MCP_SATA_CFG_20_PORT1_EN |
1083 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1084
1085 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1086
1087 for (i = 0; i < probe_ent->n_ports; i++)
1088 nv_adma_setup_port(probe_ent, i);
1089
Robert Hancockfbbb2622006-10-27 19:08:41 -07001090 return 0;
1091}
1092
1093static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1094 struct scatterlist *sg,
1095 int idx,
1096 struct nv_adma_prd *aprd)
1097{
Robert Hancock41949ed2007-02-19 19:02:27 -06001098 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001099 if (qc->tf.flags & ATA_TFLAG_WRITE)
1100 flags |= NV_APRD_WRITE;
1101 if (idx == qc->n_elem - 1)
1102 flags |= NV_APRD_END;
1103 else if (idx != 4)
1104 flags |= NV_APRD_CONT;
1105
1106 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1107 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001108 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001109 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001110}
1111
1112static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1113{
1114 struct nv_adma_port_priv *pp = qc->ap->private_data;
1115 unsigned int idx;
1116 struct nv_adma_prd *aprd;
1117 struct scatterlist *sg;
1118
1119 VPRINTK("ENTER\n");
1120
1121 idx = 0;
1122
1123 ata_for_each_sg(sg, qc) {
1124 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1125 nv_adma_fill_aprd(qc, sg, idx, aprd);
1126 idx++;
1127 }
1128 if (idx > 5)
1129 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001130 else
1131 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001132}
1133
Robert Hancock382a6652007-02-05 16:26:02 -08001134static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1135{
1136 struct nv_adma_port_priv *pp = qc->ap->private_data;
1137
1138 /* ADMA engine can only be used for non-ATAPI DMA commands,
1139 or interrupt-driven no-data commands. */
1140 if((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
1141 (qc->tf.flags & ATA_TFLAG_POLLING))
1142 return 1;
1143
1144 if((qc->flags & ATA_QCFLAG_DMAMAP) ||
1145 (qc->tf.protocol == ATA_PROT_NODATA))
1146 return 0;
1147
1148 return 1;
1149}
1150
Robert Hancockfbbb2622006-10-27 19:08:41 -07001151static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1152{
1153 struct nv_adma_port_priv *pp = qc->ap->private_data;
1154 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1155 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001156 NV_CPB_CTL_IEN;
1157
Robert Hancock382a6652007-02-05 16:26:02 -08001158 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001159 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001160 ata_qc_prep(qc);
1161 return;
1162 }
1163
Robert Hancock41949ed2007-02-19 19:02:27 -06001164 cpb->resp_flags = NV_CPB_RESP_DONE;
1165 wmb();
1166 cpb->ctl_flags = 0;
1167 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001168
1169 cpb->len = 3;
1170 cpb->tag = qc->tag;
1171 cpb->next_cpb_idx = 0;
1172
1173 /* turn on NCQ flags for NCQ commands */
1174 if (qc->tf.protocol == ATA_PROT_NCQ)
1175 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1176
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001177 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1178
Robert Hancockfbbb2622006-10-27 19:08:41 -07001179 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1180
Robert Hancock382a6652007-02-05 16:26:02 -08001181 if(qc->flags & ATA_QCFLAG_DMAMAP) {
1182 nv_adma_fill_sg(qc, cpb);
1183 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1184 } else
1185 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001186
1187 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1188 finished filling in all of the contents */
1189 wmb();
1190 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001191 wmb();
1192 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001193}
1194
1195static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1196{
Robert Hancock2dec7552006-11-26 14:20:19 -06001197 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001198 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001199 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001200
1201 VPRINTK("ENTER\n");
1202
Robert Hancock382a6652007-02-05 16:26:02 -08001203 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001204 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001205 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001206 nv_adma_register_mode(qc->ap);
1207 return ata_qc_issue_prot(qc);
1208 } else
1209 nv_adma_mode(qc->ap);
1210
1211 /* write append register, command tag in lower 8 bits
1212 and (number of cpbs to append -1) in top 8 bits */
1213 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001214
1215 if(curr_ncq != pp->last_issue_ncq) {
1216 /* Seems to need some delay before switching between NCQ and non-NCQ
1217 commands, else we get command timeouts and such. */
1218 udelay(20);
1219 pp->last_issue_ncq = curr_ncq;
1220 }
1221
Robert Hancockfbbb2622006-10-27 19:08:41 -07001222 writew(qc->tag, mmio + NV_ADMA_APPEND);
1223
1224 DPRINTK("Issued tag %u\n",qc->tag);
1225
1226 return 0;
1227}
1228
David Howells7d12e782006-10-05 14:55:46 +01001229static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
Jeff Garzikcca39742006-08-24 03:19:22 -04001231 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 unsigned int i;
1233 unsigned int handled = 0;
1234 unsigned long flags;
1235
Jeff Garzikcca39742006-08-24 03:19:22 -04001236 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Jeff Garzikcca39742006-08-24 03:19:22 -04001238 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 struct ata_port *ap;
1240
Jeff Garzikcca39742006-08-24 03:19:22 -04001241 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001242 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001243 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 struct ata_queued_cmd *qc;
1245
1246 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001247 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001249 else
1250 // No request pending? Clear interrupt status
1251 // anyway, in case there's one pending.
1252 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 }
1254
1255 }
1256
Jeff Garzikcca39742006-08-24 03:19:22 -04001257 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 return IRQ_RETVAL(handled);
1260}
1261
Jeff Garzikcca39742006-08-24 03:19:22 -04001262static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001263{
1264 int i, handled = 0;
1265
Jeff Garzikcca39742006-08-24 03:19:22 -04001266 for (i = 0; i < host->n_ports; i++) {
1267 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001268
1269 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1270 handled += nv_host_intr(ap, irq_stat);
1271
1272 irq_stat >>= NV_INT_PORT_SHIFT;
1273 }
1274
1275 return IRQ_RETVAL(handled);
1276}
1277
David Howells7d12e782006-10-05 14:55:46 +01001278static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001279{
Jeff Garzikcca39742006-08-24 03:19:22 -04001280 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001281 u8 irq_stat;
1282 irqreturn_t ret;
1283
Jeff Garzikcca39742006-08-24 03:19:22 -04001284 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001285 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001286 ret = nv_do_interrupt(host, irq_stat);
1287 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001288
1289 return ret;
1290}
1291
David Howells7d12e782006-10-05 14:55:46 +01001292static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001293{
Jeff Garzikcca39742006-08-24 03:19:22 -04001294 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001295 u8 irq_stat;
1296 irqreturn_t ret;
1297
Jeff Garzikcca39742006-08-24 03:19:22 -04001298 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001299 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001300 ret = nv_do_interrupt(host, irq_stat);
1301 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001302
1303 return ret;
1304}
1305
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1307{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 if (sc_reg > SCR_CONTROL)
1309 return 0xffffffffU;
1310
Tejun Heo0d5ff562007-02-01 15:06:36 +09001311 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312}
1313
1314static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1315{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 if (sc_reg > SCR_CONTROL)
1317 return;
1318
Tejun Heo0d5ff562007-02-01 15:06:36 +09001319 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320}
1321
Tejun Heo39f87582006-06-17 15:49:56 +09001322static void nv_nf2_freeze(struct ata_port *ap)
1323{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001324 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001325 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1326 u8 mask;
1327
Tejun Heo0d5ff562007-02-01 15:06:36 +09001328 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001329 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001330 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001331}
1332
1333static void nv_nf2_thaw(struct ata_port *ap)
1334{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001335 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001336 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1337 u8 mask;
1338
Tejun Heo0d5ff562007-02-01 15:06:36 +09001339 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001340
Tejun Heo0d5ff562007-02-01 15:06:36 +09001341 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001342 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001343 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001344}
1345
1346static void nv_ck804_freeze(struct ata_port *ap)
1347{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001348 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001349 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1350 u8 mask;
1351
1352 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1353 mask &= ~(NV_INT_ALL << shift);
1354 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1355}
1356
1357static void nv_ck804_thaw(struct ata_port *ap)
1358{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001359 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001360 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1361 u8 mask;
1362
1363 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1364
1365 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1366 mask |= (NV_INT_MASK << shift);
1367 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1368}
1369
1370static int nv_hardreset(struct ata_port *ap, unsigned int *class)
1371{
1372 unsigned int dummy;
1373
1374 /* SATA hardreset fails to retrieve proper device signature on
1375 * some controllers. Don't classify on hardreset. For more
1376 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1377 */
1378 return sata_std_hardreset(ap, &dummy);
1379}
1380
1381static void nv_error_handler(struct ata_port *ap)
1382{
1383 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1384 nv_hardreset, ata_std_postreset);
1385}
1386
Robert Hancockfbbb2622006-10-27 19:08:41 -07001387static void nv_adma_error_handler(struct ata_port *ap)
1388{
1389 struct nv_adma_port_priv *pp = ap->private_data;
1390 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001391 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001392 int i;
1393 u16 tmp;
Robert Hancock2cb27852007-02-11 18:34:44 -06001394
1395 if(ata_tag_valid(ap->active_tag) || ap->sactive) {
1396 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1397 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1398 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1399 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001400 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1401 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001402
1403 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001404 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1405 "next cpb count 0x%X next cpb idx 0x%x\n",
1406 notifier, notifier_error, gen_ctl, status,
1407 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001408
1409 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1410 struct nv_adma_cpb *cpb = &pp->cpb[i];
1411 if( (ata_tag_valid(ap->active_tag) && i == ap->active_tag) ||
1412 ap->sactive & (1 << i) )
1413 ata_port_printk(ap, KERN_ERR,
1414 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1415 i, cpb->ctl_flags, cpb->resp_flags);
1416 }
1417 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001418
Robert Hancockfbbb2622006-10-27 19:08:41 -07001419 /* Push us back into port register mode for error handling. */
1420 nv_adma_register_mode(ap);
1421
Robert Hancockfbbb2622006-10-27 19:08:41 -07001422 /* Mark all of the CPBs as invalid to prevent them from being executed */
1423 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1424 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1425
1426 /* clear CPB fetch count */
1427 writew(0, mmio + NV_ADMA_CPB_COUNT);
1428
1429 /* Reset channel */
1430 tmp = readw(mmio + NV_ADMA_CTL);
1431 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001432 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001433 udelay(1);
1434 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001435 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001436 }
1437
1438 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1439 nv_hardreset, ata_std_postreset);
1440}
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1443{
1444 static int printed_version = 0;
Jeff Garzik29da9f62006-09-25 21:56:33 -04001445 struct ata_port_info *ppi[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 struct ata_probe_ent *probe_ent;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001447 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 int rc;
1449 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001450 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001451 unsigned long type = ent->driver_data;
1452 int mask_set = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
1454 // Make sure this is a SATA controller by counting the number of bars
1455 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1456 // it's an IDE controller and we ignore it.
1457 for (bar=0; bar<6; bar++)
1458 if (pci_resource_start(pdev, bar) == 0)
1459 return -ENODEV;
1460
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001461 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001462 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Tejun Heo24dc5f32007-01-20 16:00:28 +09001464 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001466 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
1468 rc = pci_request_regions(pdev, DRV_NAME);
1469 if (rc) {
Tejun Heo24dc5f32007-01-20 16:00:28 +09001470 pcim_pin_device(pdev);
1471 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 }
1473
Robert Hancockfbbb2622006-10-27 19:08:41 -07001474 if(type >= CK804 && adma_enabled) {
1475 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1476 type = ADMA;
1477 if(!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
1478 !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
1479 mask_set = 1;
1480 }
1481
1482 if(!mask_set) {
1483 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1484 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001485 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001486 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1487 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001488 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
1491 rc = -ENOMEM;
1492
Tejun Heo24dc5f32007-01-20 16:00:28 +09001493 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001494 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001495 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001496
Robert Hancockfbbb2622006-10-27 19:08:41 -07001497 ppi[0] = ppi[1] = &nv_port_info[type];
Jeff Garzik29da9f62006-09-25 21:56:33 -04001498 probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 if (!probe_ent)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001500 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Tejun Heo0d5ff562007-02-01 15:06:36 +09001502 if (!pcim_iomap(pdev, NV_MMIO_BAR, 0))
Tejun Heo24dc5f32007-01-20 16:00:28 +09001503 return -EIO;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001504 probe_ent->iomap = pcim_iomap_table(pdev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001505
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001506 probe_ent->private_data = hpriv;
1507 hpriv->type = type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Tejun Heo0d5ff562007-02-01 15:06:36 +09001509 base = probe_ent->iomap[NV_MMIO_BAR];
Jeff Garzik02cbd922006-03-22 23:59:46 -05001510 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1511 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
1512
Tejun Heoada364e2006-06-17 15:49:56 +09001513 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001514 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001515 u8 regval;
1516
1517 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1518 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1519 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1520 }
1521
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 pci_set_master(pdev);
1523
Robert Hancockfbbb2622006-10-27 19:08:41 -07001524 if (type == ADMA) {
1525 rc = nv_adma_host_init(probe_ent);
1526 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001527 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001528 }
1529
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 rc = ata_device_add(probe_ent);
1531 if (rc != NV_PORTS)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001532 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Tejun Heo24dc5f32007-01-20 16:00:28 +09001534 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536}
1537
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001538static void nv_remove_one (struct pci_dev *pdev)
1539{
1540 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1541 struct nv_host_priv *hpriv = host->private_data;
1542
1543 ata_pci_remove_one(pdev);
1544 kfree(hpriv);
1545}
1546
1547static int nv_pci_device_resume(struct pci_dev *pdev)
1548{
1549 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1550 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08001551 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001552
Robert Hancockce053fa2007-02-05 16:26:04 -08001553 rc = ata_pci_device_do_resume(pdev);
1554 if(rc)
1555 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001556
1557 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1558 if(hpriv->type >= CK804) {
1559 u8 regval;
1560
1561 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1562 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1563 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1564 }
1565 if(hpriv->type == ADMA) {
1566 u32 tmp32;
1567 struct nv_adma_port_priv *pp;
1568 /* enable/disable ADMA on the ports appropriately */
1569 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1570
1571 pp = host->ports[0]->private_data;
1572 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1573 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1574 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1575 else
1576 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1577 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1578 pp = host->ports[1]->private_data;
1579 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1580 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1581 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1582 else
1583 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1584 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1585
1586 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1587 }
1588 }
1589
1590 ata_host_resume(host);
1591
1592 return 0;
1593}
1594
Jeff Garzikcca39742006-08-24 03:19:22 -04001595static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001596{
Jeff Garzikcca39742006-08-24 03:19:22 -04001597 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001598 u8 regval;
1599
1600 /* disable SATA space for CK804 */
1601 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1602 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1603 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001604}
1605
Robert Hancockfbbb2622006-10-27 19:08:41 -07001606static void nv_adma_host_stop(struct ata_host *host)
1607{
1608 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001609 u32 tmp32;
1610
Robert Hancockfbbb2622006-10-27 19:08:41 -07001611 /* disable ADMA on the ports */
1612 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1613 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1614 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1615 NV_MCP_SATA_CFG_20_PORT1_EN |
1616 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1617
1618 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1619
1620 nv_ck804_host_stop(host);
1621}
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623static int __init nv_init(void)
1624{
Pavel Roskinb7887192006-08-10 18:13:18 +09001625 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
1628static void __exit nv_exit(void)
1629{
1630 pci_unregister_driver(&nv_pci_driver);
1631}
1632
1633module_init(nv_init);
1634module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001635module_param_named(adma, adma_enabled, bool, 0444);
1636MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");